1[
2  {
3    "EventCode": "0x10004",
4    "EventName": "PM_EXEC_STALL_TRANSLATION",
5    "BriefDescription": "Cycles in which the oldest instruction in the pipeline suffered a TLB miss or ERAT miss and waited for it to resolve."
6  },
7  {
8    "EventCode": "0x10006",
9    "EventName": "PM_DISP_STALL_HELD_OTHER_CYC",
10    "BriefDescription": "Cycles in which the NTC instruction is held at dispatch for any other reason."
11  },
12  {
13    "EventCode": "0x10010",
14    "EventName": "PM_PMC4_OVERFLOW",
15    "BriefDescription": "The event selected for PMC4 caused the event counter to overflow."
16  },
17  {
18    "EventCode": "0x10020",
19    "EventName": "PM_PMC4_REWIND",
20    "BriefDescription": "The speculative event selected for PMC4 rewinds and the counter for PMC4 is not charged."
21  },
22  {
23    "EventCode": "0x10038",
24    "EventName": "PM_DISP_STALL_TRANSLATION",
25    "BriefDescription": "Cycles when dispatch was stalled for this thread because the MMU was handling a translation miss."
26  },
27  {
28    "EventCode": "0x1003A",
29    "EventName": "PM_DISP_STALL_BR_MPRED_IC_L2",
30    "BriefDescription": "Cycles when dispatch was stalled while the instruction was fetched from the local L2 after suffering a branch mispredict."
31  },
32  {
33    "EventCode": "0x1D05E",
34    "EventName": "PM_DISP_STALL_HELD_HALT_CYC",
35    "BriefDescription": "Cycles in which the NTC instruction is held at dispatch because of power management."
36  },
37  {
38    "EventCode": "0x1E050",
39    "EventName": "PM_DISP_STALL_HELD_STF_MAPPER_CYC",
40    "BriefDescription": "Cycles in which the NTC instruction is held at dispatch because the STF mapper/SRB was full. Includes GPR (count, link, tar), VSR, VMR, FPR."
41  },
42  {
43    "EventCode": "0x1F054",
44    "EventName": "PM_DTLB_HIT",
45    "BriefDescription": "The PTE required by the instruction was resident in the TLB (data TLB access). When MMCR1[16]=0 this event counts only demand hits. When MMCR1[16]=1 this event includes demand and prefetch. Applies to both HPT and RPT."
46  },
47  {
48    "EventCode": "0x10064",
49    "EventName": "PM_DISP_STALL_IC_L2",
50    "BriefDescription": "Cycles when dispatch was stalled while the instruction was fetched from the local L2."
51  },
52  {
53    "EventCode": "0x101E8",
54    "EventName": "PM_THRESH_EXC_256",
55    "BriefDescription": "Threshold counter exceeded a count of 256."
56  },
57  {
58    "EventCode": "0x101EC",
59    "EventName": "PM_THRESH_MET",
60    "BriefDescription": "Threshold exceeded."
61  },
62  {
63    "EventCode": "0x100F2",
64    "EventName": "PM_1PLUS_PPC_CMPL",
65    "BriefDescription": "Cycles in which at least one instruction is completed by this thread."
66  },
67  {
68    "EventCode": "0x100F6",
69    "EventName": "PM_IERAT_MISS",
70    "BriefDescription": "IERAT Reloaded to satisfy an IERAT miss. All page sizes are counted by this event."
71  },
72  {
73    "EventCode": "0x100F8",
74    "EventName": "PM_DISP_STALL_CYC",
75    "BriefDescription": "Cycles the ICT has no itags assigned to this thread (no instructions were dispatched during these cycles)."
76  },
77  {
78    "EventCode": "0x20006",
79    "EventName": "PM_DISP_STALL_HELD_ISSQ_FULL_CYC",
80    "BriefDescription": "Cycles in which the NTC instruction is held at dispatch due to Issue queue full. Includes issue queue and branch queue."
81  },
82  {
83    "EventCode": "0x20114",
84    "EventName": "PM_MRK_L2_RC_DISP",
85    "BriefDescription": "Marked instruction RC dispatched in L2."
86  },
87  {
88    "EventCode": "0x2C010",
89    "EventName": "PM_EXEC_STALL_LSU",
90    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was executing in the Load Store Unit. This does not include simple fixed point instructions."
91  },
92  {
93    "EventCode": "0x2C016",
94    "EventName": "PM_DISP_STALL_IERAT_ONLY_MISS",
95    "BriefDescription": "Cycles when dispatch was stalled while waiting to resolve an instruction ERAT miss."
96  },
97  {
98    "EventCode": "0x2C01E",
99    "EventName": "PM_DISP_STALL_BR_MPRED_IC_L3",
100    "BriefDescription": "Cycles when dispatch was stalled while the instruction was fetched from the local L3 after suffering a branch mispredict."
101  },
102  {
103    "EventCode": "0x2D01A",
104    "EventName": "PM_DISP_STALL_IC_MISS",
105    "BriefDescription": "Cycles when dispatch was stalled for this thread due to an Icache Miss."
106  },
107  {
108    "EventCode": "0x2E018",
109    "EventName": "PM_DISP_STALL_FETCH",
110    "BriefDescription": "Cycles when dispatch was stalled for this thread because Fetch was being held."
111  },
112  {
113    "EventCode": "0x2E01A",
114    "EventName": "PM_DISP_STALL_HELD_XVFC_MAPPER_CYC",
115    "BriefDescription": "Cycles in which the NTC instruction is held at dispatch because the XVFC mapper/SRB was full."
116  },
117  {
118    "EventCode": "0x2C142",
119    "EventName": "PM_MRK_XFER_FROM_SRC_PMC2",
120    "BriefDescription": "For a marked data transfer instruction, the processor's L1 data cache was reloaded from the source specified in MMCR3[15:27]. If MMCR1[16|17] is 0 (default), this count includes only lines that were reloaded to satisfy a demand miss. If MMCR1[16|17] is 1, this count includes both demand misses and prefetch reloads."
121  },
122  {
123    "EventCode": "0x24050",
124    "EventName": "PM_IOPS_DISP",
125    "BriefDescription": "Internal Operations dispatched. PM_IOPS_DISP / PM_INST_DISP will show the average number of internal operations per PowerPC instruction."
126  },
127  {
128    "EventCode": "0x2405E",
129    "EventName": "PM_ISSUE_CANCEL",
130    "BriefDescription": "An instruction issued and the issue was later cancelled. Only one cancel per PowerPC instruction."
131  },
132  {
133    "EventCode": "0x200FA",
134    "EventName": "PM_BR_TAKEN_CMPL",
135    "BriefDescription": "Branch Taken instruction completed."
136  },
137  {
138    "EventCode": "0x30004",
139    "EventName": "PM_DISP_STALL_FLUSH",
140    "BriefDescription": "Cycles when dispatch was stalled because of a flush that happened to an instruction(s) that was not yet NTC. PM_EXEC_STALL_NTC_FLUSH only includes instructions that were flushed after becoming NTC."
141  },
142  {
143    "EventCode": "0x3000A",
144    "EventName": "PM_DISP_STALL_ITLB_MISS",
145    "BriefDescription": "Cycles when dispatch was stalled while waiting to resolve an instruction TLB miss."
146  },
147  {
148    "EventCode": "0x30012",
149    "EventName": "PM_FLUSH_COMPLETION",
150    "BriefDescription": "The instruction that was next to complete (oldest in the pipeline) did not complete because it suffered a flush."
151  },
152  {
153    "EventCode": "0x30014",
154    "EventName": "PM_EXEC_STALL_STORE",
155    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was a store instruction executing in the Load Store Unit."
156  },
157  {
158    "EventCode": "0x30018",
159    "EventName": "PM_DISP_STALL_HELD_SCOREBOARD_CYC",
160    "BriefDescription": "Cycles in which the NTC instruction is held at dispatch while waiting on the Scoreboard. This event combines VSCR and FPSCR together."
161  },
162  {
163    "EventCode": "0x30026",
164    "EventName": "PM_EXEC_STALL_STORE_MISS",
165    "BriefDescription": "Cycles in which the oldest instruction in the pipeline was a store whose cache line was not resident in the L1 and was waiting for allocation of the missing line into the L1."
166  },
167  {
168    "EventCode": "0x3012A",
169    "EventName": "PM_MRK_L2_RC_DONE",
170    "BriefDescription": "L2 RC machine completed the transaction for the marked instruction."
171  },
172  {
173    "EventCode": "0x3F046",
174    "EventName": "PM_ITLB_HIT_1G",
175    "BriefDescription": "Instruction TLB hit (IERAT reload) page size 1G, which implies Radix Page Table translation is in use. When MMCR1[17]=0 this event counts only for demand misses. When MMCR1[17]=1 this event includes demand misses and prefetches."
176  },
177  {
178    "EventCode": "0x34058",
179    "EventName": "PM_DISP_STALL_BR_MPRED_ICMISS",
180    "BriefDescription": "Cycles when dispatch was stalled after a mispredicted branch resulted in an instruction cache miss."
181  },
182  {
183    "EventCode": "0x3D05C",
184    "EventName": "PM_DISP_STALL_HELD_RENAME_CYC",
185    "BriefDescription": "Cycles in which the NTC instruction is held at dispatch because the mapper/SRB was full. Includes GPR (count, link, tar), VSR, VMR, FPR and XVFC."
186  },
187  {
188    "EventCode": "0x3E052",
189    "EventName": "PM_DISP_STALL_IC_L3",
190    "BriefDescription": "Cycles when dispatch was stalled while the instruction was fetched from the local L3."
191  },
192  {
193    "EventCode": "0x3E054",
194    "EventName": "PM_LD_MISS_L1",
195    "BriefDescription": "Load Missed L1, counted at execution time (can be greater than loads finished). LMQ merges are not included in this count. i.e. if a load instruction misses on an address that is already allocated on the LMQ, this event will not increment for that load). Note that this count is per slice, so if a load spans multiple slices this event will increment multiple times for a single load."
196  },
197  {
198    "EventCode": "0x301EA",
199    "EventName": "PM_THRESH_EXC_1024",
200    "BriefDescription": "Threshold counter exceeded a value of 1024."
201  },
202  {
203    "EventCode": "0x300FA",
204    "EventName": "PM_INST_FROM_L3MISS",
205    "BriefDescription": "The processor's instruction cache was reloaded from a source other than the local core's L1, L2, or L3 due to a demand miss."
206  },
207  {
208    "EventCode": "0x40006",
209    "EventName": "PM_ISSUE_KILL",
210    "BriefDescription": "Cycles in which an instruction or group of instructions were cancelled after being issued. This event increments once per occurrence, regardless of how many instructions are included in the issue group."
211  },
212  {
213    "EventCode": "0x40116",
214    "EventName": "PM_MRK_LARX_FIN",
215    "BriefDescription": "Marked load and reserve instruction (LARX) finished. LARX and STCX are instructions used to acquire a lock."
216  },
217  {
218    "EventCode": "0x4C010",
219    "EventName": "PM_DISP_STALL_BR_MPRED_IC_L3MISS",
220    "BriefDescription": "Cycles when dispatch was stalled while the instruction was fetched from sources beyond the local L3 after suffering a mispredicted branch."
221  },
222  {
223    "EventCode": "0x4D01E",
224    "EventName": "PM_DISP_STALL_BR_MPRED",
225    "BriefDescription": "Cycles when dispatch was stalled for this thread due to a mispredicted branch."
226  },
227  {
228    "EventCode": "0x4E010",
229    "EventName": "PM_DISP_STALL_IC_L3MISS",
230    "BriefDescription": "Cycles when dispatch was stalled while the instruction was fetched from any source beyond the local L3."
231  },
232  {
233    "EventCode": "0x4E01A",
234    "EventName": "PM_DISP_STALL_HELD_CYC",
235    "BriefDescription": "Cycles in which the NTC instruction is held at dispatch for any reason."
236  },
237  {
238    "EventCode": "0x4003C",
239    "EventName": "PM_DISP_STALL_HELD_SYNC_CYC",
240    "BriefDescription": "Cycles in which the NTC instruction is held at dispatch because of a synchronizing instruction that requires the ICT to be empty before dispatch."
241  },
242  {
243    "EventCode": "0x44056",
244    "EventName": "PM_VECTOR_ST_CMPL",
245    "BriefDescription": "Vector store instructions completed."
246  }
247]
248