1[
2    {
3        "ArchStdEvent": "L1D_CACHE_RD"
4    },
5    {
6        "ArchStdEvent": "L1D_CACHE_WR"
7    },
8    {
9        "ArchStdEvent": "L1D_CACHE_REFILL_RD"
10    },
11    {
12        "ArchStdEvent": "L1D_CACHE_INVAL"
13    },
14    {
15        "ArchStdEvent": "L1D_TLB_REFILL_RD"
16    },
17    {
18        "ArchStdEvent": "L1D_TLB_REFILL_WR"
19    },
20    {
21        "ArchStdEvent": "L2D_CACHE_RD"
22    },
23    {
24        "ArchStdEvent": "L2D_CACHE_WR"
25    },
26    {
27        "ArchStdEvent": "L2D_CACHE_REFILL_RD"
28    },
29    {
30        "ArchStdEvent": "L2D_CACHE_REFILL_WR"
31    },
32    {
33        "ArchStdEvent": "L2D_CACHE_WB_VICTIM"
34    },
35    {
36        "ArchStdEvent": "L2D_CACHE_WB_CLEAN"
37    },
38    {
39        "ArchStdEvent": "L2D_CACHE_INVAL"
40    },
41    {
42        "ArchStdEvent": "L1I_CACHE_REFILL"
43    },
44    {
45        "ArchStdEvent": "L1I_TLB_REFILL"
46    },
47    {
48        "ArchStdEvent": "L1D_CACHE_REFILL"
49    },
50    {
51        "ArchStdEvent": "L1D_CACHE"
52    },
53    {
54        "ArchStdEvent": "L1D_TLB_REFILL"
55    },
56    {
57        "ArchStdEvent": "L1I_CACHE"
58    },
59    {
60        "ArchStdEvent": "L2D_CACHE"
61    },
62    {
63        "ArchStdEvent": "L2D_CACHE_REFILL"
64    },
65    {
66        "ArchStdEvent": "L2D_CACHE_WB"
67    },
68    {
69        "ArchStdEvent": "L1D_TLB"
70    },
71    {
72        "ArchStdEvent": "L1I_TLB"
73    },
74    {
75        "ArchStdEvent": "L2D_TLB_REFILL"
76    },
77    {
78        "ArchStdEvent": "L2I_TLB_REFILL"
79    },
80    {
81        "ArchStdEvent": "L2D_TLB"
82    },
83    {
84        "ArchStdEvent": "L2I_TLB"
85    },
86    {
87        "ArchStdEvent": "DTLB_WALK"
88    },
89    {
90        "ArchStdEvent": "ITLB_WALK"
91    },
92    {
93        "ArchStdEvent": "L1D_CACHE_LMISS_RD"
94    },
95    {
96        "ArchStdEvent": "L1I_CACHE_LMISS"
97    },
98    {
99        "ArchStdEvent": "L2D_CACHE_LMISS_RD"
100    }
101]
102