xref: /openbmc/linux/sound/soc/stm/stm32_sai_sub.c (revision 7506baee)
11802d0beSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
23e086edfSolivier moysan /*
33e086edfSolivier moysan  * STM32 ALSA SoC Digital Audio Interface (SAI) driver.
43e086edfSolivier moysan  *
53e086edfSolivier moysan  * Copyright (C) 2016, STMicroelectronics - All Rights Reserved
63e086edfSolivier moysan  * Author(s): Olivier Moysan <olivier.moysan@st.com> for STMicroelectronics.
73e086edfSolivier moysan  */
83e086edfSolivier moysan 
93e086edfSolivier moysan #include <linux/clk.h>
108307b2afSOlivier Moysan #include <linux/clk-provider.h>
113e086edfSolivier moysan #include <linux/kernel.h>
123e086edfSolivier moysan #include <linux/module.h>
133e086edfSolivier moysan #include <linux/of_irq.h>
143e086edfSolivier moysan #include <linux/of_platform.h>
153e086edfSolivier moysan #include <linux/regmap.h>
163e086edfSolivier moysan 
176eb17d70SOlivier Moysan #include <sound/asoundef.h>
183e086edfSolivier moysan #include <sound/core.h>
193e086edfSolivier moysan #include <sound/dmaengine_pcm.h>
203e086edfSolivier moysan #include <sound/pcm_params.h>
213e086edfSolivier moysan 
223e086edfSolivier moysan #include "stm32_sai.h"
233e086edfSolivier moysan 
243e086edfSolivier moysan #define SAI_FREE_PROTOCOL	0x0
256eb17d70SOlivier Moysan #define SAI_SPDIF_PROTOCOL	0x1
263e086edfSolivier moysan 
273e086edfSolivier moysan #define SAI_SLOT_SIZE_AUTO	0x0
283e086edfSolivier moysan #define SAI_SLOT_SIZE_16	0x1
293e086edfSolivier moysan #define SAI_SLOT_SIZE_32	0x2
303e086edfSolivier moysan 
313e086edfSolivier moysan #define SAI_DATASIZE_8		0x2
323e086edfSolivier moysan #define SAI_DATASIZE_10		0x3
333e086edfSolivier moysan #define SAI_DATASIZE_16		0x4
343e086edfSolivier moysan #define SAI_DATASIZE_20		0x5
353e086edfSolivier moysan #define SAI_DATASIZE_24		0x6
363e086edfSolivier moysan #define SAI_DATASIZE_32		0x7
373e086edfSolivier moysan 
383e086edfSolivier moysan #define STM_SAI_DAI_NAME_SIZE	15
393e086edfSolivier moysan 
403e086edfSolivier moysan #define STM_SAI_IS_PLAYBACK(ip)	((ip)->dir == SNDRV_PCM_STREAM_PLAYBACK)
413e086edfSolivier moysan #define STM_SAI_IS_CAPTURE(ip)	((ip)->dir == SNDRV_PCM_STREAM_CAPTURE)
423e086edfSolivier moysan 
433e086edfSolivier moysan #define STM_SAI_A_ID		0x0
443e086edfSolivier moysan #define STM_SAI_B_ID		0x1
453e086edfSolivier moysan 
4603e78a24Solivier moysan #define STM_SAI_IS_SUB_A(x)	((x)->id == STM_SAI_A_ID)
4703e78a24Solivier moysan #define STM_SAI_IS_SUB_B(x)	((x)->id == STM_SAI_B_ID)
483e086edfSolivier moysan #define STM_SAI_BLOCK_NAME(x)	(((x)->id == STM_SAI_A_ID) ? "A" : "B")
493e086edfSolivier moysan 
505914d285SOlivier Moysan #define SAI_SYNC_NONE		0x0
515914d285SOlivier Moysan #define SAI_SYNC_INTERNAL	0x1
525914d285SOlivier Moysan #define SAI_SYNC_EXTERNAL	0x2
535914d285SOlivier Moysan 
546eb17d70SOlivier Moysan #define STM_SAI_PROTOCOL_IS_SPDIF(ip)	((ip)->spdif)
551d9c95c1SOlivier Moysan #define STM_SAI_HAS_SPDIF(x)	((x)->pdata->conf.has_spdif_pdm)
561d9c95c1SOlivier Moysan #define STM_SAI_HAS_PDM(x)	((x)->pdata->conf.has_spdif_pdm)
575914d285SOlivier Moysan #define STM_SAI_HAS_EXT_SYNC(x) (!STM_SAI_IS_F4(sai->pdata))
585914d285SOlivier Moysan 
596eb17d70SOlivier Moysan #define SAI_IEC60958_BLOCK_FRAMES	192
606eb17d70SOlivier Moysan #define SAI_IEC60958_STATUS_BYTES	24
616eb17d70SOlivier Moysan 
628307b2afSOlivier Moysan #define SAI_MCLK_NAME_LEN		32
63e37c2deaSOlivier Moysan #define SAI_RATE_11K			11025
648307b2afSOlivier Moysan 
653e086edfSolivier moysan /**
663e086edfSolivier moysan  * struct stm32_sai_sub_data - private data of SAI sub block (block A or B)
673e086edfSolivier moysan  * @pdev: device data pointer
683e086edfSolivier moysan  * @regmap: SAI register map pointer
6903e78a24Solivier moysan  * @regmap_config: SAI sub block register map configuration pointer
703e086edfSolivier moysan  * @dma_params: dma configuration data for rx or tx channel
713e086edfSolivier moysan  * @cpu_dai_drv: DAI driver data pointer
723e086edfSolivier moysan  * @cpu_dai: DAI runtime data pointer
733e086edfSolivier moysan  * @substream: PCM substream data pointer
743e086edfSolivier moysan  * @pdata: SAI block parent data pointer
755914d285SOlivier Moysan  * @np_sync_provider: synchronization provider node
763e086edfSolivier moysan  * @sai_ck: kernel clock feeding the SAI clock generator
778307b2afSOlivier Moysan  * @sai_mclk: master clock from SAI mclk provider
783e086edfSolivier moysan  * @phys_addr: SAI registers physical base address
793e086edfSolivier moysan  * @mclk_rate: SAI block master clock frequency (Hz). set at init
803e086edfSolivier moysan  * @id: SAI sub block id corresponding to sub-block A or B
813e086edfSolivier moysan  * @dir: SAI block direction (playback or capture). set at init
823e086edfSolivier moysan  * @master: SAI block mode flag. (true=master, false=slave) set at init
836eb17d70SOlivier Moysan  * @spdif: SAI S/PDIF iec60958 mode flag. set at init
843e086edfSolivier moysan  * @fmt: SAI block format. relevant only for custom protocols. set at init
853e086edfSolivier moysan  * @sync: SAI block synchronization mode. (none, internal or external)
865914d285SOlivier Moysan  * @synco: SAI block ext sync source (provider setting). (none, sub-block A/B)
875914d285SOlivier Moysan  * @synci: SAI block ext sync source (client setting). (SAI sync provider index)
883e086edfSolivier moysan  * @fs_length: frame synchronization length. depends on protocol settings
893e086edfSolivier moysan  * @slots: rx or tx slot number
903e086edfSolivier moysan  * @slot_width: rx or tx slot width in bits
913e086edfSolivier moysan  * @slot_mask: rx or tx active slots mask. set at init or at runtime
923e086edfSolivier moysan  * @data_size: PCM data width. corresponds to PCM substream width.
936eb17d70SOlivier Moysan  * @spdif_frm_cnt: S/PDIF playback frame counter
945f8a1000SOlivier Moysan  * @iec958: iec958 data
95187e01d0Solivier moysan  * @ctrl_lock: control lock
9626f98e82SOlivier Moysan  * @irq_lock: prevent race condition with IRQ
973e086edfSolivier moysan  */
983e086edfSolivier moysan struct stm32_sai_sub_data {
993e086edfSolivier moysan 	struct platform_device *pdev;
1003e086edfSolivier moysan 	struct regmap *regmap;
10103e78a24Solivier moysan 	const struct regmap_config *regmap_config;
1023e086edfSolivier moysan 	struct snd_dmaengine_dai_dma_data dma_params;
1038f8a5488SArnaud Pouliquen 	struct snd_soc_dai_driver cpu_dai_drv;
1043e086edfSolivier moysan 	struct snd_soc_dai *cpu_dai;
1053e086edfSolivier moysan 	struct snd_pcm_substream *substream;
1063e086edfSolivier moysan 	struct stm32_sai_data *pdata;
1075914d285SOlivier Moysan 	struct device_node *np_sync_provider;
1083e086edfSolivier moysan 	struct clk *sai_ck;
1098307b2afSOlivier Moysan 	struct clk *sai_mclk;
1103e086edfSolivier moysan 	dma_addr_t phys_addr;
1113e086edfSolivier moysan 	unsigned int mclk_rate;
1123e086edfSolivier moysan 	unsigned int id;
1133e086edfSolivier moysan 	int dir;
1143e086edfSolivier moysan 	bool master;
1156eb17d70SOlivier Moysan 	bool spdif;
1163e086edfSolivier moysan 	int fmt;
1173e086edfSolivier moysan 	int sync;
1185914d285SOlivier Moysan 	int synco;
1195914d285SOlivier Moysan 	int synci;
1203e086edfSolivier moysan 	int fs_length;
1213e086edfSolivier moysan 	int slots;
1223e086edfSolivier moysan 	int slot_width;
1233e086edfSolivier moysan 	int slot_mask;
1243e086edfSolivier moysan 	int data_size;
1256eb17d70SOlivier Moysan 	unsigned int spdif_frm_cnt;
126187e01d0Solivier moysan 	struct snd_aes_iec958 iec958;
127187e01d0Solivier moysan 	struct mutex ctrl_lock; /* protect resources accessed by controls */
12826f98e82SOlivier Moysan 	spinlock_t irq_lock; /* used to prevent race condition with IRQ */
1293e086edfSolivier moysan };
1303e086edfSolivier moysan 
1313e086edfSolivier moysan enum stm32_sai_fifo_th {
1323e086edfSolivier moysan 	STM_SAI_FIFO_TH_EMPTY,
1333e086edfSolivier moysan 	STM_SAI_FIFO_TH_QUARTER,
1343e086edfSolivier moysan 	STM_SAI_FIFO_TH_HALF,
1353e086edfSolivier moysan 	STM_SAI_FIFO_TH_3_QUARTER,
1363e086edfSolivier moysan 	STM_SAI_FIFO_TH_FULL,
1373e086edfSolivier moysan };
1383e086edfSolivier moysan 
1393e086edfSolivier moysan static bool stm32_sai_sub_readable_reg(struct device *dev, unsigned int reg)
1403e086edfSolivier moysan {
1413e086edfSolivier moysan 	switch (reg) {
1423e086edfSolivier moysan 	case STM_SAI_CR1_REGX:
1433e086edfSolivier moysan 	case STM_SAI_CR2_REGX:
1443e086edfSolivier moysan 	case STM_SAI_FRCR_REGX:
1453e086edfSolivier moysan 	case STM_SAI_SLOTR_REGX:
1463e086edfSolivier moysan 	case STM_SAI_IMR_REGX:
1473e086edfSolivier moysan 	case STM_SAI_SR_REGX:
1483e086edfSolivier moysan 	case STM_SAI_CLRFR_REGX:
1493e086edfSolivier moysan 	case STM_SAI_DR_REGX:
15003e78a24Solivier moysan 	case STM_SAI_PDMCR_REGX:
15103e78a24Solivier moysan 	case STM_SAI_PDMLY_REGX:
1523e086edfSolivier moysan 		return true;
1533e086edfSolivier moysan 	default:
1543e086edfSolivier moysan 		return false;
1553e086edfSolivier moysan 	}
1563e086edfSolivier moysan }
1573e086edfSolivier moysan 
1583e086edfSolivier moysan static bool stm32_sai_sub_volatile_reg(struct device *dev, unsigned int reg)
1593e086edfSolivier moysan {
1603e086edfSolivier moysan 	switch (reg) {
1613e086edfSolivier moysan 	case STM_SAI_DR_REGX:
162cf881773SOlivier Moysan 	case STM_SAI_SR_REGX:
1633e086edfSolivier moysan 		return true;
1643e086edfSolivier moysan 	default:
1653e086edfSolivier moysan 		return false;
1663e086edfSolivier moysan 	}
1673e086edfSolivier moysan }
1683e086edfSolivier moysan 
1693e086edfSolivier moysan static bool stm32_sai_sub_writeable_reg(struct device *dev, unsigned int reg)
1703e086edfSolivier moysan {
1713e086edfSolivier moysan 	switch (reg) {
1723e086edfSolivier moysan 	case STM_SAI_CR1_REGX:
1733e086edfSolivier moysan 	case STM_SAI_CR2_REGX:
1743e086edfSolivier moysan 	case STM_SAI_FRCR_REGX:
1753e086edfSolivier moysan 	case STM_SAI_SLOTR_REGX:
1763e086edfSolivier moysan 	case STM_SAI_IMR_REGX:
1773e086edfSolivier moysan 	case STM_SAI_CLRFR_REGX:
1783e086edfSolivier moysan 	case STM_SAI_DR_REGX:
17903e78a24Solivier moysan 	case STM_SAI_PDMCR_REGX:
18003e78a24Solivier moysan 	case STM_SAI_PDMLY_REGX:
1813e086edfSolivier moysan 		return true;
1823e086edfSolivier moysan 	default:
1833e086edfSolivier moysan 		return false;
1843e086edfSolivier moysan 	}
1853e086edfSolivier moysan }
1863e086edfSolivier moysan 
187a14bf98cSOlivier Moysan static int stm32_sai_sub_reg_up(struct stm32_sai_sub_data *sai,
188a14bf98cSOlivier Moysan 				unsigned int reg, unsigned int mask,
189a14bf98cSOlivier Moysan 				unsigned int val)
190a14bf98cSOlivier Moysan {
191a14bf98cSOlivier Moysan 	int ret;
192a14bf98cSOlivier Moysan 
193a14bf98cSOlivier Moysan 	ret = clk_enable(sai->pdata->pclk);
194a14bf98cSOlivier Moysan 	if (ret < 0)
195a14bf98cSOlivier Moysan 		return ret;
196a14bf98cSOlivier Moysan 
197a14bf98cSOlivier Moysan 	ret = regmap_update_bits(sai->regmap, reg, mask, val);
198a14bf98cSOlivier Moysan 
199a14bf98cSOlivier Moysan 	clk_disable(sai->pdata->pclk);
200a14bf98cSOlivier Moysan 
201a14bf98cSOlivier Moysan 	return ret;
202a14bf98cSOlivier Moysan }
203a14bf98cSOlivier Moysan 
204a14bf98cSOlivier Moysan static int stm32_sai_sub_reg_wr(struct stm32_sai_sub_data *sai,
205a14bf98cSOlivier Moysan 				unsigned int reg, unsigned int mask,
206a14bf98cSOlivier Moysan 				unsigned int val)
207a14bf98cSOlivier Moysan {
208a14bf98cSOlivier Moysan 	int ret;
209a14bf98cSOlivier Moysan 
210a14bf98cSOlivier Moysan 	ret = clk_enable(sai->pdata->pclk);
211a14bf98cSOlivier Moysan 	if (ret < 0)
212a14bf98cSOlivier Moysan 		return ret;
213a14bf98cSOlivier Moysan 
214a14bf98cSOlivier Moysan 	ret = regmap_write_bits(sai->regmap, reg, mask, val);
215a14bf98cSOlivier Moysan 
216a14bf98cSOlivier Moysan 	clk_disable(sai->pdata->pclk);
217a14bf98cSOlivier Moysan 
218a14bf98cSOlivier Moysan 	return ret;
219a14bf98cSOlivier Moysan }
220a14bf98cSOlivier Moysan 
221a14bf98cSOlivier Moysan static int stm32_sai_sub_reg_rd(struct stm32_sai_sub_data *sai,
222a14bf98cSOlivier Moysan 				unsigned int reg, unsigned int *val)
223a14bf98cSOlivier Moysan {
224a14bf98cSOlivier Moysan 	int ret;
225a14bf98cSOlivier Moysan 
226a14bf98cSOlivier Moysan 	ret = clk_enable(sai->pdata->pclk);
227a14bf98cSOlivier Moysan 	if (ret < 0)
228a14bf98cSOlivier Moysan 		return ret;
229a14bf98cSOlivier Moysan 
230a14bf98cSOlivier Moysan 	ret = regmap_read(sai->regmap, reg, val);
231a14bf98cSOlivier Moysan 
232a14bf98cSOlivier Moysan 	clk_disable(sai->pdata->pclk);
233a14bf98cSOlivier Moysan 
234a14bf98cSOlivier Moysan 	return ret;
235a14bf98cSOlivier Moysan }
236a14bf98cSOlivier Moysan 
23703e78a24Solivier moysan static const struct regmap_config stm32_sai_sub_regmap_config_f4 = {
2383e086edfSolivier moysan 	.reg_bits = 32,
2393e086edfSolivier moysan 	.reg_stride = 4,
2403e086edfSolivier moysan 	.val_bits = 32,
2413e086edfSolivier moysan 	.max_register = STM_SAI_DR_REGX,
2423e086edfSolivier moysan 	.readable_reg = stm32_sai_sub_readable_reg,
2433e086edfSolivier moysan 	.volatile_reg = stm32_sai_sub_volatile_reg,
2443e086edfSolivier moysan 	.writeable_reg = stm32_sai_sub_writeable_reg,
2453e086edfSolivier moysan 	.fast_io = true,
246cf881773SOlivier Moysan 	.cache_type = REGCACHE_FLAT,
2473e086edfSolivier moysan };
2483e086edfSolivier moysan 
24903e78a24Solivier moysan static const struct regmap_config stm32_sai_sub_regmap_config_h7 = {
25003e78a24Solivier moysan 	.reg_bits = 32,
25103e78a24Solivier moysan 	.reg_stride = 4,
25203e78a24Solivier moysan 	.val_bits = 32,
25303e78a24Solivier moysan 	.max_register = STM_SAI_PDMLY_REGX,
25403e78a24Solivier moysan 	.readable_reg = stm32_sai_sub_readable_reg,
25503e78a24Solivier moysan 	.volatile_reg = stm32_sai_sub_volatile_reg,
25603e78a24Solivier moysan 	.writeable_reg = stm32_sai_sub_writeable_reg,
25703e78a24Solivier moysan 	.fast_io = true,
258cf881773SOlivier Moysan 	.cache_type = REGCACHE_FLAT,
25903e78a24Solivier moysan };
26003e78a24Solivier moysan 
261187e01d0Solivier moysan static int snd_pcm_iec958_info(struct snd_kcontrol *kcontrol,
262187e01d0Solivier moysan 			       struct snd_ctl_elem_info *uinfo)
263187e01d0Solivier moysan {
264187e01d0Solivier moysan 	uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
265187e01d0Solivier moysan 	uinfo->count = 1;
266187e01d0Solivier moysan 
267187e01d0Solivier moysan 	return 0;
268187e01d0Solivier moysan }
269187e01d0Solivier moysan 
270187e01d0Solivier moysan static int snd_pcm_iec958_get(struct snd_kcontrol *kcontrol,
271187e01d0Solivier moysan 			      struct snd_ctl_elem_value *uctl)
272187e01d0Solivier moysan {
273187e01d0Solivier moysan 	struct stm32_sai_sub_data *sai = snd_kcontrol_chip(kcontrol);
274187e01d0Solivier moysan 
275187e01d0Solivier moysan 	mutex_lock(&sai->ctrl_lock);
276187e01d0Solivier moysan 	memcpy(uctl->value.iec958.status, sai->iec958.status, 4);
277187e01d0Solivier moysan 	mutex_unlock(&sai->ctrl_lock);
278187e01d0Solivier moysan 
279187e01d0Solivier moysan 	return 0;
280187e01d0Solivier moysan }
281187e01d0Solivier moysan 
282187e01d0Solivier moysan static int snd_pcm_iec958_put(struct snd_kcontrol *kcontrol,
283187e01d0Solivier moysan 			      struct snd_ctl_elem_value *uctl)
284187e01d0Solivier moysan {
285187e01d0Solivier moysan 	struct stm32_sai_sub_data *sai = snd_kcontrol_chip(kcontrol);
286187e01d0Solivier moysan 
287187e01d0Solivier moysan 	mutex_lock(&sai->ctrl_lock);
288187e01d0Solivier moysan 	memcpy(sai->iec958.status, uctl->value.iec958.status, 4);
289187e01d0Solivier moysan 	mutex_unlock(&sai->ctrl_lock);
290187e01d0Solivier moysan 
291187e01d0Solivier moysan 	return 0;
292187e01d0Solivier moysan }
293187e01d0Solivier moysan 
294187e01d0Solivier moysan static const struct snd_kcontrol_new iec958_ctls = {
295187e01d0Solivier moysan 	.access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
296187e01d0Solivier moysan 			SNDRV_CTL_ELEM_ACCESS_VOLATILE),
297187e01d0Solivier moysan 	.iface = SNDRV_CTL_ELEM_IFACE_PCM,
298187e01d0Solivier moysan 	.name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, DEFAULT),
299187e01d0Solivier moysan 	.info = snd_pcm_iec958_info,
300187e01d0Solivier moysan 	.get = snd_pcm_iec958_get,
301187e01d0Solivier moysan 	.put = snd_pcm_iec958_put,
302187e01d0Solivier moysan };
303187e01d0Solivier moysan 
3048307b2afSOlivier Moysan struct stm32_sai_mclk_data {
3058307b2afSOlivier Moysan 	struct clk_hw hw;
3068307b2afSOlivier Moysan 	unsigned long freq;
3078307b2afSOlivier Moysan 	struct stm32_sai_sub_data *sai_data;
3088307b2afSOlivier Moysan };
3098307b2afSOlivier Moysan 
3108307b2afSOlivier Moysan #define to_mclk_data(_hw) container_of(_hw, struct stm32_sai_mclk_data, hw)
3118307b2afSOlivier Moysan #define STM32_SAI_MAX_CLKS 1
3128307b2afSOlivier Moysan 
3138307b2afSOlivier Moysan static int stm32_sai_get_clk_div(struct stm32_sai_sub_data *sai,
3148307b2afSOlivier Moysan 				 unsigned long input_rate,
3158307b2afSOlivier Moysan 				 unsigned long output_rate)
3168307b2afSOlivier Moysan {
3171d9c95c1SOlivier Moysan 	int version = sai->pdata->conf.version;
3188307b2afSOlivier Moysan 	int div;
3198307b2afSOlivier Moysan 
3208307b2afSOlivier Moysan 	div = DIV_ROUND_CLOSEST(input_rate, output_rate);
3218307b2afSOlivier Moysan 	if (div > SAI_XCR1_MCKDIV_MAX(version)) {
3228307b2afSOlivier Moysan 		dev_err(&sai->pdev->dev, "Divider %d out of range\n", div);
3238307b2afSOlivier Moysan 		return -EINVAL;
3248307b2afSOlivier Moysan 	}
3258307b2afSOlivier Moysan 	dev_dbg(&sai->pdev->dev, "SAI divider %d\n", div);
3268307b2afSOlivier Moysan 
3278307b2afSOlivier Moysan 	if (input_rate % div)
3288307b2afSOlivier Moysan 		dev_dbg(&sai->pdev->dev,
3298307b2afSOlivier Moysan 			"Rate not accurate. requested (%ld), actual (%ld)\n",
3308307b2afSOlivier Moysan 			output_rate, input_rate / div);
3318307b2afSOlivier Moysan 
3328307b2afSOlivier Moysan 	return div;
3338307b2afSOlivier Moysan }
3348307b2afSOlivier Moysan 
3358307b2afSOlivier Moysan static int stm32_sai_set_clk_div(struct stm32_sai_sub_data *sai,
3368307b2afSOlivier Moysan 				 unsigned int div)
3378307b2afSOlivier Moysan {
3381d9c95c1SOlivier Moysan 	int version = sai->pdata->conf.version;
3398307b2afSOlivier Moysan 	int ret, cr1, mask;
3408307b2afSOlivier Moysan 
3418307b2afSOlivier Moysan 	if (div > SAI_XCR1_MCKDIV_MAX(version)) {
3428307b2afSOlivier Moysan 		dev_err(&sai->pdev->dev, "Divider %d out of range\n", div);
3438307b2afSOlivier Moysan 		return -EINVAL;
3448307b2afSOlivier Moysan 	}
3458307b2afSOlivier Moysan 
3468307b2afSOlivier Moysan 	mask = SAI_XCR1_MCKDIV_MASK(SAI_XCR1_MCKDIV_WIDTH(version));
3478307b2afSOlivier Moysan 	cr1 = SAI_XCR1_MCKDIV_SET(div);
348a14bf98cSOlivier Moysan 	ret = stm32_sai_sub_reg_up(sai, STM_SAI_CR1_REGX, mask, cr1);
3498307b2afSOlivier Moysan 	if (ret < 0)
3508307b2afSOlivier Moysan 		dev_err(&sai->pdev->dev, "Failed to update CR1 register\n");
3518307b2afSOlivier Moysan 
3528307b2afSOlivier Moysan 	return ret;
3538307b2afSOlivier Moysan }
3548307b2afSOlivier Moysan 
355e37c2deaSOlivier Moysan static int stm32_sai_set_parent_clock(struct stm32_sai_sub_data *sai,
356e37c2deaSOlivier Moysan 				      unsigned int rate)
357e37c2deaSOlivier Moysan {
358e37c2deaSOlivier Moysan 	struct platform_device *pdev = sai->pdev;
359e37c2deaSOlivier Moysan 	struct clk *parent_clk = sai->pdata->clk_x8k;
360e37c2deaSOlivier Moysan 	int ret;
361e37c2deaSOlivier Moysan 
362e37c2deaSOlivier Moysan 	if (!(rate % SAI_RATE_11K))
363e37c2deaSOlivier Moysan 		parent_clk = sai->pdata->clk_x11k;
364e37c2deaSOlivier Moysan 
365e37c2deaSOlivier Moysan 	ret = clk_set_parent(sai->sai_ck, parent_clk);
366e37c2deaSOlivier Moysan 	if (ret)
367e37c2deaSOlivier Moysan 		dev_err(&pdev->dev, " Error %d setting sai_ck parent clock. %s",
368e37c2deaSOlivier Moysan 			ret, ret == -EBUSY ?
369e37c2deaSOlivier Moysan 			"Active stream rates conflict\n" : "\n");
370e37c2deaSOlivier Moysan 
371e37c2deaSOlivier Moysan 	return ret;
372e37c2deaSOlivier Moysan }
373e37c2deaSOlivier Moysan 
3748307b2afSOlivier Moysan static long stm32_sai_mclk_round_rate(struct clk_hw *hw, unsigned long rate,
3758307b2afSOlivier Moysan 				      unsigned long *prate)
3768307b2afSOlivier Moysan {
3778307b2afSOlivier Moysan 	struct stm32_sai_mclk_data *mclk = to_mclk_data(hw);
3788307b2afSOlivier Moysan 	struct stm32_sai_sub_data *sai = mclk->sai_data;
3798307b2afSOlivier Moysan 	int div;
3808307b2afSOlivier Moysan 
3818307b2afSOlivier Moysan 	div = stm32_sai_get_clk_div(sai, *prate, rate);
3828307b2afSOlivier Moysan 	if (div < 0)
3838307b2afSOlivier Moysan 		return div;
3848307b2afSOlivier Moysan 
3858307b2afSOlivier Moysan 	mclk->freq = *prate / div;
3868307b2afSOlivier Moysan 
3878307b2afSOlivier Moysan 	return mclk->freq;
3888307b2afSOlivier Moysan }
3898307b2afSOlivier Moysan 
3908307b2afSOlivier Moysan static unsigned long stm32_sai_mclk_recalc_rate(struct clk_hw *hw,
3918307b2afSOlivier Moysan 						unsigned long parent_rate)
3928307b2afSOlivier Moysan {
3938307b2afSOlivier Moysan 	struct stm32_sai_mclk_data *mclk = to_mclk_data(hw);
3948307b2afSOlivier Moysan 
3958307b2afSOlivier Moysan 	return mclk->freq;
3968307b2afSOlivier Moysan }
3978307b2afSOlivier Moysan 
3988307b2afSOlivier Moysan static int stm32_sai_mclk_set_rate(struct clk_hw *hw, unsigned long rate,
3998307b2afSOlivier Moysan 				   unsigned long parent_rate)
4008307b2afSOlivier Moysan {
4018307b2afSOlivier Moysan 	struct stm32_sai_mclk_data *mclk = to_mclk_data(hw);
4028307b2afSOlivier Moysan 	struct stm32_sai_sub_data *sai = mclk->sai_data;
4036b27e277SColin Ian King 	int div, ret;
4048307b2afSOlivier Moysan 
4058307b2afSOlivier Moysan 	div = stm32_sai_get_clk_div(sai, parent_rate, rate);
4068307b2afSOlivier Moysan 	if (div < 0)
4078307b2afSOlivier Moysan 		return div;
4088307b2afSOlivier Moysan 
4098307b2afSOlivier Moysan 	ret = stm32_sai_set_clk_div(sai, div);
4108307b2afSOlivier Moysan 	if (ret)
4118307b2afSOlivier Moysan 		return ret;
4128307b2afSOlivier Moysan 
4138307b2afSOlivier Moysan 	mclk->freq = rate;
4148307b2afSOlivier Moysan 
4158307b2afSOlivier Moysan 	return 0;
4168307b2afSOlivier Moysan }
4178307b2afSOlivier Moysan 
4188307b2afSOlivier Moysan static int stm32_sai_mclk_enable(struct clk_hw *hw)
4198307b2afSOlivier Moysan {
4208307b2afSOlivier Moysan 	struct stm32_sai_mclk_data *mclk = to_mclk_data(hw);
4218307b2afSOlivier Moysan 	struct stm32_sai_sub_data *sai = mclk->sai_data;
4228307b2afSOlivier Moysan 
4238307b2afSOlivier Moysan 	dev_dbg(&sai->pdev->dev, "Enable master clock\n");
4248307b2afSOlivier Moysan 
425a14bf98cSOlivier Moysan 	return stm32_sai_sub_reg_up(sai, STM_SAI_CR1_REGX,
4268307b2afSOlivier Moysan 				    SAI_XCR1_MCKEN, SAI_XCR1_MCKEN);
4278307b2afSOlivier Moysan }
4288307b2afSOlivier Moysan 
4298307b2afSOlivier Moysan static void stm32_sai_mclk_disable(struct clk_hw *hw)
4308307b2afSOlivier Moysan {
4318307b2afSOlivier Moysan 	struct stm32_sai_mclk_data *mclk = to_mclk_data(hw);
4328307b2afSOlivier Moysan 	struct stm32_sai_sub_data *sai = mclk->sai_data;
4338307b2afSOlivier Moysan 
4348307b2afSOlivier Moysan 	dev_dbg(&sai->pdev->dev, "Disable master clock\n");
4358307b2afSOlivier Moysan 
436a14bf98cSOlivier Moysan 	stm32_sai_sub_reg_up(sai, STM_SAI_CR1_REGX, SAI_XCR1_MCKEN, 0);
4378307b2afSOlivier Moysan }
4388307b2afSOlivier Moysan 
4398307b2afSOlivier Moysan static const struct clk_ops mclk_ops = {
4408307b2afSOlivier Moysan 	.enable = stm32_sai_mclk_enable,
4418307b2afSOlivier Moysan 	.disable = stm32_sai_mclk_disable,
4428307b2afSOlivier Moysan 	.recalc_rate = stm32_sai_mclk_recalc_rate,
4438307b2afSOlivier Moysan 	.round_rate = stm32_sai_mclk_round_rate,
4448307b2afSOlivier Moysan 	.set_rate = stm32_sai_mclk_set_rate,
4458307b2afSOlivier Moysan };
4468307b2afSOlivier Moysan 
4478307b2afSOlivier Moysan static int stm32_sai_add_mclk_provider(struct stm32_sai_sub_data *sai)
4488307b2afSOlivier Moysan {
4498307b2afSOlivier Moysan 	struct clk_hw *hw;
4508307b2afSOlivier Moysan 	struct stm32_sai_mclk_data *mclk;
4518307b2afSOlivier Moysan 	struct device *dev = &sai->pdev->dev;
4528307b2afSOlivier Moysan 	const char *pname = __clk_get_name(sai->sai_ck);
4538307b2afSOlivier Moysan 	char *mclk_name, *p, *s = (char *)pname;
4548307b2afSOlivier Moysan 	int ret, i = 0;
4558307b2afSOlivier Moysan 
456496fa3baSWei Yongjun 	mclk = devm_kzalloc(dev, sizeof(*mclk), GFP_KERNEL);
4578307b2afSOlivier Moysan 	if (!mclk)
4588307b2afSOlivier Moysan 		return -ENOMEM;
4598307b2afSOlivier Moysan 
4608307b2afSOlivier Moysan 	mclk_name = devm_kcalloc(dev, sizeof(char),
4618307b2afSOlivier Moysan 				 SAI_MCLK_NAME_LEN, GFP_KERNEL);
4628307b2afSOlivier Moysan 	if (!mclk_name)
4638307b2afSOlivier Moysan 		return -ENOMEM;
4648307b2afSOlivier Moysan 
4658307b2afSOlivier Moysan 	/*
4668307b2afSOlivier Moysan 	 * Forge mclk clock name from parent clock name and suffix.
4678307b2afSOlivier Moysan 	 * String after "_" char is stripped in parent name.
4688307b2afSOlivier Moysan 	 */
4698307b2afSOlivier Moysan 	p = mclk_name;
4706be0f96dSOlivier Moysan 	while (*s && *s != '_' && (i < (SAI_MCLK_NAME_LEN - 7))) {
4718307b2afSOlivier Moysan 		*p++ = *s++;
4728307b2afSOlivier Moysan 		i++;
4738307b2afSOlivier Moysan 	}
4746be0f96dSOlivier Moysan 	STM_SAI_IS_SUB_A(sai) ? strcat(p, "a_mclk") : strcat(p, "b_mclk");
4758307b2afSOlivier Moysan 
4768307b2afSOlivier Moysan 	mclk->hw.init = CLK_HW_INIT(mclk_name, pname, &mclk_ops, 0);
4778307b2afSOlivier Moysan 	mclk->sai_data = sai;
4788307b2afSOlivier Moysan 	hw = &mclk->hw;
4798307b2afSOlivier Moysan 
4808307b2afSOlivier Moysan 	dev_dbg(dev, "Register master clock %s\n", mclk_name);
4818307b2afSOlivier Moysan 	ret = devm_clk_hw_register(&sai->pdev->dev, hw);
4828307b2afSOlivier Moysan 	if (ret) {
4838307b2afSOlivier Moysan 		dev_err(dev, "mclk register returned %d\n", ret);
4848307b2afSOlivier Moysan 		return ret;
4858307b2afSOlivier Moysan 	}
4868307b2afSOlivier Moysan 	sai->sai_mclk = hw->clk;
4878307b2afSOlivier Moysan 
4888307b2afSOlivier Moysan 	/* register mclk provider */
4898307b2afSOlivier Moysan 	return devm_of_clk_add_hw_provider(dev, of_clk_hw_simple_get, hw);
4908307b2afSOlivier Moysan }
4918307b2afSOlivier Moysan 
4923e086edfSolivier moysan static irqreturn_t stm32_sai_isr(int irq, void *devid)
4933e086edfSolivier moysan {
4943e086edfSolivier moysan 	struct stm32_sai_sub_data *sai = (struct stm32_sai_sub_data *)devid;
4953e086edfSolivier moysan 	struct platform_device *pdev = sai->pdev;
4963e086edfSolivier moysan 	unsigned int sr, imr, flags;
4973e086edfSolivier moysan 	snd_pcm_state_t status = SNDRV_PCM_STATE_RUNNING;
4983e086edfSolivier moysan 
499a14bf98cSOlivier Moysan 	stm32_sai_sub_reg_rd(sai, STM_SAI_IMR_REGX, &imr);
500a14bf98cSOlivier Moysan 	stm32_sai_sub_reg_rd(sai, STM_SAI_SR_REGX, &sr);
5013e086edfSolivier moysan 
5023e086edfSolivier moysan 	flags = sr & imr;
5033e086edfSolivier moysan 	if (!flags)
5043e086edfSolivier moysan 		return IRQ_NONE;
5053e086edfSolivier moysan 
506a14bf98cSOlivier Moysan 	stm32_sai_sub_reg_wr(sai, STM_SAI_CLRFR_REGX, SAI_XCLRFR_MASK,
5073e086edfSolivier moysan 			     SAI_XCLRFR_MASK);
5083e086edfSolivier moysan 
509d807cdfbSOlivier Moysan 	if (!sai->substream) {
510d807cdfbSOlivier Moysan 		dev_err(&pdev->dev, "Device stopped. Spurious IRQ 0x%x\n", sr);
511d807cdfbSOlivier Moysan 		return IRQ_NONE;
512d807cdfbSOlivier Moysan 	}
513d807cdfbSOlivier Moysan 
5143e086edfSolivier moysan 	if (flags & SAI_XIMR_OVRUDRIE) {
515602fdadcSolivier moysan 		dev_err(&pdev->dev, "IRQ %s\n",
5163e086edfSolivier moysan 			STM_SAI_IS_PLAYBACK(sai) ? "underrun" : "overrun");
5173e086edfSolivier moysan 		status = SNDRV_PCM_STATE_XRUN;
5183e086edfSolivier moysan 	}
5193e086edfSolivier moysan 
5203e086edfSolivier moysan 	if (flags & SAI_XIMR_MUTEDETIE)
521602fdadcSolivier moysan 		dev_dbg(&pdev->dev, "IRQ mute detected\n");
5223e086edfSolivier moysan 
5233e086edfSolivier moysan 	if (flags & SAI_XIMR_WCKCFGIE) {
524602fdadcSolivier moysan 		dev_err(&pdev->dev, "IRQ wrong clock configuration\n");
5253e086edfSolivier moysan 		status = SNDRV_PCM_STATE_DISCONNECTED;
5263e086edfSolivier moysan 	}
5273e086edfSolivier moysan 
5283e086edfSolivier moysan 	if (flags & SAI_XIMR_CNRDYIE)
529602fdadcSolivier moysan 		dev_err(&pdev->dev, "IRQ Codec not ready\n");
5303e086edfSolivier moysan 
5313e086edfSolivier moysan 	if (flags & SAI_XIMR_AFSDETIE) {
532602fdadcSolivier moysan 		dev_err(&pdev->dev, "IRQ Anticipated frame synchro\n");
5333e086edfSolivier moysan 		status = SNDRV_PCM_STATE_XRUN;
5343e086edfSolivier moysan 	}
5353e086edfSolivier moysan 
5363e086edfSolivier moysan 	if (flags & SAI_XIMR_LFSDETIE) {
537602fdadcSolivier moysan 		dev_err(&pdev->dev, "IRQ Late frame synchro\n");
5383e086edfSolivier moysan 		status = SNDRV_PCM_STATE_XRUN;
5393e086edfSolivier moysan 	}
5403e086edfSolivier moysan 
54126f98e82SOlivier Moysan 	spin_lock(&sai->irq_lock);
54226f98e82SOlivier Moysan 	if (status != SNDRV_PCM_STATE_RUNNING && sai->substream)
543b1625fbbSTakashi Iwai 		snd_pcm_stop_xrun(sai->substream);
54426f98e82SOlivier Moysan 	spin_unlock(&sai->irq_lock);
5453e086edfSolivier moysan 
5463e086edfSolivier moysan 	return IRQ_HANDLED;
5473e086edfSolivier moysan }
5483e086edfSolivier moysan 
5493e086edfSolivier moysan static int stm32_sai_set_sysclk(struct snd_soc_dai *cpu_dai,
5503e086edfSolivier moysan 				int clk_id, unsigned int freq, int dir)
5513e086edfSolivier moysan {
5523e086edfSolivier moysan 	struct stm32_sai_sub_data *sai = snd_soc_dai_get_drvdata(cpu_dai);
553701a6ec3Solivier moysan 	int ret;
5543e086edfSolivier moysan 
555e37c2deaSOlivier Moysan 	if (dir == SND_SOC_CLOCK_OUT && sai->sai_mclk) {
556a14bf98cSOlivier Moysan 		ret = stm32_sai_sub_reg_up(sai, STM_SAI_CR1_REGX,
557701a6ec3Solivier moysan 					   SAI_XCR1_NODIV,
5589b7a7f92SOlivier Moysan 					 freq ? 0 : SAI_XCR1_NODIV);
559701a6ec3Solivier moysan 		if (ret < 0)
560701a6ec3Solivier moysan 			return ret;
561701a6ec3Solivier moysan 
5629b7a7f92SOlivier Moysan 		/* Assume shutdown if requested frequency is 0Hz */
5639b7a7f92SOlivier Moysan 		if (!freq) {
5649b7a7f92SOlivier Moysan 			/* Release mclk rate only if rate was actually set */
5659b7a7f92SOlivier Moysan 			if (sai->mclk_rate) {
5669b7a7f92SOlivier Moysan 				clk_rate_exclusive_put(sai->sai_mclk);
5679b7a7f92SOlivier Moysan 				sai->mclk_rate = 0;
5689b7a7f92SOlivier Moysan 			}
5699b7a7f92SOlivier Moysan 			return 0;
5709b7a7f92SOlivier Moysan 		}
5719b7a7f92SOlivier Moysan 
572e37c2deaSOlivier Moysan 		/* If master clock is used, set parent clock now */
573e37c2deaSOlivier Moysan 		ret = stm32_sai_set_parent_clock(sai, freq);
574e37c2deaSOlivier Moysan 		if (ret)
575e37c2deaSOlivier Moysan 			return ret;
5768307b2afSOlivier Moysan 
577e37c2deaSOlivier Moysan 		ret = clk_set_rate_exclusive(sai->sai_mclk, freq);
5788307b2afSOlivier Moysan 		if (ret) {
5798307b2afSOlivier Moysan 			dev_err(cpu_dai->dev,
580e37c2deaSOlivier Moysan 				ret == -EBUSY ?
581e37c2deaSOlivier Moysan 				"Active streams have incompatible rates" :
5828307b2afSOlivier Moysan 				"Could not set mclk rate\n");
5838307b2afSOlivier Moysan 			return ret;
5848307b2afSOlivier Moysan 		}
585e37c2deaSOlivier Moysan 
586e37c2deaSOlivier Moysan 		dev_dbg(cpu_dai->dev, "SAI MCLK frequency is %uHz\n", freq);
587e37c2deaSOlivier Moysan 		sai->mclk_rate = freq;
5883e086edfSolivier moysan 	}
5893e086edfSolivier moysan 
5903e086edfSolivier moysan 	return 0;
5913e086edfSolivier moysan }
5923e086edfSolivier moysan 
5933e086edfSolivier moysan static int stm32_sai_set_dai_tdm_slot(struct snd_soc_dai *cpu_dai, u32 tx_mask,
5943e086edfSolivier moysan 				      u32 rx_mask, int slots, int slot_width)
5953e086edfSolivier moysan {
5963e086edfSolivier moysan 	struct stm32_sai_sub_data *sai = snd_soc_dai_get_drvdata(cpu_dai);
5973e086edfSolivier moysan 	int slotr, slotr_mask, slot_size;
5983e086edfSolivier moysan 
5996eb17d70SOlivier Moysan 	if (STM_SAI_PROTOCOL_IS_SPDIF(sai)) {
6006eb17d70SOlivier Moysan 		dev_warn(cpu_dai->dev, "Slot setting relevant only for TDM\n");
6016eb17d70SOlivier Moysan 		return 0;
6026eb17d70SOlivier Moysan 	}
6036eb17d70SOlivier Moysan 
604602fdadcSolivier moysan 	dev_dbg(cpu_dai->dev, "Masks tx/rx:%#x/%#x, slots:%d, width:%d\n",
6053e086edfSolivier moysan 		tx_mask, rx_mask, slots, slot_width);
6063e086edfSolivier moysan 
6073e086edfSolivier moysan 	switch (slot_width) {
6083e086edfSolivier moysan 	case 16:
6093e086edfSolivier moysan 		slot_size = SAI_SLOT_SIZE_16;
6103e086edfSolivier moysan 		break;
6113e086edfSolivier moysan 	case 32:
6123e086edfSolivier moysan 		slot_size = SAI_SLOT_SIZE_32;
6133e086edfSolivier moysan 		break;
6143e086edfSolivier moysan 	default:
6153e086edfSolivier moysan 		slot_size = SAI_SLOT_SIZE_AUTO;
6163e086edfSolivier moysan 		break;
6173e086edfSolivier moysan 	}
6183e086edfSolivier moysan 
6193e086edfSolivier moysan 	slotr = SAI_XSLOTR_SLOTSZ_SET(slot_size) |
6203e086edfSolivier moysan 		SAI_XSLOTR_NBSLOT_SET(slots - 1);
6213e086edfSolivier moysan 	slotr_mask = SAI_XSLOTR_SLOTSZ_MASK | SAI_XSLOTR_NBSLOT_MASK;
6223e086edfSolivier moysan 
6233e086edfSolivier moysan 	/* tx/rx mask set in machine init, if slot number defined in DT */
6243e086edfSolivier moysan 	if (STM_SAI_IS_PLAYBACK(sai)) {
6253e086edfSolivier moysan 		sai->slot_mask = tx_mask;
6263e086edfSolivier moysan 		slotr |= SAI_XSLOTR_SLOTEN_SET(tx_mask);
6273e086edfSolivier moysan 	}
6283e086edfSolivier moysan 
6293e086edfSolivier moysan 	if (STM_SAI_IS_CAPTURE(sai)) {
6303e086edfSolivier moysan 		sai->slot_mask = rx_mask;
6313e086edfSolivier moysan 		slotr |= SAI_XSLOTR_SLOTEN_SET(rx_mask);
6323e086edfSolivier moysan 	}
6333e086edfSolivier moysan 
6343e086edfSolivier moysan 	slotr_mask |= SAI_XSLOTR_SLOTEN_MASK;
6353e086edfSolivier moysan 
636a14bf98cSOlivier Moysan 	stm32_sai_sub_reg_up(sai, STM_SAI_SLOTR_REGX, slotr_mask, slotr);
6373e086edfSolivier moysan 
6383e086edfSolivier moysan 	sai->slot_width = slot_width;
6393e086edfSolivier moysan 	sai->slots = slots;
6403e086edfSolivier moysan 
6413e086edfSolivier moysan 	return 0;
6423e086edfSolivier moysan }
6433e086edfSolivier moysan 
6443e086edfSolivier moysan static int stm32_sai_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
6453e086edfSolivier moysan {
6463e086edfSolivier moysan 	struct stm32_sai_sub_data *sai = snd_soc_dai_get_drvdata(cpu_dai);
64761fb4ff7SOlivier Moysan 	int cr1, frcr = 0;
64861fb4ff7SOlivier Moysan 	int cr1_mask, frcr_mask = 0;
6493e086edfSolivier moysan 	int ret;
6503e086edfSolivier moysan 
6513e086edfSolivier moysan 	dev_dbg(cpu_dai->dev, "fmt %x\n", fmt);
6523e086edfSolivier moysan 
6536eb17d70SOlivier Moysan 	/* Do not generate master by default */
6546eb17d70SOlivier Moysan 	cr1 = SAI_XCR1_NODIV;
6556eb17d70SOlivier Moysan 	cr1_mask = SAI_XCR1_NODIV;
6566eb17d70SOlivier Moysan 
6576eb17d70SOlivier Moysan 	cr1_mask |= SAI_XCR1_PRTCFG_MASK;
6586eb17d70SOlivier Moysan 	if (STM_SAI_PROTOCOL_IS_SPDIF(sai)) {
6596eb17d70SOlivier Moysan 		cr1 |= SAI_XCR1_PRTCFG_SET(SAI_SPDIF_PROTOCOL);
6606eb17d70SOlivier Moysan 		goto conf_update;
6616eb17d70SOlivier Moysan 	}
6626eb17d70SOlivier Moysan 
6636eb17d70SOlivier Moysan 	cr1 |= SAI_XCR1_PRTCFG_SET(SAI_FREE_PROTOCOL);
66461fb4ff7SOlivier Moysan 
6653e086edfSolivier moysan 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
6663e086edfSolivier moysan 	/* SCK active high for all protocols */
6673e086edfSolivier moysan 	case SND_SOC_DAIFMT_I2S:
6683e086edfSolivier moysan 		cr1 |= SAI_XCR1_CKSTR;
6693e086edfSolivier moysan 		frcr |= SAI_XFRCR_FSOFF | SAI_XFRCR_FSDEF;
6703e086edfSolivier moysan 		break;
6713e086edfSolivier moysan 	/* Left justified */
6723e086edfSolivier moysan 	case SND_SOC_DAIFMT_MSB:
6733e086edfSolivier moysan 		frcr |= SAI_XFRCR_FSPOL | SAI_XFRCR_FSDEF;
6743e086edfSolivier moysan 		break;
6753e086edfSolivier moysan 	/* Right justified */
6763e086edfSolivier moysan 	case SND_SOC_DAIFMT_LSB:
6773e086edfSolivier moysan 		frcr |= SAI_XFRCR_FSPOL | SAI_XFRCR_FSDEF;
6783e086edfSolivier moysan 		break;
6793e086edfSolivier moysan 	case SND_SOC_DAIFMT_DSP_A:
6803e086edfSolivier moysan 		frcr |= SAI_XFRCR_FSPOL | SAI_XFRCR_FSOFF;
6813e086edfSolivier moysan 		break;
6823e086edfSolivier moysan 	case SND_SOC_DAIFMT_DSP_B:
6833e086edfSolivier moysan 		frcr |= SAI_XFRCR_FSPOL;
6843e086edfSolivier moysan 		break;
6853e086edfSolivier moysan 	default:
6863e086edfSolivier moysan 		dev_err(cpu_dai->dev, "Unsupported protocol %#x\n",
6873e086edfSolivier moysan 			fmt & SND_SOC_DAIFMT_FORMAT_MASK);
6883e086edfSolivier moysan 		return -EINVAL;
6893e086edfSolivier moysan 	}
6903e086edfSolivier moysan 
69161fb4ff7SOlivier Moysan 	cr1_mask |= SAI_XCR1_CKSTR;
6923e086edfSolivier moysan 	frcr_mask |= SAI_XFRCR_FSPOL | SAI_XFRCR_FSOFF |
6933e086edfSolivier moysan 		     SAI_XFRCR_FSDEF;
6943e086edfSolivier moysan 
6953e086edfSolivier moysan 	/* DAI clock strobing. Invert setting previously set */
6963e086edfSolivier moysan 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
6973e086edfSolivier moysan 	case SND_SOC_DAIFMT_NB_NF:
6983e086edfSolivier moysan 		break;
6993e086edfSolivier moysan 	case SND_SOC_DAIFMT_IB_NF:
7003e086edfSolivier moysan 		cr1 ^= SAI_XCR1_CKSTR;
7013e086edfSolivier moysan 		break;
7023e086edfSolivier moysan 	case SND_SOC_DAIFMT_NB_IF:
7033e086edfSolivier moysan 		frcr ^= SAI_XFRCR_FSPOL;
7043e086edfSolivier moysan 		break;
7053e086edfSolivier moysan 	case SND_SOC_DAIFMT_IB_IF:
7063e086edfSolivier moysan 		/* Invert fs & sck */
7073e086edfSolivier moysan 		cr1 ^= SAI_XCR1_CKSTR;
7083e086edfSolivier moysan 		frcr ^= SAI_XFRCR_FSPOL;
7093e086edfSolivier moysan 		break;
7103e086edfSolivier moysan 	default:
7113e086edfSolivier moysan 		dev_err(cpu_dai->dev, "Unsupported strobing %#x\n",
7123e086edfSolivier moysan 			fmt & SND_SOC_DAIFMT_INV_MASK);
7133e086edfSolivier moysan 		return -EINVAL;
7143e086edfSolivier moysan 	}
7153e086edfSolivier moysan 	cr1_mask |= SAI_XCR1_CKSTR;
7163e086edfSolivier moysan 	frcr_mask |= SAI_XFRCR_FSPOL;
7173e086edfSolivier moysan 
718a14bf98cSOlivier Moysan 	stm32_sai_sub_reg_up(sai, STM_SAI_FRCR_REGX, frcr_mask, frcr);
7193e086edfSolivier moysan 
7203e086edfSolivier moysan 	/* DAI clock master masks */
7213e086edfSolivier moysan 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
7223e086edfSolivier moysan 	case SND_SOC_DAIFMT_CBM_CFM:
7233e086edfSolivier moysan 		/* codec is master */
7243e086edfSolivier moysan 		cr1 |= SAI_XCR1_SLAVE;
7253e086edfSolivier moysan 		sai->master = false;
7263e086edfSolivier moysan 		break;
7273e086edfSolivier moysan 	case SND_SOC_DAIFMT_CBS_CFS:
7283e086edfSolivier moysan 		sai->master = true;
7293e086edfSolivier moysan 		break;
7303e086edfSolivier moysan 	default:
7313e086edfSolivier moysan 		dev_err(cpu_dai->dev, "Unsupported mode %#x\n",
7323e086edfSolivier moysan 			fmt & SND_SOC_DAIFMT_MASTER_MASK);
7333e086edfSolivier moysan 		return -EINVAL;
7343e086edfSolivier moysan 	}
7355914d285SOlivier Moysan 
7365914d285SOlivier Moysan 	/* Set slave mode if sub-block is synchronized with another SAI */
7375914d285SOlivier Moysan 	if (sai->sync) {
7385914d285SOlivier Moysan 		dev_dbg(cpu_dai->dev, "Synchronized SAI configured as slave\n");
7395914d285SOlivier Moysan 		cr1 |= SAI_XCR1_SLAVE;
7405914d285SOlivier Moysan 		sai->master = false;
7415914d285SOlivier Moysan 	}
7425914d285SOlivier Moysan 
7433e086edfSolivier moysan 	cr1_mask |= SAI_XCR1_SLAVE;
7443e086edfSolivier moysan 
7456eb17d70SOlivier Moysan conf_update:
746a14bf98cSOlivier Moysan 	ret = stm32_sai_sub_reg_up(sai, STM_SAI_CR1_REGX, cr1_mask, cr1);
7473e086edfSolivier moysan 	if (ret < 0) {
7483e086edfSolivier moysan 		dev_err(cpu_dai->dev, "Failed to update CR1 register\n");
7493e086edfSolivier moysan 		return ret;
7503e086edfSolivier moysan 	}
7513e086edfSolivier moysan 
7523e086edfSolivier moysan 	sai->fmt = fmt;
7533e086edfSolivier moysan 
7543e086edfSolivier moysan 	return 0;
7553e086edfSolivier moysan }
7563e086edfSolivier moysan 
7573e086edfSolivier moysan static int stm32_sai_startup(struct snd_pcm_substream *substream,
7583e086edfSolivier moysan 			     struct snd_soc_dai *cpu_dai)
7593e086edfSolivier moysan {
7603e086edfSolivier moysan 	struct stm32_sai_sub_data *sai = snd_soc_dai_get_drvdata(cpu_dai);
7613e086edfSolivier moysan 	int imr, cr2, ret;
76226f98e82SOlivier Moysan 	unsigned long flags;
7633e086edfSolivier moysan 
76426f98e82SOlivier Moysan 	spin_lock_irqsave(&sai->irq_lock, flags);
7653e086edfSolivier moysan 	sai->substream = substream;
76626f98e82SOlivier Moysan 	spin_unlock_irqrestore(&sai->irq_lock, flags);
7673e086edfSolivier moysan 
768b8468192SOlivier Moysan 	if (STM_SAI_PROTOCOL_IS_SPDIF(sai)) {
769b8468192SOlivier Moysan 		snd_pcm_hw_constraint_mask64(substream->runtime,
770b8468192SOlivier Moysan 					     SNDRV_PCM_HW_PARAM_FORMAT,
771b8468192SOlivier Moysan 					     SNDRV_PCM_FMTBIT_S32_LE);
772b8468192SOlivier Moysan 		snd_pcm_hw_constraint_single(substream->runtime,
773b8468192SOlivier Moysan 					     SNDRV_PCM_HW_PARAM_CHANNELS, 2);
774b8468192SOlivier Moysan 	}
775b8468192SOlivier Moysan 
7763e086edfSolivier moysan 	ret = clk_prepare_enable(sai->sai_ck);
7773e086edfSolivier moysan 	if (ret < 0) {
778602fdadcSolivier moysan 		dev_err(cpu_dai->dev, "Failed to enable clock: %d\n", ret);
7793e086edfSolivier moysan 		return ret;
7803e086edfSolivier moysan 	}
7813e086edfSolivier moysan 
7823e086edfSolivier moysan 	/* Enable ITs */
783a14bf98cSOlivier Moysan 	stm32_sai_sub_reg_wr(sai, STM_SAI_CLRFR_REGX,
7843e086edfSolivier moysan 			     SAI_XCLRFR_MASK, SAI_XCLRFR_MASK);
7853e086edfSolivier moysan 
7863e086edfSolivier moysan 	imr = SAI_XIMR_OVRUDRIE;
7873e086edfSolivier moysan 	if (STM_SAI_IS_CAPTURE(sai)) {
788a14bf98cSOlivier Moysan 		stm32_sai_sub_reg_rd(sai, STM_SAI_CR2_REGX, &cr2);
7893e086edfSolivier moysan 		if (cr2 & SAI_XCR2_MUTECNT_MASK)
7903e086edfSolivier moysan 			imr |= SAI_XIMR_MUTEDETIE;
7913e086edfSolivier moysan 	}
7923e086edfSolivier moysan 
7933e086edfSolivier moysan 	if (sai->master)
7943e086edfSolivier moysan 		imr |= SAI_XIMR_WCKCFGIE;
7953e086edfSolivier moysan 	else
7963e086edfSolivier moysan 		imr |= SAI_XIMR_AFSDETIE | SAI_XIMR_LFSDETIE;
7973e086edfSolivier moysan 
798a14bf98cSOlivier Moysan 	stm32_sai_sub_reg_up(sai, STM_SAI_IMR_REGX,
7993e086edfSolivier moysan 			     SAI_XIMR_MASK, imr);
8003e086edfSolivier moysan 
8013e086edfSolivier moysan 	return 0;
8023e086edfSolivier moysan }
8033e086edfSolivier moysan 
8043e086edfSolivier moysan static int stm32_sai_set_config(struct snd_soc_dai *cpu_dai,
8053e086edfSolivier moysan 				struct snd_pcm_substream *substream,
8063e086edfSolivier moysan 				struct snd_pcm_hw_params *params)
8073e086edfSolivier moysan {
8083e086edfSolivier moysan 	struct stm32_sai_sub_data *sai = snd_soc_dai_get_drvdata(cpu_dai);
8093e086edfSolivier moysan 	int cr1, cr1_mask, ret;
8103e086edfSolivier moysan 
811a4529d2bSOlivier Moysan 	/*
812a4529d2bSOlivier Moysan 	 * DMA bursts increment is set to 4 words.
813a4529d2bSOlivier Moysan 	 * SAI fifo threshold is set to half fifo, to keep enough space
814a4529d2bSOlivier Moysan 	 * for DMA incoming bursts.
815a4529d2bSOlivier Moysan 	 */
816a14bf98cSOlivier Moysan 	stm32_sai_sub_reg_wr(sai, STM_SAI_CR2_REGX,
8173e086edfSolivier moysan 			     SAI_XCR2_FFLUSH | SAI_XCR2_FTH_MASK,
818a4529d2bSOlivier Moysan 			     SAI_XCR2_FFLUSH |
819a4529d2bSOlivier Moysan 			     SAI_XCR2_FTH_SET(STM_SAI_FIFO_TH_HALF));
8203e086edfSolivier moysan 
8216eb17d70SOlivier Moysan 	/* DS bits in CR1 not set for SPDIF (size forced to 24 bits).*/
8226eb17d70SOlivier Moysan 	if (STM_SAI_PROTOCOL_IS_SPDIF(sai)) {
8236eb17d70SOlivier Moysan 		sai->spdif_frm_cnt = 0;
8246eb17d70SOlivier Moysan 		return 0;
8256eb17d70SOlivier Moysan 	}
8266eb17d70SOlivier Moysan 
8273e086edfSolivier moysan 	/* Mode, data format and channel config */
82861fb4ff7SOlivier Moysan 	cr1_mask = SAI_XCR1_DS_MASK;
8293e086edfSolivier moysan 	switch (params_format(params)) {
8303e086edfSolivier moysan 	case SNDRV_PCM_FORMAT_S8:
8317e751e37Solivier moysan 		cr1 = SAI_XCR1_DS_SET(SAI_DATASIZE_8);
8323e086edfSolivier moysan 		break;
8333e086edfSolivier moysan 	case SNDRV_PCM_FORMAT_S16_LE:
8347e751e37Solivier moysan 		cr1 = SAI_XCR1_DS_SET(SAI_DATASIZE_16);
8353e086edfSolivier moysan 		break;
8363e086edfSolivier moysan 	case SNDRV_PCM_FORMAT_S32_LE:
8377e751e37Solivier moysan 		cr1 = SAI_XCR1_DS_SET(SAI_DATASIZE_32);
8383e086edfSolivier moysan 		break;
8393e086edfSolivier moysan 	default:
8403e086edfSolivier moysan 		dev_err(cpu_dai->dev, "Data format not supported");
8413e086edfSolivier moysan 		return -EINVAL;
8423e086edfSolivier moysan 	}
8433e086edfSolivier moysan 
8443e086edfSolivier moysan 	cr1_mask |= SAI_XCR1_MONO;
8453e086edfSolivier moysan 	if ((sai->slots == 2) && (params_channels(params) == 1))
8463e086edfSolivier moysan 		cr1 |= SAI_XCR1_MONO;
8473e086edfSolivier moysan 
848a14bf98cSOlivier Moysan 	ret = stm32_sai_sub_reg_up(sai, STM_SAI_CR1_REGX, cr1_mask, cr1);
8493e086edfSolivier moysan 	if (ret < 0) {
8503e086edfSolivier moysan 		dev_err(cpu_dai->dev, "Failed to update CR1 register\n");
8513e086edfSolivier moysan 		return ret;
8523e086edfSolivier moysan 	}
8533e086edfSolivier moysan 
8543e086edfSolivier moysan 	return 0;
8553e086edfSolivier moysan }
8563e086edfSolivier moysan 
8573e086edfSolivier moysan static int stm32_sai_set_slots(struct snd_soc_dai *cpu_dai)
8583e086edfSolivier moysan {
8593e086edfSolivier moysan 	struct stm32_sai_sub_data *sai = snd_soc_dai_get_drvdata(cpu_dai);
8603e086edfSolivier moysan 	int slotr, slot_sz;
8613e086edfSolivier moysan 
862a14bf98cSOlivier Moysan 	stm32_sai_sub_reg_rd(sai, STM_SAI_SLOTR_REGX, &slotr);
8633e086edfSolivier moysan 
8643e086edfSolivier moysan 	/*
8653e086edfSolivier moysan 	 * If SLOTSZ is set to auto in SLOTR, align slot width on data size
8663e086edfSolivier moysan 	 * By default slot width = data size, if not forced from DT
8673e086edfSolivier moysan 	 */
8683e086edfSolivier moysan 	slot_sz = slotr & SAI_XSLOTR_SLOTSZ_MASK;
8693e086edfSolivier moysan 	if (slot_sz == SAI_XSLOTR_SLOTSZ_SET(SAI_SLOT_SIZE_AUTO))
8703e086edfSolivier moysan 		sai->slot_width = sai->data_size;
8713e086edfSolivier moysan 
8723e086edfSolivier moysan 	if (sai->slot_width < sai->data_size) {
8733e086edfSolivier moysan 		dev_err(cpu_dai->dev,
8743e086edfSolivier moysan 			"Data size %d larger than slot width\n",
8753e086edfSolivier moysan 			sai->data_size);
8763e086edfSolivier moysan 		return -EINVAL;
8773e086edfSolivier moysan 	}
8783e086edfSolivier moysan 
8793e086edfSolivier moysan 	/* Slot number is set to 2, if not specified in DT */
8803e086edfSolivier moysan 	if (!sai->slots)
8813e086edfSolivier moysan 		sai->slots = 2;
8823e086edfSolivier moysan 
8833e086edfSolivier moysan 	/* The number of slots in the audio frame is equal to NBSLOT[3:0] + 1*/
884a14bf98cSOlivier Moysan 	stm32_sai_sub_reg_up(sai, STM_SAI_SLOTR_REGX,
8853e086edfSolivier moysan 			     SAI_XSLOTR_NBSLOT_MASK,
8863e086edfSolivier moysan 			     SAI_XSLOTR_NBSLOT_SET((sai->slots - 1)));
8873e086edfSolivier moysan 
8883e086edfSolivier moysan 	/* Set default slots mask if not already set from DT */
8893e086edfSolivier moysan 	if (!(slotr & SAI_XSLOTR_SLOTEN_MASK)) {
8903e086edfSolivier moysan 		sai->slot_mask = (1 << sai->slots) - 1;
891a14bf98cSOlivier Moysan 		stm32_sai_sub_reg_up(sai,
8923e086edfSolivier moysan 				     STM_SAI_SLOTR_REGX, SAI_XSLOTR_SLOTEN_MASK,
8933e086edfSolivier moysan 				     SAI_XSLOTR_SLOTEN_SET(sai->slot_mask));
8943e086edfSolivier moysan 	}
8953e086edfSolivier moysan 
896602fdadcSolivier moysan 	dev_dbg(cpu_dai->dev, "Slots %d, slot width %d\n",
8973e086edfSolivier moysan 		sai->slots, sai->slot_width);
8983e086edfSolivier moysan 
8993e086edfSolivier moysan 	return 0;
9003e086edfSolivier moysan }
9013e086edfSolivier moysan 
9023e086edfSolivier moysan static void stm32_sai_set_frame(struct snd_soc_dai *cpu_dai)
9033e086edfSolivier moysan {
9043e086edfSolivier moysan 	struct stm32_sai_sub_data *sai = snd_soc_dai_get_drvdata(cpu_dai);
9053e086edfSolivier moysan 	int fs_active, offset, format;
9063e086edfSolivier moysan 	int frcr, frcr_mask;
9073e086edfSolivier moysan 
9083e086edfSolivier moysan 	format = sai->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
9093e086edfSolivier moysan 	sai->fs_length = sai->slot_width * sai->slots;
9103e086edfSolivier moysan 
9113e086edfSolivier moysan 	fs_active = sai->fs_length / 2;
9123e086edfSolivier moysan 	if ((format == SND_SOC_DAIFMT_DSP_A) ||
9133e086edfSolivier moysan 	    (format == SND_SOC_DAIFMT_DSP_B))
9143e086edfSolivier moysan 		fs_active = 1;
9153e086edfSolivier moysan 
9163e086edfSolivier moysan 	frcr = SAI_XFRCR_FRL_SET((sai->fs_length - 1));
9173e086edfSolivier moysan 	frcr |= SAI_XFRCR_FSALL_SET((fs_active - 1));
9183e086edfSolivier moysan 	frcr_mask = SAI_XFRCR_FRL_MASK | SAI_XFRCR_FSALL_MASK;
9193e086edfSolivier moysan 
920602fdadcSolivier moysan 	dev_dbg(cpu_dai->dev, "Frame length %d, frame active %d\n",
9213e086edfSolivier moysan 		sai->fs_length, fs_active);
9223e086edfSolivier moysan 
923a14bf98cSOlivier Moysan 	stm32_sai_sub_reg_up(sai, STM_SAI_FRCR_REGX, frcr_mask, frcr);
9243e086edfSolivier moysan 
9253e086edfSolivier moysan 	if ((sai->fmt & SND_SOC_DAIFMT_FORMAT_MASK) == SND_SOC_DAIFMT_LSB) {
9263e086edfSolivier moysan 		offset = sai->slot_width - sai->data_size;
9273e086edfSolivier moysan 
928a14bf98cSOlivier Moysan 		stm32_sai_sub_reg_up(sai, STM_SAI_SLOTR_REGX,
9293e086edfSolivier moysan 				     SAI_XSLOTR_FBOFF_MASK,
9303e086edfSolivier moysan 				     SAI_XSLOTR_FBOFF_SET(offset));
9313e086edfSolivier moysan 	}
9323e086edfSolivier moysan }
9333e086edfSolivier moysan 
934187e01d0Solivier moysan static void stm32_sai_init_iec958_status(struct stm32_sai_sub_data *sai)
935187e01d0Solivier moysan {
936187e01d0Solivier moysan 	unsigned char *cs = sai->iec958.status;
937187e01d0Solivier moysan 
938187e01d0Solivier moysan 	cs[0] = IEC958_AES0_CON_NOT_COPYRIGHT | IEC958_AES0_CON_EMPHASIS_NONE;
939187e01d0Solivier moysan 	cs[1] = IEC958_AES1_CON_GENERAL;
940187e01d0Solivier moysan 	cs[2] = IEC958_AES2_CON_SOURCE_UNSPEC | IEC958_AES2_CON_CHANNEL_UNSPEC;
941187e01d0Solivier moysan 	cs[3] = IEC958_AES3_CON_CLOCK_1000PPM | IEC958_AES3_CON_FS_NOTID;
942187e01d0Solivier moysan }
943187e01d0Solivier moysan 
944187e01d0Solivier moysan static void stm32_sai_set_iec958_status(struct stm32_sai_sub_data *sai,
945187e01d0Solivier moysan 					struct snd_pcm_runtime *runtime)
946187e01d0Solivier moysan {
947187e01d0Solivier moysan 	if (!runtime)
948187e01d0Solivier moysan 		return;
949187e01d0Solivier moysan 
950187e01d0Solivier moysan 	/* Force the sample rate according to runtime rate */
951187e01d0Solivier moysan 	mutex_lock(&sai->ctrl_lock);
952187e01d0Solivier moysan 	switch (runtime->rate) {
953187e01d0Solivier moysan 	case 22050:
954187e01d0Solivier moysan 		sai->iec958.status[3] = IEC958_AES3_CON_FS_22050;
955187e01d0Solivier moysan 		break;
956187e01d0Solivier moysan 	case 44100:
957187e01d0Solivier moysan 		sai->iec958.status[3] = IEC958_AES3_CON_FS_44100;
958187e01d0Solivier moysan 		break;
959187e01d0Solivier moysan 	case 88200:
960187e01d0Solivier moysan 		sai->iec958.status[3] = IEC958_AES3_CON_FS_88200;
961187e01d0Solivier moysan 		break;
962187e01d0Solivier moysan 	case 176400:
963187e01d0Solivier moysan 		sai->iec958.status[3] = IEC958_AES3_CON_FS_176400;
964187e01d0Solivier moysan 		break;
965187e01d0Solivier moysan 	case 24000:
966187e01d0Solivier moysan 		sai->iec958.status[3] = IEC958_AES3_CON_FS_24000;
967187e01d0Solivier moysan 		break;
968187e01d0Solivier moysan 	case 48000:
969187e01d0Solivier moysan 		sai->iec958.status[3] = IEC958_AES3_CON_FS_48000;
970187e01d0Solivier moysan 		break;
971187e01d0Solivier moysan 	case 96000:
972187e01d0Solivier moysan 		sai->iec958.status[3] = IEC958_AES3_CON_FS_96000;
973187e01d0Solivier moysan 		break;
974187e01d0Solivier moysan 	case 192000:
975187e01d0Solivier moysan 		sai->iec958.status[3] = IEC958_AES3_CON_FS_192000;
976187e01d0Solivier moysan 		break;
977187e01d0Solivier moysan 	case 32000:
978187e01d0Solivier moysan 		sai->iec958.status[3] = IEC958_AES3_CON_FS_32000;
979187e01d0Solivier moysan 		break;
980187e01d0Solivier moysan 	default:
981187e01d0Solivier moysan 		sai->iec958.status[3] = IEC958_AES3_CON_FS_NOTID;
982187e01d0Solivier moysan 		break;
983187e01d0Solivier moysan 	}
984187e01d0Solivier moysan 	mutex_unlock(&sai->ctrl_lock);
985187e01d0Solivier moysan }
986187e01d0Solivier moysan 
9873e086edfSolivier moysan static int stm32_sai_configure_clock(struct snd_soc_dai *cpu_dai,
9883e086edfSolivier moysan 				     struct snd_pcm_hw_params *params)
9893e086edfSolivier moysan {
9903e086edfSolivier moysan 	struct stm32_sai_sub_data *sai = snd_soc_dai_get_drvdata(cpu_dai);
99171d9537fSOlivier Moysan 	int div = 0, cr1 = 0;
9928307b2afSOlivier Moysan 	int sai_clk_rate, mclk_ratio, den;
9936eb17d70SOlivier Moysan 	unsigned int rate = params_rate(params);
994e37c2deaSOlivier Moysan 	int ret;
9953e086edfSolivier moysan 
996e37c2deaSOlivier Moysan 	if (!sai->sai_mclk) {
997e37c2deaSOlivier Moysan 		ret = stm32_sai_set_parent_clock(sai, rate);
998e37c2deaSOlivier Moysan 		if (ret)
999e37c2deaSOlivier Moysan 			return ret;
1000e37c2deaSOlivier Moysan 	}
10013e086edfSolivier moysan 	sai_clk_rate = clk_get_rate(sai->sai_ck);
10023e086edfSolivier moysan 
100303e78a24Solivier moysan 	if (STM_SAI_IS_F4(sai->pdata)) {
10048307b2afSOlivier Moysan 		/* mclk on (NODIV=0)
10053e086edfSolivier moysan 		 *   mclk_rate = 256 * fs
10063e086edfSolivier moysan 		 *   MCKDIV = 0 if sai_ck < 3/2 * mclk_rate
10073e086edfSolivier moysan 		 *   MCKDIV = sai_ck / (2 * mclk_rate) otherwise
10088307b2afSOlivier Moysan 		 * mclk off (NODIV=1)
10098307b2afSOlivier Moysan 		 *   MCKDIV ignored. sck = sai_ck
10103e086edfSolivier moysan 		 */
10118307b2afSOlivier Moysan 		if (!sai->mclk_rate)
10128307b2afSOlivier Moysan 			return 0;
10138307b2afSOlivier Moysan 
10148307b2afSOlivier Moysan 		if (2 * sai_clk_rate >= 3 * sai->mclk_rate) {
10158307b2afSOlivier Moysan 			div = stm32_sai_get_clk_div(sai, sai_clk_rate,
101603e78a24Solivier moysan 						    2 * sai->mclk_rate);
10178307b2afSOlivier Moysan 			if (div < 0)
10188307b2afSOlivier Moysan 				return div;
10198307b2afSOlivier Moysan 		}
102003e78a24Solivier moysan 	} else {
102103e78a24Solivier moysan 		/*
102203e78a24Solivier moysan 		 * TDM mode :
102303e78a24Solivier moysan 		 *   mclk on
102403e78a24Solivier moysan 		 *      MCKDIV = sai_ck / (ws x 256)	(NOMCK=0. OSR=0)
102503e78a24Solivier moysan 		 *      MCKDIV = sai_ck / (ws x 512)	(NOMCK=0. OSR=1)
102603e78a24Solivier moysan 		 *   mclk off
102703e78a24Solivier moysan 		 *      MCKDIV = sai_ck / (frl x ws)	(NOMCK=1)
102803e78a24Solivier moysan 		 * Note: NOMCK/NODIV correspond to same bit.
102903e78a24Solivier moysan 		 */
10306eb17d70SOlivier Moysan 		if (STM_SAI_PROTOCOL_IS_SPDIF(sai)) {
10318307b2afSOlivier Moysan 			div = stm32_sai_get_clk_div(sai, sai_clk_rate,
10328307b2afSOlivier Moysan 						    rate * 128);
10338307b2afSOlivier Moysan 			if (div < 0)
10348307b2afSOlivier Moysan 				return div;
10356eb17d70SOlivier Moysan 		} else {
103603e78a24Solivier moysan 			if (sai->mclk_rate) {
10376eb17d70SOlivier Moysan 				mclk_ratio = sai->mclk_rate / rate;
103871d9537fSOlivier Moysan 				if (mclk_ratio == 512) {
103971d9537fSOlivier Moysan 					cr1 = SAI_XCR1_OSR;
104071d9537fSOlivier Moysan 				} else if (mclk_ratio != 256) {
104103e78a24Solivier moysan 					dev_err(cpu_dai->dev,
104203e78a24Solivier moysan 						"Wrong mclk ratio %d\n",
104303e78a24Solivier moysan 						mclk_ratio);
104403e78a24Solivier moysan 					return -EINVAL;
104503e78a24Solivier moysan 				}
104671d9537fSOlivier Moysan 
1047a14bf98cSOlivier Moysan 				stm32_sai_sub_reg_up(sai,
104871d9537fSOlivier Moysan 						     STM_SAI_CR1_REGX,
104971d9537fSOlivier Moysan 						     SAI_XCR1_OSR, cr1);
105071d9537fSOlivier Moysan 
10518307b2afSOlivier Moysan 				div = stm32_sai_get_clk_div(sai, sai_clk_rate,
10526eb17d70SOlivier Moysan 							    sai->mclk_rate);
10538307b2afSOlivier Moysan 				if (div < 0)
10548307b2afSOlivier Moysan 					return div;
105503e78a24Solivier moysan 			} else {
10566eb17d70SOlivier Moysan 				/* mclk-fs not set, master clock not active */
105703e78a24Solivier moysan 				den = sai->fs_length * params_rate(params);
10588307b2afSOlivier Moysan 				div = stm32_sai_get_clk_div(sai, sai_clk_rate,
10598307b2afSOlivier Moysan 							    den);
10608307b2afSOlivier Moysan 				if (div < 0)
10618307b2afSOlivier Moysan 					return div;
106203e78a24Solivier moysan 			}
106303e78a24Solivier moysan 		}
10646eb17d70SOlivier Moysan 	}
10653e086edfSolivier moysan 
10668307b2afSOlivier Moysan 	return stm32_sai_set_clk_div(sai, div);
10673e086edfSolivier moysan }
10683e086edfSolivier moysan 
10693e086edfSolivier moysan static int stm32_sai_hw_params(struct snd_pcm_substream *substream,
10703e086edfSolivier moysan 			       struct snd_pcm_hw_params *params,
10713e086edfSolivier moysan 			       struct snd_soc_dai *cpu_dai)
10723e086edfSolivier moysan {
10733e086edfSolivier moysan 	struct stm32_sai_sub_data *sai = snd_soc_dai_get_drvdata(cpu_dai);
10743e086edfSolivier moysan 	int ret;
10753e086edfSolivier moysan 
10763e086edfSolivier moysan 	sai->data_size = params_width(params);
10773e086edfSolivier moysan 
1078187e01d0Solivier moysan 	if (STM_SAI_PROTOCOL_IS_SPDIF(sai)) {
1079187e01d0Solivier moysan 		/* Rate not already set in runtime structure */
1080187e01d0Solivier moysan 		substream->runtime->rate = params_rate(params);
1081187e01d0Solivier moysan 		stm32_sai_set_iec958_status(sai, substream->runtime);
1082187e01d0Solivier moysan 	} else {
10833e086edfSolivier moysan 		ret = stm32_sai_set_slots(cpu_dai);
10843e086edfSolivier moysan 		if (ret < 0)
10853e086edfSolivier moysan 			return ret;
10863e086edfSolivier moysan 		stm32_sai_set_frame(cpu_dai);
10876eb17d70SOlivier Moysan 	}
10883e086edfSolivier moysan 
10893e086edfSolivier moysan 	ret = stm32_sai_set_config(cpu_dai, substream, params);
10903e086edfSolivier moysan 	if (ret)
10913e086edfSolivier moysan 		return ret;
10923e086edfSolivier moysan 
10933e086edfSolivier moysan 	if (sai->master)
10943e086edfSolivier moysan 		ret = stm32_sai_configure_clock(cpu_dai, params);
10953e086edfSolivier moysan 
10963e086edfSolivier moysan 	return ret;
10973e086edfSolivier moysan }
10983e086edfSolivier moysan 
10993e086edfSolivier moysan static int stm32_sai_trigger(struct snd_pcm_substream *substream, int cmd,
11003e086edfSolivier moysan 			     struct snd_soc_dai *cpu_dai)
11013e086edfSolivier moysan {
11023e086edfSolivier moysan 	struct stm32_sai_sub_data *sai = snd_soc_dai_get_drvdata(cpu_dai);
11033e086edfSolivier moysan 	int ret;
11043e086edfSolivier moysan 
11053e086edfSolivier moysan 	switch (cmd) {
11063e086edfSolivier moysan 	case SNDRV_PCM_TRIGGER_START:
11073e086edfSolivier moysan 	case SNDRV_PCM_TRIGGER_RESUME:
11083e086edfSolivier moysan 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
11093e086edfSolivier moysan 		dev_dbg(cpu_dai->dev, "Enable DMA and SAI\n");
11103e086edfSolivier moysan 
1111a14bf98cSOlivier Moysan 		stm32_sai_sub_reg_up(sai, STM_SAI_CR1_REGX,
11123e086edfSolivier moysan 				     SAI_XCR1_DMAEN, SAI_XCR1_DMAEN);
11133e086edfSolivier moysan 
11143e086edfSolivier moysan 		/* Enable SAI */
1115a14bf98cSOlivier Moysan 		ret = stm32_sai_sub_reg_up(sai, STM_SAI_CR1_REGX,
11163e086edfSolivier moysan 					   SAI_XCR1_SAIEN, SAI_XCR1_SAIEN);
11173e086edfSolivier moysan 		if (ret < 0)
11183e086edfSolivier moysan 			dev_err(cpu_dai->dev, "Failed to update CR1 register\n");
11193e086edfSolivier moysan 		break;
11203e086edfSolivier moysan 	case SNDRV_PCM_TRIGGER_SUSPEND:
11213e086edfSolivier moysan 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
11223e086edfSolivier moysan 	case SNDRV_PCM_TRIGGER_STOP:
11233e086edfSolivier moysan 		dev_dbg(cpu_dai->dev, "Disable DMA and SAI\n");
11243e086edfSolivier moysan 
1125a14bf98cSOlivier Moysan 		stm32_sai_sub_reg_up(sai, STM_SAI_IMR_REGX,
112647a8907dSOlivier Moysan 				     SAI_XIMR_MASK, 0);
112747a8907dSOlivier Moysan 
1128a14bf98cSOlivier Moysan 		stm32_sai_sub_reg_up(sai, STM_SAI_CR1_REGX,
11293e086edfSolivier moysan 				     SAI_XCR1_SAIEN,
11303e086edfSolivier moysan 				     (unsigned int)~SAI_XCR1_SAIEN);
11314fa17938Solivier moysan 
1132a14bf98cSOlivier Moysan 		ret = stm32_sai_sub_reg_up(sai, STM_SAI_CR1_REGX,
11334fa17938Solivier moysan 					   SAI_XCR1_DMAEN,
11344fa17938Solivier moysan 					   (unsigned int)~SAI_XCR1_DMAEN);
11353e086edfSolivier moysan 		if (ret < 0)
11363e086edfSolivier moysan 			dev_err(cpu_dai->dev, "Failed to update CR1 register\n");
11376eb17d70SOlivier Moysan 
11386eb17d70SOlivier Moysan 		if (STM_SAI_PROTOCOL_IS_SPDIF(sai))
11396eb17d70SOlivier Moysan 			sai->spdif_frm_cnt = 0;
11403e086edfSolivier moysan 		break;
11413e086edfSolivier moysan 	default:
11423e086edfSolivier moysan 		return -EINVAL;
11433e086edfSolivier moysan 	}
11443e086edfSolivier moysan 
11453e086edfSolivier moysan 	return ret;
11463e086edfSolivier moysan }
11473e086edfSolivier moysan 
11483e086edfSolivier moysan static void stm32_sai_shutdown(struct snd_pcm_substream *substream,
11493e086edfSolivier moysan 			       struct snd_soc_dai *cpu_dai)
11503e086edfSolivier moysan {
11513e086edfSolivier moysan 	struct stm32_sai_sub_data *sai = snd_soc_dai_get_drvdata(cpu_dai);
115226f98e82SOlivier Moysan 	unsigned long flags;
11533e086edfSolivier moysan 
1154a14bf98cSOlivier Moysan 	stm32_sai_sub_reg_up(sai, STM_SAI_IMR_REGX, SAI_XIMR_MASK, 0);
11553e086edfSolivier moysan 
1156e37c2deaSOlivier Moysan 	clk_disable_unprepare(sai->sai_ck);
11578307b2afSOlivier Moysan 
115826f98e82SOlivier Moysan 	spin_lock_irqsave(&sai->irq_lock, flags);
11593e086edfSolivier moysan 	sai->substream = NULL;
116026f98e82SOlivier Moysan 	spin_unlock_irqrestore(&sai->irq_lock, flags);
11613e086edfSolivier moysan }
11623e086edfSolivier moysan 
1163187e01d0Solivier moysan static int stm32_sai_pcm_new(struct snd_soc_pcm_runtime *rtd,
1164187e01d0Solivier moysan 			     struct snd_soc_dai *cpu_dai)
1165187e01d0Solivier moysan {
1166187e01d0Solivier moysan 	struct stm32_sai_sub_data *sai = dev_get_drvdata(cpu_dai->dev);
11675f8a1000SOlivier Moysan 	struct snd_kcontrol_new knew = iec958_ctls;
1168187e01d0Solivier moysan 
1169187e01d0Solivier moysan 	if (STM_SAI_PROTOCOL_IS_SPDIF(sai)) {
1170187e01d0Solivier moysan 		dev_dbg(&sai->pdev->dev, "%s: register iec controls", __func__);
11715f8a1000SOlivier Moysan 		knew.device = rtd->pcm->device;
11725f8a1000SOlivier Moysan 		return snd_ctl_add(rtd->pcm->card, snd_ctl_new1(&knew, sai));
1173187e01d0Solivier moysan 	}
1174187e01d0Solivier moysan 
1175187e01d0Solivier moysan 	return 0;
1176187e01d0Solivier moysan }
1177187e01d0Solivier moysan 
11783e086edfSolivier moysan static int stm32_sai_dai_probe(struct snd_soc_dai *cpu_dai)
11793e086edfSolivier moysan {
11803e086edfSolivier moysan 	struct stm32_sai_sub_data *sai = dev_get_drvdata(cpu_dai->dev);
1181d4180b4cSOlivier Moysan 	int cr1 = 0, cr1_mask, ret;
11823e086edfSolivier moysan 
11838307b2afSOlivier Moysan 	sai->cpu_dai = cpu_dai;
11848307b2afSOlivier Moysan 
11853e086edfSolivier moysan 	sai->dma_params.addr = (dma_addr_t)(sai->phys_addr + STM_SAI_DR_REGX);
1186a4529d2bSOlivier Moysan 	/*
1187a4529d2bSOlivier Moysan 	 * DMA supports 4, 8 or 16 burst sizes. Burst size 4 is the best choice,
1188a4529d2bSOlivier Moysan 	 * as it allows bytes, half-word and words transfers. (See DMA fifos
1189a4529d2bSOlivier Moysan 	 * constraints).
1190a4529d2bSOlivier Moysan 	 */
1191a4529d2bSOlivier Moysan 	sai->dma_params.maxburst = 4;
11921d9c95c1SOlivier Moysan 	if (sai->pdata->conf.fifo_size < 8)
11931d9c95c1SOlivier Moysan 		sai->dma_params.maxburst = 1;
11943e086edfSolivier moysan 	/* Buswidth will be set by framework at runtime */
11953e086edfSolivier moysan 	sai->dma_params.addr_width = DMA_SLAVE_BUSWIDTH_UNDEFINED;
11963e086edfSolivier moysan 
11973e086edfSolivier moysan 	if (STM_SAI_IS_PLAYBACK(sai))
11983e086edfSolivier moysan 		snd_soc_dai_init_dma_data(cpu_dai, &sai->dma_params, NULL);
11993e086edfSolivier moysan 	else
12003e086edfSolivier moysan 		snd_soc_dai_init_dma_data(cpu_dai, NULL, &sai->dma_params);
12013e086edfSolivier moysan 
1202187e01d0Solivier moysan 	/* Next settings are not relevant for spdif mode */
1203187e01d0Solivier moysan 	if (STM_SAI_PROTOCOL_IS_SPDIF(sai))
1204187e01d0Solivier moysan 		return 0;
1205187e01d0Solivier moysan 
120661fb4ff7SOlivier Moysan 	cr1_mask = SAI_XCR1_RX_TX;
120761fb4ff7SOlivier Moysan 	if (STM_SAI_IS_CAPTURE(sai))
120861fb4ff7SOlivier Moysan 		cr1 |= SAI_XCR1_RX_TX;
120961fb4ff7SOlivier Moysan 
12105914d285SOlivier Moysan 	/* Configure synchronization */
12115914d285SOlivier Moysan 	if (sai->sync == SAI_SYNC_EXTERNAL) {
12125914d285SOlivier Moysan 		/* Configure synchro client and provider */
1213d4180b4cSOlivier Moysan 		ret = sai->pdata->set_sync(sai->pdata, sai->np_sync_provider,
12145914d285SOlivier Moysan 					   sai->synco, sai->synci);
1215d4180b4cSOlivier Moysan 		if (ret)
1216d4180b4cSOlivier Moysan 			return ret;
12175914d285SOlivier Moysan 	}
12185914d285SOlivier Moysan 
12195914d285SOlivier Moysan 	cr1_mask |= SAI_XCR1_SYNCEN_MASK;
12205914d285SOlivier Moysan 	cr1 |= SAI_XCR1_SYNCEN_SET(sai->sync);
12215914d285SOlivier Moysan 
1222a14bf98cSOlivier Moysan 	return stm32_sai_sub_reg_up(sai, STM_SAI_CR1_REGX, cr1_mask, cr1);
12233e086edfSolivier moysan }
12243e086edfSolivier moysan 
12253e086edfSolivier moysan static const struct snd_soc_dai_ops stm32_sai_pcm_dai_ops = {
12263e086edfSolivier moysan 	.set_sysclk	= stm32_sai_set_sysclk,
12273e086edfSolivier moysan 	.set_fmt	= stm32_sai_set_dai_fmt,
12283e086edfSolivier moysan 	.set_tdm_slot	= stm32_sai_set_dai_tdm_slot,
12293e086edfSolivier moysan 	.startup	= stm32_sai_startup,
12303e086edfSolivier moysan 	.hw_params	= stm32_sai_hw_params,
12313e086edfSolivier moysan 	.trigger	= stm32_sai_trigger,
12323e086edfSolivier moysan 	.shutdown	= stm32_sai_shutdown,
12333e086edfSolivier moysan };
12343e086edfSolivier moysan 
12356eb17d70SOlivier Moysan static int stm32_sai_pcm_process_spdif(struct snd_pcm_substream *substream,
12366eb17d70SOlivier Moysan 				       int channel, unsigned long hwoff,
12376eb17d70SOlivier Moysan 				       void *buf, unsigned long bytes)
12386eb17d70SOlivier Moysan {
12396eb17d70SOlivier Moysan 	struct snd_pcm_runtime *runtime = substream->runtime;
12406eb17d70SOlivier Moysan 	struct snd_soc_pcm_runtime *rtd = substream->private_data;
1241b1bee67cSKuninori Morimoto 	struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(rtd, 0);
12426eb17d70SOlivier Moysan 	struct stm32_sai_sub_data *sai = dev_get_drvdata(cpu_dai->dev);
12436eb17d70SOlivier Moysan 	int *ptr = (int *)(runtime->dma_area + hwoff +
12446eb17d70SOlivier Moysan 			   channel * (runtime->dma_bytes / runtime->channels));
12456eb17d70SOlivier Moysan 	ssize_t cnt = bytes_to_samples(runtime, bytes);
12466eb17d70SOlivier Moysan 	unsigned int frm_cnt = sai->spdif_frm_cnt;
12476eb17d70SOlivier Moysan 	unsigned int byte;
12486eb17d70SOlivier Moysan 	unsigned int mask;
12496eb17d70SOlivier Moysan 
12506eb17d70SOlivier Moysan 	do {
12516eb17d70SOlivier Moysan 		*ptr = ((*ptr >> 8) & 0x00ffffff);
12526eb17d70SOlivier Moysan 
12536eb17d70SOlivier Moysan 		/* Set channel status bit */
12546eb17d70SOlivier Moysan 		byte = frm_cnt >> 3;
12556eb17d70SOlivier Moysan 		mask = 1 << (frm_cnt - (byte << 3));
1256187e01d0Solivier moysan 		if (sai->iec958.status[byte] & mask)
12576eb17d70SOlivier Moysan 			*ptr |= 0x04000000;
12586eb17d70SOlivier Moysan 		ptr++;
12596eb17d70SOlivier Moysan 
12606eb17d70SOlivier Moysan 		if (!(cnt % 2))
12616eb17d70SOlivier Moysan 			frm_cnt++;
12626eb17d70SOlivier Moysan 
12636eb17d70SOlivier Moysan 		if (frm_cnt == SAI_IEC60958_BLOCK_FRAMES)
12646eb17d70SOlivier Moysan 			frm_cnt = 0;
12656eb17d70SOlivier Moysan 	} while (--cnt);
12666eb17d70SOlivier Moysan 	sai->spdif_frm_cnt = frm_cnt;
12676eb17d70SOlivier Moysan 
12686eb17d70SOlivier Moysan 	return 0;
12696eb17d70SOlivier Moysan }
12706eb17d70SOlivier Moysan 
1271eaf072e5SOlivier Moysan /* No support of mmap in S/PDIF mode */
1272eaf072e5SOlivier Moysan static const struct snd_pcm_hardware stm32_sai_pcm_hw_spdif = {
1273eaf072e5SOlivier Moysan 	.info = SNDRV_PCM_INFO_INTERLEAVED,
1274eaf072e5SOlivier Moysan 	.buffer_bytes_max = 8 * PAGE_SIZE,
1275eaf072e5SOlivier Moysan 	.period_bytes_min = 1024,
1276eaf072e5SOlivier Moysan 	.period_bytes_max = PAGE_SIZE,
1277eaf072e5SOlivier Moysan 	.periods_min = 2,
1278eaf072e5SOlivier Moysan 	.periods_max = 8,
1279eaf072e5SOlivier Moysan };
1280eaf072e5SOlivier Moysan 
12813e086edfSolivier moysan static const struct snd_pcm_hardware stm32_sai_pcm_hw = {
12823e086edfSolivier moysan 	.info = SNDRV_PCM_INFO_INTERLEAVED | SNDRV_PCM_INFO_MMAP,
12833e086edfSolivier moysan 	.buffer_bytes_max = 8 * PAGE_SIZE,
12843e086edfSolivier moysan 	.period_bytes_min = 1024, /* 5ms at 48kHz */
12853e086edfSolivier moysan 	.period_bytes_max = PAGE_SIZE,
12863e086edfSolivier moysan 	.periods_min = 2,
12873e086edfSolivier moysan 	.periods_max = 8,
12883e086edfSolivier moysan };
12893e086edfSolivier moysan 
12908f8a5488SArnaud Pouliquen static struct snd_soc_dai_driver stm32_sai_playback_dai = {
12913e086edfSolivier moysan 		.probe = stm32_sai_dai_probe,
1292187e01d0Solivier moysan 		.pcm_new = stm32_sai_pcm_new,
12933e086edfSolivier moysan 		.id = 1, /* avoid call to fmt_single_name() */
12943e086edfSolivier moysan 		.playback = {
12953e086edfSolivier moysan 			.channels_min = 1,
12963e086edfSolivier moysan 			.channels_max = 2,
12973e086edfSolivier moysan 			.rate_min = 8000,
12983e086edfSolivier moysan 			.rate_max = 192000,
12993e086edfSolivier moysan 			.rates = SNDRV_PCM_RATE_CONTINUOUS,
13003e086edfSolivier moysan 			/* DMA does not support 24 bits transfers */
13013e086edfSolivier moysan 			.formats =
13023e086edfSolivier moysan 				SNDRV_PCM_FMTBIT_S8 |
13033e086edfSolivier moysan 				SNDRV_PCM_FMTBIT_S16_LE |
13043e086edfSolivier moysan 				SNDRV_PCM_FMTBIT_S32_LE,
13053e086edfSolivier moysan 		},
13063e086edfSolivier moysan 		.ops = &stm32_sai_pcm_dai_ops,
13073e086edfSolivier moysan };
13083e086edfSolivier moysan 
13098f8a5488SArnaud Pouliquen static struct snd_soc_dai_driver stm32_sai_capture_dai = {
13103e086edfSolivier moysan 		.probe = stm32_sai_dai_probe,
13113e086edfSolivier moysan 		.id = 1, /* avoid call to fmt_single_name() */
13123e086edfSolivier moysan 		.capture = {
13133e086edfSolivier moysan 			.channels_min = 1,
13143e086edfSolivier moysan 			.channels_max = 2,
13153e086edfSolivier moysan 			.rate_min = 8000,
13163e086edfSolivier moysan 			.rate_max = 192000,
13173e086edfSolivier moysan 			.rates = SNDRV_PCM_RATE_CONTINUOUS,
13183e086edfSolivier moysan 			/* DMA does not support 24 bits transfers */
13193e086edfSolivier moysan 			.formats =
13203e086edfSolivier moysan 				SNDRV_PCM_FMTBIT_S8 |
13213e086edfSolivier moysan 				SNDRV_PCM_FMTBIT_S16_LE |
13223e086edfSolivier moysan 				SNDRV_PCM_FMTBIT_S32_LE,
13233e086edfSolivier moysan 		},
13243e086edfSolivier moysan 		.ops = &stm32_sai_pcm_dai_ops,
13253e086edfSolivier moysan };
13263e086edfSolivier moysan 
13273e086edfSolivier moysan static const struct snd_dmaengine_pcm_config stm32_sai_pcm_config = {
13283e086edfSolivier moysan 	.pcm_hardware = &stm32_sai_pcm_hw,
13293e086edfSolivier moysan 	.prepare_slave_config = snd_dmaengine_pcm_prepare_slave_config,
13303e086edfSolivier moysan };
13313e086edfSolivier moysan 
13326eb17d70SOlivier Moysan static const struct snd_dmaengine_pcm_config stm32_sai_pcm_config_spdif = {
1333eaf072e5SOlivier Moysan 	.pcm_hardware = &stm32_sai_pcm_hw_spdif,
13346eb17d70SOlivier Moysan 	.prepare_slave_config = snd_dmaengine_pcm_prepare_slave_config,
13356eb17d70SOlivier Moysan 	.process = stm32_sai_pcm_process_spdif,
13366eb17d70SOlivier Moysan };
13376eb17d70SOlivier Moysan 
13383e086edfSolivier moysan static const struct snd_soc_component_driver stm32_component = {
13393e086edfSolivier moysan 	.name = "stm32-sai",
13403e086edfSolivier moysan };
13413e086edfSolivier moysan 
13423e086edfSolivier moysan static const struct of_device_id stm32_sai_sub_ids[] = {
13433e086edfSolivier moysan 	{ .compatible = "st,stm32-sai-sub-a",
13443e086edfSolivier moysan 	  .data = (void *)STM_SAI_A_ID},
13453e086edfSolivier moysan 	{ .compatible = "st,stm32-sai-sub-b",
13463e086edfSolivier moysan 	  .data = (void *)STM_SAI_B_ID},
13473e086edfSolivier moysan 	{}
13483e086edfSolivier moysan };
13493e086edfSolivier moysan MODULE_DEVICE_TABLE(of, stm32_sai_sub_ids);
13503e086edfSolivier moysan 
13513e086edfSolivier moysan static int stm32_sai_sub_parse_of(struct platform_device *pdev,
13523e086edfSolivier moysan 				  struct stm32_sai_sub_data *sai)
13533e086edfSolivier moysan {
13543e086edfSolivier moysan 	struct device_node *np = pdev->dev.of_node;
13553e086edfSolivier moysan 	struct resource *res;
13563e086edfSolivier moysan 	void __iomem *base;
13575914d285SOlivier Moysan 	struct of_phandle_args args;
13585914d285SOlivier Moysan 	int ret;
13593e086edfSolivier moysan 
13603e086edfSolivier moysan 	if (!np)
13613e086edfSolivier moysan 		return -ENODEV;
13623e086edfSolivier moysan 
13633e086edfSolivier moysan 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
13643e086edfSolivier moysan 	base = devm_ioremap_resource(&pdev->dev, res);
13653e086edfSolivier moysan 	if (IS_ERR(base))
13663e086edfSolivier moysan 		return PTR_ERR(base);
13673e086edfSolivier moysan 
13683e086edfSolivier moysan 	sai->phys_addr = res->start;
136903e78a24Solivier moysan 
137003e78a24Solivier moysan 	sai->regmap_config = &stm32_sai_sub_regmap_config_f4;
13711d9c95c1SOlivier Moysan 	/* Note: PDM registers not available for sub-block B */
13721d9c95c1SOlivier Moysan 	if (STM_SAI_HAS_PDM(sai) && STM_SAI_IS_SUB_A(sai))
137303e78a24Solivier moysan 		sai->regmap_config = &stm32_sai_sub_regmap_config_h7;
137403e78a24Solivier moysan 
1375a14bf98cSOlivier Moysan 	/*
1376a14bf98cSOlivier Moysan 	 * Do not manage peripheral clock through regmap framework as this
1377a14bf98cSOlivier Moysan 	 * can lead to circular locking issue with sai master clock provider.
1378a14bf98cSOlivier Moysan 	 * Manage peripheral clock directly in driver instead.
1379a14bf98cSOlivier Moysan 	 */
1380a14bf98cSOlivier Moysan 	sai->regmap = devm_regmap_init_mmio(&pdev->dev, base,
1381a14bf98cSOlivier Moysan 					    sai->regmap_config);
138203e78a24Solivier moysan 	if (IS_ERR(sai->regmap)) {
13835183e854SOlivier Moysan 		if (PTR_ERR(sai->regmap) != -EPROBE_DEFER)
13845183e854SOlivier Moysan 			dev_err(&pdev->dev, "Regmap init error %ld\n",
13855183e854SOlivier Moysan 				PTR_ERR(sai->regmap));
138603e78a24Solivier moysan 		return PTR_ERR(sai->regmap);
138703e78a24Solivier moysan 	}
13883e086edfSolivier moysan 
13893e086edfSolivier moysan 	/* Get direction property */
13903e086edfSolivier moysan 	if (of_property_match_string(np, "dma-names", "tx") >= 0) {
13913e086edfSolivier moysan 		sai->dir = SNDRV_PCM_STREAM_PLAYBACK;
13923e086edfSolivier moysan 	} else if (of_property_match_string(np, "dma-names", "rx") >= 0) {
13933e086edfSolivier moysan 		sai->dir = SNDRV_PCM_STREAM_CAPTURE;
13943e086edfSolivier moysan 	} else {
13953e086edfSolivier moysan 		dev_err(&pdev->dev, "Unsupported direction\n");
13963e086edfSolivier moysan 		return -EINVAL;
13973e086edfSolivier moysan 	}
13983e086edfSolivier moysan 
13996eb17d70SOlivier Moysan 	/* Get spdif iec60958 property */
14006eb17d70SOlivier Moysan 	sai->spdif = false;
14016eb17d70SOlivier Moysan 	if (of_get_property(np, "st,iec60958", NULL)) {
14026eb17d70SOlivier Moysan 		if (!STM_SAI_HAS_SPDIF(sai) ||
14036eb17d70SOlivier Moysan 		    sai->dir == SNDRV_PCM_STREAM_CAPTURE) {
14046eb17d70SOlivier Moysan 			dev_err(&pdev->dev, "S/PDIF IEC60958 not supported\n");
14056eb17d70SOlivier Moysan 			return -EINVAL;
14066eb17d70SOlivier Moysan 		}
1407187e01d0Solivier moysan 		stm32_sai_init_iec958_status(sai);
14086eb17d70SOlivier Moysan 		sai->spdif = true;
14096eb17d70SOlivier Moysan 		sai->master = true;
14106eb17d70SOlivier Moysan 	}
14116eb17d70SOlivier Moysan 
14125914d285SOlivier Moysan 	/* Get synchronization property */
14135914d285SOlivier Moysan 	args.np = NULL;
14145914d285SOlivier Moysan 	ret = of_parse_phandle_with_fixed_args(np, "st,sync", 1, 0, &args);
14155914d285SOlivier Moysan 	if (ret < 0  && ret != -ENOENT) {
14165914d285SOlivier Moysan 		dev_err(&pdev->dev, "Failed to get st,sync property\n");
14175914d285SOlivier Moysan 		return ret;
14185914d285SOlivier Moysan 	}
14195914d285SOlivier Moysan 
14205914d285SOlivier Moysan 	sai->sync = SAI_SYNC_NONE;
14215914d285SOlivier Moysan 	if (args.np) {
14225914d285SOlivier Moysan 		if (args.np == np) {
14235d585e1eSRob Herring 			dev_err(&pdev->dev, "%pOFn sync own reference\n", np);
14245914d285SOlivier Moysan 			of_node_put(args.np);
14255914d285SOlivier Moysan 			return -EINVAL;
14265914d285SOlivier Moysan 		}
14275914d285SOlivier Moysan 
14285914d285SOlivier Moysan 		sai->np_sync_provider  = of_get_parent(args.np);
14295914d285SOlivier Moysan 		if (!sai->np_sync_provider) {
14305d585e1eSRob Herring 			dev_err(&pdev->dev, "%pOFn parent node not found\n",
14315d585e1eSRob Herring 				np);
14325914d285SOlivier Moysan 			of_node_put(args.np);
14335914d285SOlivier Moysan 			return -ENODEV;
14345914d285SOlivier Moysan 		}
14355914d285SOlivier Moysan 
14365914d285SOlivier Moysan 		sai->sync = SAI_SYNC_INTERNAL;
14375914d285SOlivier Moysan 		if (sai->np_sync_provider != sai->pdata->pdev->dev.of_node) {
14385914d285SOlivier Moysan 			if (!STM_SAI_HAS_EXT_SYNC(sai)) {
14395914d285SOlivier Moysan 				dev_err(&pdev->dev,
14405914d285SOlivier Moysan 					"External synchro not supported\n");
14415914d285SOlivier Moysan 				of_node_put(args.np);
14425914d285SOlivier Moysan 				return -EINVAL;
14435914d285SOlivier Moysan 			}
14445914d285SOlivier Moysan 			sai->sync = SAI_SYNC_EXTERNAL;
14455914d285SOlivier Moysan 
14465914d285SOlivier Moysan 			sai->synci = args.args[0];
14475914d285SOlivier Moysan 			if (sai->synci < 1 ||
14485914d285SOlivier Moysan 			    (sai->synci > (SAI_GCR_SYNCIN_MAX + 1))) {
14495914d285SOlivier Moysan 				dev_err(&pdev->dev, "Wrong SAI index\n");
14505914d285SOlivier Moysan 				of_node_put(args.np);
14515914d285SOlivier Moysan 				return -EINVAL;
14525914d285SOlivier Moysan 			}
14535914d285SOlivier Moysan 
14545914d285SOlivier Moysan 			if (of_property_match_string(args.np, "compatible",
14555914d285SOlivier Moysan 						     "st,stm32-sai-sub-a") >= 0)
14565914d285SOlivier Moysan 				sai->synco = STM_SAI_SYNC_OUT_A;
14575914d285SOlivier Moysan 
14585914d285SOlivier Moysan 			if (of_property_match_string(args.np, "compatible",
14595914d285SOlivier Moysan 						     "st,stm32-sai-sub-b") >= 0)
14605914d285SOlivier Moysan 				sai->synco = STM_SAI_SYNC_OUT_B;
14615914d285SOlivier Moysan 
14625914d285SOlivier Moysan 			if (!sai->synco) {
14635914d285SOlivier Moysan 				dev_err(&pdev->dev, "Unknown SAI sub-block\n");
14645914d285SOlivier Moysan 				of_node_put(args.np);
14655914d285SOlivier Moysan 				return -EINVAL;
14665914d285SOlivier Moysan 			}
14675914d285SOlivier Moysan 		}
14685914d285SOlivier Moysan 
14695914d285SOlivier Moysan 		dev_dbg(&pdev->dev, "%s synchronized with %s\n",
14705914d285SOlivier Moysan 			pdev->name, args.np->full_name);
14715914d285SOlivier Moysan 	}
14725914d285SOlivier Moysan 
14735914d285SOlivier Moysan 	of_node_put(args.np);
14743e086edfSolivier moysan 	sai->sai_ck = devm_clk_get(&pdev->dev, "sai_ck");
14753e086edfSolivier moysan 	if (IS_ERR(sai->sai_ck)) {
14765183e854SOlivier Moysan 		if (PTR_ERR(sai->sai_ck) != -EPROBE_DEFER)
14775183e854SOlivier Moysan 			dev_err(&pdev->dev, "Missing kernel clock sai_ck: %ld\n",
14785183e854SOlivier Moysan 				PTR_ERR(sai->sai_ck));
14793e086edfSolivier moysan 		return PTR_ERR(sai->sai_ck);
14803e086edfSolivier moysan 	}
14813e086edfSolivier moysan 
1482a14bf98cSOlivier Moysan 	ret = clk_prepare(sai->pdata->pclk);
1483a14bf98cSOlivier Moysan 	if (ret < 0)
1484a14bf98cSOlivier Moysan 		return ret;
1485a14bf98cSOlivier Moysan 
14868307b2afSOlivier Moysan 	if (STM_SAI_IS_F4(sai->pdata))
14878307b2afSOlivier Moysan 		return 0;
14888307b2afSOlivier Moysan 
14898307b2afSOlivier Moysan 	/* Register mclk provider if requested */
14908307b2afSOlivier Moysan 	if (of_find_property(np, "#clock-cells", NULL)) {
14918307b2afSOlivier Moysan 		ret = stm32_sai_add_mclk_provider(sai);
14928307b2afSOlivier Moysan 		if (ret < 0)
14938307b2afSOlivier Moysan 			return ret;
14948307b2afSOlivier Moysan 	} else {
14958307b2afSOlivier Moysan 		sai->sai_mclk = devm_clk_get(&pdev->dev, "MCLK");
14968307b2afSOlivier Moysan 		if (IS_ERR(sai->sai_mclk)) {
14978307b2afSOlivier Moysan 			if (PTR_ERR(sai->sai_mclk) != -ENOENT)
14988307b2afSOlivier Moysan 				return PTR_ERR(sai->sai_mclk);
14998307b2afSOlivier Moysan 			sai->sai_mclk = NULL;
15008307b2afSOlivier Moysan 		}
15018307b2afSOlivier Moysan 	}
15028307b2afSOlivier Moysan 
15033e086edfSolivier moysan 	return 0;
15043e086edfSolivier moysan }
15053e086edfSolivier moysan 
15063e086edfSolivier moysan static int stm32_sai_sub_probe(struct platform_device *pdev)
15073e086edfSolivier moysan {
15083e086edfSolivier moysan 	struct stm32_sai_sub_data *sai;
15093e086edfSolivier moysan 	const struct of_device_id *of_id;
15106eb17d70SOlivier Moysan 	const struct snd_dmaengine_pcm_config *conf = &stm32_sai_pcm_config;
15113e086edfSolivier moysan 	int ret;
15123e086edfSolivier moysan 
15133e086edfSolivier moysan 	sai = devm_kzalloc(&pdev->dev, sizeof(*sai), GFP_KERNEL);
15143e086edfSolivier moysan 	if (!sai)
15153e086edfSolivier moysan 		return -ENOMEM;
15163e086edfSolivier moysan 
15173e086edfSolivier moysan 	of_id = of_match_device(stm32_sai_sub_ids, &pdev->dev);
15183e086edfSolivier moysan 	if (!of_id)
15193e086edfSolivier moysan 		return -EINVAL;
15203e086edfSolivier moysan 	sai->id = (uintptr_t)of_id->data;
15213e086edfSolivier moysan 
15223e086edfSolivier moysan 	sai->pdev = pdev;
1523187e01d0Solivier moysan 	mutex_init(&sai->ctrl_lock);
152426f98e82SOlivier Moysan 	spin_lock_init(&sai->irq_lock);
15253e086edfSolivier moysan 	platform_set_drvdata(pdev, sai);
15263e086edfSolivier moysan 
15273e086edfSolivier moysan 	sai->pdata = dev_get_drvdata(pdev->dev.parent);
15283e086edfSolivier moysan 	if (!sai->pdata) {
15293e086edfSolivier moysan 		dev_err(&pdev->dev, "Parent device data not available\n");
15303e086edfSolivier moysan 		return -EINVAL;
15313e086edfSolivier moysan 	}
15323e086edfSolivier moysan 
15333e086edfSolivier moysan 	ret = stm32_sai_sub_parse_of(pdev, sai);
15343e086edfSolivier moysan 	if (ret)
15353e086edfSolivier moysan 		return ret;
15363e086edfSolivier moysan 
15378f8a5488SArnaud Pouliquen 	if (STM_SAI_IS_PLAYBACK(sai))
15388f8a5488SArnaud Pouliquen 		sai->cpu_dai_drv = stm32_sai_playback_dai;
15398f8a5488SArnaud Pouliquen 	else
15408f8a5488SArnaud Pouliquen 		sai->cpu_dai_drv = stm32_sai_capture_dai;
15418f8a5488SArnaud Pouliquen 	sai->cpu_dai_drv.name = dev_name(&pdev->dev);
15423e086edfSolivier moysan 
15433e086edfSolivier moysan 	ret = devm_request_irq(&pdev->dev, sai->pdata->irq, stm32_sai_isr,
15443e086edfSolivier moysan 			       IRQF_SHARED, dev_name(&pdev->dev), sai);
15453e086edfSolivier moysan 	if (ret) {
1546602fdadcSolivier moysan 		dev_err(&pdev->dev, "IRQ request returned %d\n", ret);
15473e086edfSolivier moysan 		return ret;
15483e086edfSolivier moysan 	}
15493e086edfSolivier moysan 
15500d6defc7SOlivier Moysan 	ret = snd_dmaengine_pcm_register(&pdev->dev, conf, 0);
15510d6defc7SOlivier Moysan 	if (ret) {
1552cc6eb9b5SMark Brown 		if (ret != -EPROBE_DEFER)
15530d6defc7SOlivier Moysan 			dev_err(&pdev->dev, "Could not register pcm dma\n");
15540d6defc7SOlivier Moysan 		return ret;
15550d6defc7SOlivier Moysan 	}
15560d6defc7SOlivier Moysan 
15570d6defc7SOlivier Moysan 	ret = snd_soc_register_component(&pdev->dev, &stm32_component,
15588f8a5488SArnaud Pouliquen 					 &sai->cpu_dai_drv, 1);
15597506baeeSJulia Lawall 	if (ret) {
15607506baeeSJulia Lawall 		snd_dmaengine_pcm_unregister(&pdev->dev);
15613e086edfSolivier moysan 		return ret;
15627506baeeSJulia Lawall 	}
15633e086edfSolivier moysan 
15646eb17d70SOlivier Moysan 	if (STM_SAI_PROTOCOL_IS_SPDIF(sai))
15656eb17d70SOlivier Moysan 		conf = &stm32_sai_pcm_config_spdif;
15666eb17d70SOlivier Moysan 
15673e086edfSolivier moysan 	return 0;
15683e086edfSolivier moysan }
15693e086edfSolivier moysan 
1570a14bf98cSOlivier Moysan static int stm32_sai_sub_remove(struct platform_device *pdev)
1571a14bf98cSOlivier Moysan {
1572a14bf98cSOlivier Moysan 	struct stm32_sai_sub_data *sai = dev_get_drvdata(&pdev->dev);
1573a14bf98cSOlivier Moysan 
1574a14bf98cSOlivier Moysan 	clk_unprepare(sai->pdata->pclk);
15750d6defc7SOlivier Moysan 	snd_dmaengine_pcm_unregister(&pdev->dev);
15760d6defc7SOlivier Moysan 	snd_soc_unregister_component(&pdev->dev);
1577a14bf98cSOlivier Moysan 
1578a14bf98cSOlivier Moysan 	return 0;
1579a14bf98cSOlivier Moysan }
1580a14bf98cSOlivier Moysan 
1581cf881773SOlivier Moysan #ifdef CONFIG_PM_SLEEP
1582cf881773SOlivier Moysan static int stm32_sai_sub_suspend(struct device *dev)
1583cf881773SOlivier Moysan {
1584cf881773SOlivier Moysan 	struct stm32_sai_sub_data *sai = dev_get_drvdata(dev);
1585a14bf98cSOlivier Moysan 	int ret;
1586a14bf98cSOlivier Moysan 
1587a14bf98cSOlivier Moysan 	ret = clk_enable(sai->pdata->pclk);
1588a14bf98cSOlivier Moysan 	if (ret < 0)
1589a14bf98cSOlivier Moysan 		return ret;
1590cf881773SOlivier Moysan 
1591cf881773SOlivier Moysan 	regcache_cache_only(sai->regmap, true);
1592cf881773SOlivier Moysan 	regcache_mark_dirty(sai->regmap);
1593a14bf98cSOlivier Moysan 
1594a14bf98cSOlivier Moysan 	clk_disable(sai->pdata->pclk);
1595a14bf98cSOlivier Moysan 
1596cf881773SOlivier Moysan 	return 0;
1597cf881773SOlivier Moysan }
1598cf881773SOlivier Moysan 
1599cf881773SOlivier Moysan static int stm32_sai_sub_resume(struct device *dev)
1600cf881773SOlivier Moysan {
1601cf881773SOlivier Moysan 	struct stm32_sai_sub_data *sai = dev_get_drvdata(dev);
1602a14bf98cSOlivier Moysan 	int ret;
1603a14bf98cSOlivier Moysan 
1604a14bf98cSOlivier Moysan 	ret = clk_enable(sai->pdata->pclk);
1605a14bf98cSOlivier Moysan 	if (ret < 0)
1606a14bf98cSOlivier Moysan 		return ret;
1607cf881773SOlivier Moysan 
1608cf881773SOlivier Moysan 	regcache_cache_only(sai->regmap, false);
1609a14bf98cSOlivier Moysan 	ret = regcache_sync(sai->regmap);
1610a14bf98cSOlivier Moysan 
1611a14bf98cSOlivier Moysan 	clk_disable(sai->pdata->pclk);
1612a14bf98cSOlivier Moysan 
1613a14bf98cSOlivier Moysan 	return ret;
1614cf881773SOlivier Moysan }
1615cf881773SOlivier Moysan #endif /* CONFIG_PM_SLEEP */
1616cf881773SOlivier Moysan 
1617cf881773SOlivier Moysan static const struct dev_pm_ops stm32_sai_sub_pm_ops = {
1618cf881773SOlivier Moysan 	SET_SYSTEM_SLEEP_PM_OPS(stm32_sai_sub_suspend, stm32_sai_sub_resume)
1619cf881773SOlivier Moysan };
1620cf881773SOlivier Moysan 
16213e086edfSolivier moysan static struct platform_driver stm32_sai_sub_driver = {
16223e086edfSolivier moysan 	.driver = {
16233e086edfSolivier moysan 		.name = "st,stm32-sai-sub",
16243e086edfSolivier moysan 		.of_match_table = stm32_sai_sub_ids,
1625cf881773SOlivier Moysan 		.pm = &stm32_sai_sub_pm_ops,
16263e086edfSolivier moysan 	},
16273e086edfSolivier moysan 	.probe = stm32_sai_sub_probe,
1628a14bf98cSOlivier Moysan 	.remove = stm32_sai_sub_remove,
16293e086edfSolivier moysan };
16303e086edfSolivier moysan 
16313e086edfSolivier moysan module_platform_driver(stm32_sai_sub_driver);
16323e086edfSolivier moysan 
16333e086edfSolivier moysan MODULE_DESCRIPTION("STM32 Soc SAI sub-block Interface");
1634602fdadcSolivier moysan MODULE_AUTHOR("Olivier Moysan <olivier.moysan@st.com>");
16353e086edfSolivier moysan MODULE_ALIAS("platform:st,stm32-sai-sub");
16363e086edfSolivier moysan MODULE_LICENSE("GPL v2");
1637