11f0214a8STinghan Shen // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
21f0214a8STinghan Shen //
31f0214a8STinghan Shen // Copyright(c) 2022 Mediatek Inc. All rights reserved.
41f0214a8STinghan Shen //
51f0214a8STinghan Shen // Author: Allen-KH Cheng <allen-kh.cheng@mediatek.com>
61f0214a8STinghan Shen //         Tinghan Shen <tinghan.shen@mediatek.com>
71f0214a8STinghan Shen 
81f0214a8STinghan Shen /*
91f0214a8STinghan Shen  * Hardware interface for audio DSP on mt8186
101f0214a8STinghan Shen  */
111f0214a8STinghan Shen 
121f0214a8STinghan Shen #include <linux/delay.h>
131f0214a8STinghan Shen #include <linux/firmware.h>
141f0214a8STinghan Shen #include <linux/io.h>
151f0214a8STinghan Shen #include <linux/of_address.h>
161f0214a8STinghan Shen #include <linux/of_irq.h>
171f0214a8STinghan Shen #include <linux/of_platform.h>
181f0214a8STinghan Shen #include <linux/of_reserved_mem.h>
191f0214a8STinghan Shen #include <linux/module.h>
201f0214a8STinghan Shen 
211f0214a8STinghan Shen #include <sound/sof.h>
221f0214a8STinghan Shen #include <sound/sof/xtensa.h>
231f0214a8STinghan Shen #include "../../ops.h"
241f0214a8STinghan Shen #include "../../sof-of-dev.h"
251f0214a8STinghan Shen #include "../../sof-audio.h"
261f0214a8STinghan Shen #include "../adsp_helper.h"
27089adf33STrevor Wu #include "../mtk-adsp-common.h"
281f0214a8STinghan Shen #include "mt8186.h"
29210b3ab9STinghan Shen #include "mt8186-clk.h"
301f0214a8STinghan Shen 
mt8186_get_mailbox_offset(struct snd_sof_dev * sdev)31e0100bfdSTinghan Shen static int mt8186_get_mailbox_offset(struct snd_sof_dev *sdev)
32e0100bfdSTinghan Shen {
33e0100bfdSTinghan Shen 	return MBOX_OFFSET;
34e0100bfdSTinghan Shen }
35e0100bfdSTinghan Shen 
mt8186_get_window_offset(struct snd_sof_dev * sdev,u32 id)36e0100bfdSTinghan Shen static int mt8186_get_window_offset(struct snd_sof_dev *sdev, u32 id)
37e0100bfdSTinghan Shen {
38e0100bfdSTinghan Shen 	return MBOX_OFFSET;
39e0100bfdSTinghan Shen }
40e0100bfdSTinghan Shen 
mt8186_send_msg(struct snd_sof_dev * sdev,struct snd_sof_ipc_msg * msg)41e0100bfdSTinghan Shen static int mt8186_send_msg(struct snd_sof_dev *sdev,
42e0100bfdSTinghan Shen 			   struct snd_sof_ipc_msg *msg)
43e0100bfdSTinghan Shen {
44e0100bfdSTinghan Shen 	struct adsp_priv *priv = sdev->pdata->hw_pdata;
45e0100bfdSTinghan Shen 
46e0100bfdSTinghan Shen 	sof_mailbox_write(sdev, sdev->host_box.offset, msg->msg_data,
47e0100bfdSTinghan Shen 			  msg->msg_size);
48e0100bfdSTinghan Shen 
49e0100bfdSTinghan Shen 	return mtk_adsp_ipc_send(priv->dsp_ipc, MTK_ADSP_IPC_REQ, MTK_ADSP_IPC_OP_REQ);
50e0100bfdSTinghan Shen }
51e0100bfdSTinghan Shen 
mt8186_dsp_handle_reply(struct mtk_adsp_ipc * ipc)52e0100bfdSTinghan Shen static void mt8186_dsp_handle_reply(struct mtk_adsp_ipc *ipc)
53e0100bfdSTinghan Shen {
54e0100bfdSTinghan Shen 	struct adsp_priv *priv = mtk_adsp_ipc_get_data(ipc);
55e0100bfdSTinghan Shen 	unsigned long flags;
56e0100bfdSTinghan Shen 
57e0100bfdSTinghan Shen 	spin_lock_irqsave(&priv->sdev->ipc_lock, flags);
58709f34b4SAngeloGioacchino Del Regno 	snd_sof_ipc_process_reply(priv->sdev, 0);
59e0100bfdSTinghan Shen 	spin_unlock_irqrestore(&priv->sdev->ipc_lock, flags);
60e0100bfdSTinghan Shen }
61e0100bfdSTinghan Shen 
mt8186_dsp_handle_request(struct mtk_adsp_ipc * ipc)62e0100bfdSTinghan Shen static void mt8186_dsp_handle_request(struct mtk_adsp_ipc *ipc)
63e0100bfdSTinghan Shen {
64e0100bfdSTinghan Shen 	struct adsp_priv *priv = mtk_adsp_ipc_get_data(ipc);
65e0100bfdSTinghan Shen 	u32 p; /* panic code */
66e0100bfdSTinghan Shen 	int ret;
67e0100bfdSTinghan Shen 
68e0100bfdSTinghan Shen 	/* Read the message from the debug box. */
69e0100bfdSTinghan Shen 	sof_mailbox_read(priv->sdev, priv->sdev->debug_box.offset + 4,
70e0100bfdSTinghan Shen 			 &p, sizeof(p));
71e0100bfdSTinghan Shen 
72e0100bfdSTinghan Shen 	/* Check to see if the message is a panic code 0x0dead*** */
73e0100bfdSTinghan Shen 	if ((p & SOF_IPC_PANIC_MAGIC_MASK) == SOF_IPC_PANIC_MAGIC) {
74e0100bfdSTinghan Shen 		snd_sof_dsp_panic(priv->sdev, p, true);
75e0100bfdSTinghan Shen 	} else {
76e0100bfdSTinghan Shen 		snd_sof_ipc_msgs_rx(priv->sdev);
77e0100bfdSTinghan Shen 
78e0100bfdSTinghan Shen 		/* tell DSP cmd is done */
79e0100bfdSTinghan Shen 		ret = mtk_adsp_ipc_send(priv->dsp_ipc, MTK_ADSP_IPC_RSP, MTK_ADSP_IPC_OP_RSP);
80e0100bfdSTinghan Shen 		if (ret)
81e0100bfdSTinghan Shen 			dev_err(priv->dev, "request send ipc failed");
82e0100bfdSTinghan Shen 	}
83e0100bfdSTinghan Shen }
84e0100bfdSTinghan Shen 
85e0100bfdSTinghan Shen static struct mtk_adsp_ipc_ops dsp_ops = {
86e0100bfdSTinghan Shen 	.handle_reply		= mt8186_dsp_handle_reply,
87e0100bfdSTinghan Shen 	.handle_request		= mt8186_dsp_handle_request,
88e0100bfdSTinghan Shen };
89e0100bfdSTinghan Shen 
platform_parse_resource(struct platform_device * pdev,void * data)901f0214a8STinghan Shen static int platform_parse_resource(struct platform_device *pdev, void *data)
911f0214a8STinghan Shen {
921f0214a8STinghan Shen 	struct resource *mmio;
931f0214a8STinghan Shen 	struct resource res;
941f0214a8STinghan Shen 	struct device_node *mem_region;
951f0214a8STinghan Shen 	struct device *dev = &pdev->dev;
961f0214a8STinghan Shen 	struct mtk_adsp_chip_info *adsp = data;
971f0214a8STinghan Shen 	int ret;
981f0214a8STinghan Shen 
991f0214a8STinghan Shen 	mem_region = of_parse_phandle(dev->of_node, "memory-region", 0);
1001f0214a8STinghan Shen 	if (!mem_region) {
1011f0214a8STinghan Shen 		dev_err(dev, "no dma memory-region phandle\n");
1021f0214a8STinghan Shen 		return -ENODEV;
1031f0214a8STinghan Shen 	}
1041f0214a8STinghan Shen 
1051f0214a8STinghan Shen 	ret = of_address_to_resource(mem_region, 0, &res);
1061f0214a8STinghan Shen 	of_node_put(mem_region);
1071f0214a8STinghan Shen 	if (ret) {
1081f0214a8STinghan Shen 		dev_err(dev, "of_address_to_resource dma failed\n");
1091f0214a8STinghan Shen 		return ret;
1101f0214a8STinghan Shen 	}
1111f0214a8STinghan Shen 
1121f0214a8STinghan Shen 	dev_dbg(dev, "DMA %pR\n", &res);
1131f0214a8STinghan Shen 
114*1d54134dSTrevor Wu 	adsp->pa_shared_dram = (phys_addr_t)res.start;
115*1d54134dSTrevor Wu 	adsp->shared_size = resource_size(&res);
116*1d54134dSTrevor Wu 	if (adsp->pa_shared_dram & DRAM_REMAP_MASK) {
117*1d54134dSTrevor Wu 		dev_err(dev, "adsp shared dma memory(%#x) is not 4K-aligned\n",
118*1d54134dSTrevor Wu 			(u32)adsp->pa_shared_dram);
119*1d54134dSTrevor Wu 		return -EINVAL;
120*1d54134dSTrevor Wu 	}
121*1d54134dSTrevor Wu 
1221f0214a8STinghan Shen 	ret = of_reserved_mem_device_init(dev);
1231f0214a8STinghan Shen 	if (ret) {
1241f0214a8STinghan Shen 		dev_err(dev, "of_reserved_mem_device_init failed\n");
1251f0214a8STinghan Shen 		return ret;
1261f0214a8STinghan Shen 	}
1271f0214a8STinghan Shen 
1281f0214a8STinghan Shen 	mem_region = of_parse_phandle(dev->of_node, "memory-region", 1);
1291f0214a8STinghan Shen 	if (!mem_region) {
1301f0214a8STinghan Shen 		dev_err(dev, "no memory-region sysmem phandle\n");
1311f0214a8STinghan Shen 		return -ENODEV;
1321f0214a8STinghan Shen 	}
1331f0214a8STinghan Shen 
1341f0214a8STinghan Shen 	ret = of_address_to_resource(mem_region, 0, &res);
1351f0214a8STinghan Shen 	of_node_put(mem_region);
1361f0214a8STinghan Shen 	if (ret) {
1371f0214a8STinghan Shen 		dev_err(dev, "of_address_to_resource sysmem failed\n");
1381f0214a8STinghan Shen 		return ret;
1391f0214a8STinghan Shen 	}
1401f0214a8STinghan Shen 
1411f0214a8STinghan Shen 	adsp->pa_dram = (phys_addr_t)res.start;
1421f0214a8STinghan Shen 	if (adsp->pa_dram & DRAM_REMAP_MASK) {
1431f0214a8STinghan Shen 		dev_err(dev, "adsp memory(%#x) is not 4K-aligned\n",
1441f0214a8STinghan Shen 			(u32)adsp->pa_dram);
1451f0214a8STinghan Shen 		return -EINVAL;
1461f0214a8STinghan Shen 	}
1471f0214a8STinghan Shen 
1481f0214a8STinghan Shen 	adsp->dramsize = resource_size(&res);
1491f0214a8STinghan Shen 	if (adsp->dramsize < TOTAL_SIZE_SHARED_DRAM_FROM_TAIL) {
1501f0214a8STinghan Shen 		dev_err(dev, "adsp memory(%#x) is not enough for share\n",
1511f0214a8STinghan Shen 			adsp->dramsize);
1521f0214a8STinghan Shen 		return -EINVAL;
1531f0214a8STinghan Shen 	}
1541f0214a8STinghan Shen 
1551f0214a8STinghan Shen 	dev_dbg(dev, "dram pbase=%pa size=%#x\n", &adsp->pa_dram, adsp->dramsize);
1561f0214a8STinghan Shen 
1571f0214a8STinghan Shen 	mmio = platform_get_resource_byname(pdev, IORESOURCE_MEM, "cfg");
1581f0214a8STinghan Shen 	if (!mmio) {
1591f0214a8STinghan Shen 		dev_err(dev, "no ADSP-CFG register resource\n");
1601f0214a8STinghan Shen 		return -ENXIO;
1611f0214a8STinghan Shen 	}
1621f0214a8STinghan Shen 
1631f0214a8STinghan Shen 	adsp->va_cfgreg = devm_ioremap_resource(dev, mmio);
1641f0214a8STinghan Shen 	if (IS_ERR(adsp->va_cfgreg))
1651f0214a8STinghan Shen 		return PTR_ERR(adsp->va_cfgreg);
1661f0214a8STinghan Shen 
1671f0214a8STinghan Shen 	adsp->pa_cfgreg = (phys_addr_t)mmio->start;
1681f0214a8STinghan Shen 	adsp->cfgregsize = resource_size(mmio);
1691f0214a8STinghan Shen 
1701f0214a8STinghan Shen 	dev_dbg(dev, "cfgreg pbase=%pa size=%#x\n", &adsp->pa_cfgreg, adsp->cfgregsize);
1711f0214a8STinghan Shen 
1721f0214a8STinghan Shen 	mmio = platform_get_resource_byname(pdev, IORESOURCE_MEM, "sram");
1731f0214a8STinghan Shen 	if (!mmio) {
1741f0214a8STinghan Shen 		dev_err(dev, "no SRAM resource\n");
1751f0214a8STinghan Shen 		return -ENXIO;
1761f0214a8STinghan Shen 	}
1771f0214a8STinghan Shen 
1781f0214a8STinghan Shen 	adsp->pa_sram = (phys_addr_t)mmio->start;
1791f0214a8STinghan Shen 	adsp->sramsize = resource_size(mmio);
1801f0214a8STinghan Shen 
1811f0214a8STinghan Shen 	dev_dbg(dev, "sram pbase=%pa size=%#x\n", &adsp->pa_sram, adsp->sramsize);
1821f0214a8STinghan Shen 
1831f0214a8STinghan Shen 	mmio = platform_get_resource_byname(pdev, IORESOURCE_MEM, "sec");
1841f0214a8STinghan Shen 	if (!mmio) {
1851f0214a8STinghan Shen 		dev_err(dev, "no SEC register resource\n");
1861f0214a8STinghan Shen 		return -ENXIO;
1871f0214a8STinghan Shen 	}
1881f0214a8STinghan Shen 
1891f0214a8STinghan Shen 	adsp->va_secreg = devm_ioremap_resource(dev, mmio);
1901f0214a8STinghan Shen 	if (IS_ERR(adsp->va_secreg))
1911f0214a8STinghan Shen 		return PTR_ERR(adsp->va_secreg);
1921f0214a8STinghan Shen 
1931f0214a8STinghan Shen 	adsp->pa_secreg = (phys_addr_t)mmio->start;
1941f0214a8STinghan Shen 	adsp->secregsize = resource_size(mmio);
1951f0214a8STinghan Shen 
1961f0214a8STinghan Shen 	dev_dbg(dev, "secreg pbase=%pa size=%#x\n", &adsp->pa_secreg, adsp->secregsize);
1971f0214a8STinghan Shen 
1981f0214a8STinghan Shen 	mmio = platform_get_resource_byname(pdev, IORESOURCE_MEM, "bus");
1991f0214a8STinghan Shen 	if (!mmio) {
2001f0214a8STinghan Shen 		dev_err(dev, "no BUS register resource\n");
2011f0214a8STinghan Shen 		return -ENXIO;
2021f0214a8STinghan Shen 	}
2031f0214a8STinghan Shen 
2041f0214a8STinghan Shen 	adsp->va_busreg = devm_ioremap_resource(dev, mmio);
2051f0214a8STinghan Shen 	if (IS_ERR(adsp->va_busreg))
2061f0214a8STinghan Shen 		return PTR_ERR(adsp->va_busreg);
2071f0214a8STinghan Shen 
2081f0214a8STinghan Shen 	adsp->pa_busreg = (phys_addr_t)mmio->start;
2091f0214a8STinghan Shen 	adsp->busregsize = resource_size(mmio);
2101f0214a8STinghan Shen 
2111f0214a8STinghan Shen 	dev_dbg(dev, "busreg pbase=%pa size=%#x\n", &adsp->pa_busreg, adsp->busregsize);
2121f0214a8STinghan Shen 
2131f0214a8STinghan Shen 	return 0;
2141f0214a8STinghan Shen }
2151f0214a8STinghan Shen 
adsp_sram_power_on(struct snd_sof_dev * sdev)2161f0214a8STinghan Shen static void adsp_sram_power_on(struct snd_sof_dev *sdev)
2171f0214a8STinghan Shen {
2181f0214a8STinghan Shen 	snd_sof_dsp_update_bits(sdev, DSP_BUSREG_BAR, ADSP_SRAM_POOL_CON,
2191f0214a8STinghan Shen 				DSP_SRAM_POOL_PD_MASK, 0);
2201f0214a8STinghan Shen }
2211f0214a8STinghan Shen 
adsp_sram_power_off(struct snd_sof_dev * sdev)2221f0214a8STinghan Shen static void adsp_sram_power_off(struct snd_sof_dev *sdev)
2231f0214a8STinghan Shen {
2241f0214a8STinghan Shen 	snd_sof_dsp_update_bits(sdev, DSP_BUSREG_BAR, ADSP_SRAM_POOL_CON,
2251f0214a8STinghan Shen 				DSP_SRAM_POOL_PD_MASK, DSP_SRAM_POOL_PD_MASK);
2261f0214a8STinghan Shen }
2271f0214a8STinghan Shen 
2281f0214a8STinghan Shen /*  Init the basic DSP DRAM address */
adsp_memory_remap_init(struct snd_sof_dev * sdev,struct mtk_adsp_chip_info * adsp)2291f0214a8STinghan Shen static int adsp_memory_remap_init(struct snd_sof_dev *sdev, struct mtk_adsp_chip_info *adsp)
2301f0214a8STinghan Shen {
2311f0214a8STinghan Shen 	u32 offset;
2321f0214a8STinghan Shen 
2331f0214a8STinghan Shen 	offset = adsp->pa_dram - DRAM_PHYS_BASE_FROM_DSP_VIEW;
2341f0214a8STinghan Shen 	adsp->dram_offset = offset;
2351f0214a8STinghan Shen 	offset >>= DRAM_REMAP_SHIFT;
2361f0214a8STinghan Shen 
2371f0214a8STinghan Shen 	dev_dbg(sdev->dev, "adsp->pa_dram %pa, offset %#x\n", &adsp->pa_dram, offset);
2381f0214a8STinghan Shen 
2391f0214a8STinghan Shen 	snd_sof_dsp_write(sdev, DSP_BUSREG_BAR, DSP_C0_EMI_MAP_ADDR, offset);
2401f0214a8STinghan Shen 	snd_sof_dsp_write(sdev, DSP_BUSREG_BAR, DSP_C0_DMAEMI_MAP_ADDR, offset);
2411f0214a8STinghan Shen 
2421f0214a8STinghan Shen 	if (offset != snd_sof_dsp_read(sdev, DSP_BUSREG_BAR, DSP_C0_EMI_MAP_ADDR) ||
2431f0214a8STinghan Shen 	    offset != snd_sof_dsp_read(sdev, DSP_BUSREG_BAR, DSP_C0_DMAEMI_MAP_ADDR)) {
2441f0214a8STinghan Shen 		dev_err(sdev->dev, "emi remap fail\n");
2451f0214a8STinghan Shen 		return -EIO;
2461f0214a8STinghan Shen 	}
2471f0214a8STinghan Shen 
2481f0214a8STinghan Shen 	return 0;
2491f0214a8STinghan Shen }
2501f0214a8STinghan Shen 
adsp_shared_base_ioremap(struct platform_device * pdev,void * data)2511f0214a8STinghan Shen static int adsp_shared_base_ioremap(struct platform_device *pdev, void *data)
2521f0214a8STinghan Shen {
2531f0214a8STinghan Shen 	struct device *dev = &pdev->dev;
2541f0214a8STinghan Shen 	struct mtk_adsp_chip_info *adsp = data;
2551f0214a8STinghan Shen 
2561f0214a8STinghan Shen 	/* remap shared-dram base to be non-cachable */
2571f0214a8STinghan Shen 	adsp->shared_dram = devm_ioremap(dev, adsp->pa_shared_dram,
258*1d54134dSTrevor Wu 					 adsp->shared_size);
2591f0214a8STinghan Shen 	if (!adsp->shared_dram) {
260*1d54134dSTrevor Wu 		dev_err(dev, "failed to ioremap base %pa size %#x\n",
261*1d54134dSTrevor Wu 			adsp->shared_dram, adsp->shared_size);
2621f0214a8STinghan Shen 		return -ENOMEM;
2631f0214a8STinghan Shen 	}
264*1d54134dSTrevor Wu 
2651f0214a8STinghan Shen 	dev_dbg(dev, "shared-dram vbase=%p, phy addr :%pa,  size=%#x\n",
266*1d54134dSTrevor Wu 		adsp->shared_dram, &adsp->pa_shared_dram, adsp->shared_size);
2671f0214a8STinghan Shen 
2681f0214a8STinghan Shen 	return 0;
2691f0214a8STinghan Shen }
2701f0214a8STinghan Shen 
mt8186_run(struct snd_sof_dev * sdev)271570c14dcSTinghan Shen static int mt8186_run(struct snd_sof_dev *sdev)
272570c14dcSTinghan Shen {
273570c14dcSTinghan Shen 	u32 adsp_bootup_addr;
274570c14dcSTinghan Shen 
275570c14dcSTinghan Shen 	adsp_bootup_addr = SRAM_PHYS_BASE_FROM_DSP_VIEW;
276570c14dcSTinghan Shen 	dev_dbg(sdev->dev, "HIFIxDSP boot from base : 0x%08X\n", adsp_bootup_addr);
2779ce170dcSTinghan Shen 	mt8186_sof_hifixdsp_boot_sequence(sdev, adsp_bootup_addr);
278570c14dcSTinghan Shen 
279570c14dcSTinghan Shen 	return 0;
280570c14dcSTinghan Shen }
281570c14dcSTinghan Shen 
mt8186_dsp_probe(struct snd_sof_dev * sdev)2821f0214a8STinghan Shen static int mt8186_dsp_probe(struct snd_sof_dev *sdev)
2831f0214a8STinghan Shen {
2841f0214a8STinghan Shen 	struct platform_device *pdev = container_of(sdev->dev, struct platform_device, dev);
2851f0214a8STinghan Shen 	struct adsp_priv *priv;
2861f0214a8STinghan Shen 	int ret;
2871f0214a8STinghan Shen 
2881f0214a8STinghan Shen 	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
2891f0214a8STinghan Shen 	if (!priv)
2901f0214a8STinghan Shen 		return -ENOMEM;
2911f0214a8STinghan Shen 
2921f0214a8STinghan Shen 	sdev->pdata->hw_pdata = priv;
2931f0214a8STinghan Shen 	priv->dev = sdev->dev;
2941f0214a8STinghan Shen 	priv->sdev = sdev;
2951f0214a8STinghan Shen 
2961f0214a8STinghan Shen 	priv->adsp = devm_kzalloc(&pdev->dev, sizeof(struct mtk_adsp_chip_info), GFP_KERNEL);
2971f0214a8STinghan Shen 	if (!priv->adsp)
2981f0214a8STinghan Shen 		return -ENOMEM;
2991f0214a8STinghan Shen 
3001f0214a8STinghan Shen 	ret = platform_parse_resource(pdev, priv->adsp);
3011f0214a8STinghan Shen 	if (ret)
3021f0214a8STinghan Shen 		return ret;
3031f0214a8STinghan Shen 
3041f0214a8STinghan Shen 	sdev->bar[SOF_FW_BLK_TYPE_IRAM] = devm_ioremap(sdev->dev,
3051f0214a8STinghan Shen 						       priv->adsp->pa_sram,
3061f0214a8STinghan Shen 						       priv->adsp->sramsize);
3071f0214a8STinghan Shen 	if (!sdev->bar[SOF_FW_BLK_TYPE_IRAM]) {
3081f0214a8STinghan Shen 		dev_err(sdev->dev, "failed to ioremap base %pa size %#x\n",
3091f0214a8STinghan Shen 			&priv->adsp->pa_sram, priv->adsp->sramsize);
3101f0214a8STinghan Shen 		return -ENOMEM;
3111f0214a8STinghan Shen 	}
3121f0214a8STinghan Shen 
313*1d54134dSTrevor Wu 	priv->adsp->va_sram = sdev->bar[SOF_FW_BLK_TYPE_IRAM];
314*1d54134dSTrevor Wu 
315*1d54134dSTrevor Wu 	sdev->bar[SOF_FW_BLK_TYPE_SRAM] = devm_ioremap(sdev->dev,
3161f0214a8STinghan Shen 						       priv->adsp->pa_dram,
3171f0214a8STinghan Shen 						       priv->adsp->dramsize);
318*1d54134dSTrevor Wu 
3191f0214a8STinghan Shen 	if (!sdev->bar[SOF_FW_BLK_TYPE_SRAM]) {
3201f0214a8STinghan Shen 		dev_err(sdev->dev, "failed to ioremap base %pa size %#x\n",
3211f0214a8STinghan Shen 			&priv->adsp->pa_dram, priv->adsp->dramsize);
3221f0214a8STinghan Shen 		return -ENOMEM;
3231f0214a8STinghan Shen 	}
3241f0214a8STinghan Shen 
3251f0214a8STinghan Shen 	priv->adsp->va_dram = sdev->bar[SOF_FW_BLK_TYPE_SRAM];
3261f0214a8STinghan Shen 
3271f0214a8STinghan Shen 	ret = adsp_shared_base_ioremap(pdev, priv->adsp);
3281f0214a8STinghan Shen 	if (ret) {
3291f0214a8STinghan Shen 		dev_err(sdev->dev, "adsp_shared_base_ioremap fail!\n");
3301f0214a8STinghan Shen 		return ret;
3311f0214a8STinghan Shen 	}
3321f0214a8STinghan Shen 
3331f0214a8STinghan Shen 	sdev->bar[DSP_REG_BAR] = priv->adsp->va_cfgreg;
3341f0214a8STinghan Shen 	sdev->bar[DSP_SECREG_BAR] = priv->adsp->va_secreg;
3351f0214a8STinghan Shen 	sdev->bar[DSP_BUSREG_BAR] = priv->adsp->va_busreg;
3361f0214a8STinghan Shen 
3371f0214a8STinghan Shen 	sdev->mmio_bar = SOF_FW_BLK_TYPE_SRAM;
3381f0214a8STinghan Shen 	sdev->mailbox_bar = SOF_FW_BLK_TYPE_SRAM;
3391f0214a8STinghan Shen 
340e0100bfdSTinghan Shen 	/* set default mailbox offset for FW ready message */
341e0100bfdSTinghan Shen 	sdev->dsp_box.offset = mt8186_get_mailbox_offset(sdev);
342e0100bfdSTinghan Shen 
3431f0214a8STinghan Shen 	ret = adsp_memory_remap_init(sdev, priv->adsp);
3441f0214a8STinghan Shen 	if (ret) {
3451f0214a8STinghan Shen 		dev_err(sdev->dev, "adsp_memory_remap_init fail!\n");
3461f0214a8STinghan Shen 		return ret;
3471f0214a8STinghan Shen 	}
3481f0214a8STinghan Shen 
349210b3ab9STinghan Shen 	/* enable adsp clock before touching registers */
350210b3ab9STinghan Shen 	ret = mt8186_adsp_init_clock(sdev);
351210b3ab9STinghan Shen 	if (ret) {
352210b3ab9STinghan Shen 		dev_err(sdev->dev, "mt8186_adsp_init_clock failed\n");
353210b3ab9STinghan Shen 		return ret;
354210b3ab9STinghan Shen 	}
355210b3ab9STinghan Shen 
3569ce170dcSTinghan Shen 	ret = mt8186_adsp_clock_on(sdev);
357210b3ab9STinghan Shen 	if (ret) {
3589ce170dcSTinghan Shen 		dev_err(sdev->dev, "mt8186_adsp_clock_on fail!\n");
359210b3ab9STinghan Shen 		return ret;
360210b3ab9STinghan Shen 	}
361210b3ab9STinghan Shen 
3621f0214a8STinghan Shen 	adsp_sram_power_on(sdev);
3631f0214a8STinghan Shen 
364e0100bfdSTinghan Shen 	priv->ipc_dev = platform_device_register_data(&pdev->dev, "mtk-adsp-ipc",
365e0100bfdSTinghan Shen 						      PLATFORM_DEVID_NONE,
366e0100bfdSTinghan Shen 						      pdev, sizeof(*pdev));
367e0100bfdSTinghan Shen 	if (IS_ERR(priv->ipc_dev)) {
368427eb3e1SDan Carpenter 		ret = PTR_ERR(priv->ipc_dev);
369e0100bfdSTinghan Shen 		dev_err(sdev->dev, "failed to create mtk-adsp-ipc device\n");
370e0100bfdSTinghan Shen 		goto err_adsp_off;
371e0100bfdSTinghan Shen 	}
372e0100bfdSTinghan Shen 
373e0100bfdSTinghan Shen 	priv->dsp_ipc = dev_get_drvdata(&priv->ipc_dev->dev);
374e0100bfdSTinghan Shen 	if (!priv->dsp_ipc) {
375e0100bfdSTinghan Shen 		ret = -EPROBE_DEFER;
376e0100bfdSTinghan Shen 		dev_err(sdev->dev, "failed to get drvdata\n");
377e0100bfdSTinghan Shen 		goto exit_pdev_unregister;
378e0100bfdSTinghan Shen 	}
379e0100bfdSTinghan Shen 
380e0100bfdSTinghan Shen 	mtk_adsp_ipc_set_data(priv->dsp_ipc, priv);
381e0100bfdSTinghan Shen 	priv->dsp_ipc->ops = &dsp_ops;
382e0100bfdSTinghan Shen 
3831f0214a8STinghan Shen 	return 0;
384e0100bfdSTinghan Shen 
385e0100bfdSTinghan Shen exit_pdev_unregister:
386e0100bfdSTinghan Shen 	platform_device_unregister(priv->ipc_dev);
387e0100bfdSTinghan Shen err_adsp_off:
388e0100bfdSTinghan Shen 	adsp_sram_power_off(sdev);
389e0100bfdSTinghan Shen 	mt8186_adsp_clock_off(sdev);
390e0100bfdSTinghan Shen 
391e0100bfdSTinghan Shen 	return ret;
3921f0214a8STinghan Shen }
3931f0214a8STinghan Shen 
mt8186_dsp_remove(struct snd_sof_dev * sdev)3941f0214a8STinghan Shen static int mt8186_dsp_remove(struct snd_sof_dev *sdev)
3951f0214a8STinghan Shen {
396e0100bfdSTinghan Shen 	struct adsp_priv *priv = sdev->pdata->hw_pdata;
397e0100bfdSTinghan Shen 
398e0100bfdSTinghan Shen 	platform_device_unregister(priv->ipc_dev);
3999ce170dcSTinghan Shen 	mt8186_sof_hifixdsp_shutdown(sdev);
4001f0214a8STinghan Shen 	adsp_sram_power_off(sdev);
4019ce170dcSTinghan Shen 	mt8186_adsp_clock_off(sdev);
4021f0214a8STinghan Shen 
4031f0214a8STinghan Shen 	return 0;
4041f0214a8STinghan Shen }
4051f0214a8STinghan Shen 
mt8186_dsp_shutdown(struct snd_sof_dev * sdev)406e063330aSRicardo Ribalda static int mt8186_dsp_shutdown(struct snd_sof_dev *sdev)
407e063330aSRicardo Ribalda {
408e063330aSRicardo Ribalda 	return snd_sof_suspend(sdev->dev);
409e063330aSRicardo Ribalda }
410e063330aSRicardo Ribalda 
mt8186_dsp_suspend(struct snd_sof_dev * sdev,u32 target_state)4110e0b83ccSTinghan Shen static int mt8186_dsp_suspend(struct snd_sof_dev *sdev, u32 target_state)
4120e0b83ccSTinghan Shen {
4139ce170dcSTinghan Shen 	mt8186_sof_hifixdsp_shutdown(sdev);
4140e0b83ccSTinghan Shen 	adsp_sram_power_off(sdev);
4159ce170dcSTinghan Shen 	mt8186_adsp_clock_off(sdev);
4160e0b83ccSTinghan Shen 
4170e0b83ccSTinghan Shen 	return 0;
4180e0b83ccSTinghan Shen }
4190e0b83ccSTinghan Shen 
mt8186_dsp_resume(struct snd_sof_dev * sdev)4200e0b83ccSTinghan Shen static int mt8186_dsp_resume(struct snd_sof_dev *sdev)
4210e0b83ccSTinghan Shen {
4220e0b83ccSTinghan Shen 	int ret;
4230e0b83ccSTinghan Shen 
4249ce170dcSTinghan Shen 	ret = mt8186_adsp_clock_on(sdev);
4250e0b83ccSTinghan Shen 	if (ret) {
4269ce170dcSTinghan Shen 		dev_err(sdev->dev, "mt8186_adsp_clock_on fail!\n");
4270e0b83ccSTinghan Shen 		return ret;
4280e0b83ccSTinghan Shen 	}
4290e0b83ccSTinghan Shen 
4300e0b83ccSTinghan Shen 	adsp_sram_power_on(sdev);
4310e0b83ccSTinghan Shen 
4320e0b83ccSTinghan Shen 	return ret;
4330e0b83ccSTinghan Shen }
4340e0b83ccSTinghan Shen 
4351f0214a8STinghan Shen /* on mt8186 there is 1 to 1 match between type and BAR idx */
mt8186_get_bar_index(struct snd_sof_dev * sdev,u32 type)4361f0214a8STinghan Shen static int mt8186_get_bar_index(struct snd_sof_dev *sdev, u32 type)
4371f0214a8STinghan Shen {
4381f0214a8STinghan Shen 	return type;
4391f0214a8STinghan Shen }
4401f0214a8STinghan Shen 
mt8186_pcm_hw_params(struct snd_sof_dev * sdev,struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_sof_platform_stream_params * platform_params)44178091edcSChunxu Li static int mt8186_pcm_hw_params(struct snd_sof_dev *sdev,
44278091edcSChunxu Li 				struct snd_pcm_substream *substream,
44378091edcSChunxu Li 				struct snd_pcm_hw_params *params,
44478091edcSChunxu Li 				struct snd_sof_platform_stream_params *platform_params)
44578091edcSChunxu Li {
44678091edcSChunxu Li 	platform_params->cont_update_posn = 1;
44778091edcSChunxu Li 
44878091edcSChunxu Li 	return 0;
44978091edcSChunxu Li }
45078091edcSChunxu Li 
mt8186_pcm_pointer(struct snd_sof_dev * sdev,struct snd_pcm_substream * substream)451a921986fSChunxu Li static snd_pcm_uframes_t mt8186_pcm_pointer(struct snd_sof_dev *sdev,
452a921986fSChunxu Li 					    struct snd_pcm_substream *substream)
453a921986fSChunxu Li {
454a921986fSChunxu Li 	int ret;
455a921986fSChunxu Li 	snd_pcm_uframes_t pos;
456a921986fSChunxu Li 	struct snd_sof_pcm *spcm;
457a921986fSChunxu Li 	struct sof_ipc_stream_posn posn;
458a921986fSChunxu Li 	struct snd_sof_pcm_stream *stream;
459a921986fSChunxu Li 	struct snd_soc_component *scomp = sdev->component;
460a921986fSChunxu Li 	struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
461a921986fSChunxu Li 
462a921986fSChunxu Li 	spcm = snd_sof_find_spcm_dai(scomp, rtd);
463a921986fSChunxu Li 	if (!spcm) {
464a921986fSChunxu Li 		dev_warn_ratelimited(sdev->dev, "warn: can't find PCM with DAI ID %d\n",
465a921986fSChunxu Li 				     rtd->dai_link->id);
466a921986fSChunxu Li 		return 0;
467a921986fSChunxu Li 	}
468a921986fSChunxu Li 
469a921986fSChunxu Li 	stream = &spcm->stream[substream->stream];
4701b905942SDaniel Baluta 	ret = snd_sof_ipc_msg_data(sdev, stream, &posn, sizeof(posn));
471a921986fSChunxu Li 	if (ret < 0) {
472a921986fSChunxu Li 		dev_warn(sdev->dev, "failed to read stream position: %d\n", ret);
473a921986fSChunxu Li 		return 0;
474a921986fSChunxu Li 	}
475a921986fSChunxu Li 
476a921986fSChunxu Li 	memcpy(&stream->posn, &posn, sizeof(posn));
477a921986fSChunxu Li 	pos = spcm->stream[substream->stream].posn.host_posn;
478a921986fSChunxu Li 	pos = bytes_to_frames(substream->runtime, pos);
479a921986fSChunxu Li 
480a921986fSChunxu Li 	return pos;
481a921986fSChunxu Li }
482a921986fSChunxu Li 
mt8186_adsp_dump(struct snd_sof_dev * sdev,u32 flags)483089adf33STrevor Wu static void mt8186_adsp_dump(struct snd_sof_dev *sdev, u32 flags)
484089adf33STrevor Wu {
485089adf33STrevor Wu 	u32 dbg_pc, dbg_data, dbg_inst, dbg_ls0stat, dbg_status, faultinfo;
486089adf33STrevor Wu 
487089adf33STrevor Wu 	/* dump debug registers */
488089adf33STrevor Wu 	dbg_pc = snd_sof_dsp_read(sdev, DSP_REG_BAR, DSP_PDEBUGPC);
489089adf33STrevor Wu 	dbg_data = snd_sof_dsp_read(sdev, DSP_REG_BAR, DSP_PDEBUGDATA);
490089adf33STrevor Wu 	dbg_inst = snd_sof_dsp_read(sdev, DSP_REG_BAR, DSP_PDEBUGINST);
491089adf33STrevor Wu 	dbg_ls0stat = snd_sof_dsp_read(sdev, DSP_REG_BAR, DSP_PDEBUGLS0STAT);
492089adf33STrevor Wu 	dbg_status = snd_sof_dsp_read(sdev, DSP_REG_BAR, DSP_PDEBUGSTATUS);
493089adf33STrevor Wu 	faultinfo = snd_sof_dsp_read(sdev, DSP_REG_BAR, DSP_PFAULTINFO);
494089adf33STrevor Wu 
495089adf33STrevor Wu 	dev_info(sdev->dev, "adsp dump : pc %#x, data %#x, dbg_inst %#x,",
496089adf33STrevor Wu 		 dbg_pc, dbg_data, dbg_inst);
497089adf33STrevor Wu 	dev_info(sdev->dev, "ls0stat %#x, status %#x, faultinfo %#x",
498089adf33STrevor Wu 		 dbg_ls0stat, dbg_status, faultinfo);
499089adf33STrevor Wu 
500089adf33STrevor Wu 	mtk_adsp_dump(sdev, flags);
501089adf33STrevor Wu }
502089adf33STrevor Wu 
503f3b75e9bSChunxu Li static struct snd_soc_dai_driver mt8186_dai[] = {
504f3b75e9bSChunxu Li {
505f3b75e9bSChunxu Li 	.name = "SOF_DL1",
506f3b75e9bSChunxu Li 	.playback = {
507f3b75e9bSChunxu Li 		.channels_min = 1,
508f3b75e9bSChunxu Li 		.channels_max = 2,
509f3b75e9bSChunxu Li 	},
510f3b75e9bSChunxu Li },
511f3b75e9bSChunxu Li {
512f3b75e9bSChunxu Li 	.name = "SOF_DL2",
513f3b75e9bSChunxu Li 	.playback = {
514f3b75e9bSChunxu Li 		.channels_min = 1,
515f3b75e9bSChunxu Li 		.channels_max = 2,
516f3b75e9bSChunxu Li 	},
517f3b75e9bSChunxu Li },
518f3b75e9bSChunxu Li {
519f3b75e9bSChunxu Li 	.name = "SOF_UL1",
520f3b75e9bSChunxu Li 	.capture = {
521f3b75e9bSChunxu Li 		.channels_min = 1,
522f3b75e9bSChunxu Li 		.channels_max = 2,
523f3b75e9bSChunxu Li 	},
524f3b75e9bSChunxu Li },
525f3b75e9bSChunxu Li {
526f3b75e9bSChunxu Li 	.name = "SOF_UL2",
527f3b75e9bSChunxu Li 	.capture = {
528f3b75e9bSChunxu Li 		.channels_min = 1,
529f3b75e9bSChunxu Li 		.channels_max = 2,
530f3b75e9bSChunxu Li 	},
531f3b75e9bSChunxu Li },
532f3b75e9bSChunxu Li };
533f3b75e9bSChunxu Li 
5341f0214a8STinghan Shen /* mt8186 ops */
5351f0214a8STinghan Shen static struct snd_sof_dsp_ops sof_mt8186_ops = {
5361f0214a8STinghan Shen 	/* probe and remove */
5371f0214a8STinghan Shen 	.probe		= mt8186_dsp_probe,
5381f0214a8STinghan Shen 	.remove		= mt8186_dsp_remove,
539e063330aSRicardo Ribalda 	.shutdown	= mt8186_dsp_shutdown,
5401f0214a8STinghan Shen 
541570c14dcSTinghan Shen 	/* DSP core boot */
542570c14dcSTinghan Shen 	.run		= mt8186_run,
543570c14dcSTinghan Shen 
5441f0214a8STinghan Shen 	/* Block IO */
5451f0214a8STinghan Shen 	.block_read	= sof_block_read,
5461f0214a8STinghan Shen 	.block_write	= sof_block_write,
5471f0214a8STinghan Shen 
54882e93430SChunxu Li 	/* Mailbox IO */
54982e93430SChunxu Li 	.mailbox_read	= sof_mailbox_read,
55082e93430SChunxu Li 	.mailbox_write	= sof_mailbox_write,
55182e93430SChunxu Li 
5521f0214a8STinghan Shen 	/* Register IO */
5531f0214a8STinghan Shen 	.write		= sof_io_write,
5541f0214a8STinghan Shen 	.read		= sof_io_read,
5551f0214a8STinghan Shen 	.write64	= sof_io_write64,
5561f0214a8STinghan Shen 	.read64		= sof_io_read64,
5571f0214a8STinghan Shen 
558e0100bfdSTinghan Shen 	/* ipc */
559e0100bfdSTinghan Shen 	.send_msg		= mt8186_send_msg,
560e0100bfdSTinghan Shen 	.get_mailbox_offset	= mt8186_get_mailbox_offset,
561e0100bfdSTinghan Shen 	.get_window_offset	= mt8186_get_window_offset,
56205984607SChunxu Li 	.ipc_msg_data		= sof_ipc_msg_data,
563e0100bfdSTinghan Shen 	.set_stream_data_offset = sof_set_stream_data_offset,
564e0100bfdSTinghan Shen 
5651f0214a8STinghan Shen 	/* misc */
5661f0214a8STinghan Shen 	.get_bar_index	= mt8186_get_bar_index,
5671f0214a8STinghan Shen 
56882e93430SChunxu Li 	/* stream callbacks */
56982e93430SChunxu Li 	.pcm_open	= sof_stream_pcm_open,
57078091edcSChunxu Li 	.pcm_hw_params	= mt8186_pcm_hw_params,
571a921986fSChunxu Li 	.pcm_pointer	= mt8186_pcm_pointer,
57282e93430SChunxu Li 	.pcm_close	= sof_stream_pcm_close,
57382e93430SChunxu Li 
574570c14dcSTinghan Shen 	/* firmware loading */
575570c14dcSTinghan Shen 	.load_firmware	= snd_sof_load_firmware_memcpy,
576570c14dcSTinghan Shen 
5771f0214a8STinghan Shen 	/* Firmware ops */
5781f0214a8STinghan Shen 	.dsp_arch_ops = &sof_xtensa_arch_ops,
5791f0214a8STinghan Shen 
580f3b75e9bSChunxu Li 	/* DAI drivers */
581f3b75e9bSChunxu Li 	.drv		= mt8186_dai,
582f3b75e9bSChunxu Li 	.num_drv	= ARRAY_SIZE(mt8186_dai),
583f3b75e9bSChunxu Li 
5846fa8c073STinghan Shen 	/* Debug information */
585089adf33STrevor Wu 	.dbg_dump = mt8186_adsp_dump,
5866fa8c073STinghan Shen 	.debugfs_add_region_item = snd_sof_debugfs_add_region_item_iomem,
5876fa8c073STinghan Shen 
5880e0b83ccSTinghan Shen 	/* PM */
5890e0b83ccSTinghan Shen 	.suspend	= mt8186_dsp_suspend,
5900e0b83ccSTinghan Shen 	.resume		= mt8186_dsp_resume,
5910e0b83ccSTinghan Shen 
5921f0214a8STinghan Shen 	/* ALSA HW info flags */
5931f0214a8STinghan Shen 	.hw_info =	SNDRV_PCM_INFO_MMAP |
5941f0214a8STinghan Shen 			SNDRV_PCM_INFO_MMAP_VALID |
5951f0214a8STinghan Shen 			SNDRV_PCM_INFO_INTERLEAVED |
5961f0214a8STinghan Shen 			SNDRV_PCM_INFO_PAUSE |
5971f0214a8STinghan Shen 			SNDRV_PCM_INFO_NO_PERIOD_WAKEUP,
5981f0214a8STinghan Shen };
5991f0214a8STinghan Shen 
6002dec9e09SChunxu Li static struct snd_sof_of_mach sof_mt8186_machs[] = {
6012dec9e09SChunxu Li 	{
6022dec9e09SChunxu Li 		.compatible = "mediatek,mt8186",
6032dec9e09SChunxu Li 		.sof_tplg_filename = "sof-mt8186.tplg",
6042dec9e09SChunxu Li 	},
6052dec9e09SChunxu Li 	{}
6062dec9e09SChunxu Li };
6072dec9e09SChunxu Li 
6081f0214a8STinghan Shen static const struct sof_dev_desc sof_of_mt8186_desc = {
6092dec9e09SChunxu Li 	.of_machines = sof_mt8186_machs,
6101f0214a8STinghan Shen 	.ipc_supported_mask	= BIT(SOF_IPC),
6111f0214a8STinghan Shen 	.ipc_default		= SOF_IPC,
6121f0214a8STinghan Shen 	.default_fw_path = {
6131f0214a8STinghan Shen 		[SOF_IPC] = "mediatek/sof",
6141f0214a8STinghan Shen 	},
6151f0214a8STinghan Shen 	.default_tplg_path = {
6161f0214a8STinghan Shen 		[SOF_IPC] = "mediatek/sof-tplg",
6171f0214a8STinghan Shen 	},
6181f0214a8STinghan Shen 	.default_fw_filename = {
6191f0214a8STinghan Shen 		[SOF_IPC] = "sof-mt8186.ri",
6201f0214a8STinghan Shen 	},
6211f0214a8STinghan Shen 	.nocodec_tplg_filename = "sof-mt8186-nocodec.tplg",
6221f0214a8STinghan Shen 	.ops = &sof_mt8186_ops,
6231f0214a8STinghan Shen };
6241f0214a8STinghan Shen 
6250f3d5585STrevor Wu /*
6260f3d5585STrevor Wu  * DL2, DL3, UL4, UL5 are registered as SOF FE, so creating the corresponding
6270f3d5585STrevor Wu  * SOF BE to complete the pipeline.
6280f3d5585STrevor Wu  */
6290f3d5585STrevor Wu static struct snd_soc_dai_driver mt8188_dai[] = {
6300f3d5585STrevor Wu {
6310f3d5585STrevor Wu 	.name = "SOF_DL2",
6320f3d5585STrevor Wu 	.playback = {
6330f3d5585STrevor Wu 		.channels_min = 1,
6340f3d5585STrevor Wu 		.channels_max = 2,
6350f3d5585STrevor Wu 	},
6360f3d5585STrevor Wu },
6370f3d5585STrevor Wu {
6380f3d5585STrevor Wu 	.name = "SOF_DL3",
6390f3d5585STrevor Wu 	.playback = {
6400f3d5585STrevor Wu 		.channels_min = 1,
6410f3d5585STrevor Wu 		.channels_max = 2,
6420f3d5585STrevor Wu 	},
6430f3d5585STrevor Wu },
6440f3d5585STrevor Wu {
6450f3d5585STrevor Wu 	.name = "SOF_UL4",
6460f3d5585STrevor Wu 	.capture = {
6470f3d5585STrevor Wu 		.channels_min = 1,
6480f3d5585STrevor Wu 		.channels_max = 2,
6490f3d5585STrevor Wu 	},
6500f3d5585STrevor Wu },
6510f3d5585STrevor Wu {
6520f3d5585STrevor Wu 	.name = "SOF_UL5",
6530f3d5585STrevor Wu 	.capture = {
6540f3d5585STrevor Wu 		.channels_min = 1,
6550f3d5585STrevor Wu 		.channels_max = 2,
6560f3d5585STrevor Wu 	},
6570f3d5585STrevor Wu },
6580f3d5585STrevor Wu };
6590f3d5585STrevor Wu 
6600f3d5585STrevor Wu /* mt8188 ops */
6610f3d5585STrevor Wu static struct snd_sof_dsp_ops sof_mt8188_ops;
6620f3d5585STrevor Wu 
sof_mt8188_ops_init(struct snd_sof_dev * sdev)6630f3d5585STrevor Wu static int sof_mt8188_ops_init(struct snd_sof_dev *sdev)
6640f3d5585STrevor Wu {
6650f3d5585STrevor Wu 	/* common defaults */
6660f3d5585STrevor Wu 	memcpy(&sof_mt8188_ops, &sof_mt8186_ops, sizeof(sof_mt8188_ops));
6670f3d5585STrevor Wu 
6680f3d5585STrevor Wu 	sof_mt8188_ops.drv = mt8188_dai;
6690f3d5585STrevor Wu 	sof_mt8188_ops.num_drv = ARRAY_SIZE(mt8188_dai);
6700f3d5585STrevor Wu 
6710f3d5585STrevor Wu 	return 0;
6720f3d5585STrevor Wu }
6730f3d5585STrevor Wu 
6740f3d5585STrevor Wu static struct snd_sof_of_mach sof_mt8188_machs[] = {
6750f3d5585STrevor Wu 	{
6760f3d5585STrevor Wu 		.compatible = "mediatek,mt8188",
6770f3d5585STrevor Wu 		.sof_tplg_filename = "sof-mt8188.tplg",
6780f3d5585STrevor Wu 	},
6790f3d5585STrevor Wu 	{}
6800f3d5585STrevor Wu };
6810f3d5585STrevor Wu 
6826b43538fSTinghan Shen static const struct sof_dev_desc sof_of_mt8188_desc = {
6830f3d5585STrevor Wu 	.of_machines = sof_mt8188_machs,
6846b43538fSTinghan Shen 	.ipc_supported_mask	= BIT(SOF_IPC),
6856b43538fSTinghan Shen 	.ipc_default		= SOF_IPC,
6866b43538fSTinghan Shen 	.default_fw_path = {
6876b43538fSTinghan Shen 		[SOF_IPC] = "mediatek/sof",
6886b43538fSTinghan Shen 	},
6896b43538fSTinghan Shen 	.default_tplg_path = {
6906b43538fSTinghan Shen 		[SOF_IPC] = "mediatek/sof-tplg",
6916b43538fSTinghan Shen 	},
6926b43538fSTinghan Shen 	.default_fw_filename = {
6936b43538fSTinghan Shen 		[SOF_IPC] = "sof-mt8188.ri",
6946b43538fSTinghan Shen 	},
6956b43538fSTinghan Shen 	.nocodec_tplg_filename = "sof-mt8188-nocodec.tplg",
6960f3d5585STrevor Wu 	.ops = &sof_mt8188_ops,
6970f3d5585STrevor Wu 	.ops_init = sof_mt8188_ops_init,
6986b43538fSTinghan Shen };
6996b43538fSTinghan Shen 
7001f0214a8STinghan Shen static const struct of_device_id sof_of_mt8186_ids[] = {
7011f0214a8STinghan Shen 	{ .compatible = "mediatek,mt8186-dsp", .data = &sof_of_mt8186_desc},
7026b43538fSTinghan Shen 	{ .compatible = "mediatek,mt8188-dsp", .data = &sof_of_mt8188_desc},
7031f0214a8STinghan Shen 	{ }
7041f0214a8STinghan Shen };
7051f0214a8STinghan Shen MODULE_DEVICE_TABLE(of, sof_of_mt8186_ids);
7061f0214a8STinghan Shen 
7071f0214a8STinghan Shen /* DT driver definition */
7081f0214a8STinghan Shen static struct platform_driver snd_sof_of_mt8186_driver = {
7091f0214a8STinghan Shen 	.probe = sof_of_probe,
7101f0214a8STinghan Shen 	.remove = sof_of_remove,
711e063330aSRicardo Ribalda 	.shutdown = sof_of_shutdown,
7121f0214a8STinghan Shen 	.driver = {
7131f0214a8STinghan Shen 	.name = "sof-audio-of-mt8186",
7141f0214a8STinghan Shen 		.pm = &sof_of_pm,
7151f0214a8STinghan Shen 		.of_match_table = sof_of_mt8186_ids,
7161f0214a8STinghan Shen 	},
7171f0214a8STinghan Shen };
7181f0214a8STinghan Shen module_platform_driver(snd_sof_of_mt8186_driver);
7191f0214a8STinghan Shen 
7201f0214a8STinghan Shen MODULE_IMPORT_NS(SND_SOC_SOF_XTENSA);
7211f0214a8STinghan Shen MODULE_IMPORT_NS(SND_SOC_SOF_MTK_COMMON);
7221f0214a8STinghan Shen MODULE_LICENSE("Dual BSD/GPL");
723