xref: /openbmc/linux/sound/soc/sof/intel/tgl.c (revision 996b07ef)
18b98491aSRanjani Sridharan // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
28b98491aSRanjani Sridharan //
38b98491aSRanjani Sridharan // Copyright(c) 2020 Intel Corporation. All rights reserved.
48b98491aSRanjani Sridharan //
58b98491aSRanjani Sridharan // Authors: Ranjani Sridharan <ranjani.sridharan@linux.intel.com>
68b98491aSRanjani Sridharan //
78b98491aSRanjani Sridharan 
88b98491aSRanjani Sridharan /*
98b98491aSRanjani Sridharan  * Hardware interface for audio DSP on Tigerlake.
108b98491aSRanjani Sridharan  */
118b98491aSRanjani Sridharan 
12a4cfdebdSRanjani Sridharan #include <sound/sof/ext_manifest4.h>
13a4cfdebdSRanjani Sridharan #include "../ipc4-priv.h"
148b98491aSRanjani Sridharan #include "../ops.h"
158b98491aSRanjani Sridharan #include "hda.h"
168b98491aSRanjani Sridharan #include "hda-ipc.h"
178b98491aSRanjani Sridharan #include "../sof-audio.h"
188b98491aSRanjani Sridharan 
198b98491aSRanjani Sridharan static const struct snd_sof_debugfs_map tgl_dsp_debugfs[] = {
208b98491aSRanjani Sridharan 	{"hda", HDA_DSP_HDA_BAR, 0, 0x4000, SOF_DEBUGFS_ACCESS_ALWAYS},
218b98491aSRanjani Sridharan 	{"pp", HDA_DSP_PP_BAR,  0, 0x1000, SOF_DEBUGFS_ACCESS_ALWAYS},
228b98491aSRanjani Sridharan 	{"dsp", HDA_DSP_BAR,  0, 0x10000, SOF_DEBUGFS_ACCESS_ALWAYS},
238b98491aSRanjani Sridharan };
248b98491aSRanjani Sridharan 
2541dd63ccSRanjani Sridharan static int tgl_dsp_core_get(struct snd_sof_dev *sdev, int core)
2641dd63ccSRanjani Sridharan {
277a567740SPeter Ujfalusi 	const struct sof_ipc_pm_ops *pm_ops = sdev->ipc->ops->pm;
2841dd63ccSRanjani Sridharan 
2941dd63ccSRanjani Sridharan 	/* power up primary core if not already powered up and return */
3041dd63ccSRanjani Sridharan 	if (core == SOF_DSP_PRIMARY_CORE)
3141dd63ccSRanjani Sridharan 		return hda_dsp_enable_core(sdev, BIT(core));
3241dd63ccSRanjani Sridharan 
337a567740SPeter Ujfalusi 	if (pm_ops->set_core_state)
347a567740SPeter Ujfalusi 		return pm_ops->set_core_state(sdev, core, true);
357a567740SPeter Ujfalusi 
367a567740SPeter Ujfalusi 	return 0;
3741dd63ccSRanjani Sridharan }
3841dd63ccSRanjani Sridharan 
3941dd63ccSRanjani Sridharan static int tgl_dsp_core_put(struct snd_sof_dev *sdev, int core)
4041dd63ccSRanjani Sridharan {
417a567740SPeter Ujfalusi 	const struct sof_ipc_pm_ops *pm_ops = sdev->ipc->ops->pm;
4241dd63ccSRanjani Sridharan 
4341dd63ccSRanjani Sridharan 	/* power down primary core and return */
4441dd63ccSRanjani Sridharan 	if (core == SOF_DSP_PRIMARY_CORE)
4541dd63ccSRanjani Sridharan 		return hda_dsp_core_reset_power_down(sdev, BIT(core));
4641dd63ccSRanjani Sridharan 
477a567740SPeter Ujfalusi 	if (pm_ops->set_core_state)
487a567740SPeter Ujfalusi 		return pm_ops->set_core_state(sdev, core, false);
497a567740SPeter Ujfalusi 
507a567740SPeter Ujfalusi 	return 0;
5141dd63ccSRanjani Sridharan }
5241dd63ccSRanjani Sridharan 
538b98491aSRanjani Sridharan /* Tigerlake ops */
5437e809d5SPierre-Louis Bossart struct snd_sof_dsp_ops sof_tgl_ops;
5537e809d5SPierre-Louis Bossart EXPORT_SYMBOL_NS(sof_tgl_ops, SND_SOC_SOF_INTEL_HDA_COMMON);
5637e809d5SPierre-Louis Bossart 
5737e809d5SPierre-Louis Bossart int sof_tgl_ops_init(struct snd_sof_dev *sdev)
5837e809d5SPierre-Louis Bossart {
5937e809d5SPierre-Louis Bossart 	/* common defaults */
6037e809d5SPierre-Louis Bossart 	memcpy(&sof_tgl_ops, &sof_hda_common_ops, sizeof(struct snd_sof_dsp_ops));
6137e809d5SPierre-Louis Bossart 
6244a4cfadSKeyon Jie 	/* probe/remove/shutdown */
632aa2a5eaSKai Vehmanen 	sof_tgl_ops.shutdown	= hda_dsp_shutdown_dma_flush;
64f71f59ddSDaniel Baluta 
65e3105c0cSRanjani Sridharan 	if (sdev->pdata->ipc_type == SOF_IPC) {
668b98491aSRanjani Sridharan 		/* doorbell */
6737e809d5SPierre-Louis Bossart 		sof_tgl_ops.irq_thread	= cnl_ipc_irq_thread;
688b98491aSRanjani Sridharan 
698b98491aSRanjani Sridharan 		/* ipc */
7037e809d5SPierre-Louis Bossart 		sof_tgl_ops.send_msg	= cnl_ipc_send_msg;
71a996a333SPeter Ujfalusi 
72a996a333SPeter Ujfalusi 		/* debug */
73a996a333SPeter Ujfalusi 		sof_tgl_ops.ipc_dump	= cnl_ipc_dump;
74*996b07efSRanjani Sridharan 
75*996b07efSRanjani Sridharan 		sof_tgl_ops.set_power_state = hda_dsp_set_power_state_ipc3;
76e3105c0cSRanjani Sridharan 	}
77e3105c0cSRanjani Sridharan 
78e3105c0cSRanjani Sridharan 	if (sdev->pdata->ipc_type == SOF_INTEL_IPC4) {
79a4cfdebdSRanjani Sridharan 		struct sof_ipc4_fw_data *ipc4_data;
80a4cfdebdSRanjani Sridharan 
81a4cfdebdSRanjani Sridharan 		sdev->private = devm_kzalloc(sdev->dev, sizeof(*ipc4_data), GFP_KERNEL);
82a4cfdebdSRanjani Sridharan 		if (!sdev->private)
83a4cfdebdSRanjani Sridharan 			return -ENOMEM;
84a4cfdebdSRanjani Sridharan 
85a4cfdebdSRanjani Sridharan 		ipc4_data = sdev->private;
86a4cfdebdSRanjani Sridharan 		ipc4_data->manifest_fw_hdr_offset = SOF_MAN4_FW_HDR_OFFSET;
87a4cfdebdSRanjani Sridharan 
88cc4a3a19SPeter Ujfalusi 		ipc4_data->mtrace_type = SOF_IPC4_MTRACE_INTEL_CAVS_2;
89cc4a3a19SPeter Ujfalusi 
903ab2c21eSPeter Ujfalusi 		/* External library loading support */
913ab2c21eSPeter Ujfalusi 		ipc4_data->load_library = hda_dsp_ipc4_load_library;
923ab2c21eSPeter Ujfalusi 
93e3105c0cSRanjani Sridharan 		/* doorbell */
94e3105c0cSRanjani Sridharan 		sof_tgl_ops.irq_thread	= cnl_ipc4_irq_thread;
95e3105c0cSRanjani Sridharan 
96e3105c0cSRanjani Sridharan 		/* ipc */
97e3105c0cSRanjani Sridharan 		sof_tgl_ops.send_msg	= cnl_ipc4_send_msg;
98a996a333SPeter Ujfalusi 
99a996a333SPeter Ujfalusi 		/* debug */
100a996a333SPeter Ujfalusi 		sof_tgl_ops.ipc_dump	= cnl_ipc4_dump;
101*996b07efSRanjani Sridharan 
102*996b07efSRanjani Sridharan 		sof_tgl_ops.set_power_state = hda_dsp_set_power_state_ipc4;
103e3105c0cSRanjani Sridharan 	}
1048b98491aSRanjani Sridharan 
10551ec71dcSRanjani Sridharan 	/* set DAI driver ops */
10651ec71dcSRanjani Sridharan 	hda_set_dai_drv_ops(sdev, &sof_tgl_ops);
10751ec71dcSRanjani Sridharan 
1088b98491aSRanjani Sridharan 	/* debug */
10937e809d5SPierre-Louis Bossart 	sof_tgl_ops.debug_map	= tgl_dsp_debugfs;
11037e809d5SPierre-Louis Bossart 	sof_tgl_ops.debug_map_count	= ARRAY_SIZE(tgl_dsp_debugfs);
1118b98491aSRanjani Sridharan 
1128b98491aSRanjani Sridharan 	/* pre/post fw run */
11337e809d5SPierre-Louis Bossart 	sof_tgl_ops.post_fw_run = hda_dsp_post_fw_run;
1148b98491aSRanjani Sridharan 
1158b98491aSRanjani Sridharan 	/* firmware run */
11637e809d5SPierre-Louis Bossart 	sof_tgl_ops.run = hda_dsp_cl_boot_firmware_iccmax;
1178b98491aSRanjani Sridharan 
11837e809d5SPierre-Louis Bossart 	/* dsp core get/put */
11937e809d5SPierre-Louis Bossart 	sof_tgl_ops.core_get = tgl_dsp_core_get;
12037e809d5SPierre-Louis Bossart 	sof_tgl_ops.core_put = tgl_dsp_core_put;
1218b98491aSRanjani Sridharan 
12237e809d5SPierre-Louis Bossart 	return 0;
1238b98491aSRanjani Sridharan };
12437e809d5SPierre-Louis Bossart EXPORT_SYMBOL_NS(sof_tgl_ops_init, SND_SOC_SOF_INTEL_HDA_COMMON);
1258b98491aSRanjani Sridharan 
1268b98491aSRanjani Sridharan const struct sof_intel_dsp_desc tgl_chip_info = {
1274ad03f89SSathya Prakash M R 	/* Tigerlake , Alderlake */
1288b98491aSRanjani Sridharan 	.cores_num = 4,
1298b98491aSRanjani Sridharan 	.init_core_mask = 1,
130fde10655SRanjani Sridharan 	.host_managed_cores_mask = BIT(0),
1318b98491aSRanjani Sridharan 	.ipc_req = CNL_DSP_REG_HIPCIDR,
1328b98491aSRanjani Sridharan 	.ipc_req_mask = CNL_DSP_REG_HIPCIDR_BUSY,
1338b98491aSRanjani Sridharan 	.ipc_ack = CNL_DSP_REG_HIPCIDA,
1348b98491aSRanjani Sridharan 	.ipc_ack_mask = CNL_DSP_REG_HIPCIDA_DONE,
1358b98491aSRanjani Sridharan 	.ipc_ctl = CNL_DSP_REG_HIPCCTL,
13671778f79SRanjani Sridharan 	.rom_status_reg = HDA_DSP_SRAM_REG_ROM_STATUS,
1378b98491aSRanjani Sridharan 	.rom_init_timeout	= 300,
1389ccbc2e1SPierre-Louis Bossart 	.ssp_count = TGL_SSP_COUNT,
1398b98491aSRanjani Sridharan 	.ssp_base_offset = CNL_SSP_BASE_OFFSET,
1401cbf6443SBard Liao 	.sdw_shim_base = SDW_SHIM_BASE,
1411cbf6443SBard Liao 	.sdw_alh_base = SDW_ALH_BASE,
142f8632adcSRander Wang 	.d0i3_offset = SOF_HDA_VS_D0I3C,
143625339caSPierre-Louis Bossart 	.read_sdw_lcount =  hda_sdw_check_lcount_common,
1448ebc9074SPierre-Louis Bossart 	.enable_sdw_irq	= hda_common_enable_sdw_irq,
145198fa4bcSBard Liao 	.check_sdw_irq	= hda_common_check_sdw_irq,
1463dee239eSRanjani Sridharan 	.check_ipc_irq	= hda_dsp_check_ipc_irq,
147ab222a4aSBard Liao 	.cl_init = cl_dsp_init,
148c714031fSFred Oh 	.power_down_dsp = hda_power_down_dsp,
149b2520dbcSRanjani Sridharan 	.disable_interrupts = hda_dsp_disable_interrupts,
15003cf7262SPierre-Louis Bossart 	.hw_ip_version = SOF_INTEL_CAVS_2_5,
1518b98491aSRanjani Sridharan };
1528b98491aSRanjani Sridharan EXPORT_SYMBOL_NS(tgl_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON);
15330ee3738SRander Wang 
15430ee3738SRander Wang const struct sof_intel_dsp_desc tglh_chip_info = {
15530ee3738SRander Wang 	/* Tigerlake-H */
15630ee3738SRander Wang 	.cores_num = 2,
15730ee3738SRander Wang 	.init_core_mask = 1,
15830ee3738SRander Wang 	.host_managed_cores_mask = BIT(0),
15930ee3738SRander Wang 	.ipc_req = CNL_DSP_REG_HIPCIDR,
16030ee3738SRander Wang 	.ipc_req_mask = CNL_DSP_REG_HIPCIDR_BUSY,
16130ee3738SRander Wang 	.ipc_ack = CNL_DSP_REG_HIPCIDA,
16230ee3738SRander Wang 	.ipc_ack_mask = CNL_DSP_REG_HIPCIDA_DONE,
16330ee3738SRander Wang 	.ipc_ctl = CNL_DSP_REG_HIPCCTL,
16471778f79SRanjani Sridharan 	.rom_status_reg = HDA_DSP_SRAM_REG_ROM_STATUS,
16530ee3738SRander Wang 	.rom_init_timeout	= 300,
1669ccbc2e1SPierre-Louis Bossart 	.ssp_count = TGL_SSP_COUNT,
16730ee3738SRander Wang 	.ssp_base_offset = CNL_SSP_BASE_OFFSET,
1681cbf6443SBard Liao 	.sdw_shim_base = SDW_SHIM_BASE,
1691cbf6443SBard Liao 	.sdw_alh_base = SDW_ALH_BASE,
170f8632adcSRander Wang 	.d0i3_offset = SOF_HDA_VS_D0I3C,
171625339caSPierre-Louis Bossart 	.read_sdw_lcount =  hda_sdw_check_lcount_common,
1728ebc9074SPierre-Louis Bossart 	.enable_sdw_irq	= hda_common_enable_sdw_irq,
173198fa4bcSBard Liao 	.check_sdw_irq	= hda_common_check_sdw_irq,
1743dee239eSRanjani Sridharan 	.check_ipc_irq	= hda_dsp_check_ipc_irq,
175ab222a4aSBard Liao 	.cl_init = cl_dsp_init,
176c714031fSFred Oh 	.power_down_dsp = hda_power_down_dsp,
177b2520dbcSRanjani Sridharan 	.disable_interrupts = hda_dsp_disable_interrupts,
17803cf7262SPierre-Louis Bossart 	.hw_ip_version = SOF_INTEL_CAVS_2_5,
17930ee3738SRander Wang };
18030ee3738SRander Wang EXPORT_SYMBOL_NS(tglh_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON);
1816c2b6bb0SKai Vehmanen 
1828bb84ca8SPierre-Louis Bossart const struct sof_intel_dsp_desc ehl_chip_info = {
1838bb84ca8SPierre-Louis Bossart 	/* Elkhartlake */
1848bb84ca8SPierre-Louis Bossart 	.cores_num = 4,
1858bb84ca8SPierre-Louis Bossart 	.init_core_mask = 1,
1868bb84ca8SPierre-Louis Bossart 	.host_managed_cores_mask = BIT(0),
1878bb84ca8SPierre-Louis Bossart 	.ipc_req = CNL_DSP_REG_HIPCIDR,
1888bb84ca8SPierre-Louis Bossart 	.ipc_req_mask = CNL_DSP_REG_HIPCIDR_BUSY,
1898bb84ca8SPierre-Louis Bossart 	.ipc_ack = CNL_DSP_REG_HIPCIDA,
1908bb84ca8SPierre-Louis Bossart 	.ipc_ack_mask = CNL_DSP_REG_HIPCIDA_DONE,
1918bb84ca8SPierre-Louis Bossart 	.ipc_ctl = CNL_DSP_REG_HIPCCTL,
19271778f79SRanjani Sridharan 	.rom_status_reg = HDA_DSP_SRAM_REG_ROM_STATUS,
1938bb84ca8SPierre-Louis Bossart 	.rom_init_timeout	= 300,
1949ccbc2e1SPierre-Louis Bossart 	.ssp_count = TGL_SSP_COUNT,
1958bb84ca8SPierre-Louis Bossart 	.ssp_base_offset = CNL_SSP_BASE_OFFSET,
1961cbf6443SBard Liao 	.sdw_shim_base = SDW_SHIM_BASE,
1971cbf6443SBard Liao 	.sdw_alh_base = SDW_ALH_BASE,
198f8632adcSRander Wang 	.d0i3_offset = SOF_HDA_VS_D0I3C,
199625339caSPierre-Louis Bossart 	.read_sdw_lcount =  hda_sdw_check_lcount_common,
2008ebc9074SPierre-Louis Bossart 	.enable_sdw_irq	= hda_common_enable_sdw_irq,
201198fa4bcSBard Liao 	.check_sdw_irq	= hda_common_check_sdw_irq,
2023dee239eSRanjani Sridharan 	.check_ipc_irq	= hda_dsp_check_ipc_irq,
203ab222a4aSBard Liao 	.cl_init = cl_dsp_init,
204c714031fSFred Oh 	.power_down_dsp = hda_power_down_dsp,
205b2520dbcSRanjani Sridharan 	.disable_interrupts = hda_dsp_disable_interrupts,
20603cf7262SPierre-Louis Bossart 	.hw_ip_version = SOF_INTEL_CAVS_2_5,
2078bb84ca8SPierre-Louis Bossart };
2088bb84ca8SPierre-Louis Bossart EXPORT_SYMBOL_NS(ehl_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON);
2098bb84ca8SPierre-Louis Bossart 
2106c2b6bb0SKai Vehmanen const struct sof_intel_dsp_desc adls_chip_info = {
2116c2b6bb0SKai Vehmanen 	/* Alderlake-S */
2126c2b6bb0SKai Vehmanen 	.cores_num = 2,
2136c2b6bb0SKai Vehmanen 	.init_core_mask = BIT(0),
2146c2b6bb0SKai Vehmanen 	.host_managed_cores_mask = BIT(0),
2156c2b6bb0SKai Vehmanen 	.ipc_req = CNL_DSP_REG_HIPCIDR,
2166c2b6bb0SKai Vehmanen 	.ipc_req_mask = CNL_DSP_REG_HIPCIDR_BUSY,
2176c2b6bb0SKai Vehmanen 	.ipc_ack = CNL_DSP_REG_HIPCIDA,
2186c2b6bb0SKai Vehmanen 	.ipc_ack_mask = CNL_DSP_REG_HIPCIDA_DONE,
2196c2b6bb0SKai Vehmanen 	.ipc_ctl = CNL_DSP_REG_HIPCCTL,
22071778f79SRanjani Sridharan 	.rom_status_reg = HDA_DSP_SRAM_REG_ROM_STATUS,
2216c2b6bb0SKai Vehmanen 	.rom_init_timeout	= 300,
2229ccbc2e1SPierre-Louis Bossart 	.ssp_count = TGL_SSP_COUNT,
2236c2b6bb0SKai Vehmanen 	.ssp_base_offset = CNL_SSP_BASE_OFFSET,
2241cbf6443SBard Liao 	.sdw_shim_base = SDW_SHIM_BASE,
2251cbf6443SBard Liao 	.sdw_alh_base = SDW_ALH_BASE,
226f8632adcSRander Wang 	.d0i3_offset = SOF_HDA_VS_D0I3C,
227625339caSPierre-Louis Bossart 	.read_sdw_lcount =  hda_sdw_check_lcount_common,
2288ebc9074SPierre-Louis Bossart 	.enable_sdw_irq	= hda_common_enable_sdw_irq,
229198fa4bcSBard Liao 	.check_sdw_irq	= hda_common_check_sdw_irq,
2303dee239eSRanjani Sridharan 	.check_ipc_irq	= hda_dsp_check_ipc_irq,
231ab222a4aSBard Liao 	.cl_init = cl_dsp_init,
232c714031fSFred Oh 	.power_down_dsp = hda_power_down_dsp,
233b2520dbcSRanjani Sridharan 	.disable_interrupts = hda_dsp_disable_interrupts,
23403cf7262SPierre-Louis Bossart 	.hw_ip_version = SOF_INTEL_CAVS_2_5,
2356c2b6bb0SKai Vehmanen };
2366c2b6bb0SKai Vehmanen EXPORT_SYMBOL_NS(adls_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON);
237