xref: /openbmc/linux/sound/soc/sof/intel/tgl.c (revision 2a51c0f8)
18b98491aSRanjani Sridharan // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
28b98491aSRanjani Sridharan //
38b98491aSRanjani Sridharan // Copyright(c) 2020 Intel Corporation. All rights reserved.
48b98491aSRanjani Sridharan //
58b98491aSRanjani Sridharan // Authors: Ranjani Sridharan <ranjani.sridharan@linux.intel.com>
68b98491aSRanjani Sridharan //
78b98491aSRanjani Sridharan 
88b98491aSRanjani Sridharan /*
98b98491aSRanjani Sridharan  * Hardware interface for audio DSP on Tigerlake.
108b98491aSRanjani Sridharan  */
118b98491aSRanjani Sridharan 
128b98491aSRanjani Sridharan #include "../ops.h"
138b98491aSRanjani Sridharan #include "hda.h"
148b98491aSRanjani Sridharan #include "hda-ipc.h"
158b98491aSRanjani Sridharan #include "../sof-audio.h"
168b98491aSRanjani Sridharan 
178b98491aSRanjani Sridharan static const struct snd_sof_debugfs_map tgl_dsp_debugfs[] = {
188b98491aSRanjani Sridharan 	{"hda", HDA_DSP_HDA_BAR, 0, 0x4000, SOF_DEBUGFS_ACCESS_ALWAYS},
198b98491aSRanjani Sridharan 	{"pp", HDA_DSP_PP_BAR,  0, 0x1000, SOF_DEBUGFS_ACCESS_ALWAYS},
208b98491aSRanjani Sridharan 	{"dsp", HDA_DSP_BAR,  0, 0x10000, SOF_DEBUGFS_ACCESS_ALWAYS},
218b98491aSRanjani Sridharan };
228b98491aSRanjani Sridharan 
2341dd63ccSRanjani Sridharan static int tgl_dsp_core_get(struct snd_sof_dev *sdev, int core)
2441dd63ccSRanjani Sridharan {
2541dd63ccSRanjani Sridharan 	struct sof_ipc_pm_core_config pm_core_config = {
2641dd63ccSRanjani Sridharan 		.hdr = {
2741dd63ccSRanjani Sridharan 			.cmd = SOF_IPC_GLB_PM_MSG | SOF_IPC_PM_CORE_ENABLE,
2841dd63ccSRanjani Sridharan 			.size = sizeof(pm_core_config),
2941dd63ccSRanjani Sridharan 		},
3041dd63ccSRanjani Sridharan 		.enable_mask = sdev->enabled_cores_mask | BIT(core),
3141dd63ccSRanjani Sridharan 	};
3241dd63ccSRanjani Sridharan 
3341dd63ccSRanjani Sridharan 	/* power up primary core if not already powered up and return */
3441dd63ccSRanjani Sridharan 	if (core == SOF_DSP_PRIMARY_CORE)
3541dd63ccSRanjani Sridharan 		return hda_dsp_enable_core(sdev, BIT(core));
3641dd63ccSRanjani Sridharan 
3741dd63ccSRanjani Sridharan 	/* notify DSP for secondary cores */
38*2a51c0f8SPeter Ujfalusi 	return sof_ipc_tx_message(sdev->ipc, &pm_core_config, sizeof(pm_core_config),
3941dd63ccSRanjani Sridharan 				 &pm_core_config, sizeof(pm_core_config));
4041dd63ccSRanjani Sridharan }
4141dd63ccSRanjani Sridharan 
4241dd63ccSRanjani Sridharan static int tgl_dsp_core_put(struct snd_sof_dev *sdev, int core)
4341dd63ccSRanjani Sridharan {
4441dd63ccSRanjani Sridharan 	struct sof_ipc_pm_core_config pm_core_config = {
4541dd63ccSRanjani Sridharan 		.hdr = {
4641dd63ccSRanjani Sridharan 			.cmd = SOF_IPC_GLB_PM_MSG | SOF_IPC_PM_CORE_ENABLE,
4741dd63ccSRanjani Sridharan 			.size = sizeof(pm_core_config),
4841dd63ccSRanjani Sridharan 		},
4941dd63ccSRanjani Sridharan 		.enable_mask = sdev->enabled_cores_mask & ~BIT(core),
5041dd63ccSRanjani Sridharan 	};
5141dd63ccSRanjani Sridharan 
5241dd63ccSRanjani Sridharan 	/* power down primary core and return */
5341dd63ccSRanjani Sridharan 	if (core == SOF_DSP_PRIMARY_CORE)
5441dd63ccSRanjani Sridharan 		return hda_dsp_core_reset_power_down(sdev, BIT(core));
5541dd63ccSRanjani Sridharan 
5641dd63ccSRanjani Sridharan 	/* notify DSP for secondary cores */
57*2a51c0f8SPeter Ujfalusi 	return sof_ipc_tx_message(sdev->ipc, &pm_core_config, sizeof(pm_core_config),
5841dd63ccSRanjani Sridharan 				 &pm_core_config, sizeof(pm_core_config));
5941dd63ccSRanjani Sridharan }
6041dd63ccSRanjani Sridharan 
618b98491aSRanjani Sridharan /* Tigerlake ops */
628b98491aSRanjani Sridharan const struct snd_sof_dsp_ops sof_tgl_ops = {
6344a4cfadSKeyon Jie 	/* probe/remove/shutdown */
648b98491aSRanjani Sridharan 	.probe		= hda_dsp_probe,
658b98491aSRanjani Sridharan 	.remove		= hda_dsp_remove,
6622aa9e02SLibin Yang 	.shutdown	= hda_dsp_shutdown,
678b98491aSRanjani Sridharan 
688b98491aSRanjani Sridharan 	/* Register IO */
698b98491aSRanjani Sridharan 	.write		= sof_io_write,
708b98491aSRanjani Sridharan 	.read		= sof_io_read,
718b98491aSRanjani Sridharan 	.write64	= sof_io_write64,
728b98491aSRanjani Sridharan 	.read64		= sof_io_read64,
738b98491aSRanjani Sridharan 
748b98491aSRanjani Sridharan 	/* Block IO */
758b98491aSRanjani Sridharan 	.block_read	= sof_block_read,
768b98491aSRanjani Sridharan 	.block_write	= sof_block_write,
778b98491aSRanjani Sridharan 
78f71f59ddSDaniel Baluta 	/* Mailbox IO */
79f71f59ddSDaniel Baluta 	.mailbox_read	= sof_mailbox_read,
80f71f59ddSDaniel Baluta 	.mailbox_write	= sof_mailbox_write,
81f71f59ddSDaniel Baluta 
828b98491aSRanjani Sridharan 	/* doorbell */
838b98491aSRanjani Sridharan 	.irq_thread	= cnl_ipc_irq_thread,
848b98491aSRanjani Sridharan 
858b98491aSRanjani Sridharan 	/* ipc */
868b98491aSRanjani Sridharan 	.send_msg	= cnl_ipc_send_msg,
878b98491aSRanjani Sridharan 	.fw_ready	= sof_fw_ready,
888b98491aSRanjani Sridharan 	.get_mailbox_offset = hda_dsp_ipc_get_mailbox_offset,
898b98491aSRanjani Sridharan 	.get_window_offset = hda_dsp_ipc_get_window_offset,
908b98491aSRanjani Sridharan 
918b98491aSRanjani Sridharan 	.ipc_msg_data	= hda_ipc_msg_data,
92cf73363eSPeter Ujfalusi 	.set_stream_data_offset = hda_set_stream_data_offset,
938b98491aSRanjani Sridharan 
948b98491aSRanjani Sridharan 	/* machine driver */
958b98491aSRanjani Sridharan 	.machine_select = hda_machine_select,
968b98491aSRanjani Sridharan 	.machine_register = sof_machine_register,
978b98491aSRanjani Sridharan 	.machine_unregister = sof_machine_unregister,
988b98491aSRanjani Sridharan 	.set_mach_params = hda_set_mach_params,
998b98491aSRanjani Sridharan 
1008b98491aSRanjani Sridharan 	/* debug */
1018b98491aSRanjani Sridharan 	.debug_map	= tgl_dsp_debugfs,
1028b98491aSRanjani Sridharan 	.debug_map_count	= ARRAY_SIZE(tgl_dsp_debugfs),
1038b98491aSRanjani Sridharan 	.dbg_dump	= hda_dsp_dump,
1048b98491aSRanjani Sridharan 	.ipc_dump	= cnl_ipc_dump,
105fe509b34SPeter Ujfalusi 	.debugfs_add_region_item = snd_sof_debugfs_add_region_item_iomem,
1068b98491aSRanjani Sridharan 
1078b98491aSRanjani Sridharan 	/* stream callbacks */
1088b98491aSRanjani Sridharan 	.pcm_open	= hda_dsp_pcm_open,
1098b98491aSRanjani Sridharan 	.pcm_close	= hda_dsp_pcm_close,
1108b98491aSRanjani Sridharan 	.pcm_hw_params	= hda_dsp_pcm_hw_params,
1118b98491aSRanjani Sridharan 	.pcm_hw_free	= hda_dsp_stream_hw_free,
1128b98491aSRanjani Sridharan 	.pcm_trigger	= hda_dsp_pcm_trigger,
1138b98491aSRanjani Sridharan 	.pcm_pointer	= hda_dsp_pcm_pointer,
1146c26b505SRanjani Sridharan 	.pcm_ack	= hda_dsp_pcm_ack,
1158b98491aSRanjani Sridharan 
1168b98491aSRanjani Sridharan 	/* firmware loading */
1178b98491aSRanjani Sridharan 	.load_firmware = snd_sof_load_firmware_raw,
1188b98491aSRanjani Sridharan 
1198b98491aSRanjani Sridharan 	/* pre/post fw run */
1208b98491aSRanjani Sridharan 	.pre_fw_run = hda_dsp_pre_fw_run,
1218b98491aSRanjani Sridharan 	.post_fw_run = hda_dsp_post_fw_run,
1228b98491aSRanjani Sridharan 
123edbaaadaSFred Oh 	/* parse platform specific extended manifest */
124edbaaadaSFred Oh 	.parse_platform_ext_manifest = hda_dsp_ext_man_get_cavs_config_data,
125edbaaadaSFred Oh 
1269ea80748SRanjani Sridharan 	/* dsp core get/put */
12741dd63ccSRanjani Sridharan 	.core_get = tgl_dsp_core_get,
12841dd63ccSRanjani Sridharan 	.core_put = tgl_dsp_core_put,
1298b98491aSRanjani Sridharan 
1308b98491aSRanjani Sridharan 	/* firmware run */
1318b98491aSRanjani Sridharan 	.run = hda_dsp_cl_boot_firmware_iccmax,
1328b98491aSRanjani Sridharan 
1338b98491aSRanjani Sridharan 	/* trace callback */
1348b98491aSRanjani Sridharan 	.trace_init = hda_dsp_trace_init,
1358b98491aSRanjani Sridharan 	.trace_release = hda_dsp_trace_release,
1368b98491aSRanjani Sridharan 	.trace_trigger = hda_dsp_trace_trigger,
1378b98491aSRanjani Sridharan 
1383dc0d709SPeter Ujfalusi 	/* client ops */
1393dc0d709SPeter Ujfalusi 	.register_ipc_clients = hda_register_clients,
1403dc0d709SPeter Ujfalusi 	.unregister_ipc_clients = hda_unregister_clients,
1413dc0d709SPeter Ujfalusi 
1428b98491aSRanjani Sridharan 	/* DAI drivers */
1438b98491aSRanjani Sridharan 	.drv		= skl_dai,
1448b98491aSRanjani Sridharan 	.num_drv	= SOF_SKL_NUM_DAIS,
1458b98491aSRanjani Sridharan 
1468b98491aSRanjani Sridharan 	/* PM */
1478b98491aSRanjani Sridharan 	.suspend		= hda_dsp_suspend,
1488b98491aSRanjani Sridharan 	.resume			= hda_dsp_resume,
1498b98491aSRanjani Sridharan 	.runtime_suspend	= hda_dsp_runtime_suspend,
1508b98491aSRanjani Sridharan 	.runtime_resume		= hda_dsp_runtime_resume,
1518b98491aSRanjani Sridharan 	.runtime_idle		= hda_dsp_runtime_idle,
1528b98491aSRanjani Sridharan 	.set_hw_params_upon_resume = hda_dsp_set_hw_params_upon_resume,
1538b98491aSRanjani Sridharan 	.set_power_state	= hda_dsp_set_power_state,
1548b98491aSRanjani Sridharan 
1558b98491aSRanjani Sridharan 	/* ALSA HW info flags */
1568b98491aSRanjani Sridharan 	.hw_info =	SNDRV_PCM_INFO_MMAP |
1578b98491aSRanjani Sridharan 			SNDRV_PCM_INFO_MMAP_VALID |
1588b98491aSRanjani Sridharan 			SNDRV_PCM_INFO_INTERLEAVED |
1598b98491aSRanjani Sridharan 			SNDRV_PCM_INFO_PAUSE |
1608b98491aSRanjani Sridharan 			SNDRV_PCM_INFO_NO_PERIOD_WAKEUP,
1618b98491aSRanjani Sridharan 
1620ed66cb7SPeter Ujfalusi 	.dsp_arch_ops = &sof_xtensa_arch_ops,
1638b98491aSRanjani Sridharan };
1648b98491aSRanjani Sridharan EXPORT_SYMBOL_NS(sof_tgl_ops, SND_SOC_SOF_INTEL_HDA_COMMON);
1658b98491aSRanjani Sridharan 
1668b98491aSRanjani Sridharan const struct sof_intel_dsp_desc tgl_chip_info = {
1674ad03f89SSathya Prakash M R 	/* Tigerlake , Alderlake */
1688b98491aSRanjani Sridharan 	.cores_num = 4,
1698b98491aSRanjani Sridharan 	.init_core_mask = 1,
170fde10655SRanjani Sridharan 	.host_managed_cores_mask = BIT(0),
1718b98491aSRanjani Sridharan 	.ipc_req = CNL_DSP_REG_HIPCIDR,
1728b98491aSRanjani Sridharan 	.ipc_req_mask = CNL_DSP_REG_HIPCIDR_BUSY,
1738b98491aSRanjani Sridharan 	.ipc_ack = CNL_DSP_REG_HIPCIDA,
1748b98491aSRanjani Sridharan 	.ipc_ack_mask = CNL_DSP_REG_HIPCIDA_DONE,
1758b98491aSRanjani Sridharan 	.ipc_ctl = CNL_DSP_REG_HIPCCTL,
1768b98491aSRanjani Sridharan 	.rom_init_timeout	= 300,
1778b98491aSRanjani Sridharan 	.ssp_count = ICL_SSP_COUNT,
1788b98491aSRanjani Sridharan 	.ssp_base_offset = CNL_SSP_BASE_OFFSET,
1791cbf6443SBard Liao 	.sdw_shim_base = SDW_SHIM_BASE,
1801cbf6443SBard Liao 	.sdw_alh_base = SDW_ALH_BASE,
181198fa4bcSBard Liao 	.check_sdw_irq	= hda_common_check_sdw_irq,
1828b98491aSRanjani Sridharan };
1838b98491aSRanjani Sridharan EXPORT_SYMBOL_NS(tgl_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON);
18430ee3738SRander Wang 
18530ee3738SRander Wang const struct sof_intel_dsp_desc tglh_chip_info = {
18630ee3738SRander Wang 	/* Tigerlake-H */
18730ee3738SRander Wang 	.cores_num = 2,
18830ee3738SRander Wang 	.init_core_mask = 1,
18930ee3738SRander Wang 	.host_managed_cores_mask = BIT(0),
19030ee3738SRander Wang 	.ipc_req = CNL_DSP_REG_HIPCIDR,
19130ee3738SRander Wang 	.ipc_req_mask = CNL_DSP_REG_HIPCIDR_BUSY,
19230ee3738SRander Wang 	.ipc_ack = CNL_DSP_REG_HIPCIDA,
19330ee3738SRander Wang 	.ipc_ack_mask = CNL_DSP_REG_HIPCIDA_DONE,
19430ee3738SRander Wang 	.ipc_ctl = CNL_DSP_REG_HIPCCTL,
19530ee3738SRander Wang 	.rom_init_timeout	= 300,
19630ee3738SRander Wang 	.ssp_count = ICL_SSP_COUNT,
19730ee3738SRander Wang 	.ssp_base_offset = CNL_SSP_BASE_OFFSET,
1981cbf6443SBard Liao 	.sdw_shim_base = SDW_SHIM_BASE,
1991cbf6443SBard Liao 	.sdw_alh_base = SDW_ALH_BASE,
200198fa4bcSBard Liao 	.check_sdw_irq	= hda_common_check_sdw_irq,
20130ee3738SRander Wang };
20230ee3738SRander Wang EXPORT_SYMBOL_NS(tglh_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON);
2036c2b6bb0SKai Vehmanen 
2048bb84ca8SPierre-Louis Bossart const struct sof_intel_dsp_desc ehl_chip_info = {
2058bb84ca8SPierre-Louis Bossart 	/* Elkhartlake */
2068bb84ca8SPierre-Louis Bossart 	.cores_num = 4,
2078bb84ca8SPierre-Louis Bossart 	.init_core_mask = 1,
2088bb84ca8SPierre-Louis Bossart 	.host_managed_cores_mask = BIT(0),
2098bb84ca8SPierre-Louis Bossart 	.ipc_req = CNL_DSP_REG_HIPCIDR,
2108bb84ca8SPierre-Louis Bossart 	.ipc_req_mask = CNL_DSP_REG_HIPCIDR_BUSY,
2118bb84ca8SPierre-Louis Bossart 	.ipc_ack = CNL_DSP_REG_HIPCIDA,
2128bb84ca8SPierre-Louis Bossart 	.ipc_ack_mask = CNL_DSP_REG_HIPCIDA_DONE,
2138bb84ca8SPierre-Louis Bossart 	.ipc_ctl = CNL_DSP_REG_HIPCCTL,
2148bb84ca8SPierre-Louis Bossart 	.rom_init_timeout	= 300,
2158bb84ca8SPierre-Louis Bossart 	.ssp_count = ICL_SSP_COUNT,
2168bb84ca8SPierre-Louis Bossart 	.ssp_base_offset = CNL_SSP_BASE_OFFSET,
2171cbf6443SBard Liao 	.sdw_shim_base = SDW_SHIM_BASE,
2181cbf6443SBard Liao 	.sdw_alh_base = SDW_ALH_BASE,
219198fa4bcSBard Liao 	.check_sdw_irq	= hda_common_check_sdw_irq,
2208bb84ca8SPierre-Louis Bossart };
2218bb84ca8SPierre-Louis Bossart EXPORT_SYMBOL_NS(ehl_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON);
2228bb84ca8SPierre-Louis Bossart 
2236c2b6bb0SKai Vehmanen const struct sof_intel_dsp_desc adls_chip_info = {
2246c2b6bb0SKai Vehmanen 	/* Alderlake-S */
2256c2b6bb0SKai Vehmanen 	.cores_num = 2,
2266c2b6bb0SKai Vehmanen 	.init_core_mask = BIT(0),
2276c2b6bb0SKai Vehmanen 	.host_managed_cores_mask = BIT(0),
2286c2b6bb0SKai Vehmanen 	.ipc_req = CNL_DSP_REG_HIPCIDR,
2296c2b6bb0SKai Vehmanen 	.ipc_req_mask = CNL_DSP_REG_HIPCIDR_BUSY,
2306c2b6bb0SKai Vehmanen 	.ipc_ack = CNL_DSP_REG_HIPCIDA,
2316c2b6bb0SKai Vehmanen 	.ipc_ack_mask = CNL_DSP_REG_HIPCIDA_DONE,
2326c2b6bb0SKai Vehmanen 	.ipc_ctl = CNL_DSP_REG_HIPCCTL,
2336c2b6bb0SKai Vehmanen 	.rom_init_timeout	= 300,
2346c2b6bb0SKai Vehmanen 	.ssp_count = ICL_SSP_COUNT,
2356c2b6bb0SKai Vehmanen 	.ssp_base_offset = CNL_SSP_BASE_OFFSET,
2361cbf6443SBard Liao 	.sdw_shim_base = SDW_SHIM_BASE,
2371cbf6443SBard Liao 	.sdw_alh_base = SDW_ALH_BASE,
238198fa4bcSBard Liao 	.check_sdw_irq	= hda_common_check_sdw_irq,
2396c2b6bb0SKai Vehmanen };
2406c2b6bb0SKai Vehmanen EXPORT_SYMBOL_NS(adls_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON);
241