xref: /openbmc/linux/sound/soc/sof/intel/hda.h (revision c712be34)
1e149ca29SPierre-Louis Bossart /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) */
2dd96dacaSLiam Girdwood /*
3dd96dacaSLiam Girdwood  * This file is provided under a dual BSD/GPLv2 license.  When using or
4dd96dacaSLiam Girdwood  * redistributing this file, you may do so under either license.
5dd96dacaSLiam Girdwood  *
6dd96dacaSLiam Girdwood  * Copyright(c) 2017 Intel Corporation. All rights reserved.
7dd96dacaSLiam Girdwood  *
8dd96dacaSLiam Girdwood  * Author: Liam Girdwood <liam.r.girdwood@linux.intel.com>
9dd96dacaSLiam Girdwood  */
10dd96dacaSLiam Girdwood 
11dd96dacaSLiam Girdwood #ifndef __SOF_INTEL_HDA_H
12dd96dacaSLiam Girdwood #define __SOF_INTEL_HDA_H
13dd96dacaSLiam Girdwood 
1451dfed1eSPierre-Louis Bossart #include <linux/soundwire/sdw.h>
1551dfed1eSPierre-Louis Bossart #include <linux/soundwire/sdw_intel.h>
164c414da9SCezary Rojewski #include <sound/compress_driver.h>
17dd96dacaSLiam Girdwood #include <sound/hda_codec.h>
18dd96dacaSLiam Girdwood #include <sound/hdaudio_ext.h>
193dc0d709SPeter Ujfalusi #include "../sof-client-probes.h"
20051744b1SRanjani Sridharan #include "../sof-audio.h"
21dd96dacaSLiam Girdwood #include "shim.h"
22dd96dacaSLiam Girdwood 
23dd96dacaSLiam Girdwood /* PCI registers */
24dd96dacaSLiam Girdwood #define PCI_TCSEL			0x44
25dd96dacaSLiam Girdwood #define PCI_PGCTL			PCI_TCSEL
26dd96dacaSLiam Girdwood #define PCI_CGCTL			0x48
27dd96dacaSLiam Girdwood 
28dd96dacaSLiam Girdwood /* PCI_PGCTL bits */
29dd96dacaSLiam Girdwood #define PCI_PGCTL_ADSPPGD               BIT(2)
30dd96dacaSLiam Girdwood #define PCI_PGCTL_LSRMD_MASK		BIT(4)
31dd96dacaSLiam Girdwood 
32dd96dacaSLiam Girdwood /* PCI_CGCTL bits */
33dd96dacaSLiam Girdwood #define PCI_CGCTL_MISCBDCGE_MASK	BIT(6)
34dd96dacaSLiam Girdwood #define PCI_CGCTL_ADSPDCGE              BIT(1)
35dd96dacaSLiam Girdwood 
36dd96dacaSLiam Girdwood /* Legacy HDA registers and bits used - widths are variable */
37dd96dacaSLiam Girdwood #define SOF_HDA_GCAP			0x0
38dd96dacaSLiam Girdwood #define SOF_HDA_GCTL			0x8
39dd96dacaSLiam Girdwood /* accept unsol. response enable */
40dd96dacaSLiam Girdwood #define SOF_HDA_GCTL_UNSOL		BIT(8)
41dd96dacaSLiam Girdwood #define SOF_HDA_LLCH			0x14
42dd96dacaSLiam Girdwood #define SOF_HDA_INTCTL			0x20
43dd96dacaSLiam Girdwood #define SOF_HDA_INTSTS			0x24
44dd96dacaSLiam Girdwood #define SOF_HDA_WAKESTS			0x0E
45dd96dacaSLiam Girdwood #define SOF_HDA_WAKESTS_INT_MASK	((1 << 8) - 1)
46dd96dacaSLiam Girdwood #define SOF_HDA_RIRBSTS			0x5d
47dd96dacaSLiam Girdwood 
48dd96dacaSLiam Girdwood /* SOF_HDA_GCTL register bist */
49dd96dacaSLiam Girdwood #define SOF_HDA_GCTL_RESET		BIT(0)
50dd96dacaSLiam Girdwood 
517c11af9fSBard Liao /* SOF_HDA_INCTL regs */
52dd96dacaSLiam Girdwood #define SOF_HDA_INT_GLOBAL_EN		BIT(31)
53dd96dacaSLiam Girdwood #define SOF_HDA_INT_CTRL_EN		BIT(30)
54dd96dacaSLiam Girdwood #define SOF_HDA_INT_ALL_STREAM		0xff
55dd96dacaSLiam Girdwood 
567c11af9fSBard Liao /* SOF_HDA_INTSTS regs */
577c11af9fSBard Liao #define SOF_HDA_INTSTS_GIS		BIT(31)
587c11af9fSBard Liao 
59dd96dacaSLiam Girdwood #define SOF_HDA_MAX_CAPS		10
60dd96dacaSLiam Girdwood #define SOF_HDA_CAP_ID_OFF		16
61dd96dacaSLiam Girdwood #define SOF_HDA_CAP_ID_MASK		GENMASK(SOF_HDA_CAP_ID_OFF + 11,\
62dd96dacaSLiam Girdwood 						SOF_HDA_CAP_ID_OFF)
63dd96dacaSLiam Girdwood #define SOF_HDA_CAP_NEXT_MASK		0xFFFF
64dd96dacaSLiam Girdwood 
65dd96dacaSLiam Girdwood #define SOF_HDA_GTS_CAP_ID			0x1
66dd96dacaSLiam Girdwood #define SOF_HDA_ML_CAP_ID			0x2
67dd96dacaSLiam Girdwood 
68dd96dacaSLiam Girdwood #define SOF_HDA_PP_CAP_ID		0x3
69dd96dacaSLiam Girdwood #define SOF_HDA_REG_PP_PPCH		0x10
70dd96dacaSLiam Girdwood #define SOF_HDA_REG_PP_PPCTL		0x04
71f1fd9d0eSKai Vehmanen #define SOF_HDA_REG_PP_PPSTS		0x08
72dd96dacaSLiam Girdwood #define SOF_HDA_PPCTL_PIE		BIT(31)
73dd96dacaSLiam Girdwood #define SOF_HDA_PPCTL_GPROCEN		BIT(30)
74dd96dacaSLiam Girdwood 
7562f8f766SKeyon Jie /*Vendor Specific Registers*/
7662f8f766SKeyon Jie #define SOF_HDA_VS_D0I3C		0x104A
7762f8f766SKeyon Jie 
7862f8f766SKeyon Jie /* D0I3C Register fields */
7962f8f766SKeyon Jie #define SOF_HDA_VS_D0I3C_CIP		BIT(0) /* Command-In-Progress */
8062f8f766SKeyon Jie #define SOF_HDA_VS_D0I3C_I3		BIT(2) /* D0i3 enable bit */
8162f8f766SKeyon Jie 
82dd96dacaSLiam Girdwood /* DPIB entry size: 8 Bytes = 2 DWords */
83dd96dacaSLiam Girdwood #define SOF_HDA_DPIB_ENTRY_SIZE	0x8
84dd96dacaSLiam Girdwood 
85dd96dacaSLiam Girdwood #define SOF_HDA_SPIB_CAP_ID		0x4
86dd96dacaSLiam Girdwood #define SOF_HDA_DRSM_CAP_ID		0x5
87dd96dacaSLiam Girdwood 
88dd96dacaSLiam Girdwood #define SOF_HDA_SPIB_BASE		0x08
89dd96dacaSLiam Girdwood #define SOF_HDA_SPIB_INTERVAL		0x08
90dd96dacaSLiam Girdwood #define SOF_HDA_SPIB_SPIB		0x00
91dd96dacaSLiam Girdwood #define SOF_HDA_SPIB_MAXFIFO		0x04
92dd96dacaSLiam Girdwood 
93dd96dacaSLiam Girdwood #define SOF_HDA_PPHC_BASE		0x10
94dd96dacaSLiam Girdwood #define SOF_HDA_PPHC_INTERVAL		0x10
95dd96dacaSLiam Girdwood 
96dd96dacaSLiam Girdwood #define SOF_HDA_PPLC_BASE		0x10
97dd96dacaSLiam Girdwood #define SOF_HDA_PPLC_MULTI		0x10
98dd96dacaSLiam Girdwood #define SOF_HDA_PPLC_INTERVAL		0x10
99dd96dacaSLiam Girdwood 
100dd96dacaSLiam Girdwood #define SOF_HDA_DRSM_BASE		0x08
101dd96dacaSLiam Girdwood #define SOF_HDA_DRSM_INTERVAL		0x08
102dd96dacaSLiam Girdwood 
103dd96dacaSLiam Girdwood /* Descriptor error interrupt */
104dd96dacaSLiam Girdwood #define SOF_HDA_CL_DMA_SD_INT_DESC_ERR		0x10
105dd96dacaSLiam Girdwood 
106dd96dacaSLiam Girdwood /* FIFO error interrupt */
107dd96dacaSLiam Girdwood #define SOF_HDA_CL_DMA_SD_INT_FIFO_ERR		0x08
108dd96dacaSLiam Girdwood 
109dd96dacaSLiam Girdwood /* Buffer completion interrupt */
110dd96dacaSLiam Girdwood #define SOF_HDA_CL_DMA_SD_INT_COMPLETE		0x04
111dd96dacaSLiam Girdwood 
112dd96dacaSLiam Girdwood #define SOF_HDA_CL_DMA_SD_INT_MASK \
113dd96dacaSLiam Girdwood 	(SOF_HDA_CL_DMA_SD_INT_DESC_ERR | \
114dd96dacaSLiam Girdwood 	SOF_HDA_CL_DMA_SD_INT_FIFO_ERR | \
115dd96dacaSLiam Girdwood 	SOF_HDA_CL_DMA_SD_INT_COMPLETE)
116dd96dacaSLiam Girdwood #define SOF_HDA_SD_CTL_DMA_START		0x02 /* Stream DMA start bit */
117dd96dacaSLiam Girdwood 
118dd96dacaSLiam Girdwood /* Intel HD Audio Code Loader DMA Registers */
119dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_LOADER_BASE		0x80
120dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_DPLBASE			0x70
121dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_DPUBASE			0x74
122dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_DPLBASE_ENABLE		0x01
123dd96dacaSLiam Girdwood 
124dd96dacaSLiam Girdwood /* Stream Registers */
125dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_CTL		0x00
126dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_STS		0x03
127dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_LPIB		0x04
128dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_CBL		0x08
129dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_LVI		0x0C
130dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_FIFOW		0x0E
131dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_FIFOSIZE		0x10
132dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_FORMAT		0x12
133dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_FIFOL		0x14
134dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_BDLPL		0x18
135dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_BDLPU		0x1C
136dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_SD_ENTRY_SIZE		0x20
137dd96dacaSLiam Girdwood 
138dd96dacaSLiam Girdwood /* CL: Software Position Based FIFO Capability Registers */
139dd96dacaSLiam Girdwood #define SOF_DSP_REG_CL_SPBFIFO \
140dd96dacaSLiam Girdwood 	(SOF_HDA_ADSP_LOADER_BASE + 0x20)
141dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SPBFIFO_SPBFCH	0x0
142dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SPBFIFO_SPBFCCTL	0x4
143dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SPBFIFO_SPIB	0x8
144dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SPBFIFO_MAXFIFOS	0xc
145dd96dacaSLiam Girdwood 
146dd96dacaSLiam Girdwood /* Stream Number */
147dd96dacaSLiam Girdwood #define SOF_HDA_CL_SD_CTL_STREAM_TAG_SHIFT	20
148dd96dacaSLiam Girdwood #define SOF_HDA_CL_SD_CTL_STREAM_TAG_MASK \
149dd96dacaSLiam Girdwood 	GENMASK(SOF_HDA_CL_SD_CTL_STREAM_TAG_SHIFT + 3,\
150dd96dacaSLiam Girdwood 		SOF_HDA_CL_SD_CTL_STREAM_TAG_SHIFT)
151dd96dacaSLiam Girdwood 
152dd96dacaSLiam Girdwood #define HDA_DSP_HDA_BAR				0
153dd96dacaSLiam Girdwood #define HDA_DSP_PP_BAR				1
154dd96dacaSLiam Girdwood #define HDA_DSP_SPIB_BAR			2
155dd96dacaSLiam Girdwood #define HDA_DSP_DRSM_BAR			3
156dd96dacaSLiam Girdwood #define HDA_DSP_BAR				4
157dd96dacaSLiam Girdwood 
158dd96dacaSLiam Girdwood #define SRAM_WINDOW_OFFSET(x)			(0x80000 + (x) * 0x20000)
159dd96dacaSLiam Girdwood 
160dd96dacaSLiam Girdwood #define HDA_DSP_MBOX_OFFSET			SRAM_WINDOW_OFFSET(0)
161dd96dacaSLiam Girdwood 
162dd96dacaSLiam Girdwood #define HDA_DSP_PANIC_OFFSET(x) \
163dd96dacaSLiam Girdwood 	(((x) & 0xFFFFFF) + HDA_DSP_MBOX_OFFSET)
164dd96dacaSLiam Girdwood 
165dd96dacaSLiam Girdwood /* SRAM window 0 FW "registers" */
166dd96dacaSLiam Girdwood #define HDA_DSP_SRAM_REG_ROM_STATUS		(HDA_DSP_MBOX_OFFSET + 0x0)
167dd96dacaSLiam Girdwood #define HDA_DSP_SRAM_REG_ROM_ERROR		(HDA_DSP_MBOX_OFFSET + 0x4)
168dd96dacaSLiam Girdwood /* FW and ROM share offset 4 */
169dd96dacaSLiam Girdwood #define HDA_DSP_SRAM_REG_FW_STATUS		(HDA_DSP_MBOX_OFFSET + 0x4)
170dd96dacaSLiam Girdwood #define HDA_DSP_SRAM_REG_FW_TRACEP		(HDA_DSP_MBOX_OFFSET + 0x8)
171dd96dacaSLiam Girdwood #define HDA_DSP_SRAM_REG_FW_END			(HDA_DSP_MBOX_OFFSET + 0xc)
172dd96dacaSLiam Girdwood 
173dd96dacaSLiam Girdwood #define HDA_DSP_MBOX_UPLINK_OFFSET		0x81000
174dd96dacaSLiam Girdwood 
175dd96dacaSLiam Girdwood #define HDA_DSP_STREAM_RESET_TIMEOUT		300
1767bcaf0f2SZhu Yingjiang /*
1777bcaf0f2SZhu Yingjiang  * Timeout in us, for setting the stream RUN bit, during
1787bcaf0f2SZhu Yingjiang  * start/stop the stream. The timeout expires if new RUN bit
1797bcaf0f2SZhu Yingjiang  * value cannot be read back within the specified time.
1807bcaf0f2SZhu Yingjiang  */
1817bcaf0f2SZhu Yingjiang #define HDA_DSP_STREAM_RUN_TIMEOUT		300
182dd96dacaSLiam Girdwood 
183dd96dacaSLiam Girdwood #define HDA_DSP_SPIB_ENABLE			1
184dd96dacaSLiam Girdwood #define HDA_DSP_SPIB_DISABLE			0
185dd96dacaSLiam Girdwood 
186dd96dacaSLiam Girdwood #define SOF_HDA_MAX_BUFFER_SIZE			(32 * PAGE_SIZE)
187dd96dacaSLiam Girdwood 
188dd96dacaSLiam Girdwood #define HDA_DSP_STACK_DUMP_SIZE			32
189dd96dacaSLiam Girdwood 
19015d8370cSPeter Ujfalusi /* ROM/FW status register */
19115d8370cSPeter Ujfalusi #define FSR_STATE_MASK				GENMASK(23, 0)
19215d8370cSPeter Ujfalusi #define FSR_WAIT_STATE_MASK			GENMASK(27, 24)
19315d8370cSPeter Ujfalusi #define FSR_MODULE_MASK				GENMASK(30, 28)
19415d8370cSPeter Ujfalusi #define FSR_HALTED				BIT(31)
19515d8370cSPeter Ujfalusi #define FSR_TO_STATE_CODE(x)			((x) & FSR_STATE_MASK)
19615d8370cSPeter Ujfalusi #define FSR_TO_WAIT_STATE_CODE(x)		(((x) & FSR_WAIT_STATE_MASK) >> 24)
19715d8370cSPeter Ujfalusi #define FSR_TO_MODULE_CODE(x)			(((x) & FSR_MODULE_MASK) >> 28)
19815d8370cSPeter Ujfalusi 
19915d8370cSPeter Ujfalusi /* Wait states */
20015d8370cSPeter Ujfalusi #define FSR_WAIT_FOR_IPC_BUSY			0x1
20115d8370cSPeter Ujfalusi #define FSR_WAIT_FOR_IPC_DONE			0x2
20215d8370cSPeter Ujfalusi #define FSR_WAIT_FOR_CACHE_INVALIDATION		0x3
20315d8370cSPeter Ujfalusi #define FSR_WAIT_FOR_LP_SRAM_OFF		0x4
20415d8370cSPeter Ujfalusi #define FSR_WAIT_FOR_DMA_BUFFER_FULL		0x5
20515d8370cSPeter Ujfalusi #define FSR_WAIT_FOR_CSE_CSR			0x6
20615d8370cSPeter Ujfalusi 
20715d8370cSPeter Ujfalusi /* Module codes */
20815d8370cSPeter Ujfalusi #define FSR_MOD_ROM				0x0
20915d8370cSPeter Ujfalusi #define FSR_MOD_ROM_BYP				0x1
21015d8370cSPeter Ujfalusi #define FSR_MOD_BASE_FW				0x2
21115d8370cSPeter Ujfalusi #define FSR_MOD_LP_BOOT				0x3
21215d8370cSPeter Ujfalusi #define FSR_MOD_BRNGUP				0x4
21315d8370cSPeter Ujfalusi #define FSR_MOD_ROM_EXT				0x5
21415d8370cSPeter Ujfalusi 
21515d8370cSPeter Ujfalusi /* State codes (module dependent) */
21615d8370cSPeter Ujfalusi /* Module independent states */
21715d8370cSPeter Ujfalusi #define FSR_STATE_INIT				0x0
21815d8370cSPeter Ujfalusi #define FSR_STATE_INIT_DONE			0x1
21915d8370cSPeter Ujfalusi #define FSR_STATE_FW_ENTERED			0x5
22015d8370cSPeter Ujfalusi 
22115d8370cSPeter Ujfalusi /* ROM states */
22215d8370cSPeter Ujfalusi #define FSR_STATE_ROM_INIT			FSR_STATE_INIT
22315d8370cSPeter Ujfalusi #define FSR_STATE_ROM_INIT_DONE			FSR_STATE_INIT_DONE
22415d8370cSPeter Ujfalusi #define FSR_STATE_ROM_CSE_MANIFEST_LOADED	0x2
22515d8370cSPeter Ujfalusi #define FSR_STATE_ROM_FW_MANIFEST_LOADED	0x3
22615d8370cSPeter Ujfalusi #define FSR_STATE_ROM_FW_FW_LOADED		0x4
22715d8370cSPeter Ujfalusi #define FSR_STATE_ROM_FW_ENTERED		FSR_STATE_FW_ENTERED
22815d8370cSPeter Ujfalusi #define FSR_STATE_ROM_VERIFY_FEATURE_MASK	0x6
22915d8370cSPeter Ujfalusi #define FSR_STATE_ROM_GET_LOAD_OFFSET		0x7
23015d8370cSPeter Ujfalusi #define FSR_STATE_ROM_FETCH_ROM_EXT		0x8
23115d8370cSPeter Ujfalusi #define FSR_STATE_ROM_FETCH_ROM_EXT_DONE	0x9
232*c712be34SPierre-Louis Bossart #define FSR_STATE_ROM_BASEFW_ENTERED		0xf /* SKL */
23315d8370cSPeter Ujfalusi 
23415d8370cSPeter Ujfalusi /* (ROM) CSE states */
23515d8370cSPeter Ujfalusi #define FSR_STATE_ROM_CSE_IMR_REQUEST			0x10
23615d8370cSPeter Ujfalusi #define FSR_STATE_ROM_CSE_IMR_GRANTED			0x11
23715d8370cSPeter Ujfalusi #define FSR_STATE_ROM_CSE_VALIDATE_IMAGE_REQUEST	0x12
23815d8370cSPeter Ujfalusi #define FSR_STATE_ROM_CSE_IMAGE_VALIDATED		0x13
23915d8370cSPeter Ujfalusi 
24015d8370cSPeter Ujfalusi #define FSR_STATE_ROM_CSE_IPC_IFACE_INIT	0x20
24115d8370cSPeter Ujfalusi #define FSR_STATE_ROM_CSE_IPC_RESET_PHASE_1	0x21
24215d8370cSPeter Ujfalusi #define FSR_STATE_ROM_CSE_IPC_OPERATIONAL_ENTRY	0x22
24315d8370cSPeter Ujfalusi #define FSR_STATE_ROM_CSE_IPC_OPERATIONAL	0x23
24415d8370cSPeter Ujfalusi #define FSR_STATE_ROM_CSE_IPC_DOWN		0x24
24515d8370cSPeter Ujfalusi 
24615d8370cSPeter Ujfalusi /* BRINGUP (or BRNGUP) states */
24715d8370cSPeter Ujfalusi #define FSR_STATE_BRINGUP_INIT			FSR_STATE_INIT
24815d8370cSPeter Ujfalusi #define FSR_STATE_BRINGUP_INIT_DONE		FSR_STATE_INIT_DONE
24915d8370cSPeter Ujfalusi #define FSR_STATE_BRINGUP_HPSRAM_LOAD		0x2
25015d8370cSPeter Ujfalusi #define FSR_STATE_BRINGUP_UNPACK_START		0X3
25115d8370cSPeter Ujfalusi #define FSR_STATE_BRINGUP_IMR_RESTORE		0x4
25215d8370cSPeter Ujfalusi #define FSR_STATE_BRINGUP_FW_ENTERED		FSR_STATE_FW_ENTERED
25315d8370cSPeter Ujfalusi 
254dd96dacaSLiam Girdwood /* ROM  status/error values */
255dd96dacaSLiam Girdwood #define HDA_DSP_ROM_CSE_ERROR			40
256dd96dacaSLiam Girdwood #define HDA_DSP_ROM_CSE_WRONG_RESPONSE		41
257dd96dacaSLiam Girdwood #define HDA_DSP_ROM_IMR_TO_SMALL		42
258dd96dacaSLiam Girdwood #define HDA_DSP_ROM_BASE_FW_NOT_FOUND		43
259dd96dacaSLiam Girdwood #define HDA_DSP_ROM_CSE_VALIDATION_FAILED	44
260dd96dacaSLiam Girdwood #define HDA_DSP_ROM_IPC_FATAL_ERROR		45
261dd96dacaSLiam Girdwood #define HDA_DSP_ROM_L2_CACHE_ERROR		46
262dd96dacaSLiam Girdwood #define HDA_DSP_ROM_LOAD_OFFSET_TO_SMALL	47
263dd96dacaSLiam Girdwood #define HDA_DSP_ROM_API_PTR_INVALID		50
264dd96dacaSLiam Girdwood #define HDA_DSP_ROM_BASEFW_INCOMPAT		51
265dd96dacaSLiam Girdwood #define HDA_DSP_ROM_UNHANDLED_INTERRUPT		0xBEE00000
266dd96dacaSLiam Girdwood #define HDA_DSP_ROM_MEMORY_HOLE_ECC		0xECC00000
267dd96dacaSLiam Girdwood #define HDA_DSP_ROM_KERNEL_EXCEPTION		0xCAFE0000
268dd96dacaSLiam Girdwood #define HDA_DSP_ROM_USER_EXCEPTION		0xBEEF0000
269dd96dacaSLiam Girdwood #define HDA_DSP_ROM_UNEXPECTED_RESET		0xDECAF000
270dd96dacaSLiam Girdwood #define HDA_DSP_ROM_NULL_FW_ENTRY		0x4c4c4e55
2712a68ff84SPeter Ujfalusi 
2722a68ff84SPeter Ujfalusi #define HDA_DSP_ROM_IPC_CONTROL			0x01000000
2732a68ff84SPeter Ujfalusi #define HDA_DSP_ROM_IPC_PURGE_FW		0x00004000
274dd96dacaSLiam Girdwood 
275dd96dacaSLiam Girdwood /* various timeout values */
276dd96dacaSLiam Girdwood #define HDA_DSP_PU_TIMEOUT		50
277dd96dacaSLiam Girdwood #define HDA_DSP_PD_TIMEOUT		50
278dd96dacaSLiam Girdwood #define HDA_DSP_RESET_TIMEOUT_US	50000
279dd96dacaSLiam Girdwood #define HDA_DSP_BASEFW_TIMEOUT_US       3000000
280dd96dacaSLiam Girdwood #define HDA_DSP_INIT_TIMEOUT_US	500000
281dd96dacaSLiam Girdwood #define HDA_DSP_CTRL_RESET_TIMEOUT		100
282dd96dacaSLiam Girdwood #define HDA_DSP_WAIT_TIMEOUT		500	/* 500 msec */
283dd96dacaSLiam Girdwood #define HDA_DSP_REG_POLL_INTERVAL_US		500	/* 0.5 msec */
28492f4beb7SKeyon Jie #define HDA_DSP_REG_POLL_RETRY_COUNT		50
285dd96dacaSLiam Girdwood 
2869d201b69SPierre-Louis Bossart #define HDA_DSP_ADSPIC_IPC			BIT(0)
2879d201b69SPierre-Louis Bossart #define HDA_DSP_ADSPIS_IPC			BIT(0)
288dd96dacaSLiam Girdwood 
289dd96dacaSLiam Girdwood /* Intel HD Audio General DSP Registers */
290dd96dacaSLiam Girdwood #define HDA_DSP_GEN_BASE		0x0
291dd96dacaSLiam Girdwood #define HDA_DSP_REG_ADSPCS		(HDA_DSP_GEN_BASE + 0x04)
292dd96dacaSLiam Girdwood #define HDA_DSP_REG_ADSPIC		(HDA_DSP_GEN_BASE + 0x08)
293dd96dacaSLiam Girdwood #define HDA_DSP_REG_ADSPIS		(HDA_DSP_GEN_BASE + 0x0C)
294dd96dacaSLiam Girdwood #define HDA_DSP_REG_ADSPIC2		(HDA_DSP_GEN_BASE + 0x10)
295dd96dacaSLiam Girdwood #define HDA_DSP_REG_ADSPIS2		(HDA_DSP_GEN_BASE + 0x14)
296dd96dacaSLiam Girdwood 
297722ba5f1SBard Liao #define HDA_DSP_REG_ADSPIS2_SNDW	BIT(5)
298722ba5f1SBard Liao 
299dd96dacaSLiam Girdwood /* Intel HD Audio Inter-Processor Communication Registers */
300dd96dacaSLiam Girdwood #define HDA_DSP_IPC_BASE		0x40
301dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCT		(HDA_DSP_IPC_BASE + 0x00)
302dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCTE		(HDA_DSP_IPC_BASE + 0x04)
303dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCI		(HDA_DSP_IPC_BASE + 0x08)
304dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCIE		(HDA_DSP_IPC_BASE + 0x0C)
305dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCCTL		(HDA_DSP_IPC_BASE + 0x10)
306dd96dacaSLiam Girdwood 
30743b2ab90SRanjani Sridharan /* Intel Vendor Specific Registers */
30843b2ab90SRanjani Sridharan #define HDA_VS_INTEL_EM2		0x1030
30943b2ab90SRanjani Sridharan #define HDA_VS_INTEL_EM2_L1SEN		BIT(13)
310aca961f1SRanjani Sridharan #define HDA_VS_INTEL_LTRP_GB_MASK	0x3F
31143b2ab90SRanjani Sridharan 
312dd96dacaSLiam Girdwood /*  HIPCI */
313dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCI_BUSY		BIT(31)
314dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCI_MSG_MASK	0x7FFFFFFF
315dd96dacaSLiam Girdwood 
316dd96dacaSLiam Girdwood /* HIPCIE */
317dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCIE_DONE	BIT(30)
318dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCIE_MSG_MASK	0x3FFFFFFF
319dd96dacaSLiam Girdwood 
320dd96dacaSLiam Girdwood /* HIPCCTL */
321dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCCTL_DONE	BIT(1)
322dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCCTL_BUSY	BIT(0)
323dd96dacaSLiam Girdwood 
324dd96dacaSLiam Girdwood /* HIPCT */
325dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCT_BUSY		BIT(31)
326dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCT_MSG_MASK	0x7FFFFFFF
327dd96dacaSLiam Girdwood 
328dd96dacaSLiam Girdwood /* HIPCTE */
329dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCTE_MSG_MASK	0x3FFFFFFF
330dd96dacaSLiam Girdwood 
3319d201b69SPierre-Louis Bossart #define HDA_DSP_ADSPIC_CL_DMA		BIT(1)
3329d201b69SPierre-Louis Bossart #define HDA_DSP_ADSPIS_CL_DMA		BIT(1)
333dd96dacaSLiam Girdwood 
334dd96dacaSLiam Girdwood /* Delay before scheduling D0i3 entry */
335dd96dacaSLiam Girdwood #define BXT_D0I3_DELAY 5000
336dd96dacaSLiam Girdwood 
337dd96dacaSLiam Girdwood #define FW_CL_STREAM_NUMBER		0x1
338776100a4SPierre-Louis Bossart #define HDA_FW_BOOT_ATTEMPTS		3
339dd96dacaSLiam Girdwood 
340dd96dacaSLiam Girdwood /* ADSPCS - Audio DSP Control & Status */
341dd96dacaSLiam Girdwood 
342dd96dacaSLiam Girdwood /*
343dd96dacaSLiam Girdwood  * Core Reset - asserted high
344dd96dacaSLiam Girdwood  * CRST Mask for a given core mask pattern, cm
345dd96dacaSLiam Girdwood  */
346dd96dacaSLiam Girdwood #define HDA_DSP_ADSPCS_CRST_SHIFT	0
347dd96dacaSLiam Girdwood #define HDA_DSP_ADSPCS_CRST_MASK(cm)	((cm) << HDA_DSP_ADSPCS_CRST_SHIFT)
348dd96dacaSLiam Girdwood 
349dd96dacaSLiam Girdwood /*
350dd96dacaSLiam Girdwood  * Core run/stall - when set to '1' core is stalled
351dd96dacaSLiam Girdwood  * CSTALL Mask for a given core mask pattern, cm
352dd96dacaSLiam Girdwood  */
353dd96dacaSLiam Girdwood #define HDA_DSP_ADSPCS_CSTALL_SHIFT	8
354dd96dacaSLiam Girdwood #define HDA_DSP_ADSPCS_CSTALL_MASK(cm)	((cm) << HDA_DSP_ADSPCS_CSTALL_SHIFT)
355dd96dacaSLiam Girdwood 
356dd96dacaSLiam Girdwood /*
357dd96dacaSLiam Girdwood  * Set Power Active - when set to '1' turn cores on
358dd96dacaSLiam Girdwood  * SPA Mask for a given core mask pattern, cm
359dd96dacaSLiam Girdwood  */
360dd96dacaSLiam Girdwood #define HDA_DSP_ADSPCS_SPA_SHIFT	16
361dd96dacaSLiam Girdwood #define HDA_DSP_ADSPCS_SPA_MASK(cm)	((cm) << HDA_DSP_ADSPCS_SPA_SHIFT)
362dd96dacaSLiam Girdwood 
363dd96dacaSLiam Girdwood /*
364dd96dacaSLiam Girdwood  * Current Power Active - power status of cores, set by hardware
365dd96dacaSLiam Girdwood  * CPA Mask for a given core mask pattern, cm
366dd96dacaSLiam Girdwood  */
367dd96dacaSLiam Girdwood #define HDA_DSP_ADSPCS_CPA_SHIFT	24
368dd96dacaSLiam Girdwood #define HDA_DSP_ADSPCS_CPA_MASK(cm)	((cm) << HDA_DSP_ADSPCS_CPA_SHIFT)
369dd96dacaSLiam Girdwood 
370dd96dacaSLiam Girdwood /*
371dd96dacaSLiam Girdwood  * Mask for a given number of cores
372dd96dacaSLiam Girdwood  * nc = number of supported cores
373dd96dacaSLiam Girdwood  */
374dd96dacaSLiam Girdwood #define SOF_DSP_CORES_MASK(nc)	GENMASK(((nc) - 1), 0)
375dd96dacaSLiam Girdwood 
376dd96dacaSLiam Girdwood /* Intel HD Audio Inter-Processor Communication Registers for Cannonlake*/
377dd96dacaSLiam Girdwood #define CNL_DSP_IPC_BASE		0xc0
378dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCTDR		(CNL_DSP_IPC_BASE + 0x00)
379dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCTDA		(CNL_DSP_IPC_BASE + 0x04)
380dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCTDD		(CNL_DSP_IPC_BASE + 0x08)
381dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCIDR		(CNL_DSP_IPC_BASE + 0x10)
382dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCIDA		(CNL_DSP_IPC_BASE + 0x14)
3830267de58SKeyon Jie #define CNL_DSP_REG_HIPCIDD		(CNL_DSP_IPC_BASE + 0x18)
384dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCCTL		(CNL_DSP_IPC_BASE + 0x28)
385dd96dacaSLiam Girdwood 
386dd96dacaSLiam Girdwood /*  HIPCI */
387dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCIDR_BUSY		BIT(31)
388dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCIDR_MSG_MASK	0x7FFFFFFF
389dd96dacaSLiam Girdwood 
390dd96dacaSLiam Girdwood /* HIPCIE */
391dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCIDA_DONE	BIT(31)
392dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCIDA_MSG_MASK	0x7FFFFFFF
393dd96dacaSLiam Girdwood 
394dd96dacaSLiam Girdwood /* HIPCCTL */
395dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCCTL_DONE	BIT(1)
396dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCCTL_BUSY	BIT(0)
397dd96dacaSLiam Girdwood 
398dd96dacaSLiam Girdwood /* HIPCT */
399dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCTDR_BUSY		BIT(31)
400dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCTDR_MSG_MASK	0x7FFFFFFF
401dd96dacaSLiam Girdwood 
402dd96dacaSLiam Girdwood /* HIPCTDA */
403dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCTDA_DONE	BIT(31)
404dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCTDA_MSG_MASK	0x7FFFFFFF
405dd96dacaSLiam Girdwood 
406dd96dacaSLiam Girdwood /* HIPCTDD */
407dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCTDD_MSG_MASK	0x7FFFFFFF
408dd96dacaSLiam Girdwood 
409dd96dacaSLiam Girdwood /* BDL */
410dd96dacaSLiam Girdwood #define HDA_DSP_BDL_SIZE			4096
411dd96dacaSLiam Girdwood #define HDA_DSP_MAX_BDL_ENTRIES			\
412dd96dacaSLiam Girdwood 	(HDA_DSP_BDL_SIZE / sizeof(struct sof_intel_dsp_bdl))
413dd96dacaSLiam Girdwood 
414dd96dacaSLiam Girdwood /* Number of DAIs */
415dd96dacaSLiam Girdwood #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
416a6947c9dSCezary Rojewski #define SOF_SKL_NUM_DAIS		15
417dd96dacaSLiam Girdwood #else
418dd96dacaSLiam Girdwood #define SOF_SKL_NUM_DAIS		8
419dd96dacaSLiam Girdwood #endif
420dd96dacaSLiam Girdwood 
421dd96dacaSLiam Girdwood /* Intel HD Audio SRAM Window 0*/
422dd96dacaSLiam Girdwood #define HDA_ADSP_SRAM0_BASE_SKL		0x8000
423dd96dacaSLiam Girdwood 
424dd96dacaSLiam Girdwood /* Firmware status window */
425dd96dacaSLiam Girdwood #define HDA_ADSP_FW_STATUS_SKL		HDA_ADSP_SRAM0_BASE_SKL
426dd96dacaSLiam Girdwood #define HDA_ADSP_ERROR_CODE_SKL		(HDA_ADSP_FW_STATUS_SKL + 0x4)
427dd96dacaSLiam Girdwood 
428df7e0de5SZhu Yingjiang /* Host Device Memory Space */
429df7e0de5SZhu Yingjiang #define APL_SSP_BASE_OFFSET	0x2000
430df7e0de5SZhu Yingjiang #define CNL_SSP_BASE_OFFSET	0x10000
431df7e0de5SZhu Yingjiang 
432df7e0de5SZhu Yingjiang /* Host Device Memory Size of a Single SSP */
433df7e0de5SZhu Yingjiang #define SSP_DEV_MEM_SIZE	0x1000
434df7e0de5SZhu Yingjiang 
435b095fe47SZhu Yingjiang /* SSP Count of the Platform */
436b095fe47SZhu Yingjiang #define APL_SSP_COUNT		6
437b095fe47SZhu Yingjiang #define CNL_SSP_COUNT		3
438ec836daaSZhu Yingjiang #define ICL_SSP_COUNT		6
4399ccbc2e1SPierre-Louis Bossart #define TGL_SSP_COUNT		3
4409ccbc2e1SPierre-Louis Bossart #define MTL_SSP_COUNT		3
441b095fe47SZhu Yingjiang 
44274ed4097SZhu Yingjiang /* SSP Registers */
44374ed4097SZhu Yingjiang #define SSP_SSC1_OFFSET		0x4
444bd586a02SPierre-Louis Bossart #define SSP_SET_SCLK_CONSUMER	BIT(25)
445bd586a02SPierre-Louis Bossart #define SSP_SET_SFRM_CONSUMER	BIT(24)
446bd586a02SPierre-Louis Bossart #define SSP_SET_CBP_CFP		(SSP_SET_SCLK_CONSUMER | SSP_SET_SFRM_CONSUMER)
44774ed4097SZhu Yingjiang 
448c99fafdfSKai Vehmanen #define HDA_IDISP_ADDR		2
449c99fafdfSKai Vehmanen #define HDA_IDISP_CODEC(x) ((x) & BIT(HDA_IDISP_ADDR))
450dd96dacaSLiam Girdwood 
451dd96dacaSLiam Girdwood struct sof_intel_dsp_bdl {
452dd96dacaSLiam Girdwood 	__le32 addr_l;
453dd96dacaSLiam Girdwood 	__le32 addr_h;
454dd96dacaSLiam Girdwood 	__le32 size;
455dd96dacaSLiam Girdwood 	__le32 ioc;
456dd96dacaSLiam Girdwood } __attribute((packed));
457dd96dacaSLiam Girdwood 
458dd96dacaSLiam Girdwood #define SOF_HDA_PLAYBACK_STREAMS	16
459dd96dacaSLiam Girdwood #define SOF_HDA_CAPTURE_STREAMS		16
460dd96dacaSLiam Girdwood #define SOF_HDA_PLAYBACK		0
461dd96dacaSLiam Girdwood #define SOF_HDA_CAPTURE			1
462dd96dacaSLiam Girdwood 
46389a400bdSRanjani Sridharan /* stream flags */
46489a400bdSRanjani Sridharan #define SOF_HDA_STREAM_DMI_L1_COMPATIBLE	1
46589a400bdSRanjani Sridharan 
46663e51fd3SRanjani Sridharan /*
46763e51fd3SRanjani Sridharan  * Time in ms for opportunistic D0I3 entry delay.
46863e51fd3SRanjani Sridharan  * This has been deliberately chosen to be long to avoid race conditions.
46963e51fd3SRanjani Sridharan  * Could be optimized in future.
47063e51fd3SRanjani Sridharan  */
47163e51fd3SRanjani Sridharan #define SOF_HDA_D0I3_WORK_DELAY_MS	5000
47263e51fd3SRanjani Sridharan 
47361e285caSRanjani Sridharan /* HDA DSP D0 substate */
47461e285caSRanjani Sridharan enum sof_hda_D0_substate {
47561e285caSRanjani Sridharan 	SOF_HDA_DSP_PM_D0I0,	/* default D0 substate */
47661e285caSRanjani Sridharan 	SOF_HDA_DSP_PM_D0I3,	/* low power D0 substate */
47761e285caSRanjani Sridharan };
47861e285caSRanjani Sridharan 
479dd96dacaSLiam Girdwood /* represents DSP HDA controller frontend - i.e. host facing control */
480dd96dacaSLiam Girdwood struct sof_intel_hda_dev {
4812a68ff84SPeter Ujfalusi 	bool imrboot_supported;
48257724db1SPeter Ujfalusi 	bool skip_imr_boot;
4832a68ff84SPeter Ujfalusi 
484776100a4SPierre-Louis Bossart 	int boot_iteration;
485dd96dacaSLiam Girdwood 
486dd96dacaSLiam Girdwood 	struct hda_bus hbus;
487dd96dacaSLiam Girdwood 
488dd96dacaSLiam Girdwood 	/* hw config */
489dd96dacaSLiam Girdwood 	const struct sof_intel_dsp_desc *desc;
490dd96dacaSLiam Girdwood 
491dd96dacaSLiam Girdwood 	/* trace */
492dd96dacaSLiam Girdwood 	struct hdac_ext_stream *dtrace_stream;
493dd96dacaSLiam Girdwood 
494dd96dacaSLiam Girdwood 	/* if position update IPC needed */
495dd96dacaSLiam Girdwood 	u32 no_ipc_position;
496dd96dacaSLiam Girdwood 
497e8e55dbeSKeyon Jie 	/* the maximum number of streams (playback + capture) supported */
498e8e55dbeSKeyon Jie 	u32 stream_max;
499e8e55dbeSKeyon Jie 
50016299326SKeyon Jie 	/* PM related */
50116299326SKeyon Jie 	bool l1_support_changed;/* during suspend, is L1SEN changed or not */
50216299326SKeyon Jie 
503dd96dacaSLiam Girdwood 	/* DMIC device */
504dd96dacaSLiam Girdwood 	struct platform_device *dmic_dev;
50563e51fd3SRanjani Sridharan 
50663e51fd3SRanjani Sridharan 	/* delayed work to enter D0I3 opportunistically */
50763e51fd3SRanjani Sridharan 	struct delayed_work d0i3_work;
50851dfed1eSPierre-Louis Bossart 
50951dfed1eSPierre-Louis Bossart 	/* ACPI information stored between scan and probe steps */
51051dfed1eSPierre-Louis Bossart 	struct sdw_intel_acpi_info info;
51151dfed1eSPierre-Louis Bossart 
51251dfed1eSPierre-Louis Bossart 	/* sdw context allocated by SoundWire driver */
51351dfed1eSPierre-Louis Bossart 	struct sdw_intel_ctx *sdw;
514edbaaadaSFred Oh 
515edbaaadaSFred Oh 	/* FW clock config, 0:HPRO, 1:LPRO */
516edbaaadaSFred Oh 	bool clk_config_lpro;
51795fa7a62SPierre-Louis Bossart 
518*c712be34SPierre-Louis Bossart 	wait_queue_head_t waitq;
519*c712be34SPierre-Louis Bossart 	bool code_loading;
520*c712be34SPierre-Louis Bossart 
52195fa7a62SPierre-Louis Bossart 	/* Intel NHLT information */
52295fa7a62SPierre-Louis Bossart 	struct nhlt_acpi_table *nhlt;
523dd96dacaSLiam Girdwood };
524dd96dacaSLiam Girdwood 
525dd96dacaSLiam Girdwood static inline struct hdac_bus *sof_to_bus(struct snd_sof_dev *s)
526dd96dacaSLiam Girdwood {
527dd96dacaSLiam Girdwood 	struct sof_intel_hda_dev *hda = s->pdata->hw_pdata;
528dd96dacaSLiam Girdwood 
529dd96dacaSLiam Girdwood 	return &hda->hbus.core;
530dd96dacaSLiam Girdwood }
531dd96dacaSLiam Girdwood 
532dd96dacaSLiam Girdwood static inline struct hda_bus *sof_to_hbus(struct snd_sof_dev *s)
533dd96dacaSLiam Girdwood {
534dd96dacaSLiam Girdwood 	struct sof_intel_hda_dev *hda = s->pdata->hw_pdata;
535dd96dacaSLiam Girdwood 
536dd96dacaSLiam Girdwood 	return &hda->hbus;
537dd96dacaSLiam Girdwood }
538dd96dacaSLiam Girdwood 
539dd96dacaSLiam Girdwood struct sof_intel_hda_stream {
5407623ae79SRanjani Sridharan 	struct snd_sof_dev *sdev;
5417d88b960SPierre-Louis Bossart 	struct hdac_ext_stream hext_stream;
5427d88b960SPierre-Louis Bossart 	struct sof_intel_stream sof_intel_stream;
5436b2239e3SRanjani Sridharan 	int host_reserved; /* reserve host DMA channel */
54489a400bdSRanjani Sridharan 	u32 flags;
545dd96dacaSLiam Girdwood };
546dd96dacaSLiam Girdwood 
547f5dbba9fSRanjani Sridharan #define hstream_to_sof_hda_stream(hstream) \
5487d88b960SPierre-Louis Bossart 	container_of(hstream, struct sof_intel_hda_stream, hext_stream)
549f5dbba9fSRanjani Sridharan 
550dd96dacaSLiam Girdwood #define bus_to_sof_hda(bus) \
551dd96dacaSLiam Girdwood 	container_of(bus, struct sof_intel_hda_dev, hbus.core)
552dd96dacaSLiam Girdwood 
553dd96dacaSLiam Girdwood #define SOF_STREAM_SD_OFFSET(s) \
554dd96dacaSLiam Girdwood 	(SOF_HDA_ADSP_SD_ENTRY_SIZE * ((s)->index) \
555dd96dacaSLiam Girdwood 	 + SOF_HDA_ADSP_LOADER_BASE)
556dd96dacaSLiam Girdwood 
5572b1acedcSRanjani Sridharan #define SOF_STREAM_SD_OFFSET_CRST 0x1
5582b1acedcSRanjani Sridharan 
559dd96dacaSLiam Girdwood /*
560dd96dacaSLiam Girdwood  * DSP Core services.
561dd96dacaSLiam Girdwood  */
562dd96dacaSLiam Girdwood int hda_dsp_probe(struct snd_sof_dev *sdev);
563dd96dacaSLiam Girdwood int hda_dsp_remove(struct snd_sof_dev *sdev);
564537b4a0cSPeter Ujfalusi int hda_dsp_core_power_up(struct snd_sof_dev *sdev, unsigned int core_mask);
565dd96dacaSLiam Girdwood int hda_dsp_core_run(struct snd_sof_dev *sdev, unsigned int core_mask);
566dd96dacaSLiam Girdwood int hda_dsp_enable_core(struct snd_sof_dev *sdev, unsigned int core_mask);
567dd96dacaSLiam Girdwood int hda_dsp_core_reset_power_down(struct snd_sof_dev *sdev,
568dd96dacaSLiam Girdwood 				  unsigned int core_mask);
5699cdcbc9fSRanjani Sridharan int hda_dsp_core_get(struct snd_sof_dev *sdev, int core);
570dd96dacaSLiam Girdwood void hda_dsp_ipc_int_enable(struct snd_sof_dev *sdev);
571dd96dacaSLiam Girdwood void hda_dsp_ipc_int_disable(struct snd_sof_dev *sdev);
572556eb416SPierre-Louis Bossart bool hda_dsp_core_is_enabled(struct snd_sof_dev *sdev, unsigned int core_mask);
573dd96dacaSLiam Girdwood 
57462f8f766SKeyon Jie int hda_dsp_set_power_state(struct snd_sof_dev *sdev,
57561e285caSRanjani Sridharan 			    const struct sof_dsp_power_state *target_state);
57662f8f766SKeyon Jie 
57761e285caSRanjani Sridharan int hda_dsp_suspend(struct snd_sof_dev *sdev, u32 target_state);
578dd96dacaSLiam Girdwood int hda_dsp_resume(struct snd_sof_dev *sdev);
5791c38c922SFred Oh int hda_dsp_runtime_suspend(struct snd_sof_dev *sdev);
580dd96dacaSLiam Girdwood int hda_dsp_runtime_resume(struct snd_sof_dev *sdev);
58162fde977SKai Vehmanen int hda_dsp_runtime_idle(struct snd_sof_dev *sdev);
58222aa9e02SLibin Yang int hda_dsp_shutdown(struct snd_sof_dev *sdev);
5837077a07aSRanjani Sridharan int hda_dsp_set_hw_params_upon_resume(struct snd_sof_dev *sdev);
584dd96dacaSLiam Girdwood void hda_dsp_dump(struct snd_sof_dev *sdev, u32 flags);
585f3da49f0SPan Xiuli void hda_ipc_dump(struct snd_sof_dev *sdev);
586f1fd9d0eSKai Vehmanen void hda_ipc_irq_dump(struct snd_sof_dev *sdev);
58763e51fd3SRanjani Sridharan void hda_dsp_d0i3_work(struct work_struct *work);
588dd96dacaSLiam Girdwood 
589dd96dacaSLiam Girdwood /*
590dd96dacaSLiam Girdwood  * DSP PCM Operations.
591dd96dacaSLiam Girdwood  */
59249d7948eSCezary Rojewski u32 hda_dsp_get_mult_div(struct snd_sof_dev *sdev, int rate);
59349d7948eSCezary Rojewski u32 hda_dsp_get_bits(struct snd_sof_dev *sdev, int sample_bits);
594dd96dacaSLiam Girdwood int hda_dsp_pcm_open(struct snd_sof_dev *sdev,
595dd96dacaSLiam Girdwood 		     struct snd_pcm_substream *substream);
596dd96dacaSLiam Girdwood int hda_dsp_pcm_close(struct snd_sof_dev *sdev,
597dd96dacaSLiam Girdwood 		      struct snd_pcm_substream *substream);
598dd96dacaSLiam Girdwood int hda_dsp_pcm_hw_params(struct snd_sof_dev *sdev,
599dd96dacaSLiam Girdwood 			  struct snd_pcm_substream *substream,
600dd96dacaSLiam Girdwood 			  struct snd_pcm_hw_params *params,
60131f60a0cSPeter Ujfalusi 			  struct snd_sof_platform_stream_params *platform_params);
60293146bc2SRanjani Sridharan int hda_dsp_stream_hw_free(struct snd_sof_dev *sdev,
60393146bc2SRanjani Sridharan 			   struct snd_pcm_substream *substream);
604dd96dacaSLiam Girdwood int hda_dsp_pcm_trigger(struct snd_sof_dev *sdev,
605dd96dacaSLiam Girdwood 			struct snd_pcm_substream *substream, int cmd);
606dd96dacaSLiam Girdwood snd_pcm_uframes_t hda_dsp_pcm_pointer(struct snd_sof_dev *sdev,
607dd96dacaSLiam Girdwood 				      struct snd_pcm_substream *substream);
6086c26b505SRanjani Sridharan int hda_dsp_pcm_ack(struct snd_sof_dev *sdev, struct snd_pcm_substream *substream);
609dd96dacaSLiam Girdwood 
610dd96dacaSLiam Girdwood /*
611dd96dacaSLiam Girdwood  * DSP Stream Operations.
612dd96dacaSLiam Girdwood  */
613dd96dacaSLiam Girdwood 
614dd96dacaSLiam Girdwood int hda_dsp_stream_init(struct snd_sof_dev *sdev);
615dd96dacaSLiam Girdwood void hda_dsp_stream_free(struct snd_sof_dev *sdev);
616dd96dacaSLiam Girdwood int hda_dsp_stream_hw_params(struct snd_sof_dev *sdev,
6177d88b960SPierre-Louis Bossart 			     struct hdac_ext_stream *hext_stream,
618dd96dacaSLiam Girdwood 			     struct snd_dma_buffer *dmab,
619dd96dacaSLiam Girdwood 			     struct snd_pcm_hw_params *params);
6207d88b960SPierre-Louis Bossart int hda_dsp_iccmax_stream_hw_params(struct snd_sof_dev *sdev,
6217d88b960SPierre-Louis Bossart 				    struct hdac_ext_stream *hext_stream,
622aca961f1SRanjani Sridharan 				    struct snd_dma_buffer *dmab,
623aca961f1SRanjani Sridharan 				    struct snd_pcm_hw_params *params);
624dd96dacaSLiam Girdwood int hda_dsp_stream_trigger(struct snd_sof_dev *sdev,
6257d88b960SPierre-Louis Bossart 			   struct hdac_ext_stream *hext_stream, int cmd);
626dd96dacaSLiam Girdwood irqreturn_t hda_dsp_stream_threaded_handler(int irq, void *context);
627dd96dacaSLiam Girdwood int hda_dsp_stream_setup_bdl(struct snd_sof_dev *sdev,
628dd96dacaSLiam Girdwood 			     struct snd_dma_buffer *dmab,
6297d88b960SPierre-Louis Bossart 			     struct hdac_stream *hstream);
6307c11af9fSBard Liao bool hda_dsp_check_ipc_irq(struct snd_sof_dev *sdev);
6317c11af9fSBard Liao bool hda_dsp_check_stream_irq(struct snd_sof_dev *sdev);
632dd96dacaSLiam Girdwood 
633a37a9224SPeter Ujfalusi snd_pcm_uframes_t hda_dsp_stream_get_position(struct hdac_stream *hstream,
634a37a9224SPeter Ujfalusi 					      int direction, bool can_sleep);
635a37a9224SPeter Ujfalusi 
636dd96dacaSLiam Girdwood struct hdac_ext_stream *
63789a400bdSRanjani Sridharan 	hda_dsp_stream_get(struct snd_sof_dev *sdev, int direction, u32 flags);
638dd96dacaSLiam Girdwood int hda_dsp_stream_put(struct snd_sof_dev *sdev, int direction, int stream_tag);
639dd96dacaSLiam Girdwood int hda_dsp_stream_spib_config(struct snd_sof_dev *sdev,
6407d88b960SPierre-Louis Bossart 			       struct hdac_ext_stream *hext_stream,
641dd96dacaSLiam Girdwood 			       int enable, u32 size);
642dd96dacaSLiam Girdwood 
6436a0ba071SGuennadi Liakhovetski int hda_ipc_msg_data(struct snd_sof_dev *sdev,
644dd96dacaSLiam Girdwood 		     struct snd_pcm_substream *substream,
645dd96dacaSLiam Girdwood 		     void *p, size_t sz);
64629e3aa0bSPeter Ujfalusi int hda_set_stream_data_offset(struct snd_sof_dev *sdev,
64729e3aa0bSPeter Ujfalusi 			       struct snd_pcm_substream *substream,
64829e3aa0bSPeter Ujfalusi 			       size_t posn_offset);
649dd96dacaSLiam Girdwood 
650dd96dacaSLiam Girdwood /*
651dd96dacaSLiam Girdwood  * DSP IPC Operations.
652dd96dacaSLiam Girdwood  */
653dd96dacaSLiam Girdwood int hda_dsp_ipc_send_msg(struct snd_sof_dev *sdev,
654dd96dacaSLiam Girdwood 			 struct snd_sof_ipc_msg *msg);
655dd96dacaSLiam Girdwood void hda_dsp_ipc_get_reply(struct snd_sof_dev *sdev);
6566eebd390SDaniel Baluta int hda_dsp_ipc_get_mailbox_offset(struct snd_sof_dev *sdev);
6576eebd390SDaniel Baluta int hda_dsp_ipc_get_window_offset(struct snd_sof_dev *sdev, u32 id);
6586eebd390SDaniel Baluta 
659dd96dacaSLiam Girdwood irqreturn_t hda_dsp_ipc_irq_thread(int irq, void *context);
660dd96dacaSLiam Girdwood int hda_dsp_ipc_cmd_done(struct snd_sof_dev *sdev, int dir);
661dd96dacaSLiam Girdwood 
662dd96dacaSLiam Girdwood /*
663dd96dacaSLiam Girdwood  * DSP Code loader.
664dd96dacaSLiam Girdwood  */
665dd96dacaSLiam Girdwood int hda_dsp_cl_boot_firmware(struct snd_sof_dev *sdev);
666acf705a4SRanjani Sridharan int hda_dsp_cl_boot_firmware_iccmax(struct snd_sof_dev *sdev);
667b4e4c0b9SRanjani Sridharan int hda_cl_copy_fw(struct snd_sof_dev *sdev, struct hdac_ext_stream *hext_stream);
668b4e4c0b9SRanjani Sridharan struct hdac_ext_stream *hda_cl_stream_prepare(struct snd_sof_dev *sdev, unsigned int format,
669b4e4c0b9SRanjani Sridharan 					      unsigned int size, struct snd_dma_buffer *dmab,
670b4e4c0b9SRanjani Sridharan 					      int direction);
671b4e4c0b9SRanjani Sridharan int hda_cl_cleanup(struct snd_sof_dev *sdev, struct snd_dma_buffer *dmab,
672b4e4c0b9SRanjani Sridharan 		   struct hdac_ext_stream *hext_stream);
673ab222a4aSBard Liao int cl_dsp_init(struct snd_sof_dev *sdev, int stream_tag, bool imr_boot);
674406fed80SRanjani Sridharan #define HDA_CL_STREAM_FORMAT 0x40
675dd96dacaSLiam Girdwood 
676dd96dacaSLiam Girdwood /* pre and post fw run ops */
677dd96dacaSLiam Girdwood int hda_dsp_pre_fw_run(struct snd_sof_dev *sdev);
678dd96dacaSLiam Girdwood int hda_dsp_post_fw_run(struct snd_sof_dev *sdev);
679dd96dacaSLiam Girdwood 
680edbaaadaSFred Oh /* parse platform specific ext manifest ops */
681edbaaadaSFred Oh int hda_dsp_ext_man_get_cavs_config_data(struct snd_sof_dev *sdev,
682edbaaadaSFred Oh 					 const struct sof_ext_man_elem_header *hdr);
683edbaaadaSFred Oh 
684dd96dacaSLiam Girdwood /*
685dd96dacaSLiam Girdwood  * HDA Controller Operations.
686dd96dacaSLiam Girdwood  */
687dd96dacaSLiam Girdwood int hda_dsp_ctrl_get_caps(struct snd_sof_dev *sdev);
688dd96dacaSLiam Girdwood void hda_dsp_ctrl_ppcap_enable(struct snd_sof_dev *sdev, bool enable);
689dd96dacaSLiam Girdwood void hda_dsp_ctrl_ppcap_int_enable(struct snd_sof_dev *sdev, bool enable);
690dd96dacaSLiam Girdwood int hda_dsp_ctrl_link_reset(struct snd_sof_dev *sdev, bool reset);
691dd96dacaSLiam Girdwood void hda_dsp_ctrl_misc_clock_gating(struct snd_sof_dev *sdev, bool enable);
692dd96dacaSLiam Girdwood int hda_dsp_ctrl_clock_power_gating(struct snd_sof_dev *sdev, bool enable);
693dd96dacaSLiam Girdwood int hda_dsp_ctrl_init_chip(struct snd_sof_dev *sdev, bool full_reset);
69413063a2cSZhu Yingjiang void hda_dsp_ctrl_stop_chip(struct snd_sof_dev *sdev);
695dd96dacaSLiam Girdwood /*
696dd96dacaSLiam Girdwood  * HDA bus operations.
697dd96dacaSLiam Girdwood  */
698d4ff1b39STakashi Iwai void sof_hda_bus_init(struct hdac_bus *bus, struct device *dev);
699dd96dacaSLiam Girdwood 
700dd96dacaSLiam Girdwood #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
701dd96dacaSLiam Girdwood /*
702dd96dacaSLiam Girdwood  * HDA Codec operations.
703dd96dacaSLiam Girdwood  */
70491dce767SKai Vehmanen void hda_codec_probe_bus(struct snd_sof_dev *sdev,
70580acdd4fSRanjani Sridharan 			 bool hda_codec_use_common_hdmi);
70631ba0c07SKai-Heng Feng void hda_codec_jack_wake_enable(struct snd_sof_dev *sdev, bool enable);
707fd15f2f5SRander Wang void hda_codec_jack_check(struct snd_sof_dev *sdev);
708dd96dacaSLiam Girdwood 
709dd96dacaSLiam Girdwood #endif /* CONFIG_SND_SOC_SOF_HDA */
710dd96dacaSLiam Girdwood 
711139c7febSKai Vehmanen #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA) && \
712139c7febSKai Vehmanen 	(IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI) || \
713139c7febSKai Vehmanen 	 IS_ENABLED(CONFIG_SND_SOC_HDAC_HDMI))
714dd96dacaSLiam Girdwood 
71523ee0903SKai Vehmanen void hda_codec_i915_display_power(struct snd_sof_dev *sdev, bool enable);
716dd96dacaSLiam Girdwood int hda_codec_i915_init(struct snd_sof_dev *sdev);
717dd96dacaSLiam Girdwood int hda_codec_i915_exit(struct snd_sof_dev *sdev);
718dd96dacaSLiam Girdwood 
719dd96dacaSLiam Girdwood #else
720dd96dacaSLiam Girdwood 
72123ee0903SKai Vehmanen static inline void hda_codec_i915_display_power(struct snd_sof_dev *sdev,
72223ee0903SKai Vehmanen 						bool enable) { }
723dd96dacaSLiam Girdwood static inline int hda_codec_i915_init(struct snd_sof_dev *sdev) { return 0; }
724dd96dacaSLiam Girdwood static inline int hda_codec_i915_exit(struct snd_sof_dev *sdev) { return 0; }
725dd96dacaSLiam Girdwood 
726139c7febSKai Vehmanen #endif
727dd96dacaSLiam Girdwood 
728dd96dacaSLiam Girdwood /*
729dd96dacaSLiam Girdwood  * Trace Control.
730dd96dacaSLiam Girdwood  */
7314b49cbd1SPeter Ujfalusi int hda_dsp_trace_init(struct snd_sof_dev *sdev, struct snd_dma_buffer *dmab,
732bab05b50SPeter Ujfalusi 		       struct sof_ipc_dma_trace_params_ext *dtrace_params);
733dd96dacaSLiam Girdwood int hda_dsp_trace_release(struct snd_sof_dev *sdev);
734dd96dacaSLiam Girdwood int hda_dsp_trace_trigger(struct snd_sof_dev *sdev, int cmd);
735dd96dacaSLiam Girdwood 
73651dfed1eSPierre-Louis Bossart /*
73751dfed1eSPierre-Louis Bossart  * SoundWire support
73851dfed1eSPierre-Louis Bossart  */
73951dfed1eSPierre-Louis Bossart #if IS_ENABLED(CONFIG_SND_SOC_SOF_INTEL_SOUNDWIRE)
74051dfed1eSPierre-Louis Bossart 
74151dfed1eSPierre-Louis Bossart int hda_sdw_startup(struct snd_sof_dev *sdev);
74251dfed1eSPierre-Louis Bossart void hda_sdw_int_enable(struct snd_sof_dev *sdev, bool enable);
743bbd19cdcSRander Wang void hda_sdw_process_wakeen(struct snd_sof_dev *sdev);
744198fa4bcSBard Liao bool hda_common_check_sdw_irq(struct snd_sof_dev *sdev);
74551dfed1eSPierre-Louis Bossart 
74651dfed1eSPierre-Louis Bossart #else
74751dfed1eSPierre-Louis Bossart 
74851dfed1eSPierre-Louis Bossart static inline int hda_sdw_startup(struct snd_sof_dev *sdev)
74951dfed1eSPierre-Louis Bossart {
75051dfed1eSPierre-Louis Bossart 	return 0;
75151dfed1eSPierre-Louis Bossart }
75251dfed1eSPierre-Louis Bossart 
75351dfed1eSPierre-Louis Bossart static inline void hda_sdw_int_enable(struct snd_sof_dev *sdev, bool enable)
75451dfed1eSPierre-Louis Bossart {
75551dfed1eSPierre-Louis Bossart }
75651dfed1eSPierre-Louis Bossart 
757bbd19cdcSRander Wang static inline void hda_sdw_process_wakeen(struct snd_sof_dev *sdev)
758bbd19cdcSRander Wang {
759bbd19cdcSRander Wang }
760198fa4bcSBard Liao 
761198fa4bcSBard Liao static inline bool hda_common_check_sdw_irq(struct snd_sof_dev *sdev)
762198fa4bcSBard Liao {
763198fa4bcSBard Liao 	return false;
764198fa4bcSBard Liao }
765198fa4bcSBard Liao 
76651dfed1eSPierre-Louis Bossart #endif
76751dfed1eSPierre-Louis Bossart 
768dd96dacaSLiam Girdwood /* common dai driver */
769dd96dacaSLiam Girdwood extern struct snd_soc_dai_driver skl_dai[];
770f09e9284SPierre-Louis Bossart int hda_dsp_dais_suspend(struct snd_sof_dev *sdev);
771dd96dacaSLiam Girdwood 
772dd96dacaSLiam Girdwood /*
773dd96dacaSLiam Girdwood  * Platform Specific HW abstraction Ops.
774dd96dacaSLiam Girdwood  */
77537e809d5SPierre-Louis Bossart extern struct snd_sof_dsp_ops sof_hda_common_ops;
77637e809d5SPierre-Louis Bossart 
777856601e5SPierre-Louis Bossart extern struct snd_sof_dsp_ops sof_apl_ops;
77837e809d5SPierre-Louis Bossart int sof_apl_ops_init(struct snd_sof_dev *sdev);
779856601e5SPierre-Louis Bossart extern struct snd_sof_dsp_ops sof_cnl_ops;
78037e809d5SPierre-Louis Bossart int sof_cnl_ops_init(struct snd_sof_dev *sdev);
781856601e5SPierre-Louis Bossart extern struct snd_sof_dsp_ops sof_tgl_ops;
78237e809d5SPierre-Louis Bossart int sof_tgl_ops_init(struct snd_sof_dev *sdev);
783856601e5SPierre-Louis Bossart extern struct snd_sof_dsp_ops sof_icl_ops;
78437e809d5SPierre-Louis Bossart int sof_icl_ops_init(struct snd_sof_dev *sdev);
785064520e8SBard Liao extern struct snd_sof_dsp_ops sof_mtl_ops;
786064520e8SBard Liao int sof_mtl_ops_init(struct snd_sof_dev *sdev);
787dd96dacaSLiam Girdwood 
788dd96dacaSLiam Girdwood extern const struct sof_intel_dsp_desc apl_chip_info;
789dd96dacaSLiam Girdwood extern const struct sof_intel_dsp_desc cnl_chip_info;
790630be964SZhu Yingjiang extern const struct sof_intel_dsp_desc icl_chip_info;
7911205c81eSPan Xiuli extern const struct sof_intel_dsp_desc tgl_chip_info;
79230ee3738SRander Wang extern const struct sof_intel_dsp_desc tglh_chip_info;
79361732690SPan Xiuli extern const struct sof_intel_dsp_desc ehl_chip_info;
7946fd99035SPan Xiuli extern const struct sof_intel_dsp_desc jsl_chip_info;
7956c2b6bb0SKai Vehmanen extern const struct sof_intel_dsp_desc adls_chip_info;
796064520e8SBard Liao extern const struct sof_intel_dsp_desc mtl_chip_info;
797dd96dacaSLiam Girdwood 
7983dc0d709SPeter Ujfalusi /* Probes support */
7993dc0d709SPeter Ujfalusi #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA_PROBES)
8003dc0d709SPeter Ujfalusi int hda_probes_register(struct snd_sof_dev *sdev);
8013dc0d709SPeter Ujfalusi void hda_probes_unregister(struct snd_sof_dev *sdev);
8023dc0d709SPeter Ujfalusi #else
8033dc0d709SPeter Ujfalusi static inline int hda_probes_register(struct snd_sof_dev *sdev)
8043dc0d709SPeter Ujfalusi {
8053dc0d709SPeter Ujfalusi 	return 0;
8063dc0d709SPeter Ujfalusi }
8073dc0d709SPeter Ujfalusi 
8083dc0d709SPeter Ujfalusi static inline void hda_probes_unregister(struct snd_sof_dev *sdev)
8093dc0d709SPeter Ujfalusi {
8103dc0d709SPeter Ujfalusi }
8113dc0d709SPeter Ujfalusi #endif /* CONFIG_SND_SOC_SOF_HDA_PROBES */
8123dc0d709SPeter Ujfalusi 
8133dc0d709SPeter Ujfalusi /* SOF client registration for HDA platforms */
8143dc0d709SPeter Ujfalusi int hda_register_clients(struct snd_sof_dev *sdev);
8153dc0d709SPeter Ujfalusi void hda_unregister_clients(struct snd_sof_dev *sdev);
8163dc0d709SPeter Ujfalusi 
817285880a2SDaniel Baluta /* machine driver select */
818cb515f10SGuennadi Liakhovetski struct snd_soc_acpi_mach *hda_machine_select(struct snd_sof_dev *sdev);
819cb515f10SGuennadi Liakhovetski void hda_set_mach_params(struct snd_soc_acpi_mach *mach,
82017e9d6b0SPierre-Louis Bossart 			 struct snd_sof_dev *sdev);
821285880a2SDaniel Baluta 
822194fe0fcSPierre-Louis Bossart /* PCI driver selection and probe */
823194fe0fcSPierre-Louis Bossart int hda_pci_intel_probe(struct pci_dev *pci, const struct pci_device_id *pci_id);
824194fe0fcSPierre-Louis Bossart 
8250acb48ddSRanjani Sridharan struct snd_sof_dai;
8260acb48ddSRanjani Sridharan struct sof_ipc_dai_config;
827051744b1SRanjani Sridharan int hda_ctrl_dai_widget_setup(struct snd_soc_dapm_widget *w, unsigned int quirk_flags,
828051744b1SRanjani Sridharan 			      struct snd_sof_dai_config_data *data);
829051744b1SRanjani Sridharan int hda_ctrl_dai_widget_free(struct snd_soc_dapm_widget *w, unsigned int quirk_flags,
830051744b1SRanjani Sridharan 			     struct snd_sof_dai_config_data *data);
8310acb48ddSRanjani Sridharan 
832288fad2fSPierre-Louis Bossart #define SOF_HDA_POSITION_QUIRK_USE_SKYLAKE_LEGACY	(0) /* previous implementation */
833288fad2fSPierre-Louis Bossart #define SOF_HDA_POSITION_QUIRK_USE_DPIB_REGISTERS	(1) /* recommended if VC0 only */
834288fad2fSPierre-Louis Bossart #define SOF_HDA_POSITION_QUIRK_USE_DPIB_DDR_UPDATE	(2) /* recommended with VC0 or VC1 */
835288fad2fSPierre-Louis Bossart 
836288fad2fSPierre-Louis Bossart extern int sof_hda_position_quirk;
837288fad2fSPierre-Louis Bossart 
83851ec71dcSRanjani Sridharan void hda_set_dai_drv_ops(struct snd_sof_dev *sdev, struct snd_sof_dsp_ops *ops);
8391da51943SRanjani Sridharan void hda_ops_free(struct snd_sof_dev *sdev);
84051ec71dcSRanjani Sridharan 
841*c712be34SPierre-Louis Bossart /* SKL/KBL */
842*c712be34SPierre-Louis Bossart int hda_dsp_cl_boot_firmware_skl(struct snd_sof_dev *sdev);
843556eb416SPierre-Louis Bossart int hda_dsp_core_stall_reset(struct snd_sof_dev *sdev, unsigned int core_mask);
844556eb416SPierre-Louis Bossart 
845e3105c0cSRanjani Sridharan /* IPC4 */
846e3105c0cSRanjani Sridharan irqreturn_t cnl_ipc4_irq_thread(int irq, void *context);
847e3105c0cSRanjani Sridharan int cnl_ipc4_send_msg(struct snd_sof_dev *sdev, struct snd_sof_ipc_msg *msg);
848e3105c0cSRanjani Sridharan irqreturn_t hda_dsp_ipc4_irq_thread(int irq, void *context);
849e3105c0cSRanjani Sridharan int hda_dsp_ipc4_send_msg(struct snd_sof_dev *sdev, struct snd_sof_ipc_msg *msg);
8502a1be12cSBard Liao extern struct sdw_intel_ops sdw_callback;
851e3105c0cSRanjani Sridharan 
852dd96dacaSLiam Girdwood #endif
853