xref: /openbmc/linux/sound/soc/sof/intel/hda.h (revision 62f8f766)
1dd96dacaSLiam Girdwood /* SPDX-License-Identifier: (GPL-2.0 OR BSD-3-Clause) */
2dd96dacaSLiam Girdwood /*
3dd96dacaSLiam Girdwood  * This file is provided under a dual BSD/GPLv2 license.  When using or
4dd96dacaSLiam Girdwood  * redistributing this file, you may do so under either license.
5dd96dacaSLiam Girdwood  *
6dd96dacaSLiam Girdwood  * Copyright(c) 2017 Intel Corporation. All rights reserved.
7dd96dacaSLiam Girdwood  *
8dd96dacaSLiam Girdwood  * Author: Liam Girdwood <liam.r.girdwood@linux.intel.com>
9dd96dacaSLiam Girdwood  */
10dd96dacaSLiam Girdwood 
11dd96dacaSLiam Girdwood #ifndef __SOF_INTEL_HDA_H
12dd96dacaSLiam Girdwood #define __SOF_INTEL_HDA_H
13dd96dacaSLiam Girdwood 
14dd96dacaSLiam Girdwood #include <sound/hda_codec.h>
15dd96dacaSLiam Girdwood #include <sound/hdaudio_ext.h>
16dd96dacaSLiam Girdwood #include "shim.h"
17dd96dacaSLiam Girdwood 
18dd96dacaSLiam Girdwood /* PCI registers */
19dd96dacaSLiam Girdwood #define PCI_TCSEL			0x44
20dd96dacaSLiam Girdwood #define PCI_PGCTL			PCI_TCSEL
21dd96dacaSLiam Girdwood #define PCI_CGCTL			0x48
22dd96dacaSLiam Girdwood 
23dd96dacaSLiam Girdwood /* PCI_PGCTL bits */
24dd96dacaSLiam Girdwood #define PCI_PGCTL_ADSPPGD               BIT(2)
25dd96dacaSLiam Girdwood #define PCI_PGCTL_LSRMD_MASK		BIT(4)
26dd96dacaSLiam Girdwood 
27dd96dacaSLiam Girdwood /* PCI_CGCTL bits */
28dd96dacaSLiam Girdwood #define PCI_CGCTL_MISCBDCGE_MASK	BIT(6)
29dd96dacaSLiam Girdwood #define PCI_CGCTL_ADSPDCGE              BIT(1)
30dd96dacaSLiam Girdwood 
31dd96dacaSLiam Girdwood /* Legacy HDA registers and bits used - widths are variable */
32dd96dacaSLiam Girdwood #define SOF_HDA_GCAP			0x0
33dd96dacaSLiam Girdwood #define SOF_HDA_GCTL			0x8
34dd96dacaSLiam Girdwood /* accept unsol. response enable */
35dd96dacaSLiam Girdwood #define SOF_HDA_GCTL_UNSOL		BIT(8)
36dd96dacaSLiam Girdwood #define SOF_HDA_LLCH			0x14
37dd96dacaSLiam Girdwood #define SOF_HDA_INTCTL			0x20
38dd96dacaSLiam Girdwood #define SOF_HDA_INTSTS			0x24
39dd96dacaSLiam Girdwood #define SOF_HDA_WAKESTS			0x0E
40dd96dacaSLiam Girdwood #define SOF_HDA_WAKESTS_INT_MASK	((1 << 8) - 1)
41dd96dacaSLiam Girdwood #define SOF_HDA_RIRBSTS			0x5d
42dd96dacaSLiam Girdwood 
43dd96dacaSLiam Girdwood /* SOF_HDA_GCTL register bist */
44dd96dacaSLiam Girdwood #define SOF_HDA_GCTL_RESET		BIT(0)
45dd96dacaSLiam Girdwood 
46dd96dacaSLiam Girdwood /* SOF_HDA_INCTL and SOF_HDA_INTSTS regs */
47dd96dacaSLiam Girdwood #define SOF_HDA_INT_GLOBAL_EN		BIT(31)
48dd96dacaSLiam Girdwood #define SOF_HDA_INT_CTRL_EN		BIT(30)
49dd96dacaSLiam Girdwood #define SOF_HDA_INT_ALL_STREAM		0xff
50dd96dacaSLiam Girdwood 
51dd96dacaSLiam Girdwood #define SOF_HDA_MAX_CAPS		10
52dd96dacaSLiam Girdwood #define SOF_HDA_CAP_ID_OFF		16
53dd96dacaSLiam Girdwood #define SOF_HDA_CAP_ID_MASK		GENMASK(SOF_HDA_CAP_ID_OFF + 11,\
54dd96dacaSLiam Girdwood 						SOF_HDA_CAP_ID_OFF)
55dd96dacaSLiam Girdwood #define SOF_HDA_CAP_NEXT_MASK		0xFFFF
56dd96dacaSLiam Girdwood 
57dd96dacaSLiam Girdwood #define SOF_HDA_GTS_CAP_ID			0x1
58dd96dacaSLiam Girdwood #define SOF_HDA_ML_CAP_ID			0x2
59dd96dacaSLiam Girdwood 
60dd96dacaSLiam Girdwood #define SOF_HDA_PP_CAP_ID		0x3
61dd96dacaSLiam Girdwood #define SOF_HDA_REG_PP_PPCH		0x10
62dd96dacaSLiam Girdwood #define SOF_HDA_REG_PP_PPCTL		0x04
63f1fd9d0eSKai Vehmanen #define SOF_HDA_REG_PP_PPSTS		0x08
64dd96dacaSLiam Girdwood #define SOF_HDA_PPCTL_PIE		BIT(31)
65dd96dacaSLiam Girdwood #define SOF_HDA_PPCTL_GPROCEN		BIT(30)
66dd96dacaSLiam Girdwood 
6762f8f766SKeyon Jie /*Vendor Specific Registers*/
6862f8f766SKeyon Jie #define SOF_HDA_VS_D0I3C		0x104A
6962f8f766SKeyon Jie 
7062f8f766SKeyon Jie /* D0I3C Register fields */
7162f8f766SKeyon Jie #define SOF_HDA_VS_D0I3C_CIP		BIT(0) /* Command-In-Progress */
7262f8f766SKeyon Jie #define SOF_HDA_VS_D0I3C_I3		BIT(2) /* D0i3 enable bit */
7362f8f766SKeyon Jie 
74dd96dacaSLiam Girdwood /* DPIB entry size: 8 Bytes = 2 DWords */
75dd96dacaSLiam Girdwood #define SOF_HDA_DPIB_ENTRY_SIZE	0x8
76dd96dacaSLiam Girdwood 
77dd96dacaSLiam Girdwood #define SOF_HDA_SPIB_CAP_ID		0x4
78dd96dacaSLiam Girdwood #define SOF_HDA_DRSM_CAP_ID		0x5
79dd96dacaSLiam Girdwood 
80dd96dacaSLiam Girdwood #define SOF_HDA_SPIB_BASE		0x08
81dd96dacaSLiam Girdwood #define SOF_HDA_SPIB_INTERVAL		0x08
82dd96dacaSLiam Girdwood #define SOF_HDA_SPIB_SPIB		0x00
83dd96dacaSLiam Girdwood #define SOF_HDA_SPIB_MAXFIFO		0x04
84dd96dacaSLiam Girdwood 
85dd96dacaSLiam Girdwood #define SOF_HDA_PPHC_BASE		0x10
86dd96dacaSLiam Girdwood #define SOF_HDA_PPHC_INTERVAL		0x10
87dd96dacaSLiam Girdwood 
88dd96dacaSLiam Girdwood #define SOF_HDA_PPLC_BASE		0x10
89dd96dacaSLiam Girdwood #define SOF_HDA_PPLC_MULTI		0x10
90dd96dacaSLiam Girdwood #define SOF_HDA_PPLC_INTERVAL		0x10
91dd96dacaSLiam Girdwood 
92dd96dacaSLiam Girdwood #define SOF_HDA_DRSM_BASE		0x08
93dd96dacaSLiam Girdwood #define SOF_HDA_DRSM_INTERVAL		0x08
94dd96dacaSLiam Girdwood 
95dd96dacaSLiam Girdwood /* Descriptor error interrupt */
96dd96dacaSLiam Girdwood #define SOF_HDA_CL_DMA_SD_INT_DESC_ERR		0x10
97dd96dacaSLiam Girdwood 
98dd96dacaSLiam Girdwood /* FIFO error interrupt */
99dd96dacaSLiam Girdwood #define SOF_HDA_CL_DMA_SD_INT_FIFO_ERR		0x08
100dd96dacaSLiam Girdwood 
101dd96dacaSLiam Girdwood /* Buffer completion interrupt */
102dd96dacaSLiam Girdwood #define SOF_HDA_CL_DMA_SD_INT_COMPLETE		0x04
103dd96dacaSLiam Girdwood 
104dd96dacaSLiam Girdwood #define SOF_HDA_CL_DMA_SD_INT_MASK \
105dd96dacaSLiam Girdwood 	(SOF_HDA_CL_DMA_SD_INT_DESC_ERR | \
106dd96dacaSLiam Girdwood 	SOF_HDA_CL_DMA_SD_INT_FIFO_ERR | \
107dd96dacaSLiam Girdwood 	SOF_HDA_CL_DMA_SD_INT_COMPLETE)
108dd96dacaSLiam Girdwood #define SOF_HDA_SD_CTL_DMA_START		0x02 /* Stream DMA start bit */
109dd96dacaSLiam Girdwood 
110dd96dacaSLiam Girdwood /* Intel HD Audio Code Loader DMA Registers */
111dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_LOADER_BASE		0x80
112dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_DPLBASE			0x70
113dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_DPUBASE			0x74
114dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_DPLBASE_ENABLE		0x01
115dd96dacaSLiam Girdwood 
116dd96dacaSLiam Girdwood /* Stream Registers */
117dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_CTL		0x00
118dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_STS		0x03
119dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_LPIB		0x04
120dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_CBL		0x08
121dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_LVI		0x0C
122dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_FIFOW		0x0E
123dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_FIFOSIZE		0x10
124dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_FORMAT		0x12
125dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_FIFOL		0x14
126dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_BDLPL		0x18
127dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SD_BDLPU		0x1C
128dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_SD_ENTRY_SIZE		0x20
129dd96dacaSLiam Girdwood 
130dd96dacaSLiam Girdwood /* CL: Software Position Based FIFO Capability Registers */
131dd96dacaSLiam Girdwood #define SOF_DSP_REG_CL_SPBFIFO \
132dd96dacaSLiam Girdwood 	(SOF_HDA_ADSP_LOADER_BASE + 0x20)
133dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SPBFIFO_SPBFCH	0x0
134dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SPBFIFO_SPBFCCTL	0x4
135dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SPBFIFO_SPIB	0x8
136dd96dacaSLiam Girdwood #define SOF_HDA_ADSP_REG_CL_SPBFIFO_MAXFIFOS	0xc
137dd96dacaSLiam Girdwood 
138dd96dacaSLiam Girdwood /* Stream Number */
139dd96dacaSLiam Girdwood #define SOF_HDA_CL_SD_CTL_STREAM_TAG_SHIFT	20
140dd96dacaSLiam Girdwood #define SOF_HDA_CL_SD_CTL_STREAM_TAG_MASK \
141dd96dacaSLiam Girdwood 	GENMASK(SOF_HDA_CL_SD_CTL_STREAM_TAG_SHIFT + 3,\
142dd96dacaSLiam Girdwood 		SOF_HDA_CL_SD_CTL_STREAM_TAG_SHIFT)
143dd96dacaSLiam Girdwood 
144dd96dacaSLiam Girdwood #define HDA_DSP_HDA_BAR				0
145dd96dacaSLiam Girdwood #define HDA_DSP_PP_BAR				1
146dd96dacaSLiam Girdwood #define HDA_DSP_SPIB_BAR			2
147dd96dacaSLiam Girdwood #define HDA_DSP_DRSM_BAR			3
148dd96dacaSLiam Girdwood #define HDA_DSP_BAR				4
149dd96dacaSLiam Girdwood 
150dd96dacaSLiam Girdwood #define SRAM_WINDOW_OFFSET(x)			(0x80000 + (x) * 0x20000)
151dd96dacaSLiam Girdwood 
152dd96dacaSLiam Girdwood #define HDA_DSP_MBOX_OFFSET			SRAM_WINDOW_OFFSET(0)
153dd96dacaSLiam Girdwood 
154dd96dacaSLiam Girdwood #define HDA_DSP_PANIC_OFFSET(x) \
155dd96dacaSLiam Girdwood 	(((x) & 0xFFFFFF) + HDA_DSP_MBOX_OFFSET)
156dd96dacaSLiam Girdwood 
157dd96dacaSLiam Girdwood /* SRAM window 0 FW "registers" */
158dd96dacaSLiam Girdwood #define HDA_DSP_SRAM_REG_ROM_STATUS		(HDA_DSP_MBOX_OFFSET + 0x0)
159dd96dacaSLiam Girdwood #define HDA_DSP_SRAM_REG_ROM_ERROR		(HDA_DSP_MBOX_OFFSET + 0x4)
160dd96dacaSLiam Girdwood /* FW and ROM share offset 4 */
161dd96dacaSLiam Girdwood #define HDA_DSP_SRAM_REG_FW_STATUS		(HDA_DSP_MBOX_OFFSET + 0x4)
162dd96dacaSLiam Girdwood #define HDA_DSP_SRAM_REG_FW_TRACEP		(HDA_DSP_MBOX_OFFSET + 0x8)
163dd96dacaSLiam Girdwood #define HDA_DSP_SRAM_REG_FW_END			(HDA_DSP_MBOX_OFFSET + 0xc)
164dd96dacaSLiam Girdwood 
165dd96dacaSLiam Girdwood #define HDA_DSP_MBOX_UPLINK_OFFSET		0x81000
166dd96dacaSLiam Girdwood 
167dd96dacaSLiam Girdwood #define HDA_DSP_STREAM_RESET_TIMEOUT		300
1687bcaf0f2SZhu Yingjiang /*
1697bcaf0f2SZhu Yingjiang  * Timeout in us, for setting the stream RUN bit, during
1707bcaf0f2SZhu Yingjiang  * start/stop the stream. The timeout expires if new RUN bit
1717bcaf0f2SZhu Yingjiang  * value cannot be read back within the specified time.
1727bcaf0f2SZhu Yingjiang  */
1737bcaf0f2SZhu Yingjiang #define HDA_DSP_STREAM_RUN_TIMEOUT		300
174dd96dacaSLiam Girdwood #define HDA_DSP_CL_TRIGGER_TIMEOUT		300
175dd96dacaSLiam Girdwood 
176dd96dacaSLiam Girdwood #define HDA_DSP_SPIB_ENABLE			1
177dd96dacaSLiam Girdwood #define HDA_DSP_SPIB_DISABLE			0
178dd96dacaSLiam Girdwood 
179dd96dacaSLiam Girdwood #define SOF_HDA_MAX_BUFFER_SIZE			(32 * PAGE_SIZE)
180dd96dacaSLiam Girdwood 
181dd96dacaSLiam Girdwood #define HDA_DSP_STACK_DUMP_SIZE			32
182dd96dacaSLiam Girdwood 
183dd96dacaSLiam Girdwood /* ROM  status/error values */
184184fdfcaSKeyon Jie #define HDA_DSP_ROM_STS_MASK			GENMASK(23, 0)
185dd96dacaSLiam Girdwood #define HDA_DSP_ROM_INIT			0x1
186dd96dacaSLiam Girdwood #define HDA_DSP_ROM_FW_MANIFEST_LOADED		0x3
187dd96dacaSLiam Girdwood #define HDA_DSP_ROM_FW_FW_LOADED		0x4
188dd96dacaSLiam Girdwood #define HDA_DSP_ROM_FW_ENTERED			0x5
189dd96dacaSLiam Girdwood #define HDA_DSP_ROM_RFW_START			0xf
190dd96dacaSLiam Girdwood #define HDA_DSP_ROM_CSE_ERROR			40
191dd96dacaSLiam Girdwood #define HDA_DSP_ROM_CSE_WRONG_RESPONSE		41
192dd96dacaSLiam Girdwood #define HDA_DSP_ROM_IMR_TO_SMALL		42
193dd96dacaSLiam Girdwood #define HDA_DSP_ROM_BASE_FW_NOT_FOUND		43
194dd96dacaSLiam Girdwood #define HDA_DSP_ROM_CSE_VALIDATION_FAILED	44
195dd96dacaSLiam Girdwood #define HDA_DSP_ROM_IPC_FATAL_ERROR		45
196dd96dacaSLiam Girdwood #define HDA_DSP_ROM_L2_CACHE_ERROR		46
197dd96dacaSLiam Girdwood #define HDA_DSP_ROM_LOAD_OFFSET_TO_SMALL	47
198dd96dacaSLiam Girdwood #define HDA_DSP_ROM_API_PTR_INVALID		50
199dd96dacaSLiam Girdwood #define HDA_DSP_ROM_BASEFW_INCOMPAT		51
200dd96dacaSLiam Girdwood #define HDA_DSP_ROM_UNHANDLED_INTERRUPT		0xBEE00000
201dd96dacaSLiam Girdwood #define HDA_DSP_ROM_MEMORY_HOLE_ECC		0xECC00000
202dd96dacaSLiam Girdwood #define HDA_DSP_ROM_KERNEL_EXCEPTION		0xCAFE0000
203dd96dacaSLiam Girdwood #define HDA_DSP_ROM_USER_EXCEPTION		0xBEEF0000
204dd96dacaSLiam Girdwood #define HDA_DSP_ROM_UNEXPECTED_RESET		0xDECAF000
205dd96dacaSLiam Girdwood #define HDA_DSP_ROM_NULL_FW_ENTRY		0x4c4c4e55
206dd96dacaSLiam Girdwood #define HDA_DSP_IPC_PURGE_FW			0x01004000
207dd96dacaSLiam Girdwood 
208dd96dacaSLiam Girdwood /* various timeout values */
209dd96dacaSLiam Girdwood #define HDA_DSP_PU_TIMEOUT		50
210dd96dacaSLiam Girdwood #define HDA_DSP_PD_TIMEOUT		50
211dd96dacaSLiam Girdwood #define HDA_DSP_RESET_TIMEOUT_US	50000
212dd96dacaSLiam Girdwood #define HDA_DSP_BASEFW_TIMEOUT_US       3000000
213dd96dacaSLiam Girdwood #define HDA_DSP_INIT_TIMEOUT_US	500000
214dd96dacaSLiam Girdwood #define HDA_DSP_CTRL_RESET_TIMEOUT		100
215dd96dacaSLiam Girdwood #define HDA_DSP_WAIT_TIMEOUT		500	/* 500 msec */
216dd96dacaSLiam Girdwood #define HDA_DSP_REG_POLL_INTERVAL_US		500	/* 0.5 msec */
217dd96dacaSLiam Girdwood 
218dd96dacaSLiam Girdwood #define HDA_DSP_ADSPIC_IPC			1
219dd96dacaSLiam Girdwood #define HDA_DSP_ADSPIS_IPC			1
220dd96dacaSLiam Girdwood 
221dd96dacaSLiam Girdwood /* Intel HD Audio General DSP Registers */
222dd96dacaSLiam Girdwood #define HDA_DSP_GEN_BASE		0x0
223dd96dacaSLiam Girdwood #define HDA_DSP_REG_ADSPCS		(HDA_DSP_GEN_BASE + 0x04)
224dd96dacaSLiam Girdwood #define HDA_DSP_REG_ADSPIC		(HDA_DSP_GEN_BASE + 0x08)
225dd96dacaSLiam Girdwood #define HDA_DSP_REG_ADSPIS		(HDA_DSP_GEN_BASE + 0x0C)
226dd96dacaSLiam Girdwood #define HDA_DSP_REG_ADSPIC2		(HDA_DSP_GEN_BASE + 0x10)
227dd96dacaSLiam Girdwood #define HDA_DSP_REG_ADSPIS2		(HDA_DSP_GEN_BASE + 0x14)
228dd96dacaSLiam Girdwood 
229dd96dacaSLiam Girdwood /* Intel HD Audio Inter-Processor Communication Registers */
230dd96dacaSLiam Girdwood #define HDA_DSP_IPC_BASE		0x40
231dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCT		(HDA_DSP_IPC_BASE + 0x00)
232dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCTE		(HDA_DSP_IPC_BASE + 0x04)
233dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCI		(HDA_DSP_IPC_BASE + 0x08)
234dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCIE		(HDA_DSP_IPC_BASE + 0x0C)
235dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCCTL		(HDA_DSP_IPC_BASE + 0x10)
236dd96dacaSLiam Girdwood 
23743b2ab90SRanjani Sridharan /* Intel Vendor Specific Registers */
23843b2ab90SRanjani Sridharan #define HDA_VS_INTEL_EM2		0x1030
23943b2ab90SRanjani Sridharan #define HDA_VS_INTEL_EM2_L1SEN		BIT(13)
24043b2ab90SRanjani Sridharan 
241dd96dacaSLiam Girdwood /*  HIPCI */
242dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCI_BUSY		BIT(31)
243dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCI_MSG_MASK	0x7FFFFFFF
244dd96dacaSLiam Girdwood 
245dd96dacaSLiam Girdwood /* HIPCIE */
246dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCIE_DONE	BIT(30)
247dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCIE_MSG_MASK	0x3FFFFFFF
248dd96dacaSLiam Girdwood 
249dd96dacaSLiam Girdwood /* HIPCCTL */
250dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCCTL_DONE	BIT(1)
251dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCCTL_BUSY	BIT(0)
252dd96dacaSLiam Girdwood 
253dd96dacaSLiam Girdwood /* HIPCT */
254dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCT_BUSY		BIT(31)
255dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCT_MSG_MASK	0x7FFFFFFF
256dd96dacaSLiam Girdwood 
257dd96dacaSLiam Girdwood /* HIPCTE */
258dd96dacaSLiam Girdwood #define HDA_DSP_REG_HIPCTE_MSG_MASK	0x3FFFFFFF
259dd96dacaSLiam Girdwood 
260dd96dacaSLiam Girdwood #define HDA_DSP_ADSPIC_CL_DMA		0x2
261dd96dacaSLiam Girdwood #define HDA_DSP_ADSPIS_CL_DMA		0x2
262dd96dacaSLiam Girdwood 
263dd96dacaSLiam Girdwood /* Delay before scheduling D0i3 entry */
264dd96dacaSLiam Girdwood #define BXT_D0I3_DELAY 5000
265dd96dacaSLiam Girdwood 
266dd96dacaSLiam Girdwood #define FW_CL_STREAM_NUMBER		0x1
267dd96dacaSLiam Girdwood 
268dd96dacaSLiam Girdwood /* ADSPCS - Audio DSP Control & Status */
269dd96dacaSLiam Girdwood 
270dd96dacaSLiam Girdwood /*
271dd96dacaSLiam Girdwood  * Core Reset - asserted high
272dd96dacaSLiam Girdwood  * CRST Mask for a given core mask pattern, cm
273dd96dacaSLiam Girdwood  */
274dd96dacaSLiam Girdwood #define HDA_DSP_ADSPCS_CRST_SHIFT	0
275dd96dacaSLiam Girdwood #define HDA_DSP_ADSPCS_CRST_MASK(cm)	((cm) << HDA_DSP_ADSPCS_CRST_SHIFT)
276dd96dacaSLiam Girdwood 
277dd96dacaSLiam Girdwood /*
278dd96dacaSLiam Girdwood  * Core run/stall - when set to '1' core is stalled
279dd96dacaSLiam Girdwood  * CSTALL Mask for a given core mask pattern, cm
280dd96dacaSLiam Girdwood  */
281dd96dacaSLiam Girdwood #define HDA_DSP_ADSPCS_CSTALL_SHIFT	8
282dd96dacaSLiam Girdwood #define HDA_DSP_ADSPCS_CSTALL_MASK(cm)	((cm) << HDA_DSP_ADSPCS_CSTALL_SHIFT)
283dd96dacaSLiam Girdwood 
284dd96dacaSLiam Girdwood /*
285dd96dacaSLiam Girdwood  * Set Power Active - when set to '1' turn cores on
286dd96dacaSLiam Girdwood  * SPA Mask for a given core mask pattern, cm
287dd96dacaSLiam Girdwood  */
288dd96dacaSLiam Girdwood #define HDA_DSP_ADSPCS_SPA_SHIFT	16
289dd96dacaSLiam Girdwood #define HDA_DSP_ADSPCS_SPA_MASK(cm)	((cm) << HDA_DSP_ADSPCS_SPA_SHIFT)
290dd96dacaSLiam Girdwood 
291dd96dacaSLiam Girdwood /*
292dd96dacaSLiam Girdwood  * Current Power Active - power status of cores, set by hardware
293dd96dacaSLiam Girdwood  * CPA Mask for a given core mask pattern, cm
294dd96dacaSLiam Girdwood  */
295dd96dacaSLiam Girdwood #define HDA_DSP_ADSPCS_CPA_SHIFT	24
296dd96dacaSLiam Girdwood #define HDA_DSP_ADSPCS_CPA_MASK(cm)	((cm) << HDA_DSP_ADSPCS_CPA_SHIFT)
297dd96dacaSLiam Girdwood 
298dd96dacaSLiam Girdwood /* Mask for a given core index, c = 0.. number of supported cores - 1 */
299dd96dacaSLiam Girdwood #define HDA_DSP_CORE_MASK(c)		BIT(c)
300dd96dacaSLiam Girdwood 
301dd96dacaSLiam Girdwood /*
302dd96dacaSLiam Girdwood  * Mask for a given number of cores
303dd96dacaSLiam Girdwood  * nc = number of supported cores
304dd96dacaSLiam Girdwood  */
305dd96dacaSLiam Girdwood #define SOF_DSP_CORES_MASK(nc)	GENMASK(((nc) - 1), 0)
306dd96dacaSLiam Girdwood 
307dd96dacaSLiam Girdwood /* Intel HD Audio Inter-Processor Communication Registers for Cannonlake*/
308dd96dacaSLiam Girdwood #define CNL_DSP_IPC_BASE		0xc0
309dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCTDR		(CNL_DSP_IPC_BASE + 0x00)
310dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCTDA		(CNL_DSP_IPC_BASE + 0x04)
311dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCTDD		(CNL_DSP_IPC_BASE + 0x08)
312dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCIDR		(CNL_DSP_IPC_BASE + 0x10)
313dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCIDA		(CNL_DSP_IPC_BASE + 0x14)
314dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCCTL		(CNL_DSP_IPC_BASE + 0x28)
315dd96dacaSLiam Girdwood 
316dd96dacaSLiam Girdwood /*  HIPCI */
317dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCIDR_BUSY		BIT(31)
318dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCIDR_MSG_MASK	0x7FFFFFFF
319dd96dacaSLiam Girdwood 
320dd96dacaSLiam Girdwood /* HIPCIE */
321dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCIDA_DONE	BIT(31)
322dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCIDA_MSG_MASK	0x7FFFFFFF
323dd96dacaSLiam Girdwood 
324dd96dacaSLiam Girdwood /* HIPCCTL */
325dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCCTL_DONE	BIT(1)
326dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCCTL_BUSY	BIT(0)
327dd96dacaSLiam Girdwood 
328dd96dacaSLiam Girdwood /* HIPCT */
329dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCTDR_BUSY		BIT(31)
330dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCTDR_MSG_MASK	0x7FFFFFFF
331dd96dacaSLiam Girdwood 
332dd96dacaSLiam Girdwood /* HIPCTDA */
333dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCTDA_DONE	BIT(31)
334dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCTDA_MSG_MASK	0x7FFFFFFF
335dd96dacaSLiam Girdwood 
336dd96dacaSLiam Girdwood /* HIPCTDD */
337dd96dacaSLiam Girdwood #define CNL_DSP_REG_HIPCTDD_MSG_MASK	0x7FFFFFFF
338dd96dacaSLiam Girdwood 
339dd96dacaSLiam Girdwood /* BDL */
340dd96dacaSLiam Girdwood #define HDA_DSP_BDL_SIZE			4096
341dd96dacaSLiam Girdwood #define HDA_DSP_MAX_BDL_ENTRIES			\
342dd96dacaSLiam Girdwood 	(HDA_DSP_BDL_SIZE / sizeof(struct sof_intel_dsp_bdl))
343dd96dacaSLiam Girdwood 
344dd96dacaSLiam Girdwood /* Number of DAIs */
345dd96dacaSLiam Girdwood #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
346dd96dacaSLiam Girdwood #define SOF_SKL_NUM_DAIS		14
347dd96dacaSLiam Girdwood #else
348dd96dacaSLiam Girdwood #define SOF_SKL_NUM_DAIS		8
349dd96dacaSLiam Girdwood #endif
350dd96dacaSLiam Girdwood 
351dd96dacaSLiam Girdwood /* Intel HD Audio SRAM Window 0*/
352dd96dacaSLiam Girdwood #define HDA_ADSP_SRAM0_BASE_SKL		0x8000
353dd96dacaSLiam Girdwood 
354dd96dacaSLiam Girdwood /* Firmware status window */
355dd96dacaSLiam Girdwood #define HDA_ADSP_FW_STATUS_SKL		HDA_ADSP_SRAM0_BASE_SKL
356dd96dacaSLiam Girdwood #define HDA_ADSP_ERROR_CODE_SKL		(HDA_ADSP_FW_STATUS_SKL + 0x4)
357dd96dacaSLiam Girdwood 
358df7e0de5SZhu Yingjiang /* Host Device Memory Space */
359df7e0de5SZhu Yingjiang #define APL_SSP_BASE_OFFSET	0x2000
360df7e0de5SZhu Yingjiang #define CNL_SSP_BASE_OFFSET	0x10000
361df7e0de5SZhu Yingjiang 
362df7e0de5SZhu Yingjiang /* Host Device Memory Size of a Single SSP */
363df7e0de5SZhu Yingjiang #define SSP_DEV_MEM_SIZE	0x1000
364df7e0de5SZhu Yingjiang 
365b095fe47SZhu Yingjiang /* SSP Count of the Platform */
366b095fe47SZhu Yingjiang #define APL_SSP_COUNT		6
367b095fe47SZhu Yingjiang #define CNL_SSP_COUNT		3
368ec836daaSZhu Yingjiang #define ICL_SSP_COUNT		6
369b095fe47SZhu Yingjiang 
37074ed4097SZhu Yingjiang /* SSP Registers */
37174ed4097SZhu Yingjiang #define SSP_SSC1_OFFSET		0x4
37274ed4097SZhu Yingjiang #define SSP_SET_SCLK_SLAVE	BIT(25)
37374ed4097SZhu Yingjiang #define SSP_SET_SFRM_SLAVE	BIT(24)
37474ed4097SZhu Yingjiang #define SSP_SET_SLAVE		(SSP_SET_SCLK_SLAVE | SSP_SET_SFRM_SLAVE)
37574ed4097SZhu Yingjiang 
376dd96dacaSLiam Girdwood #define HDA_IDISP_CODEC(x) ((x) & BIT(2))
377dd96dacaSLiam Girdwood 
378dd96dacaSLiam Girdwood struct sof_intel_dsp_bdl {
379dd96dacaSLiam Girdwood 	__le32 addr_l;
380dd96dacaSLiam Girdwood 	__le32 addr_h;
381dd96dacaSLiam Girdwood 	__le32 size;
382dd96dacaSLiam Girdwood 	__le32 ioc;
383dd96dacaSLiam Girdwood } __attribute((packed));
384dd96dacaSLiam Girdwood 
385dd96dacaSLiam Girdwood #define SOF_HDA_PLAYBACK_STREAMS	16
386dd96dacaSLiam Girdwood #define SOF_HDA_CAPTURE_STREAMS		16
387dd96dacaSLiam Girdwood #define SOF_HDA_PLAYBACK		0
388dd96dacaSLiam Girdwood #define SOF_HDA_CAPTURE			1
389dd96dacaSLiam Girdwood 
390dd96dacaSLiam Girdwood /* represents DSP HDA controller frontend - i.e. host facing control */
391dd96dacaSLiam Girdwood struct sof_intel_hda_dev {
392dd96dacaSLiam Girdwood 
393dd96dacaSLiam Girdwood 	struct hda_bus hbus;
394dd96dacaSLiam Girdwood 
395dd96dacaSLiam Girdwood 	/* hw config */
396dd96dacaSLiam Girdwood 	const struct sof_intel_dsp_desc *desc;
397dd96dacaSLiam Girdwood 
398dd96dacaSLiam Girdwood 	/* trace */
399dd96dacaSLiam Girdwood 	struct hdac_ext_stream *dtrace_stream;
400dd96dacaSLiam Girdwood 
401dd96dacaSLiam Girdwood 	/* if position update IPC needed */
402dd96dacaSLiam Girdwood 	u32 no_ipc_position;
403dd96dacaSLiam Girdwood 
404e8e55dbeSKeyon Jie 	/* the maximum number of streams (playback + capture) supported */
405e8e55dbeSKeyon Jie 	u32 stream_max;
406e8e55dbeSKeyon Jie 
407dd96dacaSLiam Girdwood 	int irq;
408dd96dacaSLiam Girdwood 
409dd96dacaSLiam Girdwood 	/* DMIC device */
410dd96dacaSLiam Girdwood 	struct platform_device *dmic_dev;
411dd96dacaSLiam Girdwood };
412dd96dacaSLiam Girdwood 
413dd96dacaSLiam Girdwood static inline struct hdac_bus *sof_to_bus(struct snd_sof_dev *s)
414dd96dacaSLiam Girdwood {
415dd96dacaSLiam Girdwood 	struct sof_intel_hda_dev *hda = s->pdata->hw_pdata;
416dd96dacaSLiam Girdwood 
417dd96dacaSLiam Girdwood 	return &hda->hbus.core;
418dd96dacaSLiam Girdwood }
419dd96dacaSLiam Girdwood 
420dd96dacaSLiam Girdwood static inline struct hda_bus *sof_to_hbus(struct snd_sof_dev *s)
421dd96dacaSLiam Girdwood {
422dd96dacaSLiam Girdwood 	struct sof_intel_hda_dev *hda = s->pdata->hw_pdata;
423dd96dacaSLiam Girdwood 
424dd96dacaSLiam Girdwood 	return &hda->hbus;
425dd96dacaSLiam Girdwood }
426dd96dacaSLiam Girdwood 
427dd96dacaSLiam Girdwood struct sof_intel_hda_stream {
4287623ae79SRanjani Sridharan 	struct snd_sof_dev *sdev;
429dd96dacaSLiam Girdwood 	struct hdac_ext_stream hda_stream;
430dd96dacaSLiam Girdwood 	struct sof_intel_stream stream;
4316b2239e3SRanjani Sridharan 	int host_reserved; /* reserve host DMA channel */
432dd96dacaSLiam Girdwood };
433dd96dacaSLiam Girdwood 
434f5dbba9fSRanjani Sridharan #define hstream_to_sof_hda_stream(hstream) \
435f5dbba9fSRanjani Sridharan 	container_of(hstream, struct sof_intel_hda_stream, hda_stream)
436f5dbba9fSRanjani Sridharan 
437dd96dacaSLiam Girdwood #define bus_to_sof_hda(bus) \
438dd96dacaSLiam Girdwood 	container_of(bus, struct sof_intel_hda_dev, hbus.core)
439dd96dacaSLiam Girdwood 
440dd96dacaSLiam Girdwood #define SOF_STREAM_SD_OFFSET(s) \
441dd96dacaSLiam Girdwood 	(SOF_HDA_ADSP_SD_ENTRY_SIZE * ((s)->index) \
442dd96dacaSLiam Girdwood 	 + SOF_HDA_ADSP_LOADER_BASE)
443dd96dacaSLiam Girdwood 
444dd96dacaSLiam Girdwood /*
445dd96dacaSLiam Girdwood  * DSP Core services.
446dd96dacaSLiam Girdwood  */
447dd96dacaSLiam Girdwood int hda_dsp_probe(struct snd_sof_dev *sdev);
448dd96dacaSLiam Girdwood int hda_dsp_remove(struct snd_sof_dev *sdev);
449dd96dacaSLiam Girdwood int hda_dsp_core_reset_enter(struct snd_sof_dev *sdev,
450dd96dacaSLiam Girdwood 			     unsigned int core_mask);
451dd96dacaSLiam Girdwood int hda_dsp_core_reset_leave(struct snd_sof_dev *sdev,
452dd96dacaSLiam Girdwood 			     unsigned int core_mask);
453dd96dacaSLiam Girdwood int hda_dsp_core_stall_reset(struct snd_sof_dev *sdev, unsigned int core_mask);
454dd96dacaSLiam Girdwood int hda_dsp_core_run(struct snd_sof_dev *sdev, unsigned int core_mask);
455dd96dacaSLiam Girdwood int hda_dsp_core_power_up(struct snd_sof_dev *sdev, unsigned int core_mask);
456dd96dacaSLiam Girdwood int hda_dsp_enable_core(struct snd_sof_dev *sdev, unsigned int core_mask);
457dd96dacaSLiam Girdwood int hda_dsp_core_power_down(struct snd_sof_dev *sdev, unsigned int core_mask);
458dd96dacaSLiam Girdwood bool hda_dsp_core_is_enabled(struct snd_sof_dev *sdev,
459dd96dacaSLiam Girdwood 			     unsigned int core_mask);
460dd96dacaSLiam Girdwood int hda_dsp_core_reset_power_down(struct snd_sof_dev *sdev,
461dd96dacaSLiam Girdwood 				  unsigned int core_mask);
462dd96dacaSLiam Girdwood void hda_dsp_ipc_int_enable(struct snd_sof_dev *sdev);
463dd96dacaSLiam Girdwood void hda_dsp_ipc_int_disable(struct snd_sof_dev *sdev);
464dd96dacaSLiam Girdwood 
46562f8f766SKeyon Jie int hda_dsp_set_power_state(struct snd_sof_dev *sdev,
46662f8f766SKeyon Jie 			    enum sof_d0_substate d0_substate);
46762f8f766SKeyon Jie 
4681c38c922SFred Oh int hda_dsp_suspend(struct snd_sof_dev *sdev);
469dd96dacaSLiam Girdwood int hda_dsp_resume(struct snd_sof_dev *sdev);
4701c38c922SFred Oh int hda_dsp_runtime_suspend(struct snd_sof_dev *sdev);
471dd96dacaSLiam Girdwood int hda_dsp_runtime_resume(struct snd_sof_dev *sdev);
47262fde977SKai Vehmanen int hda_dsp_runtime_idle(struct snd_sof_dev *sdev);
4737077a07aSRanjani Sridharan int hda_dsp_set_hw_params_upon_resume(struct snd_sof_dev *sdev);
474dd96dacaSLiam Girdwood void hda_dsp_dump_skl(struct snd_sof_dev *sdev, u32 flags);
475dd96dacaSLiam Girdwood void hda_dsp_dump(struct snd_sof_dev *sdev, u32 flags);
476f3da49f0SPan Xiuli void hda_ipc_dump(struct snd_sof_dev *sdev);
477f1fd9d0eSKai Vehmanen void hda_ipc_irq_dump(struct snd_sof_dev *sdev);
478dd96dacaSLiam Girdwood 
479dd96dacaSLiam Girdwood /*
480dd96dacaSLiam Girdwood  * DSP PCM Operations.
481dd96dacaSLiam Girdwood  */
482dd96dacaSLiam Girdwood int hda_dsp_pcm_open(struct snd_sof_dev *sdev,
483dd96dacaSLiam Girdwood 		     struct snd_pcm_substream *substream);
484dd96dacaSLiam Girdwood int hda_dsp_pcm_close(struct snd_sof_dev *sdev,
485dd96dacaSLiam Girdwood 		      struct snd_pcm_substream *substream);
486dd96dacaSLiam Girdwood int hda_dsp_pcm_hw_params(struct snd_sof_dev *sdev,
487dd96dacaSLiam Girdwood 			  struct snd_pcm_substream *substream,
488dd96dacaSLiam Girdwood 			  struct snd_pcm_hw_params *params,
489dd96dacaSLiam Girdwood 			  struct sof_ipc_stream_params *ipc_params);
49093146bc2SRanjani Sridharan int hda_dsp_stream_hw_free(struct snd_sof_dev *sdev,
49193146bc2SRanjani Sridharan 			   struct snd_pcm_substream *substream);
492dd96dacaSLiam Girdwood int hda_dsp_pcm_trigger(struct snd_sof_dev *sdev,
493dd96dacaSLiam Girdwood 			struct snd_pcm_substream *substream, int cmd);
494dd96dacaSLiam Girdwood snd_pcm_uframes_t hda_dsp_pcm_pointer(struct snd_sof_dev *sdev,
495dd96dacaSLiam Girdwood 				      struct snd_pcm_substream *substream);
496dd96dacaSLiam Girdwood 
497dd96dacaSLiam Girdwood /*
498dd96dacaSLiam Girdwood  * DSP Stream Operations.
499dd96dacaSLiam Girdwood  */
500dd96dacaSLiam Girdwood 
501dd96dacaSLiam Girdwood int hda_dsp_stream_init(struct snd_sof_dev *sdev);
502dd96dacaSLiam Girdwood void hda_dsp_stream_free(struct snd_sof_dev *sdev);
503dd96dacaSLiam Girdwood int hda_dsp_stream_hw_params(struct snd_sof_dev *sdev,
504dd96dacaSLiam Girdwood 			     struct hdac_ext_stream *stream,
505dd96dacaSLiam Girdwood 			     struct snd_dma_buffer *dmab,
506dd96dacaSLiam Girdwood 			     struct snd_pcm_hw_params *params);
507dd96dacaSLiam Girdwood int hda_dsp_stream_trigger(struct snd_sof_dev *sdev,
508dd96dacaSLiam Girdwood 			   struct hdac_ext_stream *stream, int cmd);
509dd96dacaSLiam Girdwood irqreturn_t hda_dsp_stream_interrupt(int irq, void *context);
510dd96dacaSLiam Girdwood irqreturn_t hda_dsp_stream_threaded_handler(int irq, void *context);
511dd96dacaSLiam Girdwood int hda_dsp_stream_setup_bdl(struct snd_sof_dev *sdev,
512dd96dacaSLiam Girdwood 			     struct snd_dma_buffer *dmab,
513dd96dacaSLiam Girdwood 			     struct hdac_stream *stream);
514dd96dacaSLiam Girdwood 
515dd96dacaSLiam Girdwood struct hdac_ext_stream *
516dd96dacaSLiam Girdwood 	hda_dsp_stream_get(struct snd_sof_dev *sdev, int direction);
517dd96dacaSLiam Girdwood int hda_dsp_stream_put(struct snd_sof_dev *sdev, int direction, int stream_tag);
518dd96dacaSLiam Girdwood int hda_dsp_stream_spib_config(struct snd_sof_dev *sdev,
519dd96dacaSLiam Girdwood 			       struct hdac_ext_stream *stream,
520dd96dacaSLiam Girdwood 			       int enable, u32 size);
521dd96dacaSLiam Girdwood 
522dd96dacaSLiam Girdwood void hda_ipc_msg_data(struct snd_sof_dev *sdev,
523dd96dacaSLiam Girdwood 		      struct snd_pcm_substream *substream,
524dd96dacaSLiam Girdwood 		      void *p, size_t sz);
525dd96dacaSLiam Girdwood int hda_ipc_pcm_params(struct snd_sof_dev *sdev,
526dd96dacaSLiam Girdwood 		       struct snd_pcm_substream *substream,
527dd96dacaSLiam Girdwood 		       const struct sof_ipc_pcm_params_reply *reply);
528dd96dacaSLiam Girdwood 
529dd96dacaSLiam Girdwood /*
530dd96dacaSLiam Girdwood  * DSP IPC Operations.
531dd96dacaSLiam Girdwood  */
532dd96dacaSLiam Girdwood int hda_dsp_ipc_send_msg(struct snd_sof_dev *sdev,
533dd96dacaSLiam Girdwood 			 struct snd_sof_ipc_msg *msg);
534dd96dacaSLiam Girdwood void hda_dsp_ipc_get_reply(struct snd_sof_dev *sdev);
5356eebd390SDaniel Baluta int hda_dsp_ipc_get_mailbox_offset(struct snd_sof_dev *sdev);
5366eebd390SDaniel Baluta int hda_dsp_ipc_get_window_offset(struct snd_sof_dev *sdev, u32 id);
5376eebd390SDaniel Baluta 
538dd96dacaSLiam Girdwood irqreturn_t hda_dsp_ipc_irq_handler(int irq, void *context);
539dd96dacaSLiam Girdwood irqreturn_t hda_dsp_ipc_irq_thread(int irq, void *context);
540dd96dacaSLiam Girdwood int hda_dsp_ipc_cmd_done(struct snd_sof_dev *sdev, int dir);
541dd96dacaSLiam Girdwood 
542dd96dacaSLiam Girdwood /*
543dd96dacaSLiam Girdwood  * DSP Code loader.
544dd96dacaSLiam Girdwood  */
545dd96dacaSLiam Girdwood int hda_dsp_cl_boot_firmware(struct snd_sof_dev *sdev);
546dd96dacaSLiam Girdwood int hda_dsp_cl_boot_firmware_skl(struct snd_sof_dev *sdev);
547dd96dacaSLiam Girdwood 
548dd96dacaSLiam Girdwood /* pre and post fw run ops */
549dd96dacaSLiam Girdwood int hda_dsp_pre_fw_run(struct snd_sof_dev *sdev);
550dd96dacaSLiam Girdwood int hda_dsp_post_fw_run(struct snd_sof_dev *sdev);
551dd96dacaSLiam Girdwood 
552dd96dacaSLiam Girdwood /*
553dd96dacaSLiam Girdwood  * HDA Controller Operations.
554dd96dacaSLiam Girdwood  */
555dd96dacaSLiam Girdwood int hda_dsp_ctrl_get_caps(struct snd_sof_dev *sdev);
556dd96dacaSLiam Girdwood void hda_dsp_ctrl_ppcap_enable(struct snd_sof_dev *sdev, bool enable);
557dd96dacaSLiam Girdwood void hda_dsp_ctrl_ppcap_int_enable(struct snd_sof_dev *sdev, bool enable);
558dd96dacaSLiam Girdwood int hda_dsp_ctrl_link_reset(struct snd_sof_dev *sdev, bool reset);
559dd96dacaSLiam Girdwood void hda_dsp_ctrl_misc_clock_gating(struct snd_sof_dev *sdev, bool enable);
560dd96dacaSLiam Girdwood int hda_dsp_ctrl_clock_power_gating(struct snd_sof_dev *sdev, bool enable);
561dd96dacaSLiam Girdwood int hda_dsp_ctrl_init_chip(struct snd_sof_dev *sdev, bool full_reset);
56213063a2cSZhu Yingjiang void hda_dsp_ctrl_stop_chip(struct snd_sof_dev *sdev);
563dd96dacaSLiam Girdwood /*
564dd96dacaSLiam Girdwood  * HDA bus operations.
565dd96dacaSLiam Girdwood  */
566d4ff1b39STakashi Iwai void sof_hda_bus_init(struct hdac_bus *bus, struct device *dev);
567dd96dacaSLiam Girdwood 
568dd96dacaSLiam Girdwood #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
569dd96dacaSLiam Girdwood /*
570dd96dacaSLiam Girdwood  * HDA Codec operations.
571dd96dacaSLiam Girdwood  */
572dd96dacaSLiam Girdwood int hda_codec_probe_bus(struct snd_sof_dev *sdev);
573fd15f2f5SRander Wang void hda_codec_jack_wake_enable(struct snd_sof_dev *sdev);
574fd15f2f5SRander Wang void hda_codec_jack_check(struct snd_sof_dev *sdev);
575dd96dacaSLiam Girdwood 
576dd96dacaSLiam Girdwood #endif /* CONFIG_SND_SOC_SOF_HDA */
577dd96dacaSLiam Girdwood 
578dd96dacaSLiam Girdwood #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA) && IS_ENABLED(CONFIG_SND_SOC_HDAC_HDMI)
579dd96dacaSLiam Girdwood 
580dd96dacaSLiam Girdwood void hda_codec_i915_get(struct snd_sof_dev *sdev);
581dd96dacaSLiam Girdwood void hda_codec_i915_put(struct snd_sof_dev *sdev);
582dd96dacaSLiam Girdwood int hda_codec_i915_init(struct snd_sof_dev *sdev);
583dd96dacaSLiam Girdwood int hda_codec_i915_exit(struct snd_sof_dev *sdev);
584dd96dacaSLiam Girdwood 
585dd96dacaSLiam Girdwood #else
586dd96dacaSLiam Girdwood 
587dd96dacaSLiam Girdwood static inline void hda_codec_i915_get(struct snd_sof_dev *sdev)  { }
588dd96dacaSLiam Girdwood static inline void hda_codec_i915_put(struct snd_sof_dev *sdev)  { }
589dd96dacaSLiam Girdwood static inline int hda_codec_i915_init(struct snd_sof_dev *sdev) { return 0; }
590dd96dacaSLiam Girdwood static inline int hda_codec_i915_exit(struct snd_sof_dev *sdev) { return 0; }
591dd96dacaSLiam Girdwood 
592dd96dacaSLiam Girdwood #endif /* CONFIG_SND_SOC_SOF_HDA && CONFIG_SND_SOC_HDAC_HDMI */
593dd96dacaSLiam Girdwood 
594dd96dacaSLiam Girdwood /*
595dd96dacaSLiam Girdwood  * Trace Control.
596dd96dacaSLiam Girdwood  */
597dd96dacaSLiam Girdwood int hda_dsp_trace_init(struct snd_sof_dev *sdev, u32 *stream_tag);
598dd96dacaSLiam Girdwood int hda_dsp_trace_release(struct snd_sof_dev *sdev);
599dd96dacaSLiam Girdwood int hda_dsp_trace_trigger(struct snd_sof_dev *sdev, int cmd);
600dd96dacaSLiam Girdwood 
601dd96dacaSLiam Girdwood /* common dai driver */
602dd96dacaSLiam Girdwood extern struct snd_soc_dai_driver skl_dai[];
603dd96dacaSLiam Girdwood 
604dd96dacaSLiam Girdwood /*
605dd96dacaSLiam Girdwood  * Platform Specific HW abstraction Ops.
606dd96dacaSLiam Girdwood  */
607dd96dacaSLiam Girdwood extern const struct snd_sof_dsp_ops sof_apl_ops;
608dd96dacaSLiam Girdwood extern const struct snd_sof_dsp_ops sof_cnl_ops;
609dd96dacaSLiam Girdwood extern const struct snd_sof_dsp_ops sof_skl_ops;
610dd96dacaSLiam Girdwood 
611dd96dacaSLiam Girdwood extern const struct sof_intel_dsp_desc apl_chip_info;
612dd96dacaSLiam Girdwood extern const struct sof_intel_dsp_desc cnl_chip_info;
613dd96dacaSLiam Girdwood extern const struct sof_intel_dsp_desc skl_chip_info;
614630be964SZhu Yingjiang extern const struct sof_intel_dsp_desc icl_chip_info;
6151205c81eSPan Xiuli extern const struct sof_intel_dsp_desc tgl_chip_info;
61661732690SPan Xiuli extern const struct sof_intel_dsp_desc ehl_chip_info;
6176fd99035SPan Xiuli extern const struct sof_intel_dsp_desc jsl_chip_info;
618dd96dacaSLiam Girdwood 
619dd96dacaSLiam Girdwood #endif
620