xref: /openbmc/linux/sound/soc/pxa/mmp-sspa.h (revision a97e384b)
11a59d1b8SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
2fa375d42SZhangfei Gao /*
3fa375d42SZhangfei Gao  * linux/sound/soc/pxa/mmp-sspa.h
4fa375d42SZhangfei Gao  *
5fa375d42SZhangfei Gao  * Copyright (C) 2011 Marvell International Ltd.
6fa375d42SZhangfei Gao  */
7fa375d42SZhangfei Gao #ifndef _MMP_SSPA_H
8fa375d42SZhangfei Gao #define _MMP_SSPA_H
9fa375d42SZhangfei Gao 
10fa375d42SZhangfei Gao /*
11fa375d42SZhangfei Gao  * SSPA Registers
12fa375d42SZhangfei Gao  */
13a97e384bSLubomir Rintel #define SSPA_D			(0x00)
14a97e384bSLubomir Rintel #define SSPA_ID			(0x04)
15a97e384bSLubomir Rintel #define SSPA_CTL		(0x08)
16a97e384bSLubomir Rintel #define SSPA_SP			(0x0c)
17a97e384bSLubomir Rintel #define SSPA_FIFO_UL		(0x10)
18a97e384bSLubomir Rintel #define SSPA_INT_MASK		(0x14)
19a97e384bSLubomir Rintel #define SSPA_C			(0x18)
20a97e384bSLubomir Rintel #define SSPA_FIFO_NOFS		(0x1c)
21a97e384bSLubomir Rintel #define SSPA_FIFO_SIZE		(0x20)
22fa375d42SZhangfei Gao 
23fa375d42SZhangfei Gao /* SSPA Control Register */
24fa375d42SZhangfei Gao #define	SSPA_CTL_XPH		(1 << 31)	/* Read Phase */
25fa375d42SZhangfei Gao #define	SSPA_CTL_XFIG		(1 << 15)	/* Transmit Zeros when FIFO Empty */
26fa375d42SZhangfei Gao #define	SSPA_CTL_JST		(1 << 3)	/* Audio Sample Justification */
27fa375d42SZhangfei Gao #define	SSPA_CTL_XFRLEN2_MASK	(7 << 24)
28fa375d42SZhangfei Gao #define	SSPA_CTL_XFRLEN2(x)	((x) << 24)	/* Transmit Frame Length in Phase 2 */
29fa375d42SZhangfei Gao #define	SSPA_CTL_XWDLEN2_MASK	(7 << 21)
30fa375d42SZhangfei Gao #define	SSPA_CTL_XWDLEN2(x)	((x) << 21)	/* Transmit Word Length in Phase 2 */
31e0b9024dSLubomir Rintel #define	SSPA_CTL_XDATDLY(x)	((x) << 19)	/* Transmit Data Delay */
32fa375d42SZhangfei Gao #define	SSPA_CTL_XSSZ2_MASK	(7 << 16)
33fa375d42SZhangfei Gao #define	SSPA_CTL_XSSZ2(x)	((x) << 16)	/* Transmit Sample Audio Size */
34fa375d42SZhangfei Gao #define	SSPA_CTL_XFRLEN1_MASK	(7 << 8)
35fa375d42SZhangfei Gao #define	SSPA_CTL_XFRLEN1(x)	((x) << 8)	/* Transmit Frame Length in Phase 1 */
36fa375d42SZhangfei Gao #define	SSPA_CTL_XWDLEN1_MASK	(7 << 5)
37fa375d42SZhangfei Gao #define	SSPA_CTL_XWDLEN1(x)	((x) << 5)	/* Transmit Word Length in Phase 1 */
38fa375d42SZhangfei Gao #define	SSPA_CTL_XSSZ1_MASK	(7 << 0)
39fa375d42SZhangfei Gao #define	SSPA_CTL_XSSZ1(x)	((x) << 0)	/* XSSZ1 */
40fa375d42SZhangfei Gao 
41fa375d42SZhangfei Gao #define SSPA_CTL_8_BITS		(0x0)		/* Sample Size */
42fa375d42SZhangfei Gao #define SSPA_CTL_12_BITS	(0x1)
43fa375d42SZhangfei Gao #define SSPA_CTL_16_BITS	(0x2)
44fa375d42SZhangfei Gao #define SSPA_CTL_20_BITS	(0x3)
45fa375d42SZhangfei Gao #define SSPA_CTL_24_BITS	(0x4)
46fa375d42SZhangfei Gao #define SSPA_CTL_32_BITS	(0x5)
47fa375d42SZhangfei Gao 
48fa375d42SZhangfei Gao /* SSPA Serial Port Register */
49fa375d42SZhangfei Gao #define	SSPA_SP_WEN		(1 << 31)	/* Write Configuration Enable */
50fa375d42SZhangfei Gao #define	SSPA_SP_MSL		(1 << 18)	/* Master Slave Configuration */
51fa375d42SZhangfei Gao #define	SSPA_SP_CLKP		(1 << 17)	/* CLKP Polarity Clock Edge Select */
52fa375d42SZhangfei Gao #define	SSPA_SP_FSP		(1 << 16)	/* FSP Polarity Clock Edge Select */
53fa375d42SZhangfei Gao #define	SSPA_SP_FFLUSH		(1 << 2)	/* FIFO Flush */
54fa375d42SZhangfei Gao #define	SSPA_SP_S_RST		(1 << 1)	/* Active High Reset Signal */
55fa375d42SZhangfei Gao #define	SSPA_SP_S_EN		(1 << 0)	/* Serial Clock Domain Enable */
5639ec7e9bSLubomir Rintel #define	SSPA_SP_FWID_MASK	(0x3f << 20)
57fa375d42SZhangfei Gao #define	SSPA_SP_FWID(x)		((x) << 20)	/* Frame-Sync Width */
5839ec7e9bSLubomir Rintel #define	SSPA_TXSP_FPER_MASK	(0x3f << 4)
59fa375d42SZhangfei Gao #define	SSPA_TXSP_FPER(x)	((x) << 4)	/* Frame-Sync Active */
60fa375d42SZhangfei Gao 
61fa375d42SZhangfei Gao /* sspa clock sources */
62fa375d42SZhangfei Gao #define MMP_SSPA_CLK_PLL	0
63fa375d42SZhangfei Gao #define MMP_SSPA_CLK_VCXO	1
64fa375d42SZhangfei Gao #define MMP_SSPA_CLK_AUDIO	3
65fa375d42SZhangfei Gao 
66fa375d42SZhangfei Gao /* sspa pll id */
67fa375d42SZhangfei Gao #define MMP_SYSCLK		0
68fa375d42SZhangfei Gao #define MMP_SSPA_CLK		1
69fa375d42SZhangfei Gao 
70fa375d42SZhangfei Gao #endif /* _MMP_SSPA_H */
71