123db472bSJeeja KP /*
223db472bSJeeja KP  *  skl_topology.h - Intel HDA Platform topology header file
323db472bSJeeja KP  *
423db472bSJeeja KP  *  Copyright (C) 2014-15 Intel Corp
523db472bSJeeja KP  *  Author: Jeeja KP <jeeja.kp@intel.com>
623db472bSJeeja KP  *  ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
723db472bSJeeja KP  *
823db472bSJeeja KP  *  This program is free software; you can redistribute it and/or modify
923db472bSJeeja KP  *  it under the terms of the GNU General Public License as published by
1023db472bSJeeja KP  *  the Free Software Foundation; version 2 of the License.
1123db472bSJeeja KP  *
1223db472bSJeeja KP  *  This program is distributed in the hope that it will be useful, but
1323db472bSJeeja KP  *  WITHOUT ANY WARRANTY; without even the implied warranty of
1423db472bSJeeja KP  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1523db472bSJeeja KP  *  General Public License for more details.
1623db472bSJeeja KP  *
1723db472bSJeeja KP  * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1823db472bSJeeja KP  *
1923db472bSJeeja KP  */
2023db472bSJeeja KP 
2123db472bSJeeja KP #ifndef __SKL_TOPOLOGY_H__
2223db472bSJeeja KP #define __SKL_TOPOLOGY_H__
2323db472bSJeeja KP 
2423db472bSJeeja KP #include <linux/types.h>
2523db472bSJeeja KP 
2623db472bSJeeja KP #include <sound/hdaudio_ext.h>
2723db472bSJeeja KP #include <sound/soc.h>
2823db472bSJeeja KP #include "skl.h"
2923db472bSJeeja KP #include "skl-tplg-interface.h"
3023db472bSJeeja KP 
3123db472bSJeeja KP #define BITS_PER_BYTE 8
3223db472bSJeeja KP #define MAX_TS_GROUPS 8
3323db472bSJeeja KP #define MAX_DMIC_TS_GROUPS 4
3423db472bSJeeja KP #define MAX_FIXED_DMIC_PARAMS_SIZE 727
3523db472bSJeeja KP 
3623db472bSJeeja KP /* Maximum number of coefficients up down mixer module */
3723db472bSJeeja KP #define UP_DOWN_MIXER_MAX_COEFF		6
3823db472bSJeeja KP 
3923db472bSJeeja KP enum skl_channel_index {
4023db472bSJeeja KP 	SKL_CHANNEL_LEFT = 0,
4123db472bSJeeja KP 	SKL_CHANNEL_RIGHT = 1,
4223db472bSJeeja KP 	SKL_CHANNEL_CENTER = 2,
4323db472bSJeeja KP 	SKL_CHANNEL_LEFT_SURROUND = 3,
4423db472bSJeeja KP 	SKL_CHANNEL_CENTER_SURROUND = 3,
4523db472bSJeeja KP 	SKL_CHANNEL_RIGHT_SURROUND = 4,
4623db472bSJeeja KP 	SKL_CHANNEL_LFE = 7,
4723db472bSJeeja KP 	SKL_CHANNEL_INVALID = 0xF,
4823db472bSJeeja KP };
4923db472bSJeeja KP 
5023db472bSJeeja KP enum skl_bitdepth {
5123db472bSJeeja KP 	SKL_DEPTH_8BIT = 8,
5223db472bSJeeja KP 	SKL_DEPTH_16BIT = 16,
5323db472bSJeeja KP 	SKL_DEPTH_24BIT = 24,
5423db472bSJeeja KP 	SKL_DEPTH_32BIT = 32,
5523db472bSJeeja KP 	SKL_DEPTH_INVALID
5623db472bSJeeja KP };
5723db472bSJeeja KP 
5823db472bSJeeja KP enum skl_interleaving {
5923db472bSJeeja KP 	/* [s1_ch1...s1_chN,...,sM_ch1...sM_chN] */
6023db472bSJeeja KP 	SKL_INTERLEAVING_PER_CHANNEL = 0,
6123db472bSJeeja KP 	/* [s1_ch1...sM_ch1,...,s1_chN...sM_chN] */
6223db472bSJeeja KP 	SKL_INTERLEAVING_PER_SAMPLE = 1,
6323db472bSJeeja KP };
6423db472bSJeeja KP 
6523db472bSJeeja KP enum skl_s_freq {
6623db472bSJeeja KP 	SKL_FS_8000 = 8000,
6723db472bSJeeja KP 	SKL_FS_11025 = 11025,
6823db472bSJeeja KP 	SKL_FS_12000 = 12000,
6923db472bSJeeja KP 	SKL_FS_16000 = 16000,
7023db472bSJeeja KP 	SKL_FS_22050 = 22050,
7123db472bSJeeja KP 	SKL_FS_24000 = 24000,
7223db472bSJeeja KP 	SKL_FS_32000 = 32000,
7323db472bSJeeja KP 	SKL_FS_44100 = 44100,
7423db472bSJeeja KP 	SKL_FS_48000 = 48000,
7523db472bSJeeja KP 	SKL_FS_64000 = 64000,
7623db472bSJeeja KP 	SKL_FS_88200 = 88200,
7723db472bSJeeja KP 	SKL_FS_96000 = 96000,
7823db472bSJeeja KP 	SKL_FS_128000 = 128000,
7923db472bSJeeja KP 	SKL_FS_176400 = 176400,
8023db472bSJeeja KP 	SKL_FS_192000 = 192000,
8123db472bSJeeja KP 	SKL_FS_INVALID
8223db472bSJeeja KP };
8323db472bSJeeja KP 
8423db472bSJeeja KP enum skl_widget_type {
8523db472bSJeeja KP 	SKL_WIDGET_VMIXER = 1,
8623db472bSJeeja KP 	SKL_WIDGET_MIXER = 2,
8723db472bSJeeja KP 	SKL_WIDGET_PGA = 3,
8823db472bSJeeja KP 	SKL_WIDGET_MUX = 4
8923db472bSJeeja KP };
9023db472bSJeeja KP 
9123db472bSJeeja KP struct skl_audio_data_format {
9223db472bSJeeja KP 	enum skl_s_freq s_freq;
9323db472bSJeeja KP 	enum skl_bitdepth bit_depth;
9423db472bSJeeja KP 	u32 channel_map;
9523db472bSJeeja KP 	enum skl_ch_cfg ch_cfg;
9623db472bSJeeja KP 	enum skl_interleaving interleaving;
9723db472bSJeeja KP 	u8 number_of_channels;
9823db472bSJeeja KP 	u8 valid_bit_depth;
9923db472bSJeeja KP 	u8 sample_type;
10023db472bSJeeja KP 	u8 reserved[1];
10123db472bSJeeja KP } __packed;
10223db472bSJeeja KP 
10323db472bSJeeja KP struct skl_base_cfg {
10423db472bSJeeja KP 	u32 cps;
10523db472bSJeeja KP 	u32 ibs;
10623db472bSJeeja KP 	u32 obs;
10723db472bSJeeja KP 	u32 is_pages;
10823db472bSJeeja KP 	struct skl_audio_data_format audio_fmt;
10923db472bSJeeja KP };
11023db472bSJeeja KP 
11123db472bSJeeja KP struct skl_cpr_gtw_cfg {
11223db472bSJeeja KP 	u32 node_id;
11323db472bSJeeja KP 	u32 dma_buffer_size;
11423db472bSJeeja KP 	u32 config_length;
11523db472bSJeeja KP 	/* not mandatory; required only for DMIC/I2S */
11623db472bSJeeja KP 	u32 config_data[1];
11723db472bSJeeja KP } __packed;
11823db472bSJeeja KP 
11923db472bSJeeja KP struct skl_cpr_cfg {
12023db472bSJeeja KP 	struct skl_base_cfg base_cfg;
12123db472bSJeeja KP 	struct skl_audio_data_format out_fmt;
12223db472bSJeeja KP 	u32 cpr_feature_mask;
12323db472bSJeeja KP 	struct skl_cpr_gtw_cfg gtw_cfg;
12423db472bSJeeja KP } __packed;
12523db472bSJeeja KP 
126a0ffe48bSHardik T Shah 
127a0ffe48bSHardik T Shah struct skl_src_module_cfg {
128a0ffe48bSHardik T Shah 	struct skl_base_cfg base_cfg;
129a0ffe48bSHardik T Shah 	enum skl_s_freq src_cfg;
130a0ffe48bSHardik T Shah } __packed;
131a0ffe48bSHardik T Shah 
1324e10996bSJeeja KP struct notification_mask {
1334e10996bSJeeja KP 	u32 notify;
1344e10996bSJeeja KP 	u32 enable;
1354e10996bSJeeja KP } __packed;
1364e10996bSJeeja KP 
137a0ffe48bSHardik T Shah struct skl_up_down_mixer_cfg {
138a0ffe48bSHardik T Shah 	struct skl_base_cfg base_cfg;
139a0ffe48bSHardik T Shah 	enum skl_ch_cfg out_ch_cfg;
140a0ffe48bSHardik T Shah 	/* This should be set to 1 if user coefficients are required */
141a0ffe48bSHardik T Shah 	u32 coeff_sel;
142a0ffe48bSHardik T Shah 	/* Pass the user coeff in this array */
143a0ffe48bSHardik T Shah 	s32 coeff[UP_DOWN_MIXER_MAX_COEFF];
144a0ffe48bSHardik T Shah } __packed;
145a0ffe48bSHardik T Shah 
14623db472bSJeeja KP enum skl_dma_type {
14723db472bSJeeja KP 	SKL_DMA_HDA_HOST_OUTPUT_CLASS = 0,
14823db472bSJeeja KP 	SKL_DMA_HDA_HOST_INPUT_CLASS = 1,
14923db472bSJeeja KP 	SKL_DMA_HDA_HOST_INOUT_CLASS = 2,
15023db472bSJeeja KP 	SKL_DMA_HDA_LINK_OUTPUT_CLASS = 8,
15123db472bSJeeja KP 	SKL_DMA_HDA_LINK_INPUT_CLASS = 9,
15223db472bSJeeja KP 	SKL_DMA_HDA_LINK_INOUT_CLASS = 0xA,
15323db472bSJeeja KP 	SKL_DMA_DMIC_LINK_INPUT_CLASS = 0xB,
15423db472bSJeeja KP 	SKL_DMA_I2S_LINK_OUTPUT_CLASS = 0xC,
15523db472bSJeeja KP 	SKL_DMA_I2S_LINK_INPUT_CLASS = 0xD,
15623db472bSJeeja KP };
15723db472bSJeeja KP 
15823db472bSJeeja KP union skl_ssp_dma_node {
15923db472bSJeeja KP 	u8 val;
16023db472bSJeeja KP 	struct {
161d7b18813SJeeja KP 		u8 time_slot_index:4;
16223db472bSJeeja KP 		u8 i2s_instance:4;
16323db472bSJeeja KP 	} dma_node;
16423db472bSJeeja KP };
16523db472bSJeeja KP 
16623db472bSJeeja KP union skl_connector_node_id {
16723db472bSJeeja KP 	u32 val;
16823db472bSJeeja KP 	struct {
16923db472bSJeeja KP 		u32 vindex:8;
17023db472bSJeeja KP 		u32 dma_type:4;
17123db472bSJeeja KP 		u32 rsvd:20;
17223db472bSJeeja KP 	} node;
17323db472bSJeeja KP };
17423db472bSJeeja KP 
17523db472bSJeeja KP struct skl_module_fmt {
17623db472bSJeeja KP 	u32 channels;
17723db472bSJeeja KP 	u32 s_freq;
17823db472bSJeeja KP 	u32 bit_depth;
17923db472bSJeeja KP 	u32 valid_bit_depth;
18023db472bSJeeja KP 	u32 ch_cfg;
18123db472bSJeeja KP };
18223db472bSJeeja KP 
1834f745708SJeeja KP struct skl_module_cfg;
1844f745708SJeeja KP 
18523db472bSJeeja KP struct skl_module_inst_id {
18623db472bSJeeja KP 	u32 module_id;
18723db472bSJeeja KP 	u32 instance_id;
18823db472bSJeeja KP };
18923db472bSJeeja KP 
1904f745708SJeeja KP enum skl_module_pin_state {
1914f745708SJeeja KP 	SKL_PIN_UNBIND = 0,
1924f745708SJeeja KP 	SKL_PIN_BIND_DONE = 1,
1934f745708SJeeja KP };
1944f745708SJeeja KP 
19523db472bSJeeja KP struct skl_module_pin {
19623db472bSJeeja KP 	struct skl_module_inst_id id;
19723db472bSJeeja KP 	bool is_dynamic;
19823db472bSJeeja KP 	bool in_use;
1994f745708SJeeja KP 	enum skl_module_pin_state pin_state;
2004f745708SJeeja KP 	struct skl_module_cfg *tgt_mcfg;
20123db472bSJeeja KP };
20223db472bSJeeja KP 
20323db472bSJeeja KP struct skl_specific_cfg {
20423db472bSJeeja KP 	u32 caps_size;
20523db472bSJeeja KP 	u32 *caps;
20623db472bSJeeja KP };
20723db472bSJeeja KP 
20823db472bSJeeja KP enum skl_pipe_state {
20923db472bSJeeja KP 	SKL_PIPE_INVALID = 0,
21023db472bSJeeja KP 	SKL_PIPE_CREATED = 1,
21123db472bSJeeja KP 	SKL_PIPE_PAUSED = 2,
21223db472bSJeeja KP 	SKL_PIPE_STARTED = 3
21323db472bSJeeja KP };
21423db472bSJeeja KP 
21523db472bSJeeja KP struct skl_pipe_module {
21623db472bSJeeja KP 	struct snd_soc_dapm_widget *w;
21723db472bSJeeja KP 	struct list_head node;
21823db472bSJeeja KP };
21923db472bSJeeja KP 
22023db472bSJeeja KP struct skl_pipe_params {
22123db472bSJeeja KP 	u8 host_dma_id;
22223db472bSJeeja KP 	u8 link_dma_id;
22323db472bSJeeja KP 	u32 ch;
22423db472bSJeeja KP 	u32 s_freq;
22523db472bSJeeja KP 	u32 s_fmt;
22623db472bSJeeja KP 	u8 linktype;
22723db472bSJeeja KP 	int stream;
22823db472bSJeeja KP };
22923db472bSJeeja KP 
23023db472bSJeeja KP struct skl_pipe {
23123db472bSJeeja KP 	u8 ppl_id;
23223db472bSJeeja KP 	u8 pipe_priority;
23323db472bSJeeja KP 	u16 conn_type;
23423db472bSJeeja KP 	u32 memory_pages;
23523db472bSJeeja KP 	struct skl_pipe_params *p_params;
23623db472bSJeeja KP 	enum skl_pipe_state state;
23723db472bSJeeja KP 	struct list_head w_list;
23823db472bSJeeja KP };
23923db472bSJeeja KP 
24023db472bSJeeja KP enum skl_module_state {
24123db472bSJeeja KP 	SKL_MODULE_UNINIT = 0,
24223db472bSJeeja KP 	SKL_MODULE_INIT_DONE = 1,
24323db472bSJeeja KP 	SKL_MODULE_LOADED = 2,
24423db472bSJeeja KP 	SKL_MODULE_UNLOADED = 3,
24523db472bSJeeja KP 	SKL_MODULE_BIND_DONE = 4
24623db472bSJeeja KP };
24723db472bSJeeja KP 
24823db472bSJeeja KP struct skl_module_cfg {
24923db472bSJeeja KP 	struct skl_module_inst_id id;
25023db472bSJeeja KP 	struct skl_module_fmt in_fmt;
25123db472bSJeeja KP 	struct skl_module_fmt out_fmt;
25223db472bSJeeja KP 	u8 max_in_queue;
25323db472bSJeeja KP 	u8 max_out_queue;
25423db472bSJeeja KP 	u8 in_queue_mask;
25523db472bSJeeja KP 	u8 out_queue_mask;
25623db472bSJeeja KP 	u8 in_queue;
25723db472bSJeeja KP 	u8 out_queue;
25823db472bSJeeja KP 	u32 mcps;
25923db472bSJeeja KP 	u32 ibs;
26023db472bSJeeja KP 	u32 obs;
26123db472bSJeeja KP 	u8 is_loadable;
26223db472bSJeeja KP 	u8 core_id;
26323db472bSJeeja KP 	u8 dev_type;
26423db472bSJeeja KP 	u8 dma_id;
26523db472bSJeeja KP 	u8 time_slot;
26623db472bSJeeja KP 	u32 params_fixup;
26723db472bSJeeja KP 	u32 converter;
26823db472bSJeeja KP 	u32 vbus_id;
26923db472bSJeeja KP 	struct skl_module_pin *m_in_pin;
27023db472bSJeeja KP 	struct skl_module_pin *m_out_pin;
27123db472bSJeeja KP 	enum skl_module_type m_type;
27223db472bSJeeja KP 	enum skl_hw_conn_type  hw_conn_type;
27323db472bSJeeja KP 	enum skl_module_state m_state;
27423db472bSJeeja KP 	struct skl_pipe *pipe;
27523db472bSJeeja KP 	struct skl_specific_cfg formats_config;
27623db472bSJeeja KP };
277a0ffe48bSHardik T Shah 
278e4e2d2f4SJeeja KP struct skl_pipeline {
279e4e2d2f4SJeeja KP 	struct skl_pipe *pipe;
280e4e2d2f4SJeeja KP 	struct list_head node;
281e4e2d2f4SJeeja KP };
282e4e2d2f4SJeeja KP 
283e4e2d2f4SJeeja KP struct skl_dapm_path_list {
284e4e2d2f4SJeeja KP 	struct snd_soc_dapm_path *dapm_path;
285e4e2d2f4SJeeja KP 	struct list_head node;
286e4e2d2f4SJeeja KP };
287e4e2d2f4SJeeja KP 
288d93f8e55SVinod Koul static inline struct skl *get_skl_ctx(struct device *dev)
289d93f8e55SVinod Koul {
290d93f8e55SVinod Koul 	struct hdac_ext_bus *ebus = dev_get_drvdata(dev);
291d93f8e55SVinod Koul 
292d93f8e55SVinod Koul 	return ebus_to_skl(ebus);
293d93f8e55SVinod Koul }
294d93f8e55SVinod Koul 
295cfb0a873SVinod Koul int skl_tplg_be_update_params(struct snd_soc_dai *dai,
296cfb0a873SVinod Koul 	struct skl_pipe_params *params);
297cfb0a873SVinod Koul void skl_tplg_set_be_dmic_config(struct snd_soc_dai *dai,
298cfb0a873SVinod Koul 	struct skl_pipe_params *params, int stream);
299cfb0a873SVinod Koul int skl_tplg_init(struct snd_soc_platform *platform,
300cfb0a873SVinod Koul 				struct hdac_ext_bus *ebus);
301cfb0a873SVinod Koul struct skl_module_cfg *skl_tplg_fe_get_cpr_module(
302cfb0a873SVinod Koul 		struct snd_soc_dai *dai, int stream);
303cfb0a873SVinod Koul int skl_tplg_update_pipe_params(struct device *dev,
304cfb0a873SVinod Koul 		struct skl_module_cfg *mconfig, struct skl_pipe_params *params);
305cfb0a873SVinod Koul 
306c9b1e834SJeeja KP int skl_create_pipeline(struct skl_sst *ctx, struct skl_pipe *pipe);
307c9b1e834SJeeja KP 
308c9b1e834SJeeja KP int skl_run_pipe(struct skl_sst *ctx, struct skl_pipe *pipe);
309c9b1e834SJeeja KP 
310c9b1e834SJeeja KP int skl_pause_pipe(struct skl_sst *ctx, struct skl_pipe *pipe);
311c9b1e834SJeeja KP 
312c9b1e834SJeeja KP int skl_delete_pipe(struct skl_sst *ctx, struct skl_pipe *pipe);
313c9b1e834SJeeja KP 
314c9b1e834SJeeja KP int skl_stop_pipe(struct skl_sst *ctx, struct skl_pipe *pipe);
315c9b1e834SJeeja KP 
316beb73b26SJeeja KP int skl_init_module(struct skl_sst *ctx, struct skl_module_cfg *module_config,
317beb73b26SJeeja KP 	char *param);
318beb73b26SJeeja KP 
319beb73b26SJeeja KP int skl_bind_modules(struct skl_sst *ctx, struct skl_module_cfg
320beb73b26SJeeja KP 	*src_module, struct skl_module_cfg *dst_module);
321beb73b26SJeeja KP 
322beb73b26SJeeja KP int skl_unbind_modules(struct skl_sst *ctx, struct skl_module_cfg
323beb73b26SJeeja KP 	*src_module, struct skl_module_cfg *dst_module);
324beb73b26SJeeja KP 
32523db472bSJeeja KP enum skl_bitdepth skl_get_bit_depth(int params);
32623db472bSJeeja KP #endif
327