xref: /openbmc/linux/sound/soc/intel/skylake/bxt-sst.c (revision 3467a64d)
192eb4f62SJeeja KP /*
292eb4f62SJeeja KP  *  bxt-sst.c - DSP library functions for BXT platform
392eb4f62SJeeja KP  *
492eb4f62SJeeja KP  *  Copyright (C) 2015-16 Intel Corp
592eb4f62SJeeja KP  *  Author:Rafal Redzimski <rafal.f.redzimski@intel.com>
692eb4f62SJeeja KP  *	   Jeeja KP <jeeja.kp@intel.com>
792eb4f62SJeeja KP  *
892eb4f62SJeeja KP  *  This program is free software; you can redistribute it and/or modify
992eb4f62SJeeja KP  *  it under the terms of the GNU General Public License as published by
1092eb4f62SJeeja KP  *  the Free Software Foundation; version 2 of the License.
1192eb4f62SJeeja KP  *
1292eb4f62SJeeja KP  *  This program is distributed in the hope that it will be useful, but
1392eb4f62SJeeja KP  *  WITHOUT ANY WARRANTY; without even the implied warranty of
1492eb4f62SJeeja KP  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1592eb4f62SJeeja KP  *  General Public License for more details.
1692eb4f62SJeeja KP  */
1792eb4f62SJeeja KP 
1892eb4f62SJeeja KP #include <linux/module.h>
1992eb4f62SJeeja KP #include <linux/delay.h>
2092eb4f62SJeeja KP #include <linux/firmware.h>
2192eb4f62SJeeja KP #include <linux/device.h>
2292eb4f62SJeeja KP 
2392eb4f62SJeeja KP #include "../common/sst-dsp.h"
2492eb4f62SJeeja KP #include "../common/sst-dsp-priv.h"
2592eb4f62SJeeja KP #include "skl-sst-ipc.h"
2692eb4f62SJeeja KP 
2792eb4f62SJeeja KP #define BXT_BASEFW_TIMEOUT	3000
2892eb4f62SJeeja KP #define BXT_INIT_TIMEOUT	500
2992eb4f62SJeeja KP #define BXT_IPC_PURGE_FW	0x01004000
3092eb4f62SJeeja KP 
3192eb4f62SJeeja KP #define BXT_ROM_INIT		0x5
3292eb4f62SJeeja KP #define BXT_ADSP_SRAM0_BASE	0x80000
3392eb4f62SJeeja KP 
3492eb4f62SJeeja KP /* Firmware status window */
3592eb4f62SJeeja KP #define BXT_ADSP_FW_STATUS	BXT_ADSP_SRAM0_BASE
3692eb4f62SJeeja KP #define BXT_ADSP_ERROR_CODE     (BXT_ADSP_FW_STATUS + 0x4)
3792eb4f62SJeeja KP 
3892eb4f62SJeeja KP #define BXT_ADSP_SRAM1_BASE	0xA0000
3992eb4f62SJeeja KP 
4092eb4f62SJeeja KP static unsigned int bxt_get_errorcode(struct sst_dsp *ctx)
4192eb4f62SJeeja KP {
4292eb4f62SJeeja KP 	 return sst_dsp_shim_read(ctx, BXT_ADSP_ERROR_CODE);
4392eb4f62SJeeja KP }
4492eb4f62SJeeja KP 
4592eb4f62SJeeja KP static int sst_bxt_prepare_fw(struct sst_dsp *ctx,
4692eb4f62SJeeja KP 			const void *fwdata, u32 fwsize)
4792eb4f62SJeeja KP {
4892eb4f62SJeeja KP 	int stream_tag, ret, i;
4992eb4f62SJeeja KP 	u32 reg;
5092eb4f62SJeeja KP 
5192eb4f62SJeeja KP 	stream_tag = ctx->dsp_ops.prepare(ctx->dev, 0x40, fwsize, &ctx->dmab);
5292eb4f62SJeeja KP 	if (stream_tag < 0) {
5392eb4f62SJeeja KP 		dev_err(ctx->dev, "Failed to prepare DMA FW loading err: %x\n",
5492eb4f62SJeeja KP 				stream_tag);
5592eb4f62SJeeja KP 		return stream_tag;
5692eb4f62SJeeja KP 	}
5792eb4f62SJeeja KP 
5892eb4f62SJeeja KP 	ctx->dsp_ops.stream_tag = stream_tag;
5992eb4f62SJeeja KP 	memcpy(ctx->dmab.area, fwdata, fwsize);
6092eb4f62SJeeja KP 
6192eb4f62SJeeja KP 	/* Purge FW request */
6292eb4f62SJeeja KP 	sst_dsp_shim_write(ctx, SKL_ADSP_REG_HIPCI, SKL_ADSP_REG_HIPCI_BUSY |
6392eb4f62SJeeja KP 					 BXT_IPC_PURGE_FW | (stream_tag - 1));
6492eb4f62SJeeja KP 
6592eb4f62SJeeja KP 	ret = skl_dsp_enable_core(ctx);
6692eb4f62SJeeja KP 	if (ret < 0) {
6792eb4f62SJeeja KP 		dev_err(ctx->dev, "Boot dsp core failed ret: %d\n", ret);
6892eb4f62SJeeja KP 		ret = -EIO;
6992eb4f62SJeeja KP 		goto base_fw_load_failed;
7092eb4f62SJeeja KP 	}
7192eb4f62SJeeja KP 
7292eb4f62SJeeja KP 	for (i = BXT_INIT_TIMEOUT; i > 0; --i) {
7392eb4f62SJeeja KP 		reg = sst_dsp_shim_read(ctx, SKL_ADSP_REG_HIPCIE);
7492eb4f62SJeeja KP 
7592eb4f62SJeeja KP 		if (reg & SKL_ADSP_REG_HIPCIE_DONE) {
7692eb4f62SJeeja KP 			sst_dsp_shim_update_bits_forced(ctx,
7792eb4f62SJeeja KP 					SKL_ADSP_REG_HIPCIE,
7892eb4f62SJeeja KP 					SKL_ADSP_REG_HIPCIE_DONE,
7992eb4f62SJeeja KP 					SKL_ADSP_REG_HIPCIE_DONE);
8092eb4f62SJeeja KP 			break;
8192eb4f62SJeeja KP 		}
8292eb4f62SJeeja KP 		mdelay(1);
8392eb4f62SJeeja KP 	}
8492eb4f62SJeeja KP 	if (!i) {
8592eb4f62SJeeja KP 		dev_info(ctx->dev, "Waiting for HIPCIE done, reg: 0x%x\n", reg);
8692eb4f62SJeeja KP 		sst_dsp_shim_update_bits(ctx, SKL_ADSP_REG_HIPCIE,
8792eb4f62SJeeja KP 				SKL_ADSP_REG_HIPCIE_DONE,
8892eb4f62SJeeja KP 				SKL_ADSP_REG_HIPCIE_DONE);
8992eb4f62SJeeja KP 	}
9092eb4f62SJeeja KP 
9192eb4f62SJeeja KP 	/* enable Interrupt */
9292eb4f62SJeeja KP 	skl_ipc_int_enable(ctx);
9392eb4f62SJeeja KP 	skl_ipc_op_int_enable(ctx);
9492eb4f62SJeeja KP 
9592eb4f62SJeeja KP 	for (i = BXT_INIT_TIMEOUT; i > 0; --i) {
9692eb4f62SJeeja KP 		if (SKL_FW_INIT ==
9792eb4f62SJeeja KP 				(sst_dsp_shim_read(ctx, BXT_ADSP_FW_STATUS) &
9892eb4f62SJeeja KP 				SKL_FW_STS_MASK)) {
9992eb4f62SJeeja KP 
10092eb4f62SJeeja KP 			dev_info(ctx->dev, "ROM loaded, continue FW loading\n");
10192eb4f62SJeeja KP 			break;
10292eb4f62SJeeja KP 		}
10392eb4f62SJeeja KP 		mdelay(1);
10492eb4f62SJeeja KP 	}
10592eb4f62SJeeja KP 	if (!i) {
10692eb4f62SJeeja KP 		dev_err(ctx->dev, "Timeout for ROM init, HIPCIE: 0x%x\n", reg);
10792eb4f62SJeeja KP 		ret = -EIO;
10892eb4f62SJeeja KP 		goto base_fw_load_failed;
10992eb4f62SJeeja KP 	}
11092eb4f62SJeeja KP 
11192eb4f62SJeeja KP 	return ret;
11292eb4f62SJeeja KP 
11392eb4f62SJeeja KP base_fw_load_failed:
11492eb4f62SJeeja KP 	ctx->dsp_ops.cleanup(ctx->dev, &ctx->dmab, stream_tag);
11592eb4f62SJeeja KP 	skl_dsp_disable_core(ctx);
11692eb4f62SJeeja KP 	return ret;
11792eb4f62SJeeja KP }
11892eb4f62SJeeja KP 
11992eb4f62SJeeja KP static int sst_transfer_fw_host_dma(struct sst_dsp *ctx)
12092eb4f62SJeeja KP {
12192eb4f62SJeeja KP 	int ret;
12292eb4f62SJeeja KP 
12392eb4f62SJeeja KP 	ctx->dsp_ops.trigger(ctx->dev, true, ctx->dsp_ops.stream_tag);
12492eb4f62SJeeja KP 	ret = sst_dsp_register_poll(ctx, BXT_ADSP_FW_STATUS, SKL_FW_STS_MASK,
12592eb4f62SJeeja KP 			BXT_ROM_INIT, BXT_BASEFW_TIMEOUT, "Firmware boot");
12692eb4f62SJeeja KP 
12792eb4f62SJeeja KP 	ctx->dsp_ops.trigger(ctx->dev, false, ctx->dsp_ops.stream_tag);
12892eb4f62SJeeja KP 	ctx->dsp_ops.cleanup(ctx->dev, &ctx->dmab, ctx->dsp_ops.stream_tag);
12992eb4f62SJeeja KP 
13092eb4f62SJeeja KP 	return ret;
13192eb4f62SJeeja KP }
13292eb4f62SJeeja KP 
1333467a64dSVinod Koul #define BXT_ADSP_FW_BIN_HDR_OFFSET 0x2000
1343467a64dSVinod Koul 
13592eb4f62SJeeja KP static int bxt_load_base_firmware(struct sst_dsp *ctx)
13692eb4f62SJeeja KP {
137bf242d19SVinod Koul 	struct firmware stripped_fw;
13892eb4f62SJeeja KP 	struct skl_sst *skl = ctx->thread_context;
13992eb4f62SJeeja KP 	int ret;
14092eb4f62SJeeja KP 
141fdfa82eeSVinod Koul 	ret = request_firmware(&ctx->fw, ctx->fw_name, ctx->dev);
14292eb4f62SJeeja KP 	if (ret < 0) {
14392eb4f62SJeeja KP 		dev_err(ctx->dev, "Request firmware failed %d\n", ret);
14492eb4f62SJeeja KP 		goto sst_load_base_firmware_failed;
14592eb4f62SJeeja KP 	}
14692eb4f62SJeeja KP 
147bf242d19SVinod Koul 	/* check for extended manifest */
148bf242d19SVinod Koul 	if (ctx->fw == NULL)
149bf242d19SVinod Koul 		goto sst_load_base_firmware_failed;
150bf242d19SVinod Koul 
1513467a64dSVinod Koul 	ret = snd_skl_parse_uuids(ctx, BXT_ADSP_FW_BIN_HDR_OFFSET);
1523467a64dSVinod Koul 	if (ret < 0)
1533467a64dSVinod Koul 		goto sst_load_base_firmware_failed;
154bf242d19SVinod Koul 
155bf242d19SVinod Koul 	stripped_fw.data = ctx->fw->data;
156bf242d19SVinod Koul 	stripped_fw.size = ctx->fw->size;
157bf242d19SVinod Koul 	skl_dsp_strip_extended_manifest(&stripped_fw);
158bf242d19SVinod Koul 
159bf242d19SVinod Koul 	ret = sst_bxt_prepare_fw(ctx, stripped_fw.data, stripped_fw.size);
16092eb4f62SJeeja KP 	/* Retry Enabling core and ROM load. Retry seemed to help */
16192eb4f62SJeeja KP 	if (ret < 0) {
162bf242d19SVinod Koul 		ret = sst_bxt_prepare_fw(ctx, stripped_fw.data, stripped_fw.size);
16392eb4f62SJeeja KP 		if (ret < 0) {
16492eb4f62SJeeja KP 			dev_err(ctx->dev, "Core En/ROM load fail:%d\n", ret);
16592eb4f62SJeeja KP 			goto sst_load_base_firmware_failed;
16692eb4f62SJeeja KP 		}
16792eb4f62SJeeja KP 	}
16892eb4f62SJeeja KP 
16992eb4f62SJeeja KP 	ret = sst_transfer_fw_host_dma(ctx);
17092eb4f62SJeeja KP 	if (ret < 0) {
17192eb4f62SJeeja KP 		dev_err(ctx->dev, "Transfer firmware failed %d\n", ret);
17292eb4f62SJeeja KP 		dev_info(ctx->dev, "Error code=0x%x: FW status=0x%x\n",
17392eb4f62SJeeja KP 			sst_dsp_shim_read(ctx, BXT_ADSP_ERROR_CODE),
17492eb4f62SJeeja KP 			sst_dsp_shim_read(ctx, BXT_ADSP_FW_STATUS));
17592eb4f62SJeeja KP 
17692eb4f62SJeeja KP 		skl_dsp_disable_core(ctx);
17792eb4f62SJeeja KP 	} else {
17892eb4f62SJeeja KP 		dev_dbg(ctx->dev, "Firmware download successful\n");
17992eb4f62SJeeja KP 		ret = wait_event_timeout(skl->boot_wait, skl->boot_complete,
18092eb4f62SJeeja KP 					msecs_to_jiffies(SKL_IPC_BOOT_MSECS));
18192eb4f62SJeeja KP 		if (ret == 0) {
18292eb4f62SJeeja KP 			dev_err(ctx->dev, "DSP boot fail, FW Ready timeout\n");
18392eb4f62SJeeja KP 			skl_dsp_disable_core(ctx);
18492eb4f62SJeeja KP 			ret = -EIO;
18592eb4f62SJeeja KP 		} else {
18692eb4f62SJeeja KP 			skl_dsp_set_state_locked(ctx, SKL_DSP_RUNNING);
18792eb4f62SJeeja KP 			ret = 0;
18892eb4f62SJeeja KP 		}
18992eb4f62SJeeja KP 	}
19092eb4f62SJeeja KP 
19192eb4f62SJeeja KP sst_load_base_firmware_failed:
192fdfa82eeSVinod Koul 	release_firmware(ctx->fw);
19392eb4f62SJeeja KP 	return ret;
19492eb4f62SJeeja KP }
19592eb4f62SJeeja KP 
19692eb4f62SJeeja KP static int bxt_set_dsp_D0(struct sst_dsp *ctx)
19792eb4f62SJeeja KP {
19892eb4f62SJeeja KP 	struct skl_sst *skl = ctx->thread_context;
19992eb4f62SJeeja KP 	int ret;
20092eb4f62SJeeja KP 
20192eb4f62SJeeja KP 	skl->boot_complete = false;
20292eb4f62SJeeja KP 
20392eb4f62SJeeja KP 	ret = skl_dsp_enable_core(ctx);
20492eb4f62SJeeja KP 	if (ret < 0) {
20592eb4f62SJeeja KP 		dev_err(ctx->dev, "enable dsp core failed ret: %d\n", ret);
20692eb4f62SJeeja KP 		return ret;
20792eb4f62SJeeja KP 	}
20892eb4f62SJeeja KP 
20992eb4f62SJeeja KP 	/* enable interrupt */
21092eb4f62SJeeja KP 	skl_ipc_int_enable(ctx);
21192eb4f62SJeeja KP 	skl_ipc_op_int_enable(ctx);
21292eb4f62SJeeja KP 
21392eb4f62SJeeja KP 	ret = wait_event_timeout(skl->boot_wait, skl->boot_complete,
21492eb4f62SJeeja KP 					msecs_to_jiffies(SKL_IPC_BOOT_MSECS));
21592eb4f62SJeeja KP 	if (ret == 0) {
21692eb4f62SJeeja KP 		dev_err(ctx->dev, "ipc: error DSP boot timeout\n");
21792eb4f62SJeeja KP 		dev_err(ctx->dev, "Error code=0x%x: FW status=0x%x\n",
21892eb4f62SJeeja KP 			sst_dsp_shim_read(ctx, BXT_ADSP_ERROR_CODE),
21992eb4f62SJeeja KP 			sst_dsp_shim_read(ctx, BXT_ADSP_FW_STATUS));
22092eb4f62SJeeja KP 		return -EIO;
22192eb4f62SJeeja KP 	}
22292eb4f62SJeeja KP 
22392eb4f62SJeeja KP 	skl_dsp_set_state_locked(ctx, SKL_DSP_RUNNING);
22492eb4f62SJeeja KP 	return 0;
22592eb4f62SJeeja KP }
22692eb4f62SJeeja KP 
22792eb4f62SJeeja KP static int bxt_set_dsp_D3(struct sst_dsp *ctx)
22892eb4f62SJeeja KP {
22992eb4f62SJeeja KP 	struct skl_ipc_dxstate_info dx;
23092eb4f62SJeeja KP 	struct skl_sst *skl = ctx->thread_context;
23192eb4f62SJeeja KP 	int ret = 0;
23292eb4f62SJeeja KP 
23392eb4f62SJeeja KP 	if (!is_skl_dsp_running(ctx))
23492eb4f62SJeeja KP 		return ret;
23592eb4f62SJeeja KP 
23692eb4f62SJeeja KP 	dx.core_mask = SKL_DSP_CORE0_MASK;
23792eb4f62SJeeja KP 	dx.dx_mask = SKL_IPC_D3_MASK;
23892eb4f62SJeeja KP 
23992eb4f62SJeeja KP 	ret = skl_ipc_set_dx(&skl->ipc, SKL_INSTANCE_ID,
24092eb4f62SJeeja KP 				SKL_BASE_FW_MODULE_ID, &dx);
24192eb4f62SJeeja KP 	if (ret < 0) {
24292eb4f62SJeeja KP 		dev_err(ctx->dev, "Failed to set DSP to D3 state: %d\n", ret);
24392eb4f62SJeeja KP 		return ret;
24492eb4f62SJeeja KP 	}
24592eb4f62SJeeja KP 
24692eb4f62SJeeja KP 	ret = skl_dsp_disable_core(ctx);
24792eb4f62SJeeja KP 	if (ret < 0) {
24892eb4f62SJeeja KP 		dev_err(ctx->dev, "disbale dsp core failed: %d\n", ret);
24992eb4f62SJeeja KP 		ret = -EIO;
25092eb4f62SJeeja KP 	}
25192eb4f62SJeeja KP 
25292eb4f62SJeeja KP 	skl_dsp_set_state_locked(ctx, SKL_DSP_RESET);
25392eb4f62SJeeja KP 	return 0;
25492eb4f62SJeeja KP }
25592eb4f62SJeeja KP 
25692eb4f62SJeeja KP static struct skl_dsp_fw_ops bxt_fw_ops = {
25792eb4f62SJeeja KP 	.set_state_D0 = bxt_set_dsp_D0,
25892eb4f62SJeeja KP 	.set_state_D3 = bxt_set_dsp_D3,
25992eb4f62SJeeja KP 	.load_fw = bxt_load_base_firmware,
26092eb4f62SJeeja KP 	.get_fw_errcode = bxt_get_errorcode,
26192eb4f62SJeeja KP };
26292eb4f62SJeeja KP 
26392eb4f62SJeeja KP static struct sst_ops skl_ops = {
26492eb4f62SJeeja KP 	.irq_handler = skl_dsp_sst_interrupt,
26592eb4f62SJeeja KP 	.write = sst_shim32_write,
26692eb4f62SJeeja KP 	.read = sst_shim32_read,
26792eb4f62SJeeja KP 	.ram_read = sst_memcpy_fromio_32,
26892eb4f62SJeeja KP 	.ram_write = sst_memcpy_toio_32,
26992eb4f62SJeeja KP 	.free = skl_dsp_free,
27092eb4f62SJeeja KP };
27192eb4f62SJeeja KP 
27292eb4f62SJeeja KP static struct sst_dsp_device skl_dev = {
27392eb4f62SJeeja KP 	.thread = skl_dsp_irq_thread_handler,
27492eb4f62SJeeja KP 	.ops = &skl_ops,
27592eb4f62SJeeja KP };
27692eb4f62SJeeja KP 
27792eb4f62SJeeja KP int bxt_sst_dsp_init(struct device *dev, void __iomem *mmio_base, int irq,
27892eb4f62SJeeja KP 			const char *fw_name, struct skl_dsp_loader_ops dsp_ops,
27992eb4f62SJeeja KP 			struct skl_sst **dsp)
28092eb4f62SJeeja KP {
28192eb4f62SJeeja KP 	struct skl_sst *skl;
28292eb4f62SJeeja KP 	struct sst_dsp *sst;
28392eb4f62SJeeja KP 	int ret;
28492eb4f62SJeeja KP 
28592eb4f62SJeeja KP 	skl = devm_kzalloc(dev, sizeof(*skl), GFP_KERNEL);
28692eb4f62SJeeja KP 	if (skl == NULL)
28792eb4f62SJeeja KP 		return -ENOMEM;
28892eb4f62SJeeja KP 
28992eb4f62SJeeja KP 	skl->dev = dev;
29092eb4f62SJeeja KP 	skl_dev.thread_context = skl;
2913467a64dSVinod Koul 	INIT_LIST_HEAD(&skl->uuid_list);
29292eb4f62SJeeja KP 
29392eb4f62SJeeja KP 	skl->dsp = skl_dsp_ctx_init(dev, &skl_dev, irq);
29492eb4f62SJeeja KP 	if (!skl->dsp) {
29592eb4f62SJeeja KP 		dev_err(skl->dev, "skl_dsp_ctx_init failed\n");
29692eb4f62SJeeja KP 		return -ENODEV;
29792eb4f62SJeeja KP 	}
29892eb4f62SJeeja KP 
29992eb4f62SJeeja KP 	sst = skl->dsp;
30092eb4f62SJeeja KP 	sst->fw_name = fw_name;
30192eb4f62SJeeja KP 	sst->dsp_ops = dsp_ops;
30292eb4f62SJeeja KP 	sst->fw_ops = bxt_fw_ops;
30392eb4f62SJeeja KP 	sst->addr.lpe = mmio_base;
30492eb4f62SJeeja KP 	sst->addr.shim = mmio_base;
30592eb4f62SJeeja KP 
30692eb4f62SJeeja KP 	sst_dsp_mailbox_init(sst, (BXT_ADSP_SRAM0_BASE + SKL_ADSP_W0_STAT_SZ),
30792eb4f62SJeeja KP 			SKL_ADSP_W0_UP_SZ, BXT_ADSP_SRAM1_BASE, SKL_ADSP_W1_SZ);
30892eb4f62SJeeja KP 
30992eb4f62SJeeja KP 	ret = skl_ipc_init(dev, skl);
31092eb4f62SJeeja KP 	if (ret)
31192eb4f62SJeeja KP 		return ret;
31292eb4f62SJeeja KP 
31392eb4f62SJeeja KP 	skl->boot_complete = false;
31492eb4f62SJeeja KP 	init_waitqueue_head(&skl->boot_wait);
31592eb4f62SJeeja KP 
31692eb4f62SJeeja KP 	ret = sst->fw_ops.load_fw(sst);
31792eb4f62SJeeja KP 	if (ret < 0) {
31892eb4f62SJeeja KP 		dev_err(dev, "Load base fw failed: %x", ret);
31992eb4f62SJeeja KP 		return ret;
32092eb4f62SJeeja KP 	}
32192eb4f62SJeeja KP 
32292eb4f62SJeeja KP 	if (dsp)
32392eb4f62SJeeja KP 		*dsp = skl;
32492eb4f62SJeeja KP 
32592eb4f62SJeeja KP 	return 0;
32692eb4f62SJeeja KP }
32792eb4f62SJeeja KP EXPORT_SYMBOL_GPL(bxt_sst_dsp_init);
32892eb4f62SJeeja KP 
32992eb4f62SJeeja KP 
33092eb4f62SJeeja KP void bxt_sst_dsp_cleanup(struct device *dev, struct skl_sst *ctx)
33192eb4f62SJeeja KP {
3323467a64dSVinod Koul 	skl_freeup_uuid_list(ctx);
33392eb4f62SJeeja KP 	skl_ipc_free(&ctx->ipc);
33492eb4f62SJeeja KP 	ctx->dsp->cl_dev.ops.cl_cleanup_controller(ctx->dsp);
33592eb4f62SJeeja KP 
33692eb4f62SJeeja KP 	if (ctx->dsp->addr.lpe)
33792eb4f62SJeeja KP 		iounmap(ctx->dsp->addr.lpe);
33892eb4f62SJeeja KP 
33992eb4f62SJeeja KP 	ctx->dsp->ops->free(ctx->dsp);
34092eb4f62SJeeja KP }
34192eb4f62SJeeja KP EXPORT_SYMBOL_GPL(bxt_sst_dsp_cleanup);
34292eb4f62SJeeja KP 
34392eb4f62SJeeja KP MODULE_LICENSE("GPL v2");
34492eb4f62SJeeja KP MODULE_DESCRIPTION("Intel Broxton IPC driver");
345