xref: /openbmc/linux/sound/soc/intel/avs/core.c (revision 8d9614b8)
1b27f4523SCezary Rojewski // SPDX-License-Identifier: GPL-2.0-only
2b27f4523SCezary Rojewski //
3b27f4523SCezary Rojewski // Copyright(c) 2021-2022 Intel Corporation. All rights reserved.
4b27f4523SCezary Rojewski //
5b27f4523SCezary Rojewski // Authors: Cezary Rojewski <cezary.rojewski@intel.com>
6b27f4523SCezary Rojewski //          Amadeusz Slawinski <amadeuszx.slawinski@linux.intel.com>
7b27f4523SCezary Rojewski //
8b27f4523SCezary Rojewski // Special thanks to:
9b27f4523SCezary Rojewski //    Krzysztof Hejmowski <krzysztof.hejmowski@intel.com>
10b27f4523SCezary Rojewski //    Michal Sienkiewicz <michal.sienkiewicz@intel.com>
11b27f4523SCezary Rojewski //    Filip Proborszcz
12b27f4523SCezary Rojewski //
13b27f4523SCezary Rojewski // for sharing Intel AudioDSP expertise and helping shape the very
14b27f4523SCezary Rojewski // foundation of this driver
15b27f4523SCezary Rojewski //
16b27f4523SCezary Rojewski 
171affc44eSCezary Rojewski #include <linux/module.h>
18b27f4523SCezary Rojewski #include <linux/pci.h>
191affc44eSCezary Rojewski #include <sound/hda_codec.h>
201affc44eSCezary Rojewski #include <sound/hda_i915.h>
211affc44eSCezary Rojewski #include <sound/hda_register.h>
22b27f4523SCezary Rojewski #include <sound/hdaudio.h>
231affc44eSCezary Rojewski #include <sound/hdaudio_ext.h>
241affc44eSCezary Rojewski #include <sound/intel-dsp-config.h>
251affc44eSCezary Rojewski #include <sound/intel-nhlt.h>
26c50cea05SCezary Rojewski #include "../../codecs/hda.h"
27b27f4523SCezary Rojewski #include "avs.h"
281affc44eSCezary Rojewski #include "cldma.h"
29b27f4523SCezary Rojewski 
302a87f177SCezary Rojewski static u32 pgctl_mask = AZX_PGCTL_LSRMD_MASK;
312a87f177SCezary Rojewski module_param(pgctl_mask, uint, 0444);
322a87f177SCezary Rojewski MODULE_PARM_DESC(pgctl_mask, "PCI PGCTL policy override");
332a87f177SCezary Rojewski 
342a87f177SCezary Rojewski static u32 cgctl_mask = AZX_CGCTL_MISCBDCGE_MASK;
352a87f177SCezary Rojewski module_param(cgctl_mask, uint, 0444);
362a87f177SCezary Rojewski MODULE_PARM_DESC(cgctl_mask, "PCI CGCTL policy override");
372a87f177SCezary Rojewski 
38b27f4523SCezary Rojewski static void
avs_hda_update_config_dword(struct hdac_bus * bus,u32 reg,u32 mask,u32 value)39b27f4523SCezary Rojewski avs_hda_update_config_dword(struct hdac_bus *bus, u32 reg, u32 mask, u32 value)
40b27f4523SCezary Rojewski {
41b27f4523SCezary Rojewski 	struct pci_dev *pci = to_pci_dev(bus->dev);
42b27f4523SCezary Rojewski 	u32 data;
43b27f4523SCezary Rojewski 
44b27f4523SCezary Rojewski 	pci_read_config_dword(pci, reg, &data);
45b27f4523SCezary Rojewski 	data &= ~mask;
46b27f4523SCezary Rojewski 	data |= (value & mask);
47b27f4523SCezary Rojewski 	pci_write_config_dword(pci, reg, data);
48b27f4523SCezary Rojewski }
49b27f4523SCezary Rojewski 
avs_hda_power_gating_enable(struct avs_dev * adev,bool enable)50b27f4523SCezary Rojewski void avs_hda_power_gating_enable(struct avs_dev *adev, bool enable)
51b27f4523SCezary Rojewski {
522a87f177SCezary Rojewski 	u32 value = enable ? 0 : pgctl_mask;
53b27f4523SCezary Rojewski 
542a87f177SCezary Rojewski 	avs_hda_update_config_dword(&adev->base.core, AZX_PCIREG_PGCTL, pgctl_mask, value);
55b27f4523SCezary Rojewski }
56b27f4523SCezary Rojewski 
avs_hdac_clock_gating_enable(struct hdac_bus * bus,bool enable)57b27f4523SCezary Rojewski static void avs_hdac_clock_gating_enable(struct hdac_bus *bus, bool enable)
58b27f4523SCezary Rojewski {
592a87f177SCezary Rojewski 	u32 value = enable ? cgctl_mask : 0;
60b27f4523SCezary Rojewski 
612a87f177SCezary Rojewski 	avs_hda_update_config_dword(bus, AZX_PCIREG_CGCTL, cgctl_mask, value);
62b27f4523SCezary Rojewski }
63b27f4523SCezary Rojewski 
avs_hda_clock_gating_enable(struct avs_dev * adev,bool enable)64b27f4523SCezary Rojewski void avs_hda_clock_gating_enable(struct avs_dev *adev, bool enable)
65b27f4523SCezary Rojewski {
66b27f4523SCezary Rojewski 	avs_hdac_clock_gating_enable(&adev->base.core, enable);
67b27f4523SCezary Rojewski }
68b27f4523SCezary Rojewski 
avs_hda_l1sen_enable(struct avs_dev * adev,bool enable)69b27f4523SCezary Rojewski void avs_hda_l1sen_enable(struct avs_dev *adev, bool enable)
70b27f4523SCezary Rojewski {
712a87f177SCezary Rojewski 	u32 value = enable ? AZX_VS_EM2_L1SEN : 0;
72b27f4523SCezary Rojewski 
73b27f4523SCezary Rojewski 	snd_hdac_chip_updatel(&adev->base.core, VS_EM2, AZX_VS_EM2_L1SEN, value);
74b27f4523SCezary Rojewski }
751affc44eSCezary Rojewski 
avs_hdac_bus_init_streams(struct hdac_bus * bus)761affc44eSCezary Rojewski static int avs_hdac_bus_init_streams(struct hdac_bus *bus)
771affc44eSCezary Rojewski {
781affc44eSCezary Rojewski 	unsigned int cp_streams, pb_streams;
791affc44eSCezary Rojewski 	unsigned int gcap;
801affc44eSCezary Rojewski 
811affc44eSCezary Rojewski 	gcap = snd_hdac_chip_readw(bus, GCAP);
821affc44eSCezary Rojewski 	cp_streams = (gcap >> 8) & 0x0F;
831affc44eSCezary Rojewski 	pb_streams = (gcap >> 12) & 0x0F;
841affc44eSCezary Rojewski 	bus->num_streams = cp_streams + pb_streams;
851affc44eSCezary Rojewski 
861affc44eSCezary Rojewski 	snd_hdac_ext_stream_init_all(bus, 0, cp_streams, SNDRV_PCM_STREAM_CAPTURE);
871affc44eSCezary Rojewski 	snd_hdac_ext_stream_init_all(bus, cp_streams, pb_streams, SNDRV_PCM_STREAM_PLAYBACK);
881affc44eSCezary Rojewski 
891affc44eSCezary Rojewski 	return snd_hdac_bus_alloc_stream_pages(bus);
901affc44eSCezary Rojewski }
911affc44eSCezary Rojewski 
avs_hdac_bus_init_chip(struct hdac_bus * bus,bool full_reset)921affc44eSCezary Rojewski static bool avs_hdac_bus_init_chip(struct hdac_bus *bus, bool full_reset)
931affc44eSCezary Rojewski {
941affc44eSCezary Rojewski 	struct hdac_ext_link *hlink;
951affc44eSCezary Rojewski 	bool ret;
961affc44eSCezary Rojewski 
971affc44eSCezary Rojewski 	avs_hdac_clock_gating_enable(bus, false);
981affc44eSCezary Rojewski 	ret = snd_hdac_bus_init_chip(bus, full_reset);
991affc44eSCezary Rojewski 
1001affc44eSCezary Rojewski 	/* Reset stream-to-link mapping */
1011affc44eSCezary Rojewski 	list_for_each_entry(hlink, &bus->hlink_list, list)
1021affc44eSCezary Rojewski 		writel(0, hlink->ml_addr + AZX_REG_ML_LOSIDV);
1031affc44eSCezary Rojewski 
1041affc44eSCezary Rojewski 	avs_hdac_clock_gating_enable(bus, true);
1051affc44eSCezary Rojewski 
1061affc44eSCezary Rojewski 	/* Set DUM bit to address incorrect position reporting for capture
1071affc44eSCezary Rojewski 	 * streams. In order to do so, CTRL needs to be out of reset state
1081affc44eSCezary Rojewski 	 */
1091affc44eSCezary Rojewski 	snd_hdac_chip_updatel(bus, VS_EM2, AZX_VS_EM2_DUM, AZX_VS_EM2_DUM);
1101affc44eSCezary Rojewski 
1111affc44eSCezary Rojewski 	return ret;
1121affc44eSCezary Rojewski }
1131affc44eSCezary Rojewski 
probe_codec(struct hdac_bus * bus,int addr)1141affc44eSCezary Rojewski static int probe_codec(struct hdac_bus *bus, int addr)
1151affc44eSCezary Rojewski {
1161affc44eSCezary Rojewski 	struct hda_codec *codec;
1171affc44eSCezary Rojewski 	unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1181affc44eSCezary Rojewski 			   (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1191affc44eSCezary Rojewski 	unsigned int res = -1;
1201affc44eSCezary Rojewski 	int ret;
1211affc44eSCezary Rojewski 
1221affc44eSCezary Rojewski 	mutex_lock(&bus->cmd_mutex);
1231affc44eSCezary Rojewski 	snd_hdac_bus_send_cmd(bus, cmd);
1241affc44eSCezary Rojewski 	snd_hdac_bus_get_response(bus, addr, &res);
1251affc44eSCezary Rojewski 	mutex_unlock(&bus->cmd_mutex);
1261affc44eSCezary Rojewski 	if (res == -1)
1271affc44eSCezary Rojewski 		return -EIO;
1281affc44eSCezary Rojewski 
1291affc44eSCezary Rojewski 	dev_dbg(bus->dev, "codec #%d probed OK: 0x%x\n", addr, res);
1301affc44eSCezary Rojewski 
1311affc44eSCezary Rojewski 	codec = snd_hda_codec_device_init(to_hda_bus(bus), addr, "hdaudioB%dD%d", bus->idx, addr);
1321affc44eSCezary Rojewski 	if (IS_ERR(codec)) {
1331affc44eSCezary Rojewski 		dev_err(bus->dev, "init codec failed: %ld\n", PTR_ERR(codec));
1341affc44eSCezary Rojewski 		return PTR_ERR(codec);
1351affc44eSCezary Rojewski 	}
1361affc44eSCezary Rojewski 	/*
1371affc44eSCezary Rojewski 	 * Allow avs_core suspend by forcing suspended state on all
1381affc44eSCezary Rojewski 	 * of its codec child devices. Component interested in
1391affc44eSCezary Rojewski 	 * dealing with hda codecs directly takes pm responsibilities
1401affc44eSCezary Rojewski 	 */
1411affc44eSCezary Rojewski 	pm_runtime_set_suspended(hda_codec_dev(codec));
1421affc44eSCezary Rojewski 
1431affc44eSCezary Rojewski 	/* configure effectively creates new ASoC component */
1441affc44eSCezary Rojewski 	ret = snd_hda_codec_configure(codec);
1451affc44eSCezary Rojewski 	if (ret < 0) {
1461affc44eSCezary Rojewski 		dev_err(bus->dev, "failed to config codec %d\n", ret);
1471affc44eSCezary Rojewski 		return ret;
1481affc44eSCezary Rojewski 	}
1491affc44eSCezary Rojewski 
1501affc44eSCezary Rojewski 	return 0;
1511affc44eSCezary Rojewski }
1521affc44eSCezary Rojewski 
avs_hdac_bus_probe_codecs(struct hdac_bus * bus)1531affc44eSCezary Rojewski static void avs_hdac_bus_probe_codecs(struct hdac_bus *bus)
1541affc44eSCezary Rojewski {
1551affc44eSCezary Rojewski 	int c;
1561affc44eSCezary Rojewski 
1571affc44eSCezary Rojewski 	/* First try to probe all given codec slots */
1581affc44eSCezary Rojewski 	for (c = 0; c < HDA_MAX_CODECS; c++) {
1591affc44eSCezary Rojewski 		if (!(bus->codec_mask & BIT(c)))
1601affc44eSCezary Rojewski 			continue;
1611affc44eSCezary Rojewski 
1621affc44eSCezary Rojewski 		if (!probe_codec(bus, c))
1631affc44eSCezary Rojewski 			/* success, continue probing */
1641affc44eSCezary Rojewski 			continue;
1651affc44eSCezary Rojewski 
1661affc44eSCezary Rojewski 		/*
1671affc44eSCezary Rojewski 		 * Some BIOSen give you wrong codec addresses
1681affc44eSCezary Rojewski 		 * that don't exist
1691affc44eSCezary Rojewski 		 */
1701affc44eSCezary Rojewski 		dev_warn(bus->dev, "Codec #%d probe error; disabling it...\n", c);
1711affc44eSCezary Rojewski 		bus->codec_mask &= ~BIT(c);
1721affc44eSCezary Rojewski 		/*
1731affc44eSCezary Rojewski 		 * More badly, accessing to a non-existing
1741affc44eSCezary Rojewski 		 * codec often screws up the controller bus,
1751affc44eSCezary Rojewski 		 * and disturbs the further communications.
1761affc44eSCezary Rojewski 		 * Thus if an error occurs during probing,
1771affc44eSCezary Rojewski 		 * better to reset the controller bus to get
1781affc44eSCezary Rojewski 		 * back to the sanity state.
1791affc44eSCezary Rojewski 		 */
1801affc44eSCezary Rojewski 		snd_hdac_bus_stop_chip(bus);
1811affc44eSCezary Rojewski 		avs_hdac_bus_init_chip(bus, true);
1821affc44eSCezary Rojewski 	}
1831affc44eSCezary Rojewski }
1841affc44eSCezary Rojewski 
avs_hda_probe_work(struct work_struct * work)1851affc44eSCezary Rojewski static void avs_hda_probe_work(struct work_struct *work)
1861affc44eSCezary Rojewski {
1871affc44eSCezary Rojewski 	struct avs_dev *adev = container_of(work, struct avs_dev, probe_work);
1881affc44eSCezary Rojewski 	struct hdac_bus *bus = &adev->base.core;
1891affc44eSCezary Rojewski 	struct hdac_ext_link *hlink;
1901affc44eSCezary Rojewski 	int ret;
1911affc44eSCezary Rojewski 
1921affc44eSCezary Rojewski 	pm_runtime_set_active(bus->dev); /* clear runtime_error flag */
1931affc44eSCezary Rojewski 
1941affc44eSCezary Rojewski 	ret = snd_hdac_i915_init(bus);
1951affc44eSCezary Rojewski 	if (ret < 0)
1961affc44eSCezary Rojewski 		dev_info(bus->dev, "i915 init unsuccessful: %d\n", ret);
1971affc44eSCezary Rojewski 
1981affc44eSCezary Rojewski 	snd_hdac_display_power(bus, HDA_CODEC_IDX_CONTROLLER, true);
1991affc44eSCezary Rojewski 	avs_hdac_bus_init_chip(bus, true);
2001affc44eSCezary Rojewski 	avs_hdac_bus_probe_codecs(bus);
2011affc44eSCezary Rojewski 	snd_hdac_display_power(bus, HDA_CODEC_IDX_CONTROLLER, false);
2021affc44eSCezary Rojewski 
2031affc44eSCezary Rojewski 	/* with all codecs probed, links can be powered down */
2041affc44eSCezary Rojewski 	list_for_each_entry(hlink, &bus->hlink_list, list)
2051affc44eSCezary Rojewski 		snd_hdac_ext_bus_link_put(bus, hlink);
2061affc44eSCezary Rojewski 
2071affc44eSCezary Rojewski 	snd_hdac_ext_bus_ppcap_enable(bus, true);
2081affc44eSCezary Rojewski 	snd_hdac_ext_bus_ppcap_int_enable(bus, true);
2091affc44eSCezary Rojewski 
2101affc44eSCezary Rojewski 	ret = avs_dsp_first_boot_firmware(adev);
2111affc44eSCezary Rojewski 	if (ret < 0)
2121affc44eSCezary Rojewski 		return;
2131affc44eSCezary Rojewski 
2141affc44eSCezary Rojewski 	adev->nhlt = intel_nhlt_init(adev->dev);
2151affc44eSCezary Rojewski 	if (!adev->nhlt)
2161affc44eSCezary Rojewski 		dev_info(bus->dev, "platform has no NHLT\n");
2175a565ba2SCezary Rojewski 	avs_debugfs_init(adev);
2181affc44eSCezary Rojewski 
2191affc44eSCezary Rojewski 	avs_register_all_boards(adev);
2201affc44eSCezary Rojewski 
2211affc44eSCezary Rojewski 	/* configure PM */
2221affc44eSCezary Rojewski 	pm_runtime_set_autosuspend_delay(bus->dev, 2000);
2231affc44eSCezary Rojewski 	pm_runtime_use_autosuspend(bus->dev);
2241affc44eSCezary Rojewski 	pm_runtime_mark_last_busy(bus->dev);
2251affc44eSCezary Rojewski 	pm_runtime_put_autosuspend(bus->dev);
2261affc44eSCezary Rojewski 	pm_runtime_allow(bus->dev);
2271affc44eSCezary Rojewski }
2281affc44eSCezary Rojewski 
hdac_stream_update_pos(struct hdac_stream * stream,u64 buffer_size)2291affc44eSCezary Rojewski static void hdac_stream_update_pos(struct hdac_stream *stream, u64 buffer_size)
2301affc44eSCezary Rojewski {
2311affc44eSCezary Rojewski 	u64 prev_pos, pos, num_bytes;
2321affc44eSCezary Rojewski 
2331affc44eSCezary Rojewski 	div64_u64_rem(stream->curr_pos, buffer_size, &prev_pos);
2341affc44eSCezary Rojewski 	pos = snd_hdac_stream_get_pos_posbuf(stream);
2351affc44eSCezary Rojewski 
2361affc44eSCezary Rojewski 	if (pos < prev_pos)
2371affc44eSCezary Rojewski 		num_bytes = (buffer_size - prev_pos) +  pos;
2381affc44eSCezary Rojewski 	else
2391affc44eSCezary Rojewski 		num_bytes = pos - prev_pos;
2401affc44eSCezary Rojewski 
2411affc44eSCezary Rojewski 	stream->curr_pos += num_bytes;
2421affc44eSCezary Rojewski }
2431affc44eSCezary Rojewski 
2441affc44eSCezary Rojewski /* called from IRQ */
hdac_update_stream(struct hdac_bus * bus,struct hdac_stream * stream)2451affc44eSCezary Rojewski static void hdac_update_stream(struct hdac_bus *bus, struct hdac_stream *stream)
2461affc44eSCezary Rojewski {
2471affc44eSCezary Rojewski 	if (stream->substream) {
2481affc44eSCezary Rojewski 		snd_pcm_period_elapsed(stream->substream);
2491affc44eSCezary Rojewski 	} else if (stream->cstream) {
2501affc44eSCezary Rojewski 		u64 buffer_size = stream->cstream->runtime->buffer_size;
2511affc44eSCezary Rojewski 
2521affc44eSCezary Rojewski 		hdac_stream_update_pos(stream, buffer_size);
2531affc44eSCezary Rojewski 		snd_compr_fragment_elapsed(stream->cstream);
2541affc44eSCezary Rojewski 	}
2551affc44eSCezary Rojewski }
2561affc44eSCezary Rojewski 
hdac_bus_irq_handler(int irq,void * context)2571affc44eSCezary Rojewski static irqreturn_t hdac_bus_irq_handler(int irq, void *context)
2581affc44eSCezary Rojewski {
2591affc44eSCezary Rojewski 	struct hdac_bus *bus = context;
2601affc44eSCezary Rojewski 	u32 mask, int_enable;
2611affc44eSCezary Rojewski 	u32 status;
2621affc44eSCezary Rojewski 	int ret = IRQ_NONE;
2631affc44eSCezary Rojewski 
2641affc44eSCezary Rojewski 	if (!pm_runtime_active(bus->dev))
2651affc44eSCezary Rojewski 		return ret;
2661affc44eSCezary Rojewski 
2671affc44eSCezary Rojewski 	spin_lock(&bus->reg_lock);
2681affc44eSCezary Rojewski 
2691affc44eSCezary Rojewski 	status = snd_hdac_chip_readl(bus, INTSTS);
2701affc44eSCezary Rojewski 	if (status == 0 || status == UINT_MAX) {
2711affc44eSCezary Rojewski 		spin_unlock(&bus->reg_lock);
2721affc44eSCezary Rojewski 		return ret;
2731affc44eSCezary Rojewski 	}
2741affc44eSCezary Rojewski 
2751affc44eSCezary Rojewski 	/* clear rirb int */
2761affc44eSCezary Rojewski 	status = snd_hdac_chip_readb(bus, RIRBSTS);
2771affc44eSCezary Rojewski 	if (status & RIRB_INT_MASK) {
2781affc44eSCezary Rojewski 		if (status & RIRB_INT_RESPONSE)
2791affc44eSCezary Rojewski 			snd_hdac_bus_update_rirb(bus);
2801affc44eSCezary Rojewski 		snd_hdac_chip_writeb(bus, RIRBSTS, RIRB_INT_MASK);
2811affc44eSCezary Rojewski 	}
2821affc44eSCezary Rojewski 
2831affc44eSCezary Rojewski 	mask = (0x1 << bus->num_streams) - 1;
2841affc44eSCezary Rojewski 
2851affc44eSCezary Rojewski 	status = snd_hdac_chip_readl(bus, INTSTS);
2861affc44eSCezary Rojewski 	status &= mask;
2871affc44eSCezary Rojewski 	if (status) {
2881affc44eSCezary Rojewski 		/* Disable stream interrupts; Re-enable in bottom half */
2891affc44eSCezary Rojewski 		int_enable = snd_hdac_chip_readl(bus, INTCTL);
2901affc44eSCezary Rojewski 		snd_hdac_chip_writel(bus, INTCTL, (int_enable & (~mask)));
2911affc44eSCezary Rojewski 		ret = IRQ_WAKE_THREAD;
2921affc44eSCezary Rojewski 	} else {
2931affc44eSCezary Rojewski 		ret = IRQ_HANDLED;
2941affc44eSCezary Rojewski 	}
2951affc44eSCezary Rojewski 
2961affc44eSCezary Rojewski 	spin_unlock(&bus->reg_lock);
2971affc44eSCezary Rojewski 	return ret;
2981affc44eSCezary Rojewski }
2991affc44eSCezary Rojewski 
hdac_bus_irq_thread(int irq,void * context)3001affc44eSCezary Rojewski static irqreturn_t hdac_bus_irq_thread(int irq, void *context)
3011affc44eSCezary Rojewski {
3021affc44eSCezary Rojewski 	struct hdac_bus *bus = context;
3031affc44eSCezary Rojewski 	u32 status;
3041affc44eSCezary Rojewski 	u32 int_enable;
3051affc44eSCezary Rojewski 	u32 mask;
3061affc44eSCezary Rojewski 	unsigned long flags;
3071affc44eSCezary Rojewski 
3081affc44eSCezary Rojewski 	status = snd_hdac_chip_readl(bus, INTSTS);
3091affc44eSCezary Rojewski 
3101affc44eSCezary Rojewski 	snd_hdac_bus_handle_stream_irq(bus, status, hdac_update_stream);
3111affc44eSCezary Rojewski 
3121affc44eSCezary Rojewski 	/* Re-enable stream interrupts */
3131affc44eSCezary Rojewski 	mask = (0x1 << bus->num_streams) - 1;
3141affc44eSCezary Rojewski 	spin_lock_irqsave(&bus->reg_lock, flags);
3151affc44eSCezary Rojewski 	int_enable = snd_hdac_chip_readl(bus, INTCTL);
3161affc44eSCezary Rojewski 	snd_hdac_chip_writel(bus, INTCTL, (int_enable | mask));
3171affc44eSCezary Rojewski 	spin_unlock_irqrestore(&bus->reg_lock, flags);
3181affc44eSCezary Rojewski 
3191affc44eSCezary Rojewski 	return IRQ_HANDLED;
3201affc44eSCezary Rojewski }
3211affc44eSCezary Rojewski 
avs_hdac_acquire_irq(struct avs_dev * adev)3221affc44eSCezary Rojewski static int avs_hdac_acquire_irq(struct avs_dev *adev)
3231affc44eSCezary Rojewski {
3241affc44eSCezary Rojewski 	struct hdac_bus *bus = &adev->base.core;
3251affc44eSCezary Rojewski 	struct pci_dev *pci = to_pci_dev(bus->dev);
3261affc44eSCezary Rojewski 	int ret;
3271affc44eSCezary Rojewski 
3281affc44eSCezary Rojewski 	/* request one and check that we only got one interrupt */
3291affc44eSCezary Rojewski 	ret = pci_alloc_irq_vectors(pci, 1, 1, PCI_IRQ_MSI | PCI_IRQ_LEGACY);
3301affc44eSCezary Rojewski 	if (ret != 1) {
3311affc44eSCezary Rojewski 		dev_err(adev->dev, "Failed to allocate IRQ vector: %d\n", ret);
3321affc44eSCezary Rojewski 		return ret;
3331affc44eSCezary Rojewski 	}
3341affc44eSCezary Rojewski 
3351affc44eSCezary Rojewski 	ret = pci_request_irq(pci, 0, hdac_bus_irq_handler, hdac_bus_irq_thread, bus,
3361affc44eSCezary Rojewski 			      KBUILD_MODNAME);
3371affc44eSCezary Rojewski 	if (ret < 0) {
3381affc44eSCezary Rojewski 		dev_err(adev->dev, "Failed to request stream IRQ handler: %d\n", ret);
3391affc44eSCezary Rojewski 		goto free_vector;
3401affc44eSCezary Rojewski 	}
3411affc44eSCezary Rojewski 
3421affc44eSCezary Rojewski 	ret = pci_request_irq(pci, 0, avs_dsp_irq_handler, avs_dsp_irq_thread, adev,
3431affc44eSCezary Rojewski 			      KBUILD_MODNAME);
3441affc44eSCezary Rojewski 	if (ret < 0) {
3451affc44eSCezary Rojewski 		dev_err(adev->dev, "Failed to request IPC IRQ handler: %d\n", ret);
3461affc44eSCezary Rojewski 		goto free_stream_irq;
3471affc44eSCezary Rojewski 	}
3481affc44eSCezary Rojewski 
3491affc44eSCezary Rojewski 	return 0;
3501affc44eSCezary Rojewski 
3511affc44eSCezary Rojewski free_stream_irq:
3521affc44eSCezary Rojewski 	pci_free_irq(pci, 0, bus);
3531affc44eSCezary Rojewski free_vector:
3541affc44eSCezary Rojewski 	pci_free_irq_vectors(pci);
3551affc44eSCezary Rojewski 	return ret;
3561affc44eSCezary Rojewski }
3571affc44eSCezary Rojewski 
avs_bus_init(struct avs_dev * adev,struct pci_dev * pci,const struct pci_device_id * id)3581affc44eSCezary Rojewski static int avs_bus_init(struct avs_dev *adev, struct pci_dev *pci, const struct pci_device_id *id)
3591affc44eSCezary Rojewski {
3601affc44eSCezary Rojewski 	struct hda_bus *bus = &adev->base;
3611affc44eSCezary Rojewski 	struct avs_ipc *ipc;
3621affc44eSCezary Rojewski 	struct device *dev = &pci->dev;
3631affc44eSCezary Rojewski 	int ret;
3641affc44eSCezary Rojewski 
365c50cea05SCezary Rojewski 	ret = snd_hdac_ext_bus_init(&bus->core, dev, NULL, &soc_hda_ext_bus_ops);
3661affc44eSCezary Rojewski 	if (ret < 0)
3671affc44eSCezary Rojewski 		return ret;
3681affc44eSCezary Rojewski 
3691affc44eSCezary Rojewski 	bus->core.use_posbuf = 1;
3701affc44eSCezary Rojewski 	bus->core.bdl_pos_adj = 0;
3711affc44eSCezary Rojewski 	bus->core.sync_write = 1;
3721affc44eSCezary Rojewski 	bus->pci = pci;
3731affc44eSCezary Rojewski 	bus->mixer_assigned = -1;
3741affc44eSCezary Rojewski 	mutex_init(&bus->prepare_mutex);
3751affc44eSCezary Rojewski 
3761affc44eSCezary Rojewski 	ipc = devm_kzalloc(dev, sizeof(*ipc), GFP_KERNEL);
3771affc44eSCezary Rojewski 	if (!ipc)
3781affc44eSCezary Rojewski 		return -ENOMEM;
3791affc44eSCezary Rojewski 	ret = avs_ipc_init(ipc, dev);
3801affc44eSCezary Rojewski 	if (ret < 0)
3811affc44eSCezary Rojewski 		return ret;
3821affc44eSCezary Rojewski 
3831affc44eSCezary Rojewski 	adev->dev = dev;
3841affc44eSCezary Rojewski 	adev->spec = (const struct avs_spec *)id->driver_data;
3851affc44eSCezary Rojewski 	adev->ipc = ipc;
3861affc44eSCezary Rojewski 	adev->hw_cfg.dsp_cores = hweight_long(AVS_MAIN_CORE_MASK);
3871affc44eSCezary Rojewski 	INIT_WORK(&adev->probe_work, avs_hda_probe_work);
3881affc44eSCezary Rojewski 	INIT_LIST_HEAD(&adev->comp_list);
3891affc44eSCezary Rojewski 	INIT_LIST_HEAD(&adev->path_list);
3901affc44eSCezary Rojewski 	INIT_LIST_HEAD(&adev->fw_list);
3911affc44eSCezary Rojewski 	init_completion(&adev->fw_ready);
3921affc44eSCezary Rojewski 	spin_lock_init(&adev->path_list_lock);
3931affc44eSCezary Rojewski 	mutex_init(&adev->modres_mutex);
3941affc44eSCezary Rojewski 	mutex_init(&adev->comp_list_mutex);
3951affc44eSCezary Rojewski 	mutex_init(&adev->path_mutex);
3961affc44eSCezary Rojewski 
3971affc44eSCezary Rojewski 	return 0;
3981affc44eSCezary Rojewski }
3991affc44eSCezary Rojewski 
avs_pci_probe(struct pci_dev * pci,const struct pci_device_id * id)4001affc44eSCezary Rojewski static int avs_pci_probe(struct pci_dev *pci, const struct pci_device_id *id)
4011affc44eSCezary Rojewski {
4021affc44eSCezary Rojewski 	struct hdac_bus *bus;
4031affc44eSCezary Rojewski 	struct avs_dev *adev;
4041affc44eSCezary Rojewski 	struct device *dev = &pci->dev;
4051affc44eSCezary Rojewski 	int ret;
4061affc44eSCezary Rojewski 
4071affc44eSCezary Rojewski 	ret = snd_intel_dsp_driver_probe(pci);
4081affc44eSCezary Rojewski 	if (ret != SND_INTEL_DSP_DRIVER_ANY && ret != SND_INTEL_DSP_DRIVER_AVS)
4091affc44eSCezary Rojewski 		return -ENODEV;
4101affc44eSCezary Rojewski 
4111affc44eSCezary Rojewski 	ret = pcim_enable_device(pci);
4121affc44eSCezary Rojewski 	if (ret < 0)
4131affc44eSCezary Rojewski 		return ret;
4141affc44eSCezary Rojewski 
4151affc44eSCezary Rojewski 	adev = devm_kzalloc(dev, sizeof(*adev), GFP_KERNEL);
4161affc44eSCezary Rojewski 	if (!adev)
4171affc44eSCezary Rojewski 		return -ENOMEM;
4181affc44eSCezary Rojewski 	ret = avs_bus_init(adev, pci, id);
4191affc44eSCezary Rojewski 	if (ret < 0) {
4201affc44eSCezary Rojewski 		dev_err(dev, "failed to init avs bus: %d\n", ret);
4211affc44eSCezary Rojewski 		return ret;
4221affc44eSCezary Rojewski 	}
4231affc44eSCezary Rojewski 
4241affc44eSCezary Rojewski 	ret = pci_request_regions(pci, "AVS HDAudio");
4251affc44eSCezary Rojewski 	if (ret < 0)
4261affc44eSCezary Rojewski 		return ret;
4271affc44eSCezary Rojewski 
4281affc44eSCezary Rojewski 	bus = &adev->base.core;
4291affc44eSCezary Rojewski 	bus->addr = pci_resource_start(pci, 0);
4301affc44eSCezary Rojewski 	bus->remap_addr = pci_ioremap_bar(pci, 0);
4311affc44eSCezary Rojewski 	if (!bus->remap_addr) {
4321affc44eSCezary Rojewski 		dev_err(bus->dev, "ioremap error\n");
4331affc44eSCezary Rojewski 		ret = -ENXIO;
4341affc44eSCezary Rojewski 		goto err_remap_bar0;
4351affc44eSCezary Rojewski 	}
4361affc44eSCezary Rojewski 
4371affc44eSCezary Rojewski 	adev->dsp_ba = pci_ioremap_bar(pci, 4);
4381affc44eSCezary Rojewski 	if (!adev->dsp_ba) {
4391affc44eSCezary Rojewski 		dev_err(bus->dev, "ioremap error\n");
4401affc44eSCezary Rojewski 		ret = -ENXIO;
4411affc44eSCezary Rojewski 		goto err_remap_bar4;
4421affc44eSCezary Rojewski 	}
4431affc44eSCezary Rojewski 
4441affc44eSCezary Rojewski 	snd_hdac_bus_parse_capabilities(bus);
4451affc44eSCezary Rojewski 	if (bus->mlcap)
4461affc44eSCezary Rojewski 		snd_hdac_ext_bus_get_ml_capabilities(bus);
4471affc44eSCezary Rojewski 
44883375566SCezary Rojewski 	if (dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64)))
449a5bbbde2SAmadeusz Sławiński 		dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
4508544eebcSAmadeusz Sławiński 	dma_set_max_seg_size(dev, UINT_MAX);
4511affc44eSCezary Rojewski 
4521affc44eSCezary Rojewski 	ret = avs_hdac_bus_init_streams(bus);
4531affc44eSCezary Rojewski 	if (ret < 0) {
4541affc44eSCezary Rojewski 		dev_err(dev, "failed to init streams: %d\n", ret);
4551affc44eSCezary Rojewski 		goto err_init_streams;
4561affc44eSCezary Rojewski 	}
4571affc44eSCezary Rojewski 
4581affc44eSCezary Rojewski 	ret = avs_hdac_acquire_irq(adev);
4591affc44eSCezary Rojewski 	if (ret < 0) {
4601affc44eSCezary Rojewski 		dev_err(bus->dev, "failed to acquire irq: %d\n", ret);
4611affc44eSCezary Rojewski 		goto err_acquire_irq;
4621affc44eSCezary Rojewski 	}
4631affc44eSCezary Rojewski 
4641affc44eSCezary Rojewski 	pci_set_master(pci);
4651affc44eSCezary Rojewski 	pci_set_drvdata(pci, bus);
4661affc44eSCezary Rojewski 	device_disable_async_suspend(dev);
4671affc44eSCezary Rojewski 
4681affc44eSCezary Rojewski 	schedule_work(&adev->probe_work);
4691affc44eSCezary Rojewski 
4701affc44eSCezary Rojewski 	return 0;
4711affc44eSCezary Rojewski 
4721affc44eSCezary Rojewski err_acquire_irq:
4731affc44eSCezary Rojewski 	snd_hdac_bus_free_stream_pages(bus);
4740839a04eSPierre-Louis Bossart 	snd_hdac_ext_stream_free_all(bus);
4751affc44eSCezary Rojewski err_init_streams:
4761affc44eSCezary Rojewski 	iounmap(adev->dsp_ba);
4771affc44eSCezary Rojewski err_remap_bar4:
4781affc44eSCezary Rojewski 	iounmap(bus->remap_addr);
4791affc44eSCezary Rojewski err_remap_bar0:
4801affc44eSCezary Rojewski 	pci_release_regions(pci);
4811affc44eSCezary Rojewski 	return ret;
4821affc44eSCezary Rojewski }
4831affc44eSCezary Rojewski 
avs_pci_shutdown(struct pci_dev * pci)484f89d783dSAmadeusz Sławiński static void avs_pci_shutdown(struct pci_dev *pci)
485f89d783dSAmadeusz Sławiński {
486f89d783dSAmadeusz Sławiński 	struct hdac_bus *bus = pci_get_drvdata(pci);
487f89d783dSAmadeusz Sławiński 	struct avs_dev *adev = hdac_to_avs(bus);
488f89d783dSAmadeusz Sławiński 
489f89d783dSAmadeusz Sławiński 	cancel_work_sync(&adev->probe_work);
490f89d783dSAmadeusz Sławiński 	avs_ipc_block(adev->ipc);
491f89d783dSAmadeusz Sławiński 
492f89d783dSAmadeusz Sławiński 	snd_hdac_stop_streams(bus);
493f89d783dSAmadeusz Sławiński 	avs_dsp_op(adev, int_control, false);
494f89d783dSAmadeusz Sławiński 	snd_hdac_ext_bus_ppcap_int_enable(bus, false);
495f89d783dSAmadeusz Sławiński 	snd_hdac_ext_bus_link_power_down_all(bus);
496f89d783dSAmadeusz Sławiński 
497f89d783dSAmadeusz Sławiński 	snd_hdac_bus_stop_chip(bus);
498f89d783dSAmadeusz Sławiński 	snd_hdac_display_power(bus, HDA_CODEC_IDX_CONTROLLER, false);
499f89d783dSAmadeusz Sławiński 
500f89d783dSAmadeusz Sławiński 	if (avs_platattr_test(adev, CLDMA))
501f89d783dSAmadeusz Sławiński 		pci_free_irq(pci, 0, &code_loader);
502f89d783dSAmadeusz Sławiński 	pci_free_irq(pci, 0, adev);
503f89d783dSAmadeusz Sławiński 	pci_free_irq(pci, 0, bus);
504f89d783dSAmadeusz Sławiński 	pci_free_irq_vectors(pci);
505f89d783dSAmadeusz Sławiński }
506f89d783dSAmadeusz Sławiński 
avs_pci_remove(struct pci_dev * pci)5071affc44eSCezary Rojewski static void avs_pci_remove(struct pci_dev *pci)
5081affc44eSCezary Rojewski {
5091affc44eSCezary Rojewski 	struct hdac_device *hdev, *save;
5101affc44eSCezary Rojewski 	struct hdac_bus *bus = pci_get_drvdata(pci);
5111affc44eSCezary Rojewski 	struct avs_dev *adev = hdac_to_avs(bus);
5121affc44eSCezary Rojewski 
5131affc44eSCezary Rojewski 	cancel_work_sync(&adev->probe_work);
5141affc44eSCezary Rojewski 	avs_ipc_block(adev->ipc);
5151affc44eSCezary Rojewski 
5161affc44eSCezary Rojewski 	avs_unregister_all_boards(adev);
5171affc44eSCezary Rojewski 
5185a565ba2SCezary Rojewski 	avs_debugfs_exit(adev);
5191affc44eSCezary Rojewski 	if (adev->nhlt)
5201affc44eSCezary Rojewski 		intel_nhlt_free(adev->nhlt);
5211affc44eSCezary Rojewski 
5221affc44eSCezary Rojewski 	if (avs_platattr_test(adev, CLDMA))
5231affc44eSCezary Rojewski 		hda_cldma_free(&code_loader);
5241affc44eSCezary Rojewski 
5251affc44eSCezary Rojewski 	snd_hdac_stop_streams_and_chip(bus);
5261affc44eSCezary Rojewski 	avs_dsp_op(adev, int_control, false);
5271affc44eSCezary Rojewski 	snd_hdac_ext_bus_ppcap_int_enable(bus, false);
5281affc44eSCezary Rojewski 
5291affc44eSCezary Rojewski 	/* it is safe to remove all codecs from the system now */
5301affc44eSCezary Rojewski 	list_for_each_entry_safe(hdev, save, &bus->codec_list, list)
5311affc44eSCezary Rojewski 		snd_hda_codec_unregister(hdac_to_hda_codec(hdev));
5321affc44eSCezary Rojewski 
5331affc44eSCezary Rojewski 	snd_hdac_bus_free_stream_pages(bus);
5340839a04eSPierre-Louis Bossart 	snd_hdac_ext_stream_free_all(bus);
5351affc44eSCezary Rojewski 	/* reverse ml_capabilities */
5367f05ca9aSPierre-Louis Bossart 	snd_hdac_ext_link_free_all(bus);
5371affc44eSCezary Rojewski 	snd_hdac_ext_bus_exit(bus);
5381affc44eSCezary Rojewski 
5391affc44eSCezary Rojewski 	avs_dsp_core_disable(adev, GENMASK(adev->hw_cfg.dsp_cores - 1, 0));
5401affc44eSCezary Rojewski 	snd_hdac_ext_bus_ppcap_enable(bus, false);
5411affc44eSCezary Rojewski 
5421affc44eSCezary Rojewski 	/* snd_hdac_stop_streams_and_chip does that already? */
5431affc44eSCezary Rojewski 	snd_hdac_bus_stop_chip(bus);
5441affc44eSCezary Rojewski 	snd_hdac_display_power(bus, HDA_CODEC_IDX_CONTROLLER, false);
5451affc44eSCezary Rojewski 	if (bus->audio_component)
5461affc44eSCezary Rojewski 		snd_hdac_i915_exit(bus);
5471affc44eSCezary Rojewski 
5481affc44eSCezary Rojewski 	avs_module_info_free(adev);
5491affc44eSCezary Rojewski 	pci_free_irq(pci, 0, adev);
5501affc44eSCezary Rojewski 	pci_free_irq(pci, 0, bus);
5511affc44eSCezary Rojewski 	pci_free_irq_vectors(pci);
5521affc44eSCezary Rojewski 	iounmap(bus->remap_addr);
5531affc44eSCezary Rojewski 	iounmap(adev->dsp_ba);
5541affc44eSCezary Rojewski 	pci_release_regions(pci);
5551affc44eSCezary Rojewski 
5561affc44eSCezary Rojewski 	/* Firmware is not needed anymore */
5571affc44eSCezary Rojewski 	avs_release_firmwares(adev);
5581affc44eSCezary Rojewski 
5591affc44eSCezary Rojewski 	/* pm_runtime_forbid() can rpm_resume() which we do not want */
5601affc44eSCezary Rojewski 	pm_runtime_disable(&pci->dev);
5611affc44eSCezary Rojewski 	pm_runtime_forbid(&pci->dev);
5621affc44eSCezary Rojewski 	pm_runtime_enable(&pci->dev);
5631affc44eSCezary Rojewski 	pm_runtime_get_noresume(&pci->dev);
5641affc44eSCezary Rojewski }
5651affc44eSCezary Rojewski 
avs_suspend_standby(struct avs_dev * adev)566d56829e9SPiotr Maziarz static int avs_suspend_standby(struct avs_dev *adev)
567d56829e9SPiotr Maziarz {
568d56829e9SPiotr Maziarz 	struct hdac_bus *bus = &adev->base.core;
569d56829e9SPiotr Maziarz 	struct pci_dev *pci = adev->base.pci;
570d56829e9SPiotr Maziarz 
571d56829e9SPiotr Maziarz 	if (bus->cmd_dma_state)
572d56829e9SPiotr Maziarz 		snd_hdac_bus_stop_cmd_io(bus);
573d56829e9SPiotr Maziarz 
574d56829e9SPiotr Maziarz 	snd_hdac_ext_bus_link_power_down_all(bus);
575d56829e9SPiotr Maziarz 
576d56829e9SPiotr Maziarz 	enable_irq_wake(pci->irq);
577d56829e9SPiotr Maziarz 	pci_save_state(pci);
578d56829e9SPiotr Maziarz 
579d56829e9SPiotr Maziarz 	return 0;
580d56829e9SPiotr Maziarz }
581d56829e9SPiotr Maziarz 
avs_suspend_common(struct avs_dev * adev,bool low_power)582d56829e9SPiotr Maziarz static int __maybe_unused avs_suspend_common(struct avs_dev *adev, bool low_power)
583cfbc100eSCezary Rojewski {
584cfbc100eSCezary Rojewski 	struct hdac_bus *bus = &adev->base.core;
585cfbc100eSCezary Rojewski 	int ret;
586cfbc100eSCezary Rojewski 
587cfbc100eSCezary Rojewski 	flush_work(&adev->probe_work);
588d56829e9SPiotr Maziarz 	if (low_power && adev->num_lp_paths)
589d56829e9SPiotr Maziarz 		return avs_suspend_standby(adev);
590cfbc100eSCezary Rojewski 
591cfbc100eSCezary Rojewski 	snd_hdac_ext_bus_link_power_down_all(bus);
592cfbc100eSCezary Rojewski 
593cfbc100eSCezary Rojewski 	ret = avs_ipc_set_dx(adev, AVS_MAIN_CORE_MASK, false);
594cfbc100eSCezary Rojewski 	/*
595cfbc100eSCezary Rojewski 	 * pm_runtime is blocked on DSP failure but system-wide suspend is not.
596cfbc100eSCezary Rojewski 	 * Do not block entire system from suspending if that's the case.
597cfbc100eSCezary Rojewski 	 */
598cfbc100eSCezary Rojewski 	if (ret && ret != -EPERM) {
599cfbc100eSCezary Rojewski 		dev_err(adev->dev, "set dx failed: %d\n", ret);
600cfbc100eSCezary Rojewski 		return AVS_IPC_RET(ret);
601cfbc100eSCezary Rojewski 	}
602cfbc100eSCezary Rojewski 
603daa36bbcSCezary Rojewski 	avs_ipc_block(adev->ipc);
604cfbc100eSCezary Rojewski 	avs_dsp_op(adev, int_control, false);
605cfbc100eSCezary Rojewski 	snd_hdac_ext_bus_ppcap_int_enable(bus, false);
606cfbc100eSCezary Rojewski 
607cfbc100eSCezary Rojewski 	ret = avs_dsp_core_disable(adev, AVS_MAIN_CORE_MASK);
608cfbc100eSCezary Rojewski 	if (ret < 0) {
609cfbc100eSCezary Rojewski 		dev_err(adev->dev, "core_mask %ld disable failed: %d\n", AVS_MAIN_CORE_MASK, ret);
610cfbc100eSCezary Rojewski 		return ret;
611cfbc100eSCezary Rojewski 	}
612cfbc100eSCezary Rojewski 
613cfbc100eSCezary Rojewski 	snd_hdac_ext_bus_ppcap_enable(bus, false);
614cfbc100eSCezary Rojewski 	/* disable LP SRAM retention */
615cfbc100eSCezary Rojewski 	avs_hda_power_gating_enable(adev, false);
616cfbc100eSCezary Rojewski 	snd_hdac_bus_stop_chip(bus);
617cfbc100eSCezary Rojewski 	/* disable CG when putting controller to reset */
618cfbc100eSCezary Rojewski 	avs_hdac_clock_gating_enable(bus, false);
619cfbc100eSCezary Rojewski 	snd_hdac_bus_enter_link_reset(bus);
620cfbc100eSCezary Rojewski 	avs_hdac_clock_gating_enable(bus, true);
621cfbc100eSCezary Rojewski 
622cfbc100eSCezary Rojewski 	snd_hdac_display_power(bus, HDA_CODEC_IDX_CONTROLLER, false);
623cfbc100eSCezary Rojewski 
624cfbc100eSCezary Rojewski 	return 0;
625cfbc100eSCezary Rojewski }
626cfbc100eSCezary Rojewski 
avs_resume_standby(struct avs_dev * adev)627d56829e9SPiotr Maziarz static int avs_resume_standby(struct avs_dev *adev)
628d56829e9SPiotr Maziarz {
629d56829e9SPiotr Maziarz 	struct hdac_bus *bus = &adev->base.core;
630d56829e9SPiotr Maziarz 	struct pci_dev *pci = adev->base.pci;
631d56829e9SPiotr Maziarz 
632d56829e9SPiotr Maziarz 	pci_restore_state(pci);
633d56829e9SPiotr Maziarz 	disable_irq_wake(pci->irq);
634d56829e9SPiotr Maziarz 
635d56829e9SPiotr Maziarz 	snd_hdac_ext_bus_link_power_up_all(bus);
636d56829e9SPiotr Maziarz 
637d56829e9SPiotr Maziarz 	if (bus->cmd_dma_state)
638d56829e9SPiotr Maziarz 		snd_hdac_bus_init_cmd_io(bus);
639d56829e9SPiotr Maziarz 
640d56829e9SPiotr Maziarz 	return 0;
641d56829e9SPiotr Maziarz }
642d56829e9SPiotr Maziarz 
avs_resume_common(struct avs_dev * adev,bool low_power,bool purge)643d56829e9SPiotr Maziarz static int __maybe_unused avs_resume_common(struct avs_dev *adev, bool low_power, bool purge)
644cfbc100eSCezary Rojewski {
645cfbc100eSCezary Rojewski 	struct hdac_bus *bus = &adev->base.core;
646cfbc100eSCezary Rojewski 	int ret;
647cfbc100eSCezary Rojewski 
648d56829e9SPiotr Maziarz 	if (low_power && adev->num_lp_paths)
649d56829e9SPiotr Maziarz 		return avs_resume_standby(adev);
650d56829e9SPiotr Maziarz 
651cfbc100eSCezary Rojewski 	snd_hdac_display_power(bus, HDA_CODEC_IDX_CONTROLLER, true);
652cfbc100eSCezary Rojewski 	avs_hdac_bus_init_chip(bus, true);
653cfbc100eSCezary Rojewski 
654cfbc100eSCezary Rojewski 	snd_hdac_ext_bus_ppcap_enable(bus, true);
655cfbc100eSCezary Rojewski 	snd_hdac_ext_bus_ppcap_int_enable(bus, true);
656cfbc100eSCezary Rojewski 
657cfbc100eSCezary Rojewski 	ret = avs_dsp_boot_firmware(adev, purge);
658cfbc100eSCezary Rojewski 	if (ret < 0) {
659cfbc100eSCezary Rojewski 		dev_err(adev->dev, "firmware boot failed: %d\n", ret);
660cfbc100eSCezary Rojewski 		return ret;
661cfbc100eSCezary Rojewski 	}
662cfbc100eSCezary Rojewski 
663cfbc100eSCezary Rojewski 	return 0;
664cfbc100eSCezary Rojewski }
665cfbc100eSCezary Rojewski 
avs_suspend(struct device * dev)666cfbc100eSCezary Rojewski static int __maybe_unused avs_suspend(struct device *dev)
667cfbc100eSCezary Rojewski {
668d56829e9SPiotr Maziarz 	return avs_suspend_common(to_avs_dev(dev), true);
669cfbc100eSCezary Rojewski }
670cfbc100eSCezary Rojewski 
avs_resume(struct device * dev)671cfbc100eSCezary Rojewski static int __maybe_unused avs_resume(struct device *dev)
672cfbc100eSCezary Rojewski {
673d56829e9SPiotr Maziarz 	return avs_resume_common(to_avs_dev(dev), true, true);
674cfbc100eSCezary Rojewski }
675cfbc100eSCezary Rojewski 
avs_runtime_suspend(struct device * dev)676cfbc100eSCezary Rojewski static int __maybe_unused avs_runtime_suspend(struct device *dev)
677cfbc100eSCezary Rojewski {
678d56829e9SPiotr Maziarz 	return avs_suspend_common(to_avs_dev(dev), true);
679cfbc100eSCezary Rojewski }
680cfbc100eSCezary Rojewski 
avs_runtime_resume(struct device * dev)681cfbc100eSCezary Rojewski static int __maybe_unused avs_runtime_resume(struct device *dev)
682cfbc100eSCezary Rojewski {
683d56829e9SPiotr Maziarz 	return avs_resume_common(to_avs_dev(dev), true, false);
684d56829e9SPiotr Maziarz }
685d56829e9SPiotr Maziarz 
avs_freeze(struct device * dev)686d56829e9SPiotr Maziarz static int __maybe_unused avs_freeze(struct device *dev)
687d56829e9SPiotr Maziarz {
688d56829e9SPiotr Maziarz 	return avs_suspend_common(to_avs_dev(dev), false);
689d56829e9SPiotr Maziarz }
avs_thaw(struct device * dev)690d56829e9SPiotr Maziarz static int __maybe_unused avs_thaw(struct device *dev)
691d56829e9SPiotr Maziarz {
692d56829e9SPiotr Maziarz 	return avs_resume_common(to_avs_dev(dev), false, true);
693d56829e9SPiotr Maziarz }
694d56829e9SPiotr Maziarz 
avs_poweroff(struct device * dev)695d56829e9SPiotr Maziarz static int __maybe_unused avs_poweroff(struct device *dev)
696d56829e9SPiotr Maziarz {
697d56829e9SPiotr Maziarz 	return avs_suspend_common(to_avs_dev(dev), false);
698d56829e9SPiotr Maziarz }
699d56829e9SPiotr Maziarz 
avs_restore(struct device * dev)700d56829e9SPiotr Maziarz static int __maybe_unused avs_restore(struct device *dev)
701d56829e9SPiotr Maziarz {
702d56829e9SPiotr Maziarz 	return avs_resume_common(to_avs_dev(dev), false, true);
703cfbc100eSCezary Rojewski }
704cfbc100eSCezary Rojewski 
705cfbc100eSCezary Rojewski static const struct dev_pm_ops avs_dev_pm = {
706d56829e9SPiotr Maziarz 	.suspend = avs_suspend,
707d56829e9SPiotr Maziarz 	.resume = avs_resume,
708d56829e9SPiotr Maziarz 	.freeze = avs_freeze,
709d56829e9SPiotr Maziarz 	.thaw = avs_thaw,
710d56829e9SPiotr Maziarz 	.poweroff = avs_poweroff,
711d56829e9SPiotr Maziarz 	.restore = avs_restore,
712cfbc100eSCezary Rojewski 	SET_RUNTIME_PM_OPS(avs_runtime_suspend, avs_runtime_resume, NULL)
713cfbc100eSCezary Rojewski };
714cfbc100eSCezary Rojewski 
715b3e29075SCezary Rojewski static const struct avs_spec skl_desc = {
716b3e29075SCezary Rojewski 	.name = "skl",
717b3e29075SCezary Rojewski 	.min_fw_version = {
718b3e29075SCezary Rojewski 		.major = 9,
719b3e29075SCezary Rojewski 		.minor = 21,
720b3e29075SCezary Rojewski 		.hotfix = 0,
721b3e29075SCezary Rojewski 		.build = 4732,
722b3e29075SCezary Rojewski 	},
723b3e29075SCezary Rojewski 	.dsp_ops = &skl_dsp_ops,
724b3e29075SCezary Rojewski 	.core_init_mask = 1,
725b3e29075SCezary Rojewski 	.attributes = AVS_PLATATTR_CLDMA,
726b3e29075SCezary Rojewski 	.sram_base_offset = SKL_ADSP_SRAM_BASE_OFFSET,
727b3e29075SCezary Rojewski 	.sram_window_size = SKL_ADSP_SRAM_WINDOW_SIZE,
728b3e29075SCezary Rojewski 	.rom_status = SKL_ADSP_SRAM_BASE_OFFSET,
729b3e29075SCezary Rojewski };
730b3e29075SCezary Rojewski 
731c8c960c1SCezary Rojewski static const struct avs_spec apl_desc = {
732c8c960c1SCezary Rojewski 	.name = "apl",
733c8c960c1SCezary Rojewski 	.min_fw_version = {
734c8c960c1SCezary Rojewski 		.major = 9,
735c8c960c1SCezary Rojewski 		.minor = 22,
736c8c960c1SCezary Rojewski 		.hotfix = 1,
737c8c960c1SCezary Rojewski 		.build = 4323,
738c8c960c1SCezary Rojewski 	},
739c8c960c1SCezary Rojewski 	.dsp_ops = &apl_dsp_ops,
740c8c960c1SCezary Rojewski 	.core_init_mask = 3,
741c8c960c1SCezary Rojewski 	.attributes = AVS_PLATATTR_IMR,
742c8c960c1SCezary Rojewski 	.sram_base_offset = APL_ADSP_SRAM_BASE_OFFSET,
743c8c960c1SCezary Rojewski 	.sram_window_size = APL_ADSP_SRAM_WINDOW_SIZE,
744c8c960c1SCezary Rojewski 	.rom_status = APL_ADSP_SRAM_BASE_OFFSET,
745c8c960c1SCezary Rojewski };
746c8c960c1SCezary Rojewski 
7471affc44eSCezary Rojewski static const struct pci_device_id avs_ids[] = {
748*8d9614b8SAmadeusz Sławiński 	{ PCI_DEVICE_DATA(INTEL, HDA_SKL_LP, &skl_desc) },
749*8d9614b8SAmadeusz Sławiński 	{ PCI_DEVICE_DATA(INTEL, HDA_SKL, &skl_desc) },
750*8d9614b8SAmadeusz Sławiński 	{ PCI_DEVICE_DATA(INTEL, HDA_KBL_LP, &skl_desc) },
751*8d9614b8SAmadeusz Sławiński 	{ PCI_DEVICE_DATA(INTEL, HDA_KBL, &skl_desc) },
752*8d9614b8SAmadeusz Sławiński 	{ PCI_DEVICE_DATA(INTEL, HDA_KBL_H, &skl_desc) },
753*8d9614b8SAmadeusz Sławiński 	{ PCI_DEVICE_DATA(INTEL, HDA_CML_S, &skl_desc) },
754*8d9614b8SAmadeusz Sławiński 	{ PCI_DEVICE_DATA(INTEL, HDA_APL, &apl_desc) },
755*8d9614b8SAmadeusz Sławiński 	{ PCI_DEVICE_DATA(INTEL, HDA_GML, &apl_desc) },
7561affc44eSCezary Rojewski 	{ 0 }
7571affc44eSCezary Rojewski };
7581affc44eSCezary Rojewski MODULE_DEVICE_TABLE(pci, avs_ids);
7591affc44eSCezary Rojewski 
7601affc44eSCezary Rojewski static struct pci_driver avs_pci_driver = {
7611affc44eSCezary Rojewski 	.name = KBUILD_MODNAME,
7621affc44eSCezary Rojewski 	.id_table = avs_ids,
7631affc44eSCezary Rojewski 	.probe = avs_pci_probe,
7641affc44eSCezary Rojewski 	.remove = avs_pci_remove,
765f89d783dSAmadeusz Sławiński 	.shutdown = avs_pci_shutdown,
766cfbc100eSCezary Rojewski 	.driver = {
767cfbc100eSCezary Rojewski 		.pm = &avs_dev_pm,
768cfbc100eSCezary Rojewski 	},
7691affc44eSCezary Rojewski };
7701affc44eSCezary Rojewski module_pci_driver(avs_pci_driver);
7711affc44eSCezary Rojewski 
7721affc44eSCezary Rojewski MODULE_AUTHOR("Cezary Rojewski <cezary.rojewski@intel.com>");
7731affc44eSCezary Rojewski MODULE_AUTHOR("Amadeusz Slawinski <amadeuszx.slawinski@linux.intel.com>");
7741affc44eSCezary Rojewski MODULE_DESCRIPTION("Intel cAVS sound driver");
7751affc44eSCezary Rojewski MODULE_LICENSE("GPL");
776