xref: /openbmc/linux/sound/soc/fsl/fsl_esai.c (revision 3bae1719)
13b5af9f1SFabio Estevam // SPDX-License-Identifier: GPL-2.0
23b5af9f1SFabio Estevam //
33b5af9f1SFabio Estevam // Freescale ESAI ALSA SoC Digital Audio Interface (DAI) driver
43b5af9f1SFabio Estevam //
53b5af9f1SFabio Estevam // Copyright (C) 2014 Freescale Semiconductor, Inc.
643d24e76SNicolin Chen 
743d24e76SNicolin Chen #include <linux/clk.h>
843d24e76SNicolin Chen #include <linux/dmaengine.h>
943d24e76SNicolin Chen #include <linux/module.h>
1043d24e76SNicolin Chen #include <linux/of_irq.h>
1143d24e76SNicolin Chen #include <linux/of_platform.h>
12b2d337d8SS.j. Wang #include <linux/pm_runtime.h>
1343d24e76SNicolin Chen #include <sound/dmaengine_pcm.h>
1443d24e76SNicolin Chen #include <sound/pcm_params.h>
1543d24e76SNicolin Chen 
1643d24e76SNicolin Chen #include "fsl_esai.h"
1743d24e76SNicolin Chen #include "imx-pcm.h"
1843d24e76SNicolin Chen 
1943d24e76SNicolin Chen #define FSL_ESAI_FORMATS	(SNDRV_PCM_FMTBIT_S8 | \
2043d24e76SNicolin Chen 				SNDRV_PCM_FMTBIT_S16_LE | \
2143d24e76SNicolin Chen 				SNDRV_PCM_FMTBIT_S20_3LE | \
2243d24e76SNicolin Chen 				SNDRV_PCM_FMTBIT_S24_LE)
2343d24e76SNicolin Chen 
2443d24e76SNicolin Chen /**
253bae1719SPierre-Louis Bossart  * struct fsl_esai_soc_data - soc specific data
266878e752SShengjiu Wang  * @imx: for imx platform
276878e752SShengjiu Wang  * @reset_at_xrun: flags for enable reset operaton
286878e752SShengjiu Wang  */
296878e752SShengjiu Wang struct fsl_esai_soc_data {
306878e752SShengjiu Wang 	bool imx;
316878e752SShengjiu Wang 	bool reset_at_xrun;
326878e752SShengjiu Wang };
336878e752SShengjiu Wang 
346878e752SShengjiu Wang /**
353bae1719SPierre-Louis Bossart  * struct fsl_esai - ESAI private data
3643d24e76SNicolin Chen  * @dma_params_rx: DMA parameters for receive channel
3743d24e76SNicolin Chen  * @dma_params_tx: DMA parameters for transmit channel
3843d24e76SNicolin Chen  * @pdev: platform device pointer
3943d24e76SNicolin Chen  * @regmap: regmap handler
4043d24e76SNicolin Chen  * @coreclk: clock source to access register
4143d24e76SNicolin Chen  * @extalclk: esai clock source to derive HCK, SCK and FS
4243d24e76SNicolin Chen  * @fsysclk: system clock source to derive HCK, SCK and FS
43a2a4d604SShengjiu Wang  * @spbaclk: SPBA clock (optional, depending on SoC design)
447ccafa2bSShengjiu Wang  * @task: tasklet to handle the reset operation
456878e752SShengjiu Wang  * @soc: soc specific data
4635dac627SShengjiu Wang  * @lock: spin lock between hw_reset() and trigger()
4743d24e76SNicolin Chen  * @fifo_depth: depth of tx/rx FIFO
4843d24e76SNicolin Chen  * @slot_width: width of each DAI slot
49de0d712aSShengjiu Wang  * @slots: number of slots
503bae1719SPierre-Louis Bossart  * @tx_mask: slot mask for TX
513bae1719SPierre-Louis Bossart  * @rx_mask: slot mask for RX
525be6155bSShengjiu Wang  * @channels: channel num for tx or rx
5343d24e76SNicolin Chen  * @hck_rate: clock rate of desired HCKx clock
54f975ca46SNicolin Chen  * @sck_rate: clock rate of desired SCKx clock
55f975ca46SNicolin Chen  * @hck_dir: the direction of HCKx pads
5643d24e76SNicolin Chen  * @sck_div: if using PSR/PM dividers for SCKx clock
5743d24e76SNicolin Chen  * @slave_mode: if fully using DAI slave mode
5843d24e76SNicolin Chen  * @synchronous: if using tx/rx synchronous mode
5943d24e76SNicolin Chen  * @name: driver name
6043d24e76SNicolin Chen  */
6143d24e76SNicolin Chen struct fsl_esai {
6243d24e76SNicolin Chen 	struct snd_dmaengine_dai_dma_data dma_params_rx;
6343d24e76SNicolin Chen 	struct snd_dmaengine_dai_dma_data dma_params_tx;
6443d24e76SNicolin Chen 	struct platform_device *pdev;
6543d24e76SNicolin Chen 	struct regmap *regmap;
6643d24e76SNicolin Chen 	struct clk *coreclk;
6743d24e76SNicolin Chen 	struct clk *extalclk;
6843d24e76SNicolin Chen 	struct clk *fsysclk;
69a2a4d604SShengjiu Wang 	struct clk *spbaclk;
707ccafa2bSShengjiu Wang 	struct tasklet_struct task;
716878e752SShengjiu Wang 	const struct fsl_esai_soc_data *soc;
7235dac627SShengjiu Wang 	spinlock_t lock; /* Protect hw_reset and trigger */
7343d24e76SNicolin Chen 	u32 fifo_depth;
7443d24e76SNicolin Chen 	u32 slot_width;
75de0d712aSShengjiu Wang 	u32 slots;
760ff4e8c6SS.j. Wang 	u32 tx_mask;
770ff4e8c6SS.j. Wang 	u32 rx_mask;
785be6155bSShengjiu Wang 	u32 channels[2];
7943d24e76SNicolin Chen 	u32 hck_rate[2];
80f975ca46SNicolin Chen 	u32 sck_rate[2];
81f975ca46SNicolin Chen 	bool hck_dir[2];
8243d24e76SNicolin Chen 	bool sck_div[2];
8343d24e76SNicolin Chen 	bool slave_mode;
8443d24e76SNicolin Chen 	bool synchronous;
8543d24e76SNicolin Chen 	char name[32];
8643d24e76SNicolin Chen };
8743d24e76SNicolin Chen 
886878e752SShengjiu Wang static struct fsl_esai_soc_data fsl_esai_vf610 = {
896878e752SShengjiu Wang 	.imx = false,
906878e752SShengjiu Wang 	.reset_at_xrun = true,
916878e752SShengjiu Wang };
926878e752SShengjiu Wang 
936878e752SShengjiu Wang static struct fsl_esai_soc_data fsl_esai_imx35 = {
946878e752SShengjiu Wang 	.imx = true,
956878e752SShengjiu Wang 	.reset_at_xrun = true,
966878e752SShengjiu Wang };
976878e752SShengjiu Wang 
986878e752SShengjiu Wang static struct fsl_esai_soc_data fsl_esai_imx6ull = {
996878e752SShengjiu Wang 	.imx = true,
1006878e752SShengjiu Wang 	.reset_at_xrun = false,
1016878e752SShengjiu Wang };
1026878e752SShengjiu Wang 
10343d24e76SNicolin Chen static irqreturn_t esai_isr(int irq, void *devid)
10443d24e76SNicolin Chen {
10543d24e76SNicolin Chen 	struct fsl_esai *esai_priv = (struct fsl_esai *)devid;
10643d24e76SNicolin Chen 	struct platform_device *pdev = esai_priv->pdev;
10743d24e76SNicolin Chen 	u32 esr;
1087ccafa2bSShengjiu Wang 	u32 saisr;
10943d24e76SNicolin Chen 
11043d24e76SNicolin Chen 	regmap_read(esai_priv->regmap, REG_ESAI_ESR, &esr);
1117ccafa2bSShengjiu Wang 	regmap_read(esai_priv->regmap, REG_ESAI_SAISR, &saisr);
1127ccafa2bSShengjiu Wang 
1137ccafa2bSShengjiu Wang 	if ((saisr & (ESAI_SAISR_TUE | ESAI_SAISR_ROE)) &&
1146878e752SShengjiu Wang 	    esai_priv->soc->reset_at_xrun) {
1157ccafa2bSShengjiu Wang 		dev_dbg(&pdev->dev, "reset module for xrun\n");
1161fecbb71SShengjiu Wang 		regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR,
1171fecbb71SShengjiu Wang 				   ESAI_xCR_xEIE_MASK, 0);
1181fecbb71SShengjiu Wang 		regmap_update_bits(esai_priv->regmap, REG_ESAI_RCR,
1191fecbb71SShengjiu Wang 				   ESAI_xCR_xEIE_MASK, 0);
1207ccafa2bSShengjiu Wang 		tasklet_schedule(&esai_priv->task);
1217ccafa2bSShengjiu Wang 	}
12243d24e76SNicolin Chen 
12343d24e76SNicolin Chen 	if (esr & ESAI_ESR_TINIT_MASK)
1243bcc8656SColin Ian King 		dev_dbg(&pdev->dev, "isr: Transmission Initialized\n");
12543d24e76SNicolin Chen 
12643d24e76SNicolin Chen 	if (esr & ESAI_ESR_RFF_MASK)
12743d24e76SNicolin Chen 		dev_warn(&pdev->dev, "isr: Receiving overrun\n");
12843d24e76SNicolin Chen 
12943d24e76SNicolin Chen 	if (esr & ESAI_ESR_TFE_MASK)
1303bcc8656SColin Ian King 		dev_warn(&pdev->dev, "isr: Transmission underrun\n");
13143d24e76SNicolin Chen 
13243d24e76SNicolin Chen 	if (esr & ESAI_ESR_TLS_MASK)
13343d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Just transmitted the last slot\n");
13443d24e76SNicolin Chen 
13543d24e76SNicolin Chen 	if (esr & ESAI_ESR_TDE_MASK)
1363bcc8656SColin Ian King 		dev_dbg(&pdev->dev, "isr: Transmission data exception\n");
13743d24e76SNicolin Chen 
13843d24e76SNicolin Chen 	if (esr & ESAI_ESR_TED_MASK)
13943d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Transmitting even slots\n");
14043d24e76SNicolin Chen 
14143d24e76SNicolin Chen 	if (esr & ESAI_ESR_TD_MASK)
14243d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Transmitting data\n");
14343d24e76SNicolin Chen 
14443d24e76SNicolin Chen 	if (esr & ESAI_ESR_RLS_MASK)
14543d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Just received the last slot\n");
14643d24e76SNicolin Chen 
14743d24e76SNicolin Chen 	if (esr & ESAI_ESR_RDE_MASK)
14843d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Receiving data exception\n");
14943d24e76SNicolin Chen 
15043d24e76SNicolin Chen 	if (esr & ESAI_ESR_RED_MASK)
15143d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Receiving even slots\n");
15243d24e76SNicolin Chen 
15343d24e76SNicolin Chen 	if (esr & ESAI_ESR_RD_MASK)
15443d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Receiving data\n");
15543d24e76SNicolin Chen 
15643d24e76SNicolin Chen 	return IRQ_HANDLED;
15743d24e76SNicolin Chen }
15843d24e76SNicolin Chen 
15943d24e76SNicolin Chen /**
1603bae1719SPierre-Louis Bossart  * fsl_esai_divisor_cal - This function is used to calculate the
1613bae1719SPierre-Louis Bossart  * divisors of psr, pm, fp and it is supposed to be called in
1623bae1719SPierre-Louis Bossart  * set_dai_sysclk() and set_bclk().
16343d24e76SNicolin Chen  *
1643bae1719SPierre-Louis Bossart  * @dai: pointer to DAI
1653bae1719SPierre-Louis Bossart  * @tx: current setting is for playback or capture
16643d24e76SNicolin Chen  * @ratio: desired overall ratio for the paticipating dividers
16743d24e76SNicolin Chen  * @usefp: for HCK setting, there is no need to set fp divider
16843d24e76SNicolin Chen  * @fp: bypass other dividers by setting fp directly if fp != 0
16943d24e76SNicolin Chen  */
17043d24e76SNicolin Chen static int fsl_esai_divisor_cal(struct snd_soc_dai *dai, bool tx, u32 ratio,
17143d24e76SNicolin Chen 				bool usefp, u32 fp)
17243d24e76SNicolin Chen {
17343d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
17443d24e76SNicolin Chen 	u32 psr, pm = 999, maxfp, prod, sub, savesub, i, j;
17543d24e76SNicolin Chen 
17643d24e76SNicolin Chen 	maxfp = usefp ? 16 : 1;
17743d24e76SNicolin Chen 
17843d24e76SNicolin Chen 	if (usefp && fp)
17943d24e76SNicolin Chen 		goto out_fp;
18043d24e76SNicolin Chen 
18143d24e76SNicolin Chen 	if (ratio > 2 * 8 * 256 * maxfp || ratio < 2) {
18243d24e76SNicolin Chen 		dev_err(dai->dev, "the ratio is out of range (2 ~ %d)\n",
18343d24e76SNicolin Chen 				2 * 8 * 256 * maxfp);
18443d24e76SNicolin Chen 		return -EINVAL;
18543d24e76SNicolin Chen 	} else if (ratio % 2) {
18643d24e76SNicolin Chen 		dev_err(dai->dev, "the raio must be even if using upper divider\n");
18743d24e76SNicolin Chen 		return -EINVAL;
18843d24e76SNicolin Chen 	}
18943d24e76SNicolin Chen 
19043d24e76SNicolin Chen 	ratio /= 2;
19143d24e76SNicolin Chen 
19243d24e76SNicolin Chen 	psr = ratio <= 256 * maxfp ? ESAI_xCCR_xPSR_BYPASS : ESAI_xCCR_xPSR_DIV8;
19343d24e76SNicolin Chen 
194c656941dSNicolin Chen 	/* Do not loop-search if PM (1 ~ 256) alone can serve the ratio */
195c656941dSNicolin Chen 	if (ratio <= 256) {
196c656941dSNicolin Chen 		pm = ratio;
197c656941dSNicolin Chen 		fp = 1;
198c656941dSNicolin Chen 		goto out;
199c656941dSNicolin Chen 	}
200c656941dSNicolin Chen 
20143d24e76SNicolin Chen 	/* Set the max fluctuation -- 0.1% of the max devisor */
20243d24e76SNicolin Chen 	savesub = (psr ? 1 : 8)  * 256 * maxfp / 1000;
20343d24e76SNicolin Chen 
20443d24e76SNicolin Chen 	/* Find the best value for PM */
20543d24e76SNicolin Chen 	for (i = 1; i <= 256; i++) {
20643d24e76SNicolin Chen 		for (j = 1; j <= maxfp; j++) {
20743d24e76SNicolin Chen 			/* PSR (1 or 8) * PM (1 ~ 256) * FP (1 ~ 16) */
20843d24e76SNicolin Chen 			prod = (psr ? 1 : 8) * i * j;
20943d24e76SNicolin Chen 
21043d24e76SNicolin Chen 			if (prod == ratio)
21143d24e76SNicolin Chen 				sub = 0;
21243d24e76SNicolin Chen 			else if (prod / ratio == 1)
21343d24e76SNicolin Chen 				sub = prod - ratio;
21443d24e76SNicolin Chen 			else if (ratio / prod == 1)
21543d24e76SNicolin Chen 				sub = ratio - prod;
21643d24e76SNicolin Chen 			else
21743d24e76SNicolin Chen 				continue;
21843d24e76SNicolin Chen 
21943d24e76SNicolin Chen 			/* Calculate the fraction */
22043d24e76SNicolin Chen 			sub = sub * 1000 / ratio;
22143d24e76SNicolin Chen 			if (sub < savesub) {
22243d24e76SNicolin Chen 				savesub = sub;
22343d24e76SNicolin Chen 				pm = i;
22443d24e76SNicolin Chen 				fp = j;
22543d24e76SNicolin Chen 			}
22643d24e76SNicolin Chen 
22743d24e76SNicolin Chen 			/* We are lucky */
22843d24e76SNicolin Chen 			if (savesub == 0)
22943d24e76SNicolin Chen 				goto out;
23043d24e76SNicolin Chen 		}
23143d24e76SNicolin Chen 	}
23243d24e76SNicolin Chen 
23343d24e76SNicolin Chen 	if (pm == 999) {
23443d24e76SNicolin Chen 		dev_err(dai->dev, "failed to calculate proper divisors\n");
23543d24e76SNicolin Chen 		return -EINVAL;
23643d24e76SNicolin Chen 	}
23743d24e76SNicolin Chen 
23843d24e76SNicolin Chen out:
23943d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCCR(tx),
24043d24e76SNicolin Chen 			   ESAI_xCCR_xPSR_MASK | ESAI_xCCR_xPM_MASK,
24143d24e76SNicolin Chen 			   psr | ESAI_xCCR_xPM(pm));
24243d24e76SNicolin Chen 
24343d24e76SNicolin Chen out_fp:
24443d24e76SNicolin Chen 	/* Bypass fp if not being required */
24543d24e76SNicolin Chen 	if (maxfp <= 1)
24643d24e76SNicolin Chen 		return 0;
24743d24e76SNicolin Chen 
24843d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCCR(tx),
24943d24e76SNicolin Chen 			   ESAI_xCCR_xFP_MASK, ESAI_xCCR_xFP(fp));
25043d24e76SNicolin Chen 
25143d24e76SNicolin Chen 	return 0;
25243d24e76SNicolin Chen }
25343d24e76SNicolin Chen 
25443d24e76SNicolin Chen /**
2553bae1719SPierre-Louis Bossart  * fsl_esai_set_dai_sysclk - configure the clock frequency of MCLK (HCKT/HCKR)
2563bae1719SPierre-Louis Bossart  * @dai: pointer to DAI
2573bae1719SPierre-Louis Bossart  * @clk_id: The clock source of HCKT/HCKR
25843d24e76SNicolin Chen  *	  (Input from outside; output from inside, FSYS or EXTAL)
2593bae1719SPierre-Louis Bossart  * @freq: The required clock rate of HCKT/HCKR
2603bae1719SPierre-Louis Bossart  * @dir: The clock direction of HCKT/HCKR
26143d24e76SNicolin Chen  *
26243d24e76SNicolin Chen  * Note: If the direction is input, we do not care about clk_id.
26343d24e76SNicolin Chen  */
26443d24e76SNicolin Chen static int fsl_esai_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
26543d24e76SNicolin Chen 				   unsigned int freq, int dir)
26643d24e76SNicolin Chen {
26743d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
26843d24e76SNicolin Chen 	struct clk *clksrc = esai_priv->extalclk;
2691997ee89SS.j. Wang 	bool tx = (clk_id <= ESAI_HCKT_EXTAL || esai_priv->synchronous);
27043d24e76SNicolin Chen 	bool in = dir == SND_SOC_CLOCK_IN;
2713e185238SXiubo Li 	u32 ratio, ecr = 0;
27243d24e76SNicolin Chen 	unsigned long clk_rate;
2733e185238SXiubo Li 	int ret;
27443d24e76SNicolin Chen 
2758a2278b7SNicolin Chen 	if (freq == 0) {
2768a2278b7SNicolin Chen 		dev_err(dai->dev, "%sput freq of HCK%c should not be 0Hz\n",
2778a2278b7SNicolin Chen 			in ? "in" : "out", tx ? 'T' : 'R');
2788a2278b7SNicolin Chen 		return -EINVAL;
2798a2278b7SNicolin Chen 	}
2808a2278b7SNicolin Chen 
281f975ca46SNicolin Chen 	/* Bypass divider settings if the requirement doesn't change */
282f975ca46SNicolin Chen 	if (freq == esai_priv->hck_rate[tx] && dir == esai_priv->hck_dir[tx])
283f975ca46SNicolin Chen 		return 0;
28443d24e76SNicolin Chen 
28543d24e76SNicolin Chen 	/* sck_div can be only bypassed if ETO/ERO=0 and SNC_SOC_CLOCK_OUT */
28643d24e76SNicolin Chen 	esai_priv->sck_div[tx] = true;
28743d24e76SNicolin Chen 
28843d24e76SNicolin Chen 	/* Set the direction of HCKT/HCKR pins */
28943d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCCR(tx),
29043d24e76SNicolin Chen 			   ESAI_xCCR_xHCKD, in ? 0 : ESAI_xCCR_xHCKD);
29143d24e76SNicolin Chen 
29243d24e76SNicolin Chen 	if (in)
29343d24e76SNicolin Chen 		goto out;
29443d24e76SNicolin Chen 
29543d24e76SNicolin Chen 	switch (clk_id) {
29643d24e76SNicolin Chen 	case ESAI_HCKT_FSYS:
29743d24e76SNicolin Chen 	case ESAI_HCKR_FSYS:
29843d24e76SNicolin Chen 		clksrc = esai_priv->fsysclk;
29943d24e76SNicolin Chen 		break;
30043d24e76SNicolin Chen 	case ESAI_HCKT_EXTAL:
30143d24e76SNicolin Chen 		ecr |= ESAI_ECR_ETI;
302903c220bSS.j. Wang 		break;
30343d24e76SNicolin Chen 	case ESAI_HCKR_EXTAL:
3041997ee89SS.j. Wang 		ecr |= esai_priv->synchronous ? ESAI_ECR_ETI : ESAI_ECR_ERI;
30543d24e76SNicolin Chen 		break;
30643d24e76SNicolin Chen 	default:
30743d24e76SNicolin Chen 		return -EINVAL;
30843d24e76SNicolin Chen 	}
30943d24e76SNicolin Chen 
31043d24e76SNicolin Chen 	if (IS_ERR(clksrc)) {
31143d24e76SNicolin Chen 		dev_err(dai->dev, "no assigned %s clock\n",
31243d24e76SNicolin Chen 				clk_id % 2 ? "extal" : "fsys");
31343d24e76SNicolin Chen 		return PTR_ERR(clksrc);
31443d24e76SNicolin Chen 	}
31543d24e76SNicolin Chen 	clk_rate = clk_get_rate(clksrc);
31643d24e76SNicolin Chen 
31743d24e76SNicolin Chen 	ratio = clk_rate / freq;
31843d24e76SNicolin Chen 	if (ratio * freq > clk_rate)
31943d24e76SNicolin Chen 		ret = ratio * freq - clk_rate;
32043d24e76SNicolin Chen 	else if (ratio * freq < clk_rate)
32143d24e76SNicolin Chen 		ret = clk_rate - ratio * freq;
32243d24e76SNicolin Chen 	else
32343d24e76SNicolin Chen 		ret = 0;
32443d24e76SNicolin Chen 
32543d24e76SNicolin Chen 	/* Block if clock source can not be divided into the required rate */
32643d24e76SNicolin Chen 	if (ret != 0 && clk_rate / ret < 1000) {
32743d24e76SNicolin Chen 		dev_err(dai->dev, "failed to derive required HCK%c rate\n",
32843d24e76SNicolin Chen 				tx ? 'T' : 'R');
32943d24e76SNicolin Chen 		return -EINVAL;
33043d24e76SNicolin Chen 	}
33143d24e76SNicolin Chen 
33257ebbcafSNicolin Chen 	/* Only EXTAL source can be output directly without using PSR and PM */
33357ebbcafSNicolin Chen 	if (ratio == 1 && clksrc == esai_priv->extalclk) {
33443d24e76SNicolin Chen 		/* Bypass all the dividers if not being needed */
33543d24e76SNicolin Chen 		ecr |= tx ? ESAI_ECR_ETO : ESAI_ECR_ERO;
33643d24e76SNicolin Chen 		goto out;
33757ebbcafSNicolin Chen 	} else if (ratio < 2) {
33857ebbcafSNicolin Chen 		/* The ratio should be no less than 2 if using other sources */
33957ebbcafSNicolin Chen 		dev_err(dai->dev, "failed to derive required HCK%c rate\n",
34057ebbcafSNicolin Chen 				tx ? 'T' : 'R');
34157ebbcafSNicolin Chen 		return -EINVAL;
34243d24e76SNicolin Chen 	}
34343d24e76SNicolin Chen 
34443d24e76SNicolin Chen 	ret = fsl_esai_divisor_cal(dai, tx, ratio, false, 0);
34543d24e76SNicolin Chen 	if (ret)
34643d24e76SNicolin Chen 		return ret;
34743d24e76SNicolin Chen 
34843d24e76SNicolin Chen 	esai_priv->sck_div[tx] = false;
34943d24e76SNicolin Chen 
35043d24e76SNicolin Chen out:
351f975ca46SNicolin Chen 	esai_priv->hck_dir[tx] = dir;
35243d24e76SNicolin Chen 	esai_priv->hck_rate[tx] = freq;
35343d24e76SNicolin Chen 
35443d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_ECR,
35543d24e76SNicolin Chen 			   tx ? ESAI_ECR_ETI | ESAI_ECR_ETO :
35643d24e76SNicolin Chen 			   ESAI_ECR_ERI | ESAI_ECR_ERO, ecr);
35743d24e76SNicolin Chen 
35843d24e76SNicolin Chen 	return 0;
35943d24e76SNicolin Chen }
36043d24e76SNicolin Chen 
36143d24e76SNicolin Chen /**
3623bae1719SPierre-Louis Bossart  * fsl_esai_set_bclk - configure the related dividers according to the bclk rate
3633bae1719SPierre-Louis Bossart  * @dai: pointer to DAI
3643bae1719SPierre-Louis Bossart  * @tx: direction boolean
3653bae1719SPierre-Louis Bossart  * @freq: bclk freq
36643d24e76SNicolin Chen  */
36743d24e76SNicolin Chen static int fsl_esai_set_bclk(struct snd_soc_dai *dai, bool tx, u32 freq)
36843d24e76SNicolin Chen {
36943d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
37043d24e76SNicolin Chen 	u32 hck_rate = esai_priv->hck_rate[tx];
37143d24e76SNicolin Chen 	u32 sub, ratio = hck_rate / freq;
372f975ca46SNicolin Chen 	int ret;
37343d24e76SNicolin Chen 
374f975ca46SNicolin Chen 	/* Don't apply for fully slave mode or unchanged bclk */
375f975ca46SNicolin Chen 	if (esai_priv->slave_mode || esai_priv->sck_rate[tx] == freq)
37643d24e76SNicolin Chen 		return 0;
37743d24e76SNicolin Chen 
37843d24e76SNicolin Chen 	if (ratio * freq > hck_rate)
37943d24e76SNicolin Chen 		sub = ratio * freq - hck_rate;
38043d24e76SNicolin Chen 	else if (ratio * freq < hck_rate)
38143d24e76SNicolin Chen 		sub = hck_rate - ratio * freq;
38243d24e76SNicolin Chen 	else
38343d24e76SNicolin Chen 		sub = 0;
38443d24e76SNicolin Chen 
38543d24e76SNicolin Chen 	/* Block if clock source can not be divided into the required rate */
38643d24e76SNicolin Chen 	if (sub != 0 && hck_rate / sub < 1000) {
38743d24e76SNicolin Chen 		dev_err(dai->dev, "failed to derive required SCK%c rate\n",
38843d24e76SNicolin Chen 				tx ? 'T' : 'R');
38943d24e76SNicolin Chen 		return -EINVAL;
39043d24e76SNicolin Chen 	}
39143d24e76SNicolin Chen 
39289e47f62SNicolin Chen 	/* The ratio should be contented by FP alone if bypassing PM and PSR */
39389e47f62SNicolin Chen 	if (!esai_priv->sck_div[tx] && (ratio > 16 || ratio == 0)) {
39443d24e76SNicolin Chen 		dev_err(dai->dev, "the ratio is out of range (1 ~ 16)\n");
39543d24e76SNicolin Chen 		return -EINVAL;
39643d24e76SNicolin Chen 	}
39743d24e76SNicolin Chen 
398f975ca46SNicolin Chen 	ret = fsl_esai_divisor_cal(dai, tx, ratio, true,
39943d24e76SNicolin Chen 			esai_priv->sck_div[tx] ? 0 : ratio);
400f975ca46SNicolin Chen 	if (ret)
401f975ca46SNicolin Chen 		return ret;
402f975ca46SNicolin Chen 
403f975ca46SNicolin Chen 	/* Save current bclk rate */
404f975ca46SNicolin Chen 	esai_priv->sck_rate[tx] = freq;
405f975ca46SNicolin Chen 
406f975ca46SNicolin Chen 	return 0;
40743d24e76SNicolin Chen }
40843d24e76SNicolin Chen 
40943d24e76SNicolin Chen static int fsl_esai_set_dai_tdm_slot(struct snd_soc_dai *dai, u32 tx_mask,
41043d24e76SNicolin Chen 				     u32 rx_mask, int slots, int slot_width)
41143d24e76SNicolin Chen {
41243d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
41343d24e76SNicolin Chen 
41443d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TCCR,
41543d24e76SNicolin Chen 			   ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(slots));
41643d24e76SNicolin Chen 
41743d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RCCR,
41843d24e76SNicolin Chen 			   ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(slots));
41943d24e76SNicolin Chen 
42043d24e76SNicolin Chen 	esai_priv->slot_width = slot_width;
421de0d712aSShengjiu Wang 	esai_priv->slots = slots;
4220ff4e8c6SS.j. Wang 	esai_priv->tx_mask = tx_mask;
4230ff4e8c6SS.j. Wang 	esai_priv->rx_mask = rx_mask;
42443d24e76SNicolin Chen 
42543d24e76SNicolin Chen 	return 0;
42643d24e76SNicolin Chen }
42743d24e76SNicolin Chen 
42843d24e76SNicolin Chen static int fsl_esai_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
42943d24e76SNicolin Chen {
43043d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
43143d24e76SNicolin Chen 	u32 xcr = 0, xccr = 0, mask;
43243d24e76SNicolin Chen 
43343d24e76SNicolin Chen 	/* DAI mode */
43443d24e76SNicolin Chen 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
43543d24e76SNicolin Chen 	case SND_SOC_DAIFMT_I2S:
43643d24e76SNicolin Chen 		/* Data on rising edge of bclk, frame low, 1clk before data */
43743d24e76SNicolin Chen 		xcr |= ESAI_xCR_xFSR;
43843d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xFSP | ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
43943d24e76SNicolin Chen 		break;
44043d24e76SNicolin Chen 	case SND_SOC_DAIFMT_LEFT_J:
44143d24e76SNicolin Chen 		/* Data on rising edge of bclk, frame high */
44243d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
44343d24e76SNicolin Chen 		break;
44443d24e76SNicolin Chen 	case SND_SOC_DAIFMT_RIGHT_J:
44543d24e76SNicolin Chen 		/* Data on rising edge of bclk, frame high, right aligned */
446cc29ea00SS.j. Wang 		xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
447cc29ea00SS.j. Wang 		xcr  |= ESAI_xCR_xWA;
44843d24e76SNicolin Chen 		break;
44943d24e76SNicolin Chen 	case SND_SOC_DAIFMT_DSP_A:
45043d24e76SNicolin Chen 		/* Data on rising edge of bclk, frame high, 1clk before data */
45143d24e76SNicolin Chen 		xcr |= ESAI_xCR_xFSL | ESAI_xCR_xFSR;
45243d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
45343d24e76SNicolin Chen 		break;
45443d24e76SNicolin Chen 	case SND_SOC_DAIFMT_DSP_B:
45543d24e76SNicolin Chen 		/* Data on rising edge of bclk, frame high */
45643d24e76SNicolin Chen 		xcr |= ESAI_xCR_xFSL;
45743d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
45843d24e76SNicolin Chen 		break;
45943d24e76SNicolin Chen 	default:
46043d24e76SNicolin Chen 		return -EINVAL;
46143d24e76SNicolin Chen 	}
46243d24e76SNicolin Chen 
46343d24e76SNicolin Chen 	/* DAI clock inversion */
46443d24e76SNicolin Chen 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
46543d24e76SNicolin Chen 	case SND_SOC_DAIFMT_NB_NF:
46643d24e76SNicolin Chen 		/* Nothing to do for both normal cases */
46743d24e76SNicolin Chen 		break;
46843d24e76SNicolin Chen 	case SND_SOC_DAIFMT_IB_NF:
46943d24e76SNicolin Chen 		/* Invert bit clock */
47043d24e76SNicolin Chen 		xccr ^= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
47143d24e76SNicolin Chen 		break;
47243d24e76SNicolin Chen 	case SND_SOC_DAIFMT_NB_IF:
47343d24e76SNicolin Chen 		/* Invert frame clock */
47443d24e76SNicolin Chen 		xccr ^= ESAI_xCCR_xFSP;
47543d24e76SNicolin Chen 		break;
47643d24e76SNicolin Chen 	case SND_SOC_DAIFMT_IB_IF:
47743d24e76SNicolin Chen 		/* Invert both clocks */
47843d24e76SNicolin Chen 		xccr ^= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP | ESAI_xCCR_xFSP;
47943d24e76SNicolin Chen 		break;
48043d24e76SNicolin Chen 	default:
48143d24e76SNicolin Chen 		return -EINVAL;
48243d24e76SNicolin Chen 	}
48343d24e76SNicolin Chen 
48443d24e76SNicolin Chen 	esai_priv->slave_mode = false;
48543d24e76SNicolin Chen 
48643d24e76SNicolin Chen 	/* DAI clock master masks */
48743d24e76SNicolin Chen 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
48843d24e76SNicolin Chen 	case SND_SOC_DAIFMT_CBM_CFM:
48943d24e76SNicolin Chen 		esai_priv->slave_mode = true;
49043d24e76SNicolin Chen 		break;
49143d24e76SNicolin Chen 	case SND_SOC_DAIFMT_CBS_CFM:
49243d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xCKD;
49343d24e76SNicolin Chen 		break;
49443d24e76SNicolin Chen 	case SND_SOC_DAIFMT_CBM_CFS:
49543d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xFSD;
49643d24e76SNicolin Chen 		break;
49743d24e76SNicolin Chen 	case SND_SOC_DAIFMT_CBS_CFS:
49843d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xFSD | ESAI_xCCR_xCKD;
49943d24e76SNicolin Chen 		break;
50043d24e76SNicolin Chen 	default:
50143d24e76SNicolin Chen 		return -EINVAL;
50243d24e76SNicolin Chen 	}
50343d24e76SNicolin Chen 
504cc29ea00SS.j. Wang 	mask = ESAI_xCR_xFSL | ESAI_xCR_xFSR | ESAI_xCR_xWA;
50543d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR, mask, xcr);
50643d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RCR, mask, xcr);
50743d24e76SNicolin Chen 
50843d24e76SNicolin Chen 	mask = ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP | ESAI_xCCR_xFSP |
509cc29ea00SS.j. Wang 		ESAI_xCCR_xFSD | ESAI_xCCR_xCKD;
51043d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TCCR, mask, xccr);
51143d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RCCR, mask, xccr);
51243d24e76SNicolin Chen 
51343d24e76SNicolin Chen 	return 0;
51443d24e76SNicolin Chen }
51543d24e76SNicolin Chen 
51643d24e76SNicolin Chen static int fsl_esai_startup(struct snd_pcm_substream *substream,
51743d24e76SNicolin Chen 			    struct snd_soc_dai *dai)
51843d24e76SNicolin Chen {
51943d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
52043d24e76SNicolin Chen 
5211d9fb19dSKuninori Morimoto 	if (!snd_soc_dai_active(dai)) {
52243d24e76SNicolin Chen 		/* Set synchronous mode */
52343d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_SAICR,
52443d24e76SNicolin Chen 				   ESAI_SAICR_SYNC, esai_priv->synchronous ?
52543d24e76SNicolin Chen 				   ESAI_SAICR_SYNC : 0);
52643d24e76SNicolin Chen 
52743d24e76SNicolin Chen 		/* Set a default slot number -- 2 */
52843d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_TCCR,
52943d24e76SNicolin Chen 				   ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(2));
53043d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_RCCR,
53143d24e76SNicolin Chen 				   ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(2));
53243d24e76SNicolin Chen 	}
53343d24e76SNicolin Chen 
53443d24e76SNicolin Chen 	return 0;
53533529ec9SFabio Estevam 
53643d24e76SNicolin Chen }
53743d24e76SNicolin Chen 
53843d24e76SNicolin Chen static int fsl_esai_hw_params(struct snd_pcm_substream *substream,
53943d24e76SNicolin Chen 			      struct snd_pcm_hw_params *params,
54043d24e76SNicolin Chen 			      struct snd_soc_dai *dai)
54143d24e76SNicolin Chen {
54243d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
54343d24e76SNicolin Chen 	bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
5444ca73043SZidan Wang 	u32 width = params_width(params);
54543d24e76SNicolin Chen 	u32 channels = params_channels(params);
546de0d712aSShengjiu Wang 	u32 pins = DIV_ROUND_UP(channels, esai_priv->slots);
54786ea522bSNicolin Chen 	u32 slot_width = width;
5483e185238SXiubo Li 	u32 bclk, mask, val;
5493e185238SXiubo Li 	int ret;
55043d24e76SNicolin Chen 
551d8ffcf71SGeert Uytterhoeven 	/* Override slot_width if being specifically set */
55286ea522bSNicolin Chen 	if (esai_priv->slot_width)
55386ea522bSNicolin Chen 		slot_width = esai_priv->slot_width;
55486ea522bSNicolin Chen 
55586ea522bSNicolin Chen 	bclk = params_rate(params) * slot_width * esai_priv->slots;
55643d24e76SNicolin Chen 
5571997ee89SS.j. Wang 	ret = fsl_esai_set_bclk(dai, esai_priv->synchronous || tx, bclk);
55843d24e76SNicolin Chen 	if (ret)
55943d24e76SNicolin Chen 		return ret;
56043d24e76SNicolin Chen 
5611997ee89SS.j. Wang 	mask = ESAI_xCR_xSWS_MASK;
5621997ee89SS.j. Wang 	val = ESAI_xCR_xSWS(slot_width, width);
5631997ee89SS.j. Wang 
5641997ee89SS.j. Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx), mask, val);
5651997ee89SS.j. Wang 	/* Recording in synchronous mode needs to set TCR also */
5661997ee89SS.j. Wang 	if (!tx && esai_priv->synchronous)
5671997ee89SS.j. Wang 		regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR, mask, val);
5681997ee89SS.j. Wang 
56943d24e76SNicolin Chen 	/* Use Normal mode to support monaural audio */
57043d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
57143d24e76SNicolin Chen 			   ESAI_xCR_xMOD_MASK, params_channels(params) > 1 ?
57243d24e76SNicolin Chen 			   ESAI_xCR_xMOD_NETWORK : 0);
57343d24e76SNicolin Chen 
57443d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
57543d24e76SNicolin Chen 			   ESAI_xFCR_xFR_MASK, ESAI_xFCR_xFR);
57643d24e76SNicolin Chen 
57743d24e76SNicolin Chen 	mask = ESAI_xFCR_xFR_MASK | ESAI_xFCR_xWA_MASK | ESAI_xFCR_xFWM_MASK |
57843d24e76SNicolin Chen 	      (tx ? ESAI_xFCR_TE_MASK | ESAI_xFCR_TIEN : ESAI_xFCR_RE_MASK);
57943d24e76SNicolin Chen 	val = ESAI_xFCR_xWA(width) | ESAI_xFCR_xFWM(esai_priv->fifo_depth) |
580de0d712aSShengjiu Wang 	     (tx ? ESAI_xFCR_TE(pins) | ESAI_xFCR_TIEN : ESAI_xFCR_RE(pins));
58143d24e76SNicolin Chen 
58243d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx), mask, val);
58343d24e76SNicolin Chen 
5841997ee89SS.j. Wang 	if (tx)
5851997ee89SS.j. Wang 		regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR,
5861997ee89SS.j. Wang 				ESAI_xCR_PADC, ESAI_xCR_PADC);
58743d24e76SNicolin Chen 
5884f8210f6SNicolin Chen 	/* Remove ESAI personal reset by configuring ESAI_PCRC and ESAI_PRRC */
5894f8210f6SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_PRRC,
5904f8210f6SNicolin Chen 			   ESAI_PRRC_PDC_MASK, ESAI_PRRC_PDC(ESAI_GPIO));
5914f8210f6SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_PCRC,
5924f8210f6SNicolin Chen 			   ESAI_PCRC_PC_MASK, ESAI_PCRC_PC(ESAI_GPIO));
59343d24e76SNicolin Chen 	return 0;
59443d24e76SNicolin Chen }
59543d24e76SNicolin Chen 
5965be6155bSShengjiu Wang static int fsl_esai_hw_init(struct fsl_esai *esai_priv)
59743d24e76SNicolin Chen {
5985be6155bSShengjiu Wang 	struct platform_device *pdev = esai_priv->pdev;
5995be6155bSShengjiu Wang 	int ret;
6005be6155bSShengjiu Wang 
6015be6155bSShengjiu Wang 	/* Reset ESAI unit */
6025be6155bSShengjiu Wang 	ret = regmap_update_bits(esai_priv->regmap, REG_ESAI_ECR,
6035be6155bSShengjiu Wang 				 ESAI_ECR_ESAIEN_MASK | ESAI_ECR_ERST_MASK,
6045be6155bSShengjiu Wang 				 ESAI_ECR_ESAIEN | ESAI_ECR_ERST);
6055be6155bSShengjiu Wang 	if (ret) {
6065be6155bSShengjiu Wang 		dev_err(&pdev->dev, "failed to reset ESAI: %d\n", ret);
6075be6155bSShengjiu Wang 		return ret;
6085be6155bSShengjiu Wang 	}
6095be6155bSShengjiu Wang 
6105be6155bSShengjiu Wang 	/*
6115be6155bSShengjiu Wang 	 * We need to enable ESAI so as to access some of its registers.
6125be6155bSShengjiu Wang 	 * Otherwise, we would fail to dump regmap from user space.
6135be6155bSShengjiu Wang 	 */
6145be6155bSShengjiu Wang 	ret = regmap_update_bits(esai_priv->regmap, REG_ESAI_ECR,
6155be6155bSShengjiu Wang 				 ESAI_ECR_ESAIEN_MASK | ESAI_ECR_ERST_MASK,
6165be6155bSShengjiu Wang 				 ESAI_ECR_ESAIEN);
6175be6155bSShengjiu Wang 	if (ret) {
6185be6155bSShengjiu Wang 		dev_err(&pdev->dev, "failed to enable ESAI: %d\n", ret);
6195be6155bSShengjiu Wang 		return ret;
6205be6155bSShengjiu Wang 	}
6215be6155bSShengjiu Wang 
6225be6155bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_PRRC,
6235be6155bSShengjiu Wang 			   ESAI_PRRC_PDC_MASK, 0);
6245be6155bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_PCRC,
6255be6155bSShengjiu Wang 			   ESAI_PCRC_PC_MASK, 0);
6265be6155bSShengjiu Wang 
6275be6155bSShengjiu Wang 	return 0;
6285be6155bSShengjiu Wang }
6295be6155bSShengjiu Wang 
6305be6155bSShengjiu Wang static int fsl_esai_register_restore(struct fsl_esai *esai_priv)
6315be6155bSShengjiu Wang {
6325be6155bSShengjiu Wang 	int ret;
6335be6155bSShengjiu Wang 
6345be6155bSShengjiu Wang 	/* FIFO reset for safety */
6355be6155bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TFCR,
6365be6155bSShengjiu Wang 			   ESAI_xFCR_xFR, ESAI_xFCR_xFR);
6375be6155bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RFCR,
6385be6155bSShengjiu Wang 			   ESAI_xFCR_xFR, ESAI_xFCR_xFR);
6395be6155bSShengjiu Wang 
6405be6155bSShengjiu Wang 	regcache_mark_dirty(esai_priv->regmap);
6415be6155bSShengjiu Wang 	ret = regcache_sync(esai_priv->regmap);
6425be6155bSShengjiu Wang 	if (ret)
6435be6155bSShengjiu Wang 		return ret;
6445be6155bSShengjiu Wang 
6455be6155bSShengjiu Wang 	/* FIFO reset done */
6465be6155bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TFCR, ESAI_xFCR_xFR, 0);
6475be6155bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RFCR, ESAI_xFCR_xFR, 0);
6485be6155bSShengjiu Wang 
6495be6155bSShengjiu Wang 	return 0;
6505be6155bSShengjiu Wang }
6515be6155bSShengjiu Wang 
6525be6155bSShengjiu Wang static void fsl_esai_trigger_start(struct fsl_esai *esai_priv, bool tx)
6535be6155bSShengjiu Wang {
6545be6155bSShengjiu Wang 	u8 i, channels = esai_priv->channels[tx];
655de0d712aSShengjiu Wang 	u32 pins = DIV_ROUND_UP(channels, esai_priv->slots);
6560ff4e8c6SS.j. Wang 	u32 mask;
65743d24e76SNicolin Chen 
65843d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
65943d24e76SNicolin Chen 			   ESAI_xFCR_xFEN_MASK, ESAI_xFCR_xFEN);
66043d24e76SNicolin Chen 
66143d24e76SNicolin Chen 	/* Write initial words reqiured by ESAI as normal procedure */
66243d24e76SNicolin Chen 	for (i = 0; tx && i < channels; i++)
66343d24e76SNicolin Chen 		regmap_write(esai_priv->regmap, REG_ESAI_ETDR, 0x0);
66443d24e76SNicolin Chen 
6650ff4e8c6SS.j. Wang 	/*
6660ff4e8c6SS.j. Wang 	 * When set the TE/RE in the end of enablement flow, there
6670ff4e8c6SS.j. Wang 	 * will be channel swap issue for multi data line case.
6680ff4e8c6SS.j. Wang 	 * In order to workaround this issue, we switch the bit
6690ff4e8c6SS.j. Wang 	 * enablement sequence to below sequence
6700ff4e8c6SS.j. Wang 	 * 1) clear the xSMB & xSMA: which is done in probe and
6710ff4e8c6SS.j. Wang 	 *                           stop state.
6720ff4e8c6SS.j. Wang 	 * 2) set TE/RE
6730ff4e8c6SS.j. Wang 	 * 3) set xSMB
6740ff4e8c6SS.j. Wang 	 * 4) set xSMA:  xSMA is the last one in this flow, which
6750ff4e8c6SS.j. Wang 	 *               will trigger esai to start.
6760ff4e8c6SS.j. Wang 	 */
67743d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
67843d24e76SNicolin Chen 			   tx ? ESAI_xCR_TE_MASK : ESAI_xCR_RE_MASK,
679de0d712aSShengjiu Wang 			   tx ? ESAI_xCR_TE(pins) : ESAI_xCR_RE(pins));
6800ff4e8c6SS.j. Wang 	mask = tx ? esai_priv->tx_mask : esai_priv->rx_mask;
6810ff4e8c6SS.j. Wang 
6820ff4e8c6SS.j. Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xSMB(tx),
6830ff4e8c6SS.j. Wang 			   ESAI_xSMB_xS_MASK, ESAI_xSMB_xS(mask));
6840ff4e8c6SS.j. Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xSMA(tx),
6850ff4e8c6SS.j. Wang 			   ESAI_xSMA_xS_MASK, ESAI_xSMA_xS(mask));
6867ccafa2bSShengjiu Wang 
6877ccafa2bSShengjiu Wang 	/* Enable Exception interrupt */
6887ccafa2bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
6897ccafa2bSShengjiu Wang 			   ESAI_xCR_xEIE_MASK, ESAI_xCR_xEIE);
6905be6155bSShengjiu Wang }
6910ff4e8c6SS.j. Wang 
6925be6155bSShengjiu Wang static void fsl_esai_trigger_stop(struct fsl_esai *esai_priv, bool tx)
6935be6155bSShengjiu Wang {
69443d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
6957ccafa2bSShengjiu Wang 			   ESAI_xCR_xEIE_MASK, 0);
6967ccafa2bSShengjiu Wang 
6977ccafa2bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
69843d24e76SNicolin Chen 			   tx ? ESAI_xCR_TE_MASK : ESAI_xCR_RE_MASK, 0);
6990ff4e8c6SS.j. Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xSMA(tx),
7000ff4e8c6SS.j. Wang 			   ESAI_xSMA_xS_MASK, 0);
7010ff4e8c6SS.j. Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xSMB(tx),
7020ff4e8c6SS.j. Wang 			   ESAI_xSMB_xS_MASK, 0);
70343d24e76SNicolin Chen 
70443d24e76SNicolin Chen 	/* Disable and reset FIFO */
70543d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
70643d24e76SNicolin Chen 			   ESAI_xFCR_xFR | ESAI_xFCR_xFEN, ESAI_xFCR_xFR);
70743d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
70843d24e76SNicolin Chen 			   ESAI_xFCR_xFR, 0);
7095be6155bSShengjiu Wang }
7105be6155bSShengjiu Wang 
7117ccafa2bSShengjiu Wang static void fsl_esai_hw_reset(unsigned long arg)
7127ccafa2bSShengjiu Wang {
7137ccafa2bSShengjiu Wang 	struct fsl_esai *esai_priv = (struct fsl_esai *)arg;
7147ccafa2bSShengjiu Wang 	bool tx = true, rx = false, enabled[2];
71535dac627SShengjiu Wang 	unsigned long lock_flags;
7167ccafa2bSShengjiu Wang 	u32 tfcr, rfcr;
7177ccafa2bSShengjiu Wang 
71835dac627SShengjiu Wang 	spin_lock_irqsave(&esai_priv->lock, lock_flags);
7197ccafa2bSShengjiu Wang 	/* Save the registers */
7207ccafa2bSShengjiu Wang 	regmap_read(esai_priv->regmap, REG_ESAI_TFCR, &tfcr);
7217ccafa2bSShengjiu Wang 	regmap_read(esai_priv->regmap, REG_ESAI_RFCR, &rfcr);
7227ccafa2bSShengjiu Wang 	enabled[tx] = tfcr & ESAI_xFCR_xFEN;
7237ccafa2bSShengjiu Wang 	enabled[rx] = rfcr & ESAI_xFCR_xFEN;
7247ccafa2bSShengjiu Wang 
7257ccafa2bSShengjiu Wang 	/* Stop the tx & rx */
7267ccafa2bSShengjiu Wang 	fsl_esai_trigger_stop(esai_priv, tx);
7277ccafa2bSShengjiu Wang 	fsl_esai_trigger_stop(esai_priv, rx);
7287ccafa2bSShengjiu Wang 
7297ccafa2bSShengjiu Wang 	/* Reset the esai, and ignore return value */
7307ccafa2bSShengjiu Wang 	fsl_esai_hw_init(esai_priv);
7317ccafa2bSShengjiu Wang 
7327ccafa2bSShengjiu Wang 	/* Enforce ESAI personal resets for both TX and RX */
7337ccafa2bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR,
7347ccafa2bSShengjiu Wang 			   ESAI_xCR_xPR_MASK, ESAI_xCR_xPR);
7357ccafa2bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RCR,
7367ccafa2bSShengjiu Wang 			   ESAI_xCR_xPR_MASK, ESAI_xCR_xPR);
7377ccafa2bSShengjiu Wang 
7387ccafa2bSShengjiu Wang 	/* Restore registers by regcache_sync, and ignore return value */
7397ccafa2bSShengjiu Wang 	fsl_esai_register_restore(esai_priv);
7407ccafa2bSShengjiu Wang 
7417ccafa2bSShengjiu Wang 	/* Remove ESAI personal resets by configuring PCRC and PRRC also */
7427ccafa2bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR,
7437ccafa2bSShengjiu Wang 			   ESAI_xCR_xPR_MASK, 0);
7447ccafa2bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RCR,
7457ccafa2bSShengjiu Wang 			   ESAI_xCR_xPR_MASK, 0);
7467ccafa2bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_PRRC,
7477ccafa2bSShengjiu Wang 			   ESAI_PRRC_PDC_MASK, ESAI_PRRC_PDC(ESAI_GPIO));
7487ccafa2bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_PCRC,
7497ccafa2bSShengjiu Wang 			   ESAI_PCRC_PC_MASK, ESAI_PCRC_PC(ESAI_GPIO));
7507ccafa2bSShengjiu Wang 
7517ccafa2bSShengjiu Wang 	/* Restart tx / rx, if they already enabled */
7527ccafa2bSShengjiu Wang 	if (enabled[tx])
7537ccafa2bSShengjiu Wang 		fsl_esai_trigger_start(esai_priv, tx);
7547ccafa2bSShengjiu Wang 	if (enabled[rx])
7557ccafa2bSShengjiu Wang 		fsl_esai_trigger_start(esai_priv, rx);
75635dac627SShengjiu Wang 
75735dac627SShengjiu Wang 	spin_unlock_irqrestore(&esai_priv->lock, lock_flags);
7587ccafa2bSShengjiu Wang }
7597ccafa2bSShengjiu Wang 
7605be6155bSShengjiu Wang static int fsl_esai_trigger(struct snd_pcm_substream *substream, int cmd,
7615be6155bSShengjiu Wang 			    struct snd_soc_dai *dai)
7625be6155bSShengjiu Wang {
7635be6155bSShengjiu Wang 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
7645be6155bSShengjiu Wang 	bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
76535dac627SShengjiu Wang 	unsigned long lock_flags;
7665be6155bSShengjiu Wang 
7675be6155bSShengjiu Wang 	esai_priv->channels[tx] = substream->runtime->channels;
7685be6155bSShengjiu Wang 
7695be6155bSShengjiu Wang 	switch (cmd) {
7705be6155bSShengjiu Wang 	case SNDRV_PCM_TRIGGER_START:
7715be6155bSShengjiu Wang 	case SNDRV_PCM_TRIGGER_RESUME:
7725be6155bSShengjiu Wang 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
77335dac627SShengjiu Wang 		spin_lock_irqsave(&esai_priv->lock, lock_flags);
7745be6155bSShengjiu Wang 		fsl_esai_trigger_start(esai_priv, tx);
77535dac627SShengjiu Wang 		spin_unlock_irqrestore(&esai_priv->lock, lock_flags);
7765be6155bSShengjiu Wang 		break;
7775be6155bSShengjiu Wang 	case SNDRV_PCM_TRIGGER_SUSPEND:
7785be6155bSShengjiu Wang 	case SNDRV_PCM_TRIGGER_STOP:
7795be6155bSShengjiu Wang 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
78035dac627SShengjiu Wang 		spin_lock_irqsave(&esai_priv->lock, lock_flags);
7815be6155bSShengjiu Wang 		fsl_esai_trigger_stop(esai_priv, tx);
78235dac627SShengjiu Wang 		spin_unlock_irqrestore(&esai_priv->lock, lock_flags);
78343d24e76SNicolin Chen 		break;
78443d24e76SNicolin Chen 	default:
78543d24e76SNicolin Chen 		return -EINVAL;
78643d24e76SNicolin Chen 	}
78743d24e76SNicolin Chen 
78843d24e76SNicolin Chen 	return 0;
78943d24e76SNicolin Chen }
79043d24e76SNicolin Chen 
7915d29e95eSGustavo A. R. Silva static const struct snd_soc_dai_ops fsl_esai_dai_ops = {
79243d24e76SNicolin Chen 	.startup = fsl_esai_startup,
79343d24e76SNicolin Chen 	.trigger = fsl_esai_trigger,
79443d24e76SNicolin Chen 	.hw_params = fsl_esai_hw_params,
79543d24e76SNicolin Chen 	.set_sysclk = fsl_esai_set_dai_sysclk,
79643d24e76SNicolin Chen 	.set_fmt = fsl_esai_set_dai_fmt,
79743d24e76SNicolin Chen 	.set_tdm_slot = fsl_esai_set_dai_tdm_slot,
79843d24e76SNicolin Chen };
79943d24e76SNicolin Chen 
80043d24e76SNicolin Chen static int fsl_esai_dai_probe(struct snd_soc_dai *dai)
80143d24e76SNicolin Chen {
80243d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
80343d24e76SNicolin Chen 
80443d24e76SNicolin Chen 	snd_soc_dai_init_dma_data(dai, &esai_priv->dma_params_tx,
80543d24e76SNicolin Chen 				  &esai_priv->dma_params_rx);
80643d24e76SNicolin Chen 
80743d24e76SNicolin Chen 	return 0;
80843d24e76SNicolin Chen }
80943d24e76SNicolin Chen 
81043d24e76SNicolin Chen static struct snd_soc_dai_driver fsl_esai_dai = {
81143d24e76SNicolin Chen 	.probe = fsl_esai_dai_probe,
81243d24e76SNicolin Chen 	.playback = {
81374ccb27cSNicolin Chen 		.stream_name = "CPU-Playback",
81443d24e76SNicolin Chen 		.channels_min = 1,
81543d24e76SNicolin Chen 		.channels_max = 12,
816f2a3ee01SFabio Estevam 		.rates = SNDRV_PCM_RATE_8000_192000,
81743d24e76SNicolin Chen 		.formats = FSL_ESAI_FORMATS,
81843d24e76SNicolin Chen 	},
81943d24e76SNicolin Chen 	.capture = {
82074ccb27cSNicolin Chen 		.stream_name = "CPU-Capture",
82143d24e76SNicolin Chen 		.channels_min = 1,
82243d24e76SNicolin Chen 		.channels_max = 8,
823f2a3ee01SFabio Estevam 		.rates = SNDRV_PCM_RATE_8000_192000,
82443d24e76SNicolin Chen 		.formats = FSL_ESAI_FORMATS,
82543d24e76SNicolin Chen 	},
82643d24e76SNicolin Chen 	.ops = &fsl_esai_dai_ops,
82743d24e76SNicolin Chen };
82843d24e76SNicolin Chen 
82943d24e76SNicolin Chen static const struct snd_soc_component_driver fsl_esai_component = {
83043d24e76SNicolin Chen 	.name		= "fsl-esai",
83143d24e76SNicolin Chen };
83243d24e76SNicolin Chen 
833c64c6076SZidan Wang static const struct reg_default fsl_esai_reg_defaults[] = {
8348973112aSZidan Wang 	{REG_ESAI_ETDR,	 0x00000000},
8358973112aSZidan Wang 	{REG_ESAI_ECR,	 0x00000000},
8368973112aSZidan Wang 	{REG_ESAI_TFCR,	 0x00000000},
8378973112aSZidan Wang 	{REG_ESAI_RFCR,	 0x00000000},
8388973112aSZidan Wang 	{REG_ESAI_TX0,	 0x00000000},
8398973112aSZidan Wang 	{REG_ESAI_TX1,	 0x00000000},
8408973112aSZidan Wang 	{REG_ESAI_TX2,	 0x00000000},
8418973112aSZidan Wang 	{REG_ESAI_TX3,	 0x00000000},
8428973112aSZidan Wang 	{REG_ESAI_TX4,	 0x00000000},
8438973112aSZidan Wang 	{REG_ESAI_TX5,	 0x00000000},
8448973112aSZidan Wang 	{REG_ESAI_TSR,	 0x00000000},
8458973112aSZidan Wang 	{REG_ESAI_SAICR, 0x00000000},
8468973112aSZidan Wang 	{REG_ESAI_TCR,	 0x00000000},
8478973112aSZidan Wang 	{REG_ESAI_TCCR,	 0x00000000},
8488973112aSZidan Wang 	{REG_ESAI_RCR,	 0x00000000},
8498973112aSZidan Wang 	{REG_ESAI_RCCR,	 0x00000000},
8508973112aSZidan Wang 	{REG_ESAI_TSMA,  0x0000ffff},
8518973112aSZidan Wang 	{REG_ESAI_TSMB,  0x0000ffff},
8528973112aSZidan Wang 	{REG_ESAI_RSMA,  0x0000ffff},
8538973112aSZidan Wang 	{REG_ESAI_RSMB,  0x0000ffff},
8548973112aSZidan Wang 	{REG_ESAI_PRRC,  0x00000000},
8558973112aSZidan Wang 	{REG_ESAI_PCRC,  0x00000000},
856c64c6076SZidan Wang };
857c64c6076SZidan Wang 
85843d24e76SNicolin Chen static bool fsl_esai_readable_reg(struct device *dev, unsigned int reg)
85943d24e76SNicolin Chen {
86043d24e76SNicolin Chen 	switch (reg) {
86143d24e76SNicolin Chen 	case REG_ESAI_ERDR:
86243d24e76SNicolin Chen 	case REG_ESAI_ECR:
86343d24e76SNicolin Chen 	case REG_ESAI_ESR:
86443d24e76SNicolin Chen 	case REG_ESAI_TFCR:
86543d24e76SNicolin Chen 	case REG_ESAI_TFSR:
86643d24e76SNicolin Chen 	case REG_ESAI_RFCR:
86743d24e76SNicolin Chen 	case REG_ESAI_RFSR:
86843d24e76SNicolin Chen 	case REG_ESAI_RX0:
86943d24e76SNicolin Chen 	case REG_ESAI_RX1:
87043d24e76SNicolin Chen 	case REG_ESAI_RX2:
87143d24e76SNicolin Chen 	case REG_ESAI_RX3:
87243d24e76SNicolin Chen 	case REG_ESAI_SAISR:
87343d24e76SNicolin Chen 	case REG_ESAI_SAICR:
87443d24e76SNicolin Chen 	case REG_ESAI_TCR:
87543d24e76SNicolin Chen 	case REG_ESAI_TCCR:
87643d24e76SNicolin Chen 	case REG_ESAI_RCR:
87743d24e76SNicolin Chen 	case REG_ESAI_RCCR:
87843d24e76SNicolin Chen 	case REG_ESAI_TSMA:
87943d24e76SNicolin Chen 	case REG_ESAI_TSMB:
88043d24e76SNicolin Chen 	case REG_ESAI_RSMA:
88143d24e76SNicolin Chen 	case REG_ESAI_RSMB:
88243d24e76SNicolin Chen 	case REG_ESAI_PRRC:
88343d24e76SNicolin Chen 	case REG_ESAI_PCRC:
88443d24e76SNicolin Chen 		return true;
88543d24e76SNicolin Chen 	default:
88643d24e76SNicolin Chen 		return false;
88743d24e76SNicolin Chen 	}
88843d24e76SNicolin Chen }
88943d24e76SNicolin Chen 
890c64c6076SZidan Wang static bool fsl_esai_volatile_reg(struct device *dev, unsigned int reg)
891c64c6076SZidan Wang {
892c64c6076SZidan Wang 	switch (reg) {
893c64c6076SZidan Wang 	case REG_ESAI_ERDR:
894c64c6076SZidan Wang 	case REG_ESAI_ESR:
895c64c6076SZidan Wang 	case REG_ESAI_TFSR:
896c64c6076SZidan Wang 	case REG_ESAI_RFSR:
897c64c6076SZidan Wang 	case REG_ESAI_RX0:
898c64c6076SZidan Wang 	case REG_ESAI_RX1:
899c64c6076SZidan Wang 	case REG_ESAI_RX2:
900c64c6076SZidan Wang 	case REG_ESAI_RX3:
901c64c6076SZidan Wang 	case REG_ESAI_SAISR:
902c64c6076SZidan Wang 		return true;
903c64c6076SZidan Wang 	default:
904c64c6076SZidan Wang 		return false;
905c64c6076SZidan Wang 	}
906c64c6076SZidan Wang }
907c64c6076SZidan Wang 
90843d24e76SNicolin Chen static bool fsl_esai_writeable_reg(struct device *dev, unsigned int reg)
90943d24e76SNicolin Chen {
91043d24e76SNicolin Chen 	switch (reg) {
91143d24e76SNicolin Chen 	case REG_ESAI_ETDR:
91243d24e76SNicolin Chen 	case REG_ESAI_ECR:
91343d24e76SNicolin Chen 	case REG_ESAI_TFCR:
91443d24e76SNicolin Chen 	case REG_ESAI_RFCR:
91543d24e76SNicolin Chen 	case REG_ESAI_TX0:
91643d24e76SNicolin Chen 	case REG_ESAI_TX1:
91743d24e76SNicolin Chen 	case REG_ESAI_TX2:
91843d24e76SNicolin Chen 	case REG_ESAI_TX3:
91943d24e76SNicolin Chen 	case REG_ESAI_TX4:
92043d24e76SNicolin Chen 	case REG_ESAI_TX5:
92143d24e76SNicolin Chen 	case REG_ESAI_TSR:
92243d24e76SNicolin Chen 	case REG_ESAI_SAICR:
92343d24e76SNicolin Chen 	case REG_ESAI_TCR:
92443d24e76SNicolin Chen 	case REG_ESAI_TCCR:
92543d24e76SNicolin Chen 	case REG_ESAI_RCR:
92643d24e76SNicolin Chen 	case REG_ESAI_RCCR:
92743d24e76SNicolin Chen 	case REG_ESAI_TSMA:
92843d24e76SNicolin Chen 	case REG_ESAI_TSMB:
92943d24e76SNicolin Chen 	case REG_ESAI_RSMA:
93043d24e76SNicolin Chen 	case REG_ESAI_RSMB:
93143d24e76SNicolin Chen 	case REG_ESAI_PRRC:
93243d24e76SNicolin Chen 	case REG_ESAI_PCRC:
93343d24e76SNicolin Chen 		return true;
93443d24e76SNicolin Chen 	default:
93543d24e76SNicolin Chen 		return false;
93643d24e76SNicolin Chen 	}
93743d24e76SNicolin Chen }
93843d24e76SNicolin Chen 
93992bd0334SXiubo Li static const struct regmap_config fsl_esai_regmap_config = {
94043d24e76SNicolin Chen 	.reg_bits = 32,
94143d24e76SNicolin Chen 	.reg_stride = 4,
94243d24e76SNicolin Chen 	.val_bits = 32,
94343d24e76SNicolin Chen 
94443d24e76SNicolin Chen 	.max_register = REG_ESAI_PCRC,
945c64c6076SZidan Wang 	.reg_defaults = fsl_esai_reg_defaults,
946c64c6076SZidan Wang 	.num_reg_defaults = ARRAY_SIZE(fsl_esai_reg_defaults),
94743d24e76SNicolin Chen 	.readable_reg = fsl_esai_readable_reg,
948c64c6076SZidan Wang 	.volatile_reg = fsl_esai_volatile_reg,
94943d24e76SNicolin Chen 	.writeable_reg = fsl_esai_writeable_reg,
9500effb865SMarek Vasut 	.cache_type = REGCACHE_FLAT,
95143d24e76SNicolin Chen };
95243d24e76SNicolin Chen 
95343d24e76SNicolin Chen static int fsl_esai_probe(struct platform_device *pdev)
95443d24e76SNicolin Chen {
95543d24e76SNicolin Chen 	struct device_node *np = pdev->dev.of_node;
95643d24e76SNicolin Chen 	struct fsl_esai *esai_priv;
95743d24e76SNicolin Chen 	struct resource *res;
9580600b3e1SFabio Estevam 	const __be32 *iprop;
95943d24e76SNicolin Chen 	void __iomem *regs;
96043d24e76SNicolin Chen 	int irq, ret;
96143d24e76SNicolin Chen 
96243d24e76SNicolin Chen 	esai_priv = devm_kzalloc(&pdev->dev, sizeof(*esai_priv), GFP_KERNEL);
96343d24e76SNicolin Chen 	if (!esai_priv)
96443d24e76SNicolin Chen 		return -ENOMEM;
96543d24e76SNicolin Chen 
96643d24e76SNicolin Chen 	esai_priv->pdev = pdev;
9675d585e1eSRob Herring 	snprintf(esai_priv->name, sizeof(esai_priv->name), "%pOFn", np);
96843d24e76SNicolin Chen 
9696878e752SShengjiu Wang 	esai_priv->soc = of_device_get_match_data(&pdev->dev);
9706878e752SShengjiu Wang 	if (!esai_priv->soc) {
9716878e752SShengjiu Wang 		dev_err(&pdev->dev, "failed to get soc data\n");
9726878e752SShengjiu Wang 		return -ENODEV;
9736878e752SShengjiu Wang 	}
9747ccafa2bSShengjiu Wang 
97543d24e76SNicolin Chen 	/* Get the addresses and IRQ */
97643d24e76SNicolin Chen 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
97743d24e76SNicolin Chen 	regs = devm_ioremap_resource(&pdev->dev, res);
97843d24e76SNicolin Chen 	if (IS_ERR(regs))
97943d24e76SNicolin Chen 		return PTR_ERR(regs);
98043d24e76SNicolin Chen 
98143d24e76SNicolin Chen 	esai_priv->regmap = devm_regmap_init_mmio_clk(&pdev->dev,
98243d24e76SNicolin Chen 			"core", regs, &fsl_esai_regmap_config);
98343d24e76SNicolin Chen 	if (IS_ERR(esai_priv->regmap)) {
98443d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to init regmap: %ld\n",
98543d24e76SNicolin Chen 				PTR_ERR(esai_priv->regmap));
98643d24e76SNicolin Chen 		return PTR_ERR(esai_priv->regmap);
98743d24e76SNicolin Chen 	}
98843d24e76SNicolin Chen 
98943d24e76SNicolin Chen 	esai_priv->coreclk = devm_clk_get(&pdev->dev, "core");
99043d24e76SNicolin Chen 	if (IS_ERR(esai_priv->coreclk)) {
99143d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to get core clock: %ld\n",
99243d24e76SNicolin Chen 				PTR_ERR(esai_priv->coreclk));
99343d24e76SNicolin Chen 		return PTR_ERR(esai_priv->coreclk);
99443d24e76SNicolin Chen 	}
99543d24e76SNicolin Chen 
99643d24e76SNicolin Chen 	esai_priv->extalclk = devm_clk_get(&pdev->dev, "extal");
99743d24e76SNicolin Chen 	if (IS_ERR(esai_priv->extalclk))
99843d24e76SNicolin Chen 		dev_warn(&pdev->dev, "failed to get extal clock: %ld\n",
99943d24e76SNicolin Chen 				PTR_ERR(esai_priv->extalclk));
100043d24e76SNicolin Chen 
100143d24e76SNicolin Chen 	esai_priv->fsysclk = devm_clk_get(&pdev->dev, "fsys");
100243d24e76SNicolin Chen 	if (IS_ERR(esai_priv->fsysclk))
100343d24e76SNicolin Chen 		dev_warn(&pdev->dev, "failed to get fsys clock: %ld\n",
100443d24e76SNicolin Chen 				PTR_ERR(esai_priv->fsysclk));
100543d24e76SNicolin Chen 
1006a2a4d604SShengjiu Wang 	esai_priv->spbaclk = devm_clk_get(&pdev->dev, "spba");
1007a2a4d604SShengjiu Wang 	if (IS_ERR(esai_priv->spbaclk))
1008a2a4d604SShengjiu Wang 		dev_warn(&pdev->dev, "failed to get spba clock: %ld\n",
1009a2a4d604SShengjiu Wang 				PTR_ERR(esai_priv->spbaclk));
1010a2a4d604SShengjiu Wang 
101143d24e76SNicolin Chen 	irq = platform_get_irq(pdev, 0);
1012cf9441adSStephen Boyd 	if (irq < 0)
101343d24e76SNicolin Chen 		return irq;
101443d24e76SNicolin Chen 
101543d24e76SNicolin Chen 	ret = devm_request_irq(&pdev->dev, irq, esai_isr, 0,
101643d24e76SNicolin Chen 			       esai_priv->name, esai_priv);
101743d24e76SNicolin Chen 	if (ret) {
101843d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to claim irq %u\n", irq);
101943d24e76SNicolin Chen 		return ret;
102043d24e76SNicolin Chen 	}
102143d24e76SNicolin Chen 
1022de0d712aSShengjiu Wang 	/* Set a default slot number */
1023de0d712aSShengjiu Wang 	esai_priv->slots = 2;
1024de0d712aSShengjiu Wang 
102543d24e76SNicolin Chen 	/* Set a default master/slave state */
102643d24e76SNicolin Chen 	esai_priv->slave_mode = true;
102743d24e76SNicolin Chen 
102843d24e76SNicolin Chen 	/* Determine the FIFO depth */
102943d24e76SNicolin Chen 	iprop = of_get_property(np, "fsl,fifo-depth", NULL);
103043d24e76SNicolin Chen 	if (iprop)
103143d24e76SNicolin Chen 		esai_priv->fifo_depth = be32_to_cpup(iprop);
103243d24e76SNicolin Chen 	else
103343d24e76SNicolin Chen 		esai_priv->fifo_depth = 64;
103443d24e76SNicolin Chen 
103543d24e76SNicolin Chen 	esai_priv->dma_params_tx.maxburst = 16;
103643d24e76SNicolin Chen 	esai_priv->dma_params_rx.maxburst = 16;
103743d24e76SNicolin Chen 	esai_priv->dma_params_tx.addr = res->start + REG_ESAI_ETDR;
103843d24e76SNicolin Chen 	esai_priv->dma_params_rx.addr = res->start + REG_ESAI_ERDR;
103943d24e76SNicolin Chen 
104043d24e76SNicolin Chen 	esai_priv->synchronous =
104143d24e76SNicolin Chen 		of_property_read_bool(np, "fsl,esai-synchronous");
104243d24e76SNicolin Chen 
104343d24e76SNicolin Chen 	/* Implement full symmetry for synchronous mode */
104443d24e76SNicolin Chen 	if (esai_priv->synchronous) {
104543d24e76SNicolin Chen 		fsl_esai_dai.symmetric_rates = 1;
104643d24e76SNicolin Chen 		fsl_esai_dai.symmetric_channels = 1;
104743d24e76SNicolin Chen 		fsl_esai_dai.symmetric_samplebits = 1;
104843d24e76SNicolin Chen 	}
104943d24e76SNicolin Chen 
105043d24e76SNicolin Chen 	dev_set_drvdata(&pdev->dev, esai_priv);
105143d24e76SNicolin Chen 
105235dac627SShengjiu Wang 	spin_lock_init(&esai_priv->lock);
10535be6155bSShengjiu Wang 	ret = fsl_esai_hw_init(esai_priv);
10545be6155bSShengjiu Wang 	if (ret)
105543d24e76SNicolin Chen 		return ret;
105643d24e76SNicolin Chen 
10570ff4e8c6SS.j. Wang 	esai_priv->tx_mask = 0xFFFFFFFF;
10580ff4e8c6SS.j. Wang 	esai_priv->rx_mask = 0xFFFFFFFF;
10590ff4e8c6SS.j. Wang 
10600ff4e8c6SS.j. Wang 	/* Clear the TSMA, TSMB, RSMA, RSMB */
10610ff4e8c6SS.j. Wang 	regmap_write(esai_priv->regmap, REG_ESAI_TSMA, 0);
10620ff4e8c6SS.j. Wang 	regmap_write(esai_priv->regmap, REG_ESAI_TSMB, 0);
10630ff4e8c6SS.j. Wang 	regmap_write(esai_priv->regmap, REG_ESAI_RSMA, 0);
10640ff4e8c6SS.j. Wang 	regmap_write(esai_priv->regmap, REG_ESAI_RSMB, 0);
10650ff4e8c6SS.j. Wang 
106643d24e76SNicolin Chen 	ret = devm_snd_soc_register_component(&pdev->dev, &fsl_esai_component,
106743d24e76SNicolin Chen 					      &fsl_esai_dai, 1);
106843d24e76SNicolin Chen 	if (ret) {
106943d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to register DAI: %d\n", ret);
107043d24e76SNicolin Chen 		return ret;
107143d24e76SNicolin Chen 	}
107243d24e76SNicolin Chen 
10737ccafa2bSShengjiu Wang 	tasklet_init(&esai_priv->task, fsl_esai_hw_reset,
10747ccafa2bSShengjiu Wang 		     (unsigned long)esai_priv);
10757ccafa2bSShengjiu Wang 
1076b2d337d8SS.j. Wang 	pm_runtime_enable(&pdev->dev);
1077b2d337d8SS.j. Wang 
1078b2d337d8SS.j. Wang 	regcache_cache_only(esai_priv->regmap, true);
1079b2d337d8SS.j. Wang 
10800d69e0ddSShengjiu Wang 	ret = imx_pcm_dma_init(pdev, IMX_ESAI_DMABUF_SIZE);
108143d24e76SNicolin Chen 	if (ret)
108243d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to init imx pcm dma: %d\n", ret);
108343d24e76SNicolin Chen 
108443d24e76SNicolin Chen 	return ret;
108543d24e76SNicolin Chen }
108643d24e76SNicolin Chen 
1087b2d337d8SS.j. Wang static int fsl_esai_remove(struct platform_device *pdev)
1088b2d337d8SS.j. Wang {
10897ccafa2bSShengjiu Wang 	struct fsl_esai *esai_priv = platform_get_drvdata(pdev);
10907ccafa2bSShengjiu Wang 
1091b2d337d8SS.j. Wang 	pm_runtime_disable(&pdev->dev);
10927ccafa2bSShengjiu Wang 	tasklet_kill(&esai_priv->task);
1093b2d337d8SS.j. Wang 
1094b2d337d8SS.j. Wang 	return 0;
1095b2d337d8SS.j. Wang }
1096b2d337d8SS.j. Wang 
109743d24e76SNicolin Chen static const struct of_device_id fsl_esai_dt_ids[] = {
10986878e752SShengjiu Wang 	{ .compatible = "fsl,imx35-esai", .data = &fsl_esai_imx35 },
10996878e752SShengjiu Wang 	{ .compatible = "fsl,vf610-esai", .data = &fsl_esai_vf610 },
11006878e752SShengjiu Wang 	{ .compatible = "fsl,imx6ull-esai", .data = &fsl_esai_imx6ull },
110143d24e76SNicolin Chen 	{}
110243d24e76SNicolin Chen };
110343d24e76SNicolin Chen MODULE_DEVICE_TABLE(of, fsl_esai_dt_ids);
110443d24e76SNicolin Chen 
1105b2d337d8SS.j. Wang #ifdef CONFIG_PM
1106b2d337d8SS.j. Wang static int fsl_esai_runtime_resume(struct device *dev)
1107c64c6076SZidan Wang {
1108c64c6076SZidan Wang 	struct fsl_esai *esai = dev_get_drvdata(dev);
1109c64c6076SZidan Wang 	int ret;
1110c64c6076SZidan Wang 
1111b2d337d8SS.j. Wang 	/*
1112b2d337d8SS.j. Wang 	 * Some platforms might use the same bit to gate all three or two of
1113b2d337d8SS.j. Wang 	 * clocks, so keep all clocks open/close at the same time for safety
1114b2d337d8SS.j. Wang 	 */
1115b2d337d8SS.j. Wang 	ret = clk_prepare_enable(esai->coreclk);
1116b2d337d8SS.j. Wang 	if (ret)
1117b2d337d8SS.j. Wang 		return ret;
1118b2d337d8SS.j. Wang 	if (!IS_ERR(esai->spbaclk)) {
1119b2d337d8SS.j. Wang 		ret = clk_prepare_enable(esai->spbaclk);
1120b2d337d8SS.j. Wang 		if (ret)
1121b2d337d8SS.j. Wang 			goto err_spbaclk;
1122b2d337d8SS.j. Wang 	}
1123b2d337d8SS.j. Wang 	if (!IS_ERR(esai->extalclk)) {
1124b2d337d8SS.j. Wang 		ret = clk_prepare_enable(esai->extalclk);
1125b2d337d8SS.j. Wang 		if (ret)
1126b2d337d8SS.j. Wang 			goto err_extalclk;
1127b2d337d8SS.j. Wang 	}
1128b2d337d8SS.j. Wang 	if (!IS_ERR(esai->fsysclk)) {
1129b2d337d8SS.j. Wang 		ret = clk_prepare_enable(esai->fsysclk);
1130b2d337d8SS.j. Wang 		if (ret)
1131b2d337d8SS.j. Wang 			goto err_fsysclk;
1132b2d337d8SS.j. Wang 	}
1133b2d337d8SS.j. Wang 
1134c64c6076SZidan Wang 	regcache_cache_only(esai->regmap, false);
1135c64c6076SZidan Wang 
11365be6155bSShengjiu Wang 	ret = fsl_esai_register_restore(esai);
1137c64c6076SZidan Wang 	if (ret)
1138b2d337d8SS.j. Wang 		goto err_regcache_sync;
1139c64c6076SZidan Wang 
1140c64c6076SZidan Wang 	return 0;
1141b2d337d8SS.j. Wang 
1142b2d337d8SS.j. Wang err_regcache_sync:
1143b2d337d8SS.j. Wang 	if (!IS_ERR(esai->fsysclk))
1144b2d337d8SS.j. Wang 		clk_disable_unprepare(esai->fsysclk);
1145b2d337d8SS.j. Wang err_fsysclk:
1146b2d337d8SS.j. Wang 	if (!IS_ERR(esai->extalclk))
1147b2d337d8SS.j. Wang 		clk_disable_unprepare(esai->extalclk);
1148b2d337d8SS.j. Wang err_extalclk:
1149b2d337d8SS.j. Wang 	if (!IS_ERR(esai->spbaclk))
1150b2d337d8SS.j. Wang 		clk_disable_unprepare(esai->spbaclk);
1151b2d337d8SS.j. Wang err_spbaclk:
1152b2d337d8SS.j. Wang 	clk_disable_unprepare(esai->coreclk);
1153b2d337d8SS.j. Wang 
1154b2d337d8SS.j. Wang 	return ret;
1155c64c6076SZidan Wang }
1156b2d337d8SS.j. Wang 
1157b2d337d8SS.j. Wang static int fsl_esai_runtime_suspend(struct device *dev)
1158b2d337d8SS.j. Wang {
1159b2d337d8SS.j. Wang 	struct fsl_esai *esai = dev_get_drvdata(dev);
1160b2d337d8SS.j. Wang 
1161b2d337d8SS.j. Wang 	regcache_cache_only(esai->regmap, true);
1162b2d337d8SS.j. Wang 
1163b2d337d8SS.j. Wang 	if (!IS_ERR(esai->fsysclk))
1164b2d337d8SS.j. Wang 		clk_disable_unprepare(esai->fsysclk);
1165b2d337d8SS.j. Wang 	if (!IS_ERR(esai->extalclk))
1166b2d337d8SS.j. Wang 		clk_disable_unprepare(esai->extalclk);
1167b2d337d8SS.j. Wang 	if (!IS_ERR(esai->spbaclk))
1168b2d337d8SS.j. Wang 		clk_disable_unprepare(esai->spbaclk);
1169b2d337d8SS.j. Wang 	clk_disable_unprepare(esai->coreclk);
1170b2d337d8SS.j. Wang 
1171b2d337d8SS.j. Wang 	return 0;
1172b2d337d8SS.j. Wang }
1173b2d337d8SS.j. Wang #endif /* CONFIG_PM */
1174c64c6076SZidan Wang 
1175c64c6076SZidan Wang static const struct dev_pm_ops fsl_esai_pm_ops = {
1176b2d337d8SS.j. Wang 	SET_RUNTIME_PM_OPS(fsl_esai_runtime_suspend,
1177b2d337d8SS.j. Wang 			   fsl_esai_runtime_resume,
1178b2d337d8SS.j. Wang 			   NULL)
1179b2d337d8SS.j. Wang 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1180b2d337d8SS.j. Wang 				pm_runtime_force_resume)
1181c64c6076SZidan Wang };
1182c64c6076SZidan Wang 
118343d24e76SNicolin Chen static struct platform_driver fsl_esai_driver = {
118443d24e76SNicolin Chen 	.probe = fsl_esai_probe,
1185b2d337d8SS.j. Wang 	.remove = fsl_esai_remove,
118643d24e76SNicolin Chen 	.driver = {
118743d24e76SNicolin Chen 		.name = "fsl-esai-dai",
1188c64c6076SZidan Wang 		.pm = &fsl_esai_pm_ops,
118943d24e76SNicolin Chen 		.of_match_table = fsl_esai_dt_ids,
119043d24e76SNicolin Chen 	},
119143d24e76SNicolin Chen };
119243d24e76SNicolin Chen 
119343d24e76SNicolin Chen module_platform_driver(fsl_esai_driver);
119443d24e76SNicolin Chen 
119543d24e76SNicolin Chen MODULE_AUTHOR("Freescale Semiconductor, Inc.");
119643d24e76SNicolin Chen MODULE_DESCRIPTION("Freescale ESAI CPU DAI driver");
119743d24e76SNicolin Chen MODULE_LICENSE("GPL v2");
119843d24e76SNicolin Chen MODULE_ALIAS("platform:fsl-esai-dai");
1199