xref: /openbmc/linux/sound/soc/codecs/wm8996.c (revision eb3032f8)
1a9ba6151SMark Brown /*
2a9ba6151SMark Brown  * wm8996.c - WM8996 audio codec interface
3a9ba6151SMark Brown  *
4a9ba6151SMark Brown  * Copyright 2011 Wolfson Microelectronics PLC.
5a9ba6151SMark Brown  * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
6a9ba6151SMark Brown  *
7a9ba6151SMark Brown  *  This program is free software; you can redistribute  it and/or modify it
8a9ba6151SMark Brown  *  under  the terms of  the GNU General  Public License as published by the
9a9ba6151SMark Brown  *  Free Software Foundation;  either version 2 of the  License, or (at your
10a9ba6151SMark Brown  *  option) any later version.
11a9ba6151SMark Brown  */
12a9ba6151SMark Brown 
13a9ba6151SMark Brown #include <linux/module.h>
14a9ba6151SMark Brown #include <linux/moduleparam.h>
15a9ba6151SMark Brown #include <linux/init.h>
16a9ba6151SMark Brown #include <linux/completion.h>
17a9ba6151SMark Brown #include <linux/delay.h>
18a9ba6151SMark Brown #include <linux/pm.h>
19a9ba6151SMark Brown #include <linux/gcd.h>
20a9ba6151SMark Brown #include <linux/gpio.h>
21a9ba6151SMark Brown #include <linux/i2c.h>
2279172746SMark Brown #include <linux/regmap.h>
23a9ba6151SMark Brown #include <linux/regulator/consumer.h>
24a9ba6151SMark Brown #include <linux/slab.h>
25a9ba6151SMark Brown #include <linux/workqueue.h>
26a9ba6151SMark Brown #include <sound/core.h>
27a9ba6151SMark Brown #include <sound/jack.h>
28a9ba6151SMark Brown #include <sound/pcm.h>
29a9ba6151SMark Brown #include <sound/pcm_params.h>
30a9ba6151SMark Brown #include <sound/soc.h>
31a9ba6151SMark Brown #include <sound/initval.h>
32a9ba6151SMark Brown #include <sound/tlv.h>
33a9ba6151SMark Brown #include <trace/events/asoc.h>
34a9ba6151SMark Brown 
35a9ba6151SMark Brown #include <sound/wm8996.h>
36a9ba6151SMark Brown #include "wm8996.h"
37a9ba6151SMark Brown 
38a9ba6151SMark Brown #define WM8996_AIFS 2
39a9ba6151SMark Brown 
40a9ba6151SMark Brown #define HPOUT1L 1
41a9ba6151SMark Brown #define HPOUT1R 2
42a9ba6151SMark Brown #define HPOUT2L 4
43a9ba6151SMark Brown #define HPOUT2R 8
44a9ba6151SMark Brown 
45c83495afSMark Brown #define WM8996_NUM_SUPPLIES 3
46a9ba6151SMark Brown static const char *wm8996_supply_names[WM8996_NUM_SUPPLIES] = {
47a9ba6151SMark Brown 	"DBVDD",
48a9ba6151SMark Brown 	"AVDD1",
49a9ba6151SMark Brown 	"AVDD2",
50a9ba6151SMark Brown };
51a9ba6151SMark Brown 
52a9ba6151SMark Brown struct wm8996_priv {
53b2d1e233SMark Brown 	struct device *dev;
54ee5f3872SMark Brown 	struct regmap *regmap;
55a9ba6151SMark Brown 	struct snd_soc_codec *codec;
56a9ba6151SMark Brown 
57a9ba6151SMark Brown 	int ldo1ena;
58a9ba6151SMark Brown 
59a9ba6151SMark Brown 	int sysclk;
60a9ba6151SMark Brown 	int sysclk_src;
61a9ba6151SMark Brown 
62a9ba6151SMark Brown 	int fll_src;
63a9ba6151SMark Brown 	int fll_fref;
64a9ba6151SMark Brown 	int fll_fout;
65a9ba6151SMark Brown 
66a9ba6151SMark Brown 	struct completion fll_lock;
67a9ba6151SMark Brown 
68a9ba6151SMark Brown 	u16 dcs_pending;
69a9ba6151SMark Brown 	struct completion dcs_done;
70a9ba6151SMark Brown 
71a9ba6151SMark Brown 	u16 hpout_ena;
72a9ba6151SMark Brown 	u16 hpout_pending;
73a9ba6151SMark Brown 
74a9ba6151SMark Brown 	struct regulator_bulk_data supplies[WM8996_NUM_SUPPLIES];
75a9ba6151SMark Brown 	struct notifier_block disable_nb[WM8996_NUM_SUPPLIES];
76c83495afSMark Brown 	struct regulator *cpvdd;
77ded71dcbSMark Brown 	int bg_ena;
78a9ba6151SMark Brown 
79a9ba6151SMark Brown 	struct wm8996_pdata pdata;
80a9ba6151SMark Brown 
81a9ba6151SMark Brown 	int rx_rate[WM8996_AIFS];
82a9ba6151SMark Brown 	int bclk_rate[WM8996_AIFS];
83a9ba6151SMark Brown 
84a9ba6151SMark Brown 	/* Platform dependant ReTune mobile configuration */
85a9ba6151SMark Brown 	int num_retune_mobile_texts;
86a9ba6151SMark Brown 	const char **retune_mobile_texts;
87a9ba6151SMark Brown 	int retune_mobile_cfg[2];
88a9ba6151SMark Brown 	struct soc_enum retune_mobile_enum;
89a9ba6151SMark Brown 
90a9ba6151SMark Brown 	struct snd_soc_jack *jack;
91a9ba6151SMark Brown 	bool detecting;
92a9ba6151SMark Brown 	bool jack_mic;
93d7b35570SMark Brown 	int jack_flips;
94a9ba6151SMark Brown 	wm8996_polarity_fn polarity_cb;
95a9ba6151SMark Brown 
96a9ba6151SMark Brown #ifdef CONFIG_GPIOLIB
97a9ba6151SMark Brown 	struct gpio_chip gpio_chip;
98a9ba6151SMark Brown #endif
99a9ba6151SMark Brown };
100a9ba6151SMark Brown 
101a9ba6151SMark Brown /* We can't use the same notifier block for more than one supply and
102a9ba6151SMark Brown  * there's no way I can see to get from a callback to the caller
103a9ba6151SMark Brown  * except container_of().
104a9ba6151SMark Brown  */
105a9ba6151SMark Brown #define WM8996_REGULATOR_EVENT(n) \
106a9ba6151SMark Brown static int wm8996_regulator_event_##n(struct notifier_block *nb, \
107a9ba6151SMark Brown 				    unsigned long event, void *data)	\
108a9ba6151SMark Brown { \
109a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = container_of(nb, struct wm8996_priv, \
110a9ba6151SMark Brown 						  disable_nb[n]); \
111a9ba6151SMark Brown 	if (event & REGULATOR_EVENT_DISABLE) { \
112ee5f3872SMark Brown 		regcache_cache_only(wm8996->regmap, true);	\
113a9ba6151SMark Brown 	} \
114a9ba6151SMark Brown 	return 0; \
115a9ba6151SMark Brown }
116a9ba6151SMark Brown 
117a9ba6151SMark Brown WM8996_REGULATOR_EVENT(0)
118a9ba6151SMark Brown WM8996_REGULATOR_EVENT(1)
119a9ba6151SMark Brown WM8996_REGULATOR_EVENT(2)
120a9ba6151SMark Brown 
12179172746SMark Brown static struct reg_default wm8996_reg[] = {
12279172746SMark Brown 	{ WM8996_SOFTWARE_RESET, 0x8996 },
12379172746SMark Brown 	{ WM8996_POWER_MANAGEMENT_1, 0x0 },
12479172746SMark Brown 	{ WM8996_POWER_MANAGEMENT_2, 0x0 },
12579172746SMark Brown 	{ WM8996_POWER_MANAGEMENT_3, 0x0 },
12679172746SMark Brown 	{ WM8996_POWER_MANAGEMENT_4, 0x0 },
12779172746SMark Brown 	{ WM8996_POWER_MANAGEMENT_5, 0x0 },
12879172746SMark Brown 	{ WM8996_POWER_MANAGEMENT_6, 0x0 },
12979172746SMark Brown 	{ WM8996_POWER_MANAGEMENT_7, 0x10 },
13079172746SMark Brown 	{ WM8996_POWER_MANAGEMENT_8, 0x0 },
13179172746SMark Brown 	{ WM8996_LEFT_LINE_INPUT_VOLUME, 0x0 },
13279172746SMark Brown 	{ WM8996_RIGHT_LINE_INPUT_VOLUME, 0x0 },
13379172746SMark Brown 	{ WM8996_LINE_INPUT_CONTROL, 0x0 },
13479172746SMark Brown 	{ WM8996_DAC1_HPOUT1_VOLUME, 0x88 },
13579172746SMark Brown 	{ WM8996_DAC2_HPOUT2_VOLUME, 0x88 },
13679172746SMark Brown 	{ WM8996_DAC1_LEFT_VOLUME, 0x2c0 },
13779172746SMark Brown 	{ WM8996_DAC1_RIGHT_VOLUME, 0x2c0 },
13879172746SMark Brown 	{ WM8996_DAC2_LEFT_VOLUME, 0x2c0 },
13979172746SMark Brown 	{ WM8996_DAC2_RIGHT_VOLUME, 0x2c0 },
14079172746SMark Brown 	{ WM8996_OUTPUT1_LEFT_VOLUME, 0x80 },
14179172746SMark Brown 	{ WM8996_OUTPUT1_RIGHT_VOLUME, 0x80 },
14279172746SMark Brown 	{ WM8996_OUTPUT2_LEFT_VOLUME, 0x80 },
14379172746SMark Brown 	{ WM8996_OUTPUT2_RIGHT_VOLUME, 0x80 },
14479172746SMark Brown 	{ WM8996_MICBIAS_1, 0x39 },
14579172746SMark Brown 	{ WM8996_MICBIAS_2, 0x39 },
14679172746SMark Brown 	{ WM8996_LDO_1, 0x3 },
14779172746SMark Brown 	{ WM8996_LDO_2, 0x13 },
14879172746SMark Brown 	{ WM8996_ACCESSORY_DETECT_MODE_1, 0x4 },
14979172746SMark Brown 	{ WM8996_ACCESSORY_DETECT_MODE_2, 0x0 },
15079172746SMark Brown 	{ WM8996_HEADPHONE_DETECT_1, 0x20 },
15179172746SMark Brown 	{ WM8996_HEADPHONE_DETECT_2, 0x0 },
15279172746SMark Brown 	{ WM8996_MIC_DETECT_1, 0x7600 },
15379172746SMark Brown 	{ WM8996_MIC_DETECT_2, 0xbf },
15479172746SMark Brown 	{ WM8996_CHARGE_PUMP_1, 0x1f25 },
15579172746SMark Brown 	{ WM8996_CHARGE_PUMP_2, 0xab19 },
15679172746SMark Brown 	{ WM8996_DC_SERVO_1, 0x0 },
15779172746SMark Brown 	{ WM8996_DC_SERVO_2, 0x0 },
15879172746SMark Brown 	{ WM8996_DC_SERVO_3, 0x0 },
15979172746SMark Brown 	{ WM8996_DC_SERVO_5, 0x2a2a },
16079172746SMark Brown 	{ WM8996_DC_SERVO_6, 0x0 },
16179172746SMark Brown 	{ WM8996_DC_SERVO_7, 0x0 },
16279172746SMark Brown 	{ WM8996_ANALOGUE_HP_1, 0x0 },
16379172746SMark Brown 	{ WM8996_ANALOGUE_HP_2, 0x0 },
16479172746SMark Brown 	{ WM8996_CONTROL_INTERFACE_1, 0x8004 },
16579172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_CTRL_1, 0x0 },
16679172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_CTRL_2, 0x0 },
16779172746SMark Brown 	{ WM8996_AIF_CLOCKING_1, 0x0 },
16879172746SMark Brown 	{ WM8996_AIF_CLOCKING_2, 0x0 },
16979172746SMark Brown 	{ WM8996_CLOCKING_1, 0x10 },
17079172746SMark Brown 	{ WM8996_CLOCKING_2, 0x0 },
17179172746SMark Brown 	{ WM8996_AIF_RATE, 0x83 },
17279172746SMark Brown 	{ WM8996_FLL_CONTROL_1, 0x0 },
17379172746SMark Brown 	{ WM8996_FLL_CONTROL_2, 0x0 },
17479172746SMark Brown 	{ WM8996_FLL_CONTROL_3, 0x0 },
17579172746SMark Brown 	{ WM8996_FLL_CONTROL_4, 0x5dc0 },
17679172746SMark Brown 	{ WM8996_FLL_CONTROL_5, 0xc84 },
17779172746SMark Brown 	{ WM8996_FLL_EFS_1, 0x0 },
17879172746SMark Brown 	{ WM8996_FLL_EFS_2, 0x2 },
17979172746SMark Brown 	{ WM8996_AIF1_CONTROL, 0x0 },
18079172746SMark Brown 	{ WM8996_AIF1_BCLK, 0x0 },
18179172746SMark Brown 	{ WM8996_AIF1_TX_LRCLK_1, 0x80 },
18279172746SMark Brown 	{ WM8996_AIF1_TX_LRCLK_2, 0x8 },
18379172746SMark Brown 	{ WM8996_AIF1_RX_LRCLK_1, 0x80 },
18479172746SMark Brown 	{ WM8996_AIF1_RX_LRCLK_2, 0x0 },
18579172746SMark Brown 	{ WM8996_AIF1TX_DATA_CONFIGURATION_1, 0x1818 },
18679172746SMark Brown 	{ WM8996_AIF1TX_DATA_CONFIGURATION_2, 0 },
18779172746SMark Brown 	{ WM8996_AIF1RX_DATA_CONFIGURATION, 0x1818 },
18879172746SMark Brown 	{ WM8996_AIF1TX_CHANNEL_0_CONFIGURATION, 0x0 },
18979172746SMark Brown 	{ WM8996_AIF1TX_CHANNEL_1_CONFIGURATION, 0x0 },
19079172746SMark Brown 	{ WM8996_AIF1TX_CHANNEL_2_CONFIGURATION, 0x0 },
19179172746SMark Brown 	{ WM8996_AIF1TX_CHANNEL_3_CONFIGURATION, 0x0 },
19279172746SMark Brown 	{ WM8996_AIF1TX_CHANNEL_4_CONFIGURATION, 0x0 },
19379172746SMark Brown 	{ WM8996_AIF1TX_CHANNEL_5_CONFIGURATION, 0x0 },
19479172746SMark Brown 	{ WM8996_AIF1RX_CHANNEL_0_CONFIGURATION, 0x0 },
19579172746SMark Brown 	{ WM8996_AIF1RX_CHANNEL_1_CONFIGURATION, 0x0 },
19679172746SMark Brown 	{ WM8996_AIF1RX_CHANNEL_2_CONFIGURATION, 0x0 },
19779172746SMark Brown 	{ WM8996_AIF1RX_CHANNEL_3_CONFIGURATION, 0x0 },
19879172746SMark Brown 	{ WM8996_AIF1RX_CHANNEL_4_CONFIGURATION, 0x0 },
19979172746SMark Brown 	{ WM8996_AIF1RX_CHANNEL_5_CONFIGURATION, 0x0 },
20079172746SMark Brown 	{ WM8996_AIF1RX_MONO_CONFIGURATION, 0x0 },
20179172746SMark Brown 	{ WM8996_AIF1TX_TEST, 0x7 },
20279172746SMark Brown 	{ WM8996_AIF2_CONTROL, 0x0 },
20379172746SMark Brown 	{ WM8996_AIF2_BCLK, 0x0 },
20479172746SMark Brown 	{ WM8996_AIF2_TX_LRCLK_1, 0x80 },
20579172746SMark Brown 	{ WM8996_AIF2_TX_LRCLK_2, 0x8 },
20679172746SMark Brown 	{ WM8996_AIF2_RX_LRCLK_1, 0x80 },
20779172746SMark Brown 	{ WM8996_AIF2_RX_LRCLK_2, 0x0 },
20879172746SMark Brown 	{ WM8996_AIF2TX_DATA_CONFIGURATION_1, 0x1818 },
20979172746SMark Brown 	{ WM8996_AIF2RX_DATA_CONFIGURATION, 0x1818 },
21079172746SMark Brown 	{ WM8996_AIF2RX_DATA_CONFIGURATION, 0x0 },
21179172746SMark Brown 	{ WM8996_AIF2TX_CHANNEL_0_CONFIGURATION, 0x0 },
21279172746SMark Brown 	{ WM8996_AIF2TX_CHANNEL_1_CONFIGURATION, 0x0 },
21379172746SMark Brown 	{ WM8996_AIF2RX_CHANNEL_0_CONFIGURATION, 0x0 },
21479172746SMark Brown 	{ WM8996_AIF2RX_CHANNEL_1_CONFIGURATION, 0x0 },
21579172746SMark Brown 	{ WM8996_AIF2RX_MONO_CONFIGURATION, 0x0 },
21679172746SMark Brown 	{ WM8996_AIF2TX_TEST, 0x1 },
21779172746SMark Brown 	{ WM8996_DSP1_TX_LEFT_VOLUME, 0xc0 },
21879172746SMark Brown 	{ WM8996_DSP1_TX_RIGHT_VOLUME, 0xc0 },
21979172746SMark Brown 	{ WM8996_DSP1_RX_LEFT_VOLUME, 0xc0 },
22079172746SMark Brown 	{ WM8996_DSP1_RX_RIGHT_VOLUME, 0xc0 },
22179172746SMark Brown 	{ WM8996_DSP1_TX_FILTERS, 0x2000 },
22279172746SMark Brown 	{ WM8996_DSP1_RX_FILTERS_1, 0x200 },
22379172746SMark Brown 	{ WM8996_DSP1_RX_FILTERS_2, 0x10 },
22479172746SMark Brown 	{ WM8996_DSP1_DRC_1, 0x98 },
22579172746SMark Brown 	{ WM8996_DSP1_DRC_2, 0x845 },
22679172746SMark Brown 	{ WM8996_DSP1_RX_EQ_GAINS_1, 0x6318 },
22779172746SMark Brown 	{ WM8996_DSP1_RX_EQ_GAINS_2, 0x6300 },
22879172746SMark Brown 	{ WM8996_DSP1_RX_EQ_BAND_1_A, 0xfca },
22979172746SMark Brown 	{ WM8996_DSP1_RX_EQ_BAND_1_B, 0x400 },
23079172746SMark Brown 	{ WM8996_DSP1_RX_EQ_BAND_1_PG, 0xd8 },
23179172746SMark Brown 	{ WM8996_DSP1_RX_EQ_BAND_2_A, 0x1eb5 },
23279172746SMark Brown 	{ WM8996_DSP1_RX_EQ_BAND_2_B, 0xf145 },
23379172746SMark Brown 	{ WM8996_DSP1_RX_EQ_BAND_2_C, 0xb75 },
23479172746SMark Brown 	{ WM8996_DSP1_RX_EQ_BAND_2_PG, 0x1c5 },
23579172746SMark Brown 	{ WM8996_DSP1_RX_EQ_BAND_3_A, 0x1c58 },
23679172746SMark Brown 	{ WM8996_DSP1_RX_EQ_BAND_3_B, 0xf373 },
23779172746SMark Brown 	{ WM8996_DSP1_RX_EQ_BAND_3_C, 0xa54 },
23879172746SMark Brown 	{ WM8996_DSP1_RX_EQ_BAND_3_PG, 0x558 },
23979172746SMark Brown 	{ WM8996_DSP1_RX_EQ_BAND_4_A, 0x168e },
24079172746SMark Brown 	{ WM8996_DSP1_RX_EQ_BAND_4_B, 0xf829 },
24179172746SMark Brown 	{ WM8996_DSP1_RX_EQ_BAND_4_C, 0x7ad },
24279172746SMark Brown 	{ WM8996_DSP1_RX_EQ_BAND_4_PG, 0x1103 },
24379172746SMark Brown 	{ WM8996_DSP1_RX_EQ_BAND_5_A, 0x564 },
24479172746SMark Brown 	{ WM8996_DSP1_RX_EQ_BAND_5_B, 0x559 },
24579172746SMark Brown 	{ WM8996_DSP1_RX_EQ_BAND_5_PG, 0x4000 },
24679172746SMark Brown 	{ WM8996_DSP2_TX_LEFT_VOLUME, 0xc0 },
24779172746SMark Brown 	{ WM8996_DSP2_TX_RIGHT_VOLUME, 0xc0 },
24879172746SMark Brown 	{ WM8996_DSP2_RX_LEFT_VOLUME, 0xc0 },
24979172746SMark Brown 	{ WM8996_DSP2_RX_RIGHT_VOLUME, 0xc0 },
25079172746SMark Brown 	{ WM8996_DSP2_TX_FILTERS, 0x2000 },
25179172746SMark Brown 	{ WM8996_DSP2_RX_FILTERS_1, 0x200 },
25279172746SMark Brown 	{ WM8996_DSP2_RX_FILTERS_2, 0x10 },
25379172746SMark Brown 	{ WM8996_DSP2_DRC_1, 0x98 },
25479172746SMark Brown 	{ WM8996_DSP2_DRC_2, 0x845 },
25579172746SMark Brown 	{ WM8996_DSP2_RX_EQ_GAINS_1, 0x6318 },
25679172746SMark Brown 	{ WM8996_DSP2_RX_EQ_GAINS_2, 0x6300 },
25779172746SMark Brown 	{ WM8996_DSP2_RX_EQ_BAND_1_A, 0xfca },
25879172746SMark Brown 	{ WM8996_DSP2_RX_EQ_BAND_1_B, 0x400 },
25979172746SMark Brown 	{ WM8996_DSP2_RX_EQ_BAND_1_PG, 0xd8 },
26079172746SMark Brown 	{ WM8996_DSP2_RX_EQ_BAND_2_A, 0x1eb5 },
26179172746SMark Brown 	{ WM8996_DSP2_RX_EQ_BAND_2_B, 0xf145 },
26279172746SMark Brown 	{ WM8996_DSP2_RX_EQ_BAND_2_C, 0xb75 },
26379172746SMark Brown 	{ WM8996_DSP2_RX_EQ_BAND_2_PG, 0x1c5 },
26479172746SMark Brown 	{ WM8996_DSP2_RX_EQ_BAND_3_A, 0x1c58 },
26579172746SMark Brown 	{ WM8996_DSP2_RX_EQ_BAND_3_B, 0xf373 },
26679172746SMark Brown 	{ WM8996_DSP2_RX_EQ_BAND_3_C, 0xa54 },
26779172746SMark Brown 	{ WM8996_DSP2_RX_EQ_BAND_3_PG, 0x558 },
26879172746SMark Brown 	{ WM8996_DSP2_RX_EQ_BAND_4_A, 0x168e },
26979172746SMark Brown 	{ WM8996_DSP2_RX_EQ_BAND_4_B, 0xf829 },
27079172746SMark Brown 	{ WM8996_DSP2_RX_EQ_BAND_4_C, 0x7ad },
27179172746SMark Brown 	{ WM8996_DSP2_RX_EQ_BAND_4_PG, 0x1103 },
27279172746SMark Brown 	{ WM8996_DSP2_RX_EQ_BAND_5_A, 0x564 },
27379172746SMark Brown 	{ WM8996_DSP2_RX_EQ_BAND_5_B, 0x559 },
27479172746SMark Brown 	{ WM8996_DSP2_RX_EQ_BAND_5_PG, 0x4000 },
27579172746SMark Brown 	{ WM8996_DAC1_MIXER_VOLUMES, 0x0 },
27679172746SMark Brown 	{ WM8996_DAC1_LEFT_MIXER_ROUTING, 0x0 },
27779172746SMark Brown 	{ WM8996_DAC1_RIGHT_MIXER_ROUTING, 0x0 },
27879172746SMark Brown 	{ WM8996_DAC2_MIXER_VOLUMES, 0x0 },
27979172746SMark Brown 	{ WM8996_DAC2_LEFT_MIXER_ROUTING, 0x0 },
28079172746SMark Brown 	{ WM8996_DAC2_RIGHT_MIXER_ROUTING, 0x0 },
28179172746SMark Brown 	{ WM8996_DSP1_TX_LEFT_MIXER_ROUTING, 0x0 },
28279172746SMark Brown 	{ WM8996_DSP1_TX_RIGHT_MIXER_ROUTING, 0x0 },
28379172746SMark Brown 	{ WM8996_DSP2_TX_LEFT_MIXER_ROUTING, 0x0 },
28479172746SMark Brown 	{ WM8996_DSP2_TX_RIGHT_MIXER_ROUTING, 0x0 },
28579172746SMark Brown 	{ WM8996_DSP_TX_MIXER_SELECT, 0x0 },
28679172746SMark Brown 	{ WM8996_DAC_SOFTMUTE, 0x0 },
28779172746SMark Brown 	{ WM8996_OVERSAMPLING, 0xd },
28879172746SMark Brown 	{ WM8996_SIDETONE, 0x1040 },
28979172746SMark Brown 	{ WM8996_GPIO_1, 0xa101 },
29079172746SMark Brown 	{ WM8996_GPIO_2, 0xa101 },
29179172746SMark Brown 	{ WM8996_GPIO_3, 0xa101 },
29279172746SMark Brown 	{ WM8996_GPIO_4, 0xa101 },
29379172746SMark Brown 	{ WM8996_GPIO_5, 0xa101 },
29479172746SMark Brown 	{ WM8996_PULL_CONTROL_1, 0x0 },
29579172746SMark Brown 	{ WM8996_PULL_CONTROL_2, 0x140 },
29679172746SMark Brown 	{ WM8996_INTERRUPT_STATUS_1_MASK, 0x1f },
29779172746SMark Brown 	{ WM8996_INTERRUPT_STATUS_2_MASK, 0x1ecf },
29879172746SMark Brown 	{ WM8996_LEFT_PDM_SPEAKER, 0x0 },
29979172746SMark Brown 	{ WM8996_RIGHT_PDM_SPEAKER, 0x1 },
30079172746SMark Brown 	{ WM8996_PDM_SPEAKER_MUTE_SEQUENCE, 0x69 },
30179172746SMark Brown 	{ WM8996_PDM_SPEAKER_VOLUME, 0x66 },
30279172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_0, 0x1 },
30379172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_1, 0x1 },
30479172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_3, 0x6 },
30579172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_4, 0x40 },
30679172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_5, 0x1 },
30779172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_6, 0xf },
30879172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_7, 0x6 },
30979172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_8, 0x1 },
31079172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_9, 0x3 },
31179172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_10, 0x104 },
31279172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_12, 0x60 },
31379172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_13, 0x11 },
31479172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_14, 0x401 },
31579172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_16, 0x50 },
31679172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_17, 0x3 },
31779172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_18, 0x100 },
31879172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_20, 0x51 },
31979172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_21, 0x3 },
32079172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_22, 0x104 },
32179172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_23, 0xa },
32279172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_24, 0x60 },
32379172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_25, 0x3b },
32479172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_26, 0x502 },
32579172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_27, 0x100 },
32679172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_28, 0x2fff },
32779172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_32, 0x2fff },
32879172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_36, 0x2fff },
32979172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_40, 0x2fff },
33079172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_44, 0x2fff },
33179172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_48, 0x2fff },
33279172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_52, 0x2fff },
33379172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_56, 0x2fff },
33479172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_60, 0x2fff },
33579172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_64, 0x1 },
33679172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_65, 0x1 },
33779172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_67, 0x6 },
33879172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_68, 0x40 },
33979172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_69, 0x1 },
34079172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_70, 0xf },
34179172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_71, 0x6 },
34279172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_72, 0x1 },
34379172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_73, 0x3 },
34479172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_74, 0x104 },
34579172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_76, 0x60 },
34679172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_77, 0x11 },
34779172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_78, 0x401 },
34879172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_80, 0x50 },
34979172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_81, 0x3 },
35079172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_82, 0x100 },
35179172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_84, 0x60 },
35279172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_85, 0x3b },
35379172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_86, 0x502 },
35479172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_87, 0x100 },
35579172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_88, 0x2fff },
35679172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_92, 0x2fff },
35779172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_96, 0x2fff },
35879172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_100, 0x2fff },
35979172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_104, 0x2fff },
36079172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_108, 0x2fff },
36179172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_112, 0x2fff },
36279172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_116, 0x2fff },
36379172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_120, 0x2fff },
36479172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_124, 0x2fff },
36579172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_128, 0x1 },
36679172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_129, 0x1 },
36779172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_131, 0x6 },
36879172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_132, 0x40 },
36979172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_133, 0x1 },
37079172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_134, 0xf },
37179172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_135, 0x6 },
37279172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_136, 0x1 },
37379172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_137, 0x3 },
37479172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_138, 0x106 },
37579172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_140, 0x61 },
37679172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_141, 0x11 },
37779172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_142, 0x401 },
37879172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_144, 0x50 },
37979172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_145, 0x3 },
38079172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_146, 0x102 },
38179172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_148, 0x51 },
38279172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_149, 0x3 },
38379172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_150, 0x106 },
38479172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_151, 0xa },
38579172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_152, 0x61 },
38679172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_153, 0x3b },
38779172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_154, 0x502 },
38879172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_155, 0x100 },
38979172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_156, 0x2fff },
39079172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_160, 0x2fff },
39179172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_164, 0x2fff },
39279172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_168, 0x2fff },
39379172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_172, 0x2fff },
39479172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_176, 0x2fff },
39579172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_180, 0x2fff },
39679172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_184, 0x2fff },
39779172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_188, 0x2fff },
39879172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_192, 0x1 },
39979172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_193, 0x1 },
40079172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_195, 0x6 },
40179172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_196, 0x40 },
40279172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_197, 0x1 },
40379172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_198, 0xf },
40479172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_199, 0x6 },
40579172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_200, 0x1 },
40679172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_201, 0x3 },
40779172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_202, 0x106 },
40879172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_204, 0x61 },
40979172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_205, 0x11 },
41079172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_206, 0x401 },
41179172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_208, 0x50 },
41279172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_209, 0x3 },
41379172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_210, 0x102 },
41479172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_212, 0x61 },
41579172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_213, 0x3b },
41679172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_214, 0x502 },
41779172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_215, 0x100 },
41879172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_216, 0x2fff },
41979172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_220, 0x2fff },
42079172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_224, 0x2fff },
42179172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_228, 0x2fff },
42279172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_232, 0x2fff },
42379172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_236, 0x2fff },
42479172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_240, 0x2fff },
42579172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_244, 0x2fff },
42679172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_248, 0x2fff },
42779172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_252, 0x2fff },
42879172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_256, 0x60 },
42979172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_258, 0x601 },
43079172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_260, 0x50 },
43179172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_262, 0x100 },
43279172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_264, 0x1 },
43379172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_266, 0x104 },
43479172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_267, 0x100 },
43579172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_268, 0x2fff },
43679172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_272, 0x2fff },
43779172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_276, 0x2fff },
43879172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_280, 0x2fff },
43979172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_284, 0x2fff },
44079172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_288, 0x2fff },
44179172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_292, 0x2fff },
44279172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_296, 0x2fff },
44379172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_300, 0x2fff },
44479172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_304, 0x2fff },
44579172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_308, 0x2fff },
44679172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_312, 0x2fff },
44779172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_316, 0x2fff },
44879172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_320, 0x61 },
44979172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_322, 0x601 },
45079172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_324, 0x50 },
45179172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_326, 0x102 },
45279172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_328, 0x1 },
45379172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_330, 0x106 },
45479172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_331, 0x100 },
45579172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_332, 0x2fff },
45679172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_336, 0x2fff },
45779172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_340, 0x2fff },
45879172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_344, 0x2fff },
45979172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_348, 0x2fff },
46079172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_352, 0x2fff },
46179172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_356, 0x2fff },
46279172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_360, 0x2fff },
46379172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_364, 0x2fff },
46479172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_368, 0x2fff },
46579172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_372, 0x2fff },
46679172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_376, 0x2fff },
46779172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_380, 0x2fff },
46879172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_384, 0x60 },
46979172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_386, 0x601 },
47079172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_388, 0x61 },
47179172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_390, 0x601 },
47279172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_392, 0x50 },
47379172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_394, 0x300 },
47479172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_396, 0x1 },
47579172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_398, 0x304 },
47679172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_400, 0x40 },
47779172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_402, 0xf },
47879172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_404, 0x1 },
47979172746SMark Brown 	{ WM8996_WRITE_SEQUENCER_407, 0x100 },
480a9ba6151SMark Brown };
481a9ba6151SMark Brown 
482a9ba6151SMark Brown static const DECLARE_TLV_DB_SCALE(inpga_tlv, 0, 100, 0);
483a9ba6151SMark Brown static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 150, 0);
484a9ba6151SMark Brown static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
485a9ba6151SMark Brown static const DECLARE_TLV_DB_SCALE(out_digital_tlv, -1200, 150, 0);
486a9ba6151SMark Brown static const DECLARE_TLV_DB_SCALE(out_tlv, -900, 75, 0);
487a9ba6151SMark Brown static const DECLARE_TLV_DB_SCALE(spk_tlv, -900, 150, 0);
488a9ba6151SMark Brown static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
48918a4eef3Ssusan gao static const DECLARE_TLV_DB_SCALE(threedstereo_tlv, -1600, 183, 1);
490a9ba6151SMark Brown 
491a9ba6151SMark Brown static const char *sidetone_hpf_text[] = {
492a9ba6151SMark Brown 	"2.9kHz", "1.5kHz", "735Hz", "403Hz", "196Hz", "98Hz", "49Hz"
493a9ba6151SMark Brown };
494a9ba6151SMark Brown 
495a9ba6151SMark Brown static const struct soc_enum sidetone_hpf =
49618036b58SMark Brown 	SOC_ENUM_SINGLE(WM8996_SIDETONE, 7, 7, sidetone_hpf_text);
497a9ba6151SMark Brown 
498a9ba6151SMark Brown static const char *hpf_mode_text[] = {
499a9ba6151SMark Brown 	"HiFi", "Custom", "Voice"
500a9ba6151SMark Brown };
501a9ba6151SMark Brown 
502a9ba6151SMark Brown static const struct soc_enum dsp1tx_hpf_mode =
503a9ba6151SMark Brown 	SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 3, 3, hpf_mode_text);
504a9ba6151SMark Brown 
505a9ba6151SMark Brown static const struct soc_enum dsp2tx_hpf_mode =
506a9ba6151SMark Brown 	SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 3, 3, hpf_mode_text);
507a9ba6151SMark Brown 
508a9ba6151SMark Brown static const char *hpf_cutoff_text[] = {
509a9ba6151SMark Brown 	"50Hz", "75Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
510a9ba6151SMark Brown };
511a9ba6151SMark Brown 
512a9ba6151SMark Brown static const struct soc_enum dsp1tx_hpf_cutoff =
513a9ba6151SMark Brown 	SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 0, 7, hpf_cutoff_text);
514a9ba6151SMark Brown 
515a9ba6151SMark Brown static const struct soc_enum dsp2tx_hpf_cutoff =
516a9ba6151SMark Brown 	SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 0, 7, hpf_cutoff_text);
517a9ba6151SMark Brown 
518a9ba6151SMark Brown static void wm8996_set_retune_mobile(struct snd_soc_codec *codec, int block)
519a9ba6151SMark Brown {
520a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
521a9ba6151SMark Brown 	struct wm8996_pdata *pdata = &wm8996->pdata;
522a9ba6151SMark Brown 	int base, best, best_val, save, i, cfg, iface;
523a9ba6151SMark Brown 
524a9ba6151SMark Brown 	if (!wm8996->num_retune_mobile_texts)
525a9ba6151SMark Brown 		return;
526a9ba6151SMark Brown 
527a9ba6151SMark Brown 	switch (block) {
528a9ba6151SMark Brown 	case 0:
529a9ba6151SMark Brown 		base = WM8996_DSP1_RX_EQ_GAINS_1;
530a9ba6151SMark Brown 		if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
531a9ba6151SMark Brown 		    WM8996_DSP1RX_SRC)
532a9ba6151SMark Brown 			iface = 1;
533a9ba6151SMark Brown 		else
534a9ba6151SMark Brown 			iface = 0;
535a9ba6151SMark Brown 		break;
536a9ba6151SMark Brown 	case 1:
537a9ba6151SMark Brown 		base = WM8996_DSP1_RX_EQ_GAINS_2;
538a9ba6151SMark Brown 		if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
539a9ba6151SMark Brown 		    WM8996_DSP2RX_SRC)
540a9ba6151SMark Brown 			iface = 1;
541a9ba6151SMark Brown 		else
542a9ba6151SMark Brown 			iface = 0;
543a9ba6151SMark Brown 		break;
544a9ba6151SMark Brown 	default:
545a9ba6151SMark Brown 		return;
546a9ba6151SMark Brown 	}
547a9ba6151SMark Brown 
548a9ba6151SMark Brown 	/* Find the version of the currently selected configuration
549a9ba6151SMark Brown 	 * with the nearest sample rate. */
550a9ba6151SMark Brown 	cfg = wm8996->retune_mobile_cfg[block];
551a9ba6151SMark Brown 	best = 0;
552a9ba6151SMark Brown 	best_val = INT_MAX;
553a9ba6151SMark Brown 	for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
554a9ba6151SMark Brown 		if (strcmp(pdata->retune_mobile_cfgs[i].name,
555a9ba6151SMark Brown 			   wm8996->retune_mobile_texts[cfg]) == 0 &&
556a9ba6151SMark Brown 		    abs(pdata->retune_mobile_cfgs[i].rate
557a9ba6151SMark Brown 			- wm8996->rx_rate[iface]) < best_val) {
558a9ba6151SMark Brown 			best = i;
559a9ba6151SMark Brown 			best_val = abs(pdata->retune_mobile_cfgs[i].rate
560a9ba6151SMark Brown 				       - wm8996->rx_rate[iface]);
561a9ba6151SMark Brown 		}
562a9ba6151SMark Brown 	}
563a9ba6151SMark Brown 
564a9ba6151SMark Brown 	dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
565a9ba6151SMark Brown 		block,
566a9ba6151SMark Brown 		pdata->retune_mobile_cfgs[best].name,
567a9ba6151SMark Brown 		pdata->retune_mobile_cfgs[best].rate,
568a9ba6151SMark Brown 		wm8996->rx_rate[iface]);
569a9ba6151SMark Brown 
570a9ba6151SMark Brown 	/* The EQ will be disabled while reconfiguring it, remember the
571a9ba6151SMark Brown 	 * current configuration.
572a9ba6151SMark Brown 	 */
573a9ba6151SMark Brown 	save = snd_soc_read(codec, base);
574a9ba6151SMark Brown 	save &= WM8996_DSP1RX_EQ_ENA;
575a9ba6151SMark Brown 
576a9ba6151SMark Brown 	for (i = 0; i < ARRAY_SIZE(pdata->retune_mobile_cfgs[best].regs); i++)
577a9ba6151SMark Brown 		snd_soc_update_bits(codec, base + i, 0xffff,
578a9ba6151SMark Brown 				    pdata->retune_mobile_cfgs[best].regs[i]);
579a9ba6151SMark Brown 
580a9ba6151SMark Brown 	snd_soc_update_bits(codec, base, WM8996_DSP1RX_EQ_ENA, save);
581a9ba6151SMark Brown }
582a9ba6151SMark Brown 
583a9ba6151SMark Brown /* Icky as hell but saves code duplication */
584a9ba6151SMark Brown static int wm8996_get_retune_mobile_block(const char *name)
585a9ba6151SMark Brown {
586a9ba6151SMark Brown 	if (strcmp(name, "DSP1 EQ Mode") == 0)
587a9ba6151SMark Brown 		return 0;
588a9ba6151SMark Brown 	if (strcmp(name, "DSP2 EQ Mode") == 0)
589a9ba6151SMark Brown 		return 1;
590a9ba6151SMark Brown 	return -EINVAL;
591a9ba6151SMark Brown }
592a9ba6151SMark Brown 
593a9ba6151SMark Brown static int wm8996_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
594a9ba6151SMark Brown 					 struct snd_ctl_elem_value *ucontrol)
595a9ba6151SMark Brown {
596a9ba6151SMark Brown 	struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
597a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
598a9ba6151SMark Brown 	struct wm8996_pdata *pdata = &wm8996->pdata;
599a9ba6151SMark Brown 	int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
600a9ba6151SMark Brown 	int value = ucontrol->value.integer.value[0];
601a9ba6151SMark Brown 
602a9ba6151SMark Brown 	if (block < 0)
603a9ba6151SMark Brown 		return block;
604a9ba6151SMark Brown 
605a9ba6151SMark Brown 	if (value >= pdata->num_retune_mobile_cfgs)
606a9ba6151SMark Brown 		return -EINVAL;
607a9ba6151SMark Brown 
608a9ba6151SMark Brown 	wm8996->retune_mobile_cfg[block] = value;
609a9ba6151SMark Brown 
610a9ba6151SMark Brown 	wm8996_set_retune_mobile(codec, block);
611a9ba6151SMark Brown 
612a9ba6151SMark Brown 	return 0;
613a9ba6151SMark Brown }
614a9ba6151SMark Brown 
615a9ba6151SMark Brown static int wm8996_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
616a9ba6151SMark Brown 					 struct snd_ctl_elem_value *ucontrol)
617a9ba6151SMark Brown {
618a9ba6151SMark Brown 	struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
619a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
620a9ba6151SMark Brown 	int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
621a9ba6151SMark Brown 
622a9ba6151SMark Brown 	ucontrol->value.enumerated.item[0] = wm8996->retune_mobile_cfg[block];
623a9ba6151SMark Brown 
624a9ba6151SMark Brown 	return 0;
625a9ba6151SMark Brown }
626a9ba6151SMark Brown 
627a9ba6151SMark Brown static const struct snd_kcontrol_new wm8996_snd_controls[] = {
628a9ba6151SMark Brown SOC_DOUBLE_R_TLV("Capture Volume", WM8996_LEFT_LINE_INPUT_VOLUME,
629a9ba6151SMark Brown 		 WM8996_RIGHT_LINE_INPUT_VOLUME, 0, 31, 0, inpga_tlv),
630a9ba6151SMark Brown SOC_DOUBLE_R("Capture ZC Switch", WM8996_LEFT_LINE_INPUT_VOLUME,
631a9ba6151SMark Brown 	     WM8996_RIGHT_LINE_INPUT_VOLUME, 5, 1, 0),
632a9ba6151SMark Brown 
633a9ba6151SMark Brown SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8996_DAC1_MIXER_VOLUMES,
634a9ba6151SMark Brown 	       0, 5, 24, 0, sidetone_tlv),
635a9ba6151SMark Brown SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8996_DAC2_MIXER_VOLUMES,
636a9ba6151SMark Brown 	       0, 5, 24, 0, sidetone_tlv),
637a9ba6151SMark Brown SOC_SINGLE("Sidetone LPF Switch", WM8996_SIDETONE, 12, 1, 0),
638a9ba6151SMark Brown SOC_ENUM("Sidetone HPF Cut-off", sidetone_hpf),
639a9ba6151SMark Brown SOC_SINGLE("Sidetone HPF Switch", WM8996_SIDETONE, 6, 1, 0),
640a9ba6151SMark Brown 
641a9ba6151SMark Brown SOC_DOUBLE_R_TLV("DSP1 Capture Volume", WM8996_DSP1_TX_LEFT_VOLUME,
642a9ba6151SMark Brown 		 WM8996_DSP1_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
643a9ba6151SMark Brown SOC_DOUBLE_R_TLV("DSP2 Capture Volume", WM8996_DSP2_TX_LEFT_VOLUME,
644a9ba6151SMark Brown 		 WM8996_DSP2_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
645a9ba6151SMark Brown 
646a9ba6151SMark Brown SOC_SINGLE("DSP1 Capture Notch Filter Switch", WM8996_DSP1_TX_FILTERS,
647a9ba6151SMark Brown 	   13, 1, 0),
648a9ba6151SMark Brown SOC_DOUBLE("DSP1 Capture HPF Switch", WM8996_DSP1_TX_FILTERS, 12, 11, 1, 0),
649a9ba6151SMark Brown SOC_ENUM("DSP1 Capture HPF Mode", dsp1tx_hpf_mode),
650a9ba6151SMark Brown SOC_ENUM("DSP1 Capture HPF Cutoff", dsp1tx_hpf_cutoff),
651a9ba6151SMark Brown 
652a9ba6151SMark Brown SOC_SINGLE("DSP2 Capture Notch Filter Switch", WM8996_DSP2_TX_FILTERS,
653a9ba6151SMark Brown 	   13, 1, 0),
654a9ba6151SMark Brown SOC_DOUBLE("DSP2 Capture HPF Switch", WM8996_DSP2_TX_FILTERS, 12, 11, 1, 0),
655a9ba6151SMark Brown SOC_ENUM("DSP2 Capture HPF Mode", dsp2tx_hpf_mode),
656a9ba6151SMark Brown SOC_ENUM("DSP2 Capture HPF Cutoff", dsp2tx_hpf_cutoff),
657a9ba6151SMark Brown 
658a9ba6151SMark Brown SOC_DOUBLE_R_TLV("DSP1 Playback Volume", WM8996_DSP1_RX_LEFT_VOLUME,
659a9ba6151SMark Brown 		 WM8996_DSP1_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
660a9ba6151SMark Brown SOC_SINGLE("DSP1 Playback Switch", WM8996_DSP1_RX_FILTERS_1, 9, 1, 1),
661a9ba6151SMark Brown 
662a9ba6151SMark Brown SOC_DOUBLE_R_TLV("DSP2 Playback Volume", WM8996_DSP2_RX_LEFT_VOLUME,
663a9ba6151SMark Brown 		 WM8996_DSP2_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
664a9ba6151SMark Brown SOC_SINGLE("DSP2 Playback Switch", WM8996_DSP2_RX_FILTERS_1, 9, 1, 1),
665a9ba6151SMark Brown 
666a9ba6151SMark Brown SOC_DOUBLE_R_TLV("DAC1 Volume", WM8996_DAC1_LEFT_VOLUME,
667a9ba6151SMark Brown 		 WM8996_DAC1_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
668a9ba6151SMark Brown SOC_DOUBLE_R("DAC1 Switch", WM8996_DAC1_LEFT_VOLUME,
669a9ba6151SMark Brown 	     WM8996_DAC1_RIGHT_VOLUME, 9, 1, 1),
670a9ba6151SMark Brown 
671a9ba6151SMark Brown SOC_DOUBLE_R_TLV("DAC2 Volume", WM8996_DAC2_LEFT_VOLUME,
672a9ba6151SMark Brown 		 WM8996_DAC2_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
673a9ba6151SMark Brown SOC_DOUBLE_R("DAC2 Switch", WM8996_DAC2_LEFT_VOLUME,
674a9ba6151SMark Brown 	     WM8996_DAC2_RIGHT_VOLUME, 9, 1, 1),
675a9ba6151SMark Brown 
676a9ba6151SMark Brown SOC_SINGLE("Speaker High Performance Switch", WM8996_OVERSAMPLING, 3, 1, 0),
677a9ba6151SMark Brown SOC_SINGLE("DMIC High Performance Switch", WM8996_OVERSAMPLING, 2, 1, 0),
678a9ba6151SMark Brown SOC_SINGLE("ADC High Performance Switch", WM8996_OVERSAMPLING, 1, 1, 0),
679a9ba6151SMark Brown SOC_SINGLE("DAC High Performance Switch", WM8996_OVERSAMPLING, 0, 1, 0),
680a9ba6151SMark Brown 
681a9ba6151SMark Brown SOC_SINGLE("DAC Soft Mute Switch", WM8996_DAC_SOFTMUTE, 1, 1, 0),
682a9ba6151SMark Brown SOC_SINGLE("DAC Slow Soft Mute Switch", WM8996_DAC_SOFTMUTE, 0, 1, 0),
683a9ba6151SMark Brown 
68418a4eef3Ssusan gao SOC_SINGLE("DSP1 3D Stereo Switch", WM8996_DSP1_RX_FILTERS_2, 8, 1, 0),
68518a4eef3Ssusan gao SOC_SINGLE("DSP2 3D Stereo Switch", WM8996_DSP2_RX_FILTERS_2, 8, 1, 0),
68618a4eef3Ssusan gao 
68718a4eef3Ssusan gao SOC_SINGLE_TLV("DSP1 3D Stereo Volume", WM8996_DSP1_RX_FILTERS_2, 10, 15,
68818a4eef3Ssusan gao 		0, threedstereo_tlv),
68918a4eef3Ssusan gao SOC_SINGLE_TLV("DSP2 3D Stereo Volume", WM8996_DSP2_RX_FILTERS_2, 10, 15,
69018a4eef3Ssusan gao 		0, threedstereo_tlv),
69118a4eef3Ssusan gao 
692a9ba6151SMark Brown SOC_DOUBLE_TLV("Digital Output 1 Volume", WM8996_DAC1_HPOUT1_VOLUME, 0, 4,
693a9ba6151SMark Brown 	       8, 0, out_digital_tlv),
694a9ba6151SMark Brown SOC_DOUBLE_TLV("Digital Output 2 Volume", WM8996_DAC2_HPOUT2_VOLUME, 0, 4,
695a9ba6151SMark Brown 	       8, 0, out_digital_tlv),
696a9ba6151SMark Brown 
697a9ba6151SMark Brown SOC_DOUBLE_R_TLV("Output 1 Volume", WM8996_OUTPUT1_LEFT_VOLUME,
698a9ba6151SMark Brown 		 WM8996_OUTPUT1_RIGHT_VOLUME, 0, 12, 0, out_tlv),
699a9ba6151SMark Brown SOC_DOUBLE_R("Output 1 ZC Switch",  WM8996_OUTPUT1_LEFT_VOLUME,
700a9ba6151SMark Brown 	     WM8996_OUTPUT1_RIGHT_VOLUME, 7, 1, 0),
701a9ba6151SMark Brown 
702a9ba6151SMark Brown SOC_DOUBLE_R_TLV("Output 2 Volume", WM8996_OUTPUT2_LEFT_VOLUME,
703a9ba6151SMark Brown 		 WM8996_OUTPUT2_RIGHT_VOLUME, 0, 12, 0, out_tlv),
704a9ba6151SMark Brown SOC_DOUBLE_R("Output 2 ZC Switch",  WM8996_OUTPUT2_LEFT_VOLUME,
705a9ba6151SMark Brown 	     WM8996_OUTPUT2_RIGHT_VOLUME, 7, 1, 0),
706a9ba6151SMark Brown 
707a9ba6151SMark Brown SOC_DOUBLE_TLV("Speaker Volume", WM8996_PDM_SPEAKER_VOLUME, 0, 4, 8, 0,
708a9ba6151SMark Brown 	       spk_tlv),
709a9ba6151SMark Brown SOC_DOUBLE_R("Speaker Switch", WM8996_LEFT_PDM_SPEAKER,
710a9ba6151SMark Brown 	     WM8996_RIGHT_PDM_SPEAKER, 3, 1, 1),
711a9ba6151SMark Brown SOC_DOUBLE_R("Speaker ZC Switch", WM8996_LEFT_PDM_SPEAKER,
712a9ba6151SMark Brown 	     WM8996_RIGHT_PDM_SPEAKER, 2, 1, 0),
713a9ba6151SMark Brown 
714a9ba6151SMark Brown SOC_SINGLE("DSP1 EQ Switch", WM8996_DSP1_RX_EQ_GAINS_1, 0, 1, 0),
715a9ba6151SMark Brown SOC_SINGLE("DSP2 EQ Switch", WM8996_DSP2_RX_EQ_GAINS_1, 0, 1, 0),
716bcec267aSKarl Tsou 
717bcec267aSKarl Tsou SOC_SINGLE("DSP1 DRC TXL Switch", WM8996_DSP1_DRC_1, 0, 1, 0),
718bcec267aSKarl Tsou SOC_SINGLE("DSP1 DRC TXR Switch", WM8996_DSP1_DRC_1, 1, 1, 0),
719bcec267aSKarl Tsou SOC_SINGLE("DSP1 DRC RX Switch", WM8996_DSP1_DRC_1, 2, 1, 0),
720bcec267aSKarl Tsou 
721bcec267aSKarl Tsou SOC_SINGLE("DSP2 DRC TXL Switch", WM8996_DSP2_DRC_1, 0, 1, 0),
722bcec267aSKarl Tsou SOC_SINGLE("DSP2 DRC TXR Switch", WM8996_DSP2_DRC_1, 1, 1, 0),
723bcec267aSKarl Tsou SOC_SINGLE("DSP2 DRC RX Switch", WM8996_DSP2_DRC_1, 2, 1, 0),
724a9ba6151SMark Brown };
725a9ba6151SMark Brown 
726a9ba6151SMark Brown static const struct snd_kcontrol_new wm8996_eq_controls[] = {
727a9ba6151SMark Brown SOC_SINGLE_TLV("DSP1 EQ B1 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 11, 31, 0,
728a9ba6151SMark Brown 	       eq_tlv),
729a9ba6151SMark Brown SOC_SINGLE_TLV("DSP1 EQ B2 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 6, 31, 0,
730a9ba6151SMark Brown 	       eq_tlv),
731a9ba6151SMark Brown SOC_SINGLE_TLV("DSP1 EQ B3 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 1, 31, 0,
732a9ba6151SMark Brown 	       eq_tlv),
733a9ba6151SMark Brown SOC_SINGLE_TLV("DSP1 EQ B4 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 11, 31, 0,
734a9ba6151SMark Brown 	       eq_tlv),
735a9ba6151SMark Brown SOC_SINGLE_TLV("DSP1 EQ B5 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 6, 31, 0,
736a9ba6151SMark Brown 	       eq_tlv),
737a9ba6151SMark Brown 
738a9ba6151SMark Brown SOC_SINGLE_TLV("DSP2 EQ B1 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 11, 31, 0,
739a9ba6151SMark Brown 	       eq_tlv),
740a9ba6151SMark Brown SOC_SINGLE_TLV("DSP2 EQ B2 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 6, 31, 0,
741a9ba6151SMark Brown 	       eq_tlv),
742a9ba6151SMark Brown SOC_SINGLE_TLV("DSP2 EQ B3 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 1, 31, 0,
743a9ba6151SMark Brown 	       eq_tlv),
744a9ba6151SMark Brown SOC_SINGLE_TLV("DSP2 EQ B4 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 11, 31, 0,
745a9ba6151SMark Brown 	       eq_tlv),
746a9ba6151SMark Brown SOC_SINGLE_TLV("DSP2 EQ B5 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 6, 31, 0,
747a9ba6151SMark Brown 	       eq_tlv),
748a9ba6151SMark Brown };
749a9ba6151SMark Brown 
750ded71dcbSMark Brown static void wm8996_bg_enable(struct snd_soc_codec *codec)
751ded71dcbSMark Brown {
752ded71dcbSMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
753ded71dcbSMark Brown 
754ded71dcbSMark Brown 	wm8996->bg_ena++;
755ded71dcbSMark Brown 	if (wm8996->bg_ena == 1) {
756ded71dcbSMark Brown 		snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
757ded71dcbSMark Brown 				    WM8996_BG_ENA, WM8996_BG_ENA);
758ded71dcbSMark Brown 		msleep(2);
759ded71dcbSMark Brown 	}
760ded71dcbSMark Brown }
761ded71dcbSMark Brown 
762ded71dcbSMark Brown static void wm8996_bg_disable(struct snd_soc_codec *codec)
763ded71dcbSMark Brown {
764ded71dcbSMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
765ded71dcbSMark Brown 
766ded71dcbSMark Brown 	wm8996->bg_ena--;
767ded71dcbSMark Brown 	if (!wm8996->bg_ena)
768ded71dcbSMark Brown 		snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
769ded71dcbSMark Brown 				    WM8996_BG_ENA, 0);
770ded71dcbSMark Brown }
771ded71dcbSMark Brown 
7728259df12SMark Brown static int bg_event(struct snd_soc_dapm_widget *w,
7738259df12SMark Brown 		    struct snd_kcontrol *kcontrol, int event)
7748259df12SMark Brown {
775ded71dcbSMark Brown 	struct snd_soc_codec *codec = w->codec;
7768259df12SMark Brown 	int ret = 0;
7778259df12SMark Brown 
7788259df12SMark Brown 	switch (event) {
779ded71dcbSMark Brown 	case SND_SOC_DAPM_PRE_PMU:
780ded71dcbSMark Brown 		wm8996_bg_enable(codec);
781ded71dcbSMark Brown 		break;
782ded71dcbSMark Brown 	case SND_SOC_DAPM_POST_PMD:
783ded71dcbSMark Brown 		wm8996_bg_disable(codec);
7848259df12SMark Brown 		break;
7858259df12SMark Brown 	default:
7868259df12SMark Brown 		BUG();
7878259df12SMark Brown 		ret = -EINVAL;
7888259df12SMark Brown 	}
7898259df12SMark Brown 
7908259df12SMark Brown 	return ret;
7918259df12SMark Brown }
7928259df12SMark Brown 
793a9ba6151SMark Brown static int cp_event(struct snd_soc_dapm_widget *w,
794a9ba6151SMark Brown 		    struct snd_kcontrol *kcontrol, int event)
795a9ba6151SMark Brown {
796c83495afSMark Brown 	struct snd_soc_codec *codec = w->codec;
797c83495afSMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
798c83495afSMark Brown 	int ret = 0;
799c83495afSMark Brown 
800a9ba6151SMark Brown 	switch (event) {
801c83495afSMark Brown 	case SND_SOC_DAPM_PRE_PMU:
802c83495afSMark Brown 		ret = regulator_enable(wm8996->cpvdd);
803c83495afSMark Brown 		if (ret != 0)
804c83495afSMark Brown 			dev_err(codec->dev, "Failed to enable CPVDD: %d\n",
805c83495afSMark Brown 				ret);
806c83495afSMark Brown 		break;
807a9ba6151SMark Brown 	case SND_SOC_DAPM_POST_PMU:
808a9ba6151SMark Brown 		msleep(5);
809a9ba6151SMark Brown 		break;
810c83495afSMark Brown 	case SND_SOC_DAPM_POST_PMD:
811c83495afSMark Brown 		regulator_disable_deferred(wm8996->cpvdd, 20);
812c83495afSMark Brown 		break;
813a9ba6151SMark Brown 	default:
814a9ba6151SMark Brown 		BUG();
815c83495afSMark Brown 		ret = -EINVAL;
816a9ba6151SMark Brown 	}
817a9ba6151SMark Brown 
818c83495afSMark Brown 	return ret;
819a9ba6151SMark Brown }
820a9ba6151SMark Brown 
821a9ba6151SMark Brown static int rmv_short_event(struct snd_soc_dapm_widget *w,
822a9ba6151SMark Brown 			   struct snd_kcontrol *kcontrol, int event)
823a9ba6151SMark Brown {
824a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
825a9ba6151SMark Brown 
826a9ba6151SMark Brown 	/* Record which outputs we enabled */
827a9ba6151SMark Brown 	switch (event) {
828a9ba6151SMark Brown 	case SND_SOC_DAPM_PRE_PMD:
829a9ba6151SMark Brown 		wm8996->hpout_pending &= ~w->shift;
830a9ba6151SMark Brown 		break;
831a9ba6151SMark Brown 	case SND_SOC_DAPM_PRE_PMU:
832a9ba6151SMark Brown 		wm8996->hpout_pending |= w->shift;
833a9ba6151SMark Brown 		break;
834a9ba6151SMark Brown 	default:
835a9ba6151SMark Brown 		BUG();
836a9ba6151SMark Brown 		return -EINVAL;
837a9ba6151SMark Brown 	}
838a9ba6151SMark Brown 
839a9ba6151SMark Brown 	return 0;
840a9ba6151SMark Brown }
841a9ba6151SMark Brown 
842a9ba6151SMark Brown static void wait_for_dc_servo(struct snd_soc_codec *codec, u16 mask)
843a9ba6151SMark Brown {
844a9ba6151SMark Brown 	struct i2c_client *i2c = to_i2c_client(codec->dev);
845a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
846f998f257SMark Brown 	int ret;
847a9ba6151SMark Brown 	unsigned long timeout = 200;
848a9ba6151SMark Brown 
849a9ba6151SMark Brown 	snd_soc_write(codec, WM8996_DC_SERVO_2, mask);
850a9ba6151SMark Brown 
851a9ba6151SMark Brown 	/* Use the interrupt if possible */
852a9ba6151SMark Brown 	do {
853a9ba6151SMark Brown 		if (i2c->irq) {
854a9ba6151SMark Brown 			timeout = wait_for_completion_timeout(&wm8996->dcs_done,
855a9ba6151SMark Brown 							      msecs_to_jiffies(200));
856a9ba6151SMark Brown 			if (timeout == 0)
857a9ba6151SMark Brown 				dev_err(codec->dev, "DC servo timed out\n");
858a9ba6151SMark Brown 
859a9ba6151SMark Brown 		} else {
860a9ba6151SMark Brown 			msleep(1);
861f998f257SMark Brown 			timeout--;
862a9ba6151SMark Brown 		}
863a9ba6151SMark Brown 
864a9ba6151SMark Brown 		ret = snd_soc_read(codec, WM8996_DC_SERVO_2);
865a9ba6151SMark Brown 		dev_dbg(codec->dev, "DC servo state: %x\n", ret);
866f998f257SMark Brown 	} while (timeout && ret & mask);
867a9ba6151SMark Brown 
868a9ba6151SMark Brown 	if (timeout == 0)
869a9ba6151SMark Brown 		dev_err(codec->dev, "DC servo timed out for %x\n", mask);
870a9ba6151SMark Brown 	else
871a9ba6151SMark Brown 		dev_dbg(codec->dev, "DC servo complete for %x\n", mask);
872a9ba6151SMark Brown }
873a9ba6151SMark Brown 
874a9ba6151SMark Brown static void wm8996_seq_notifier(struct snd_soc_dapm_context *dapm,
875a9ba6151SMark Brown 				enum snd_soc_dapm_type event, int subseq)
876a9ba6151SMark Brown {
877a9ba6151SMark Brown 	struct snd_soc_codec *codec = container_of(dapm,
878a9ba6151SMark Brown 						   struct snd_soc_codec, dapm);
879a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
880a9ba6151SMark Brown 	u16 val, mask;
881a9ba6151SMark Brown 
882a9ba6151SMark Brown 	/* Complete any pending DC servo starts */
883a9ba6151SMark Brown 	if (wm8996->dcs_pending) {
884a9ba6151SMark Brown 		dev_dbg(codec->dev, "Starting DC servo for %x\n",
885a9ba6151SMark Brown 			wm8996->dcs_pending);
886a9ba6151SMark Brown 
887a9ba6151SMark Brown 		/* Trigger a startup sequence */
888a9ba6151SMark Brown 		wait_for_dc_servo(codec, wm8996->dcs_pending
889a9ba6151SMark Brown 				         << WM8996_DCS_TRIG_STARTUP_0_SHIFT);
890a9ba6151SMark Brown 
891a9ba6151SMark Brown 		wm8996->dcs_pending = 0;
892a9ba6151SMark Brown 	}
893a9ba6151SMark Brown 
894a9ba6151SMark Brown 	if (wm8996->hpout_pending != wm8996->hpout_ena) {
895a9ba6151SMark Brown 		dev_dbg(codec->dev, "Applying RMV_SHORTs %x->%x\n",
896a9ba6151SMark Brown 			wm8996->hpout_ena, wm8996->hpout_pending);
897a9ba6151SMark Brown 
898a9ba6151SMark Brown 		val = 0;
899a9ba6151SMark Brown 		mask = 0;
900a9ba6151SMark Brown 		if (wm8996->hpout_pending & HPOUT1L) {
901a9ba6151SMark Brown 			val |= WM8996_HPOUT1L_RMV_SHORT;
902a9ba6151SMark Brown 			mask |= WM8996_HPOUT1L_RMV_SHORT;
903a9ba6151SMark Brown 		} else {
904a9ba6151SMark Brown 			mask |= WM8996_HPOUT1L_RMV_SHORT |
905a9ba6151SMark Brown 				WM8996_HPOUT1L_OUTP |
906a9ba6151SMark Brown 				WM8996_HPOUT1L_DLY;
907a9ba6151SMark Brown 		}
908a9ba6151SMark Brown 
909a9ba6151SMark Brown 		if (wm8996->hpout_pending & HPOUT1R) {
910a9ba6151SMark Brown 			val |= WM8996_HPOUT1R_RMV_SHORT;
911a9ba6151SMark Brown 			mask |= WM8996_HPOUT1R_RMV_SHORT;
912a9ba6151SMark Brown 		} else {
913a9ba6151SMark Brown 			mask |= WM8996_HPOUT1R_RMV_SHORT |
914a9ba6151SMark Brown 				WM8996_HPOUT1R_OUTP |
915a9ba6151SMark Brown 				WM8996_HPOUT1R_DLY;
916a9ba6151SMark Brown 		}
917a9ba6151SMark Brown 
918a9ba6151SMark Brown 		snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1, mask, val);
919a9ba6151SMark Brown 
920a9ba6151SMark Brown 		val = 0;
921a9ba6151SMark Brown 		mask = 0;
922a9ba6151SMark Brown 		if (wm8996->hpout_pending & HPOUT2L) {
923a9ba6151SMark Brown 			val |= WM8996_HPOUT2L_RMV_SHORT;
924a9ba6151SMark Brown 			mask |= WM8996_HPOUT2L_RMV_SHORT;
925a9ba6151SMark Brown 		} else {
926a9ba6151SMark Brown 			mask |= WM8996_HPOUT2L_RMV_SHORT |
927a9ba6151SMark Brown 				WM8996_HPOUT2L_OUTP |
928a9ba6151SMark Brown 				WM8996_HPOUT2L_DLY;
929a9ba6151SMark Brown 		}
930a9ba6151SMark Brown 
931a9ba6151SMark Brown 		if (wm8996->hpout_pending & HPOUT2R) {
932a9ba6151SMark Brown 			val |= WM8996_HPOUT2R_RMV_SHORT;
933a9ba6151SMark Brown 			mask |= WM8996_HPOUT2R_RMV_SHORT;
934a9ba6151SMark Brown 		} else {
935a9ba6151SMark Brown 			mask |= WM8996_HPOUT2R_RMV_SHORT |
936a9ba6151SMark Brown 				WM8996_HPOUT2R_OUTP |
937a9ba6151SMark Brown 				WM8996_HPOUT2R_DLY;
938a9ba6151SMark Brown 		}
939a9ba6151SMark Brown 
940a9ba6151SMark Brown 		snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_2, mask, val);
941a9ba6151SMark Brown 
942a9ba6151SMark Brown 		wm8996->hpout_ena = wm8996->hpout_pending;
943a9ba6151SMark Brown 	}
944a9ba6151SMark Brown }
945a9ba6151SMark Brown 
946a9ba6151SMark Brown static int dcs_start(struct snd_soc_dapm_widget *w,
947a9ba6151SMark Brown 		     struct snd_kcontrol *kcontrol, int event)
948a9ba6151SMark Brown {
949a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
950a9ba6151SMark Brown 
951a9ba6151SMark Brown 	switch (event) {
952a9ba6151SMark Brown 	case SND_SOC_DAPM_POST_PMU:
953a9ba6151SMark Brown 		wm8996->dcs_pending |= 1 << w->shift;
954a9ba6151SMark Brown 		break;
955a9ba6151SMark Brown 	default:
956a9ba6151SMark Brown 		BUG();
957a9ba6151SMark Brown 		return -EINVAL;
958a9ba6151SMark Brown 	}
959a9ba6151SMark Brown 
960a9ba6151SMark Brown 	return 0;
961a9ba6151SMark Brown }
962a9ba6151SMark Brown 
963a9ba6151SMark Brown static const char *sidetone_text[] = {
964a9ba6151SMark Brown 	"IN1", "IN2",
965a9ba6151SMark Brown };
966a9ba6151SMark Brown 
967a9ba6151SMark Brown static const struct soc_enum left_sidetone_enum =
968a9ba6151SMark Brown 	SOC_ENUM_SINGLE(WM8996_SIDETONE, 0, 2, sidetone_text);
969a9ba6151SMark Brown 
970a9ba6151SMark Brown static const struct snd_kcontrol_new left_sidetone =
971a9ba6151SMark Brown 	SOC_DAPM_ENUM("Left Sidetone", left_sidetone_enum);
972a9ba6151SMark Brown 
973a9ba6151SMark Brown static const struct soc_enum right_sidetone_enum =
974a9ba6151SMark Brown 	SOC_ENUM_SINGLE(WM8996_SIDETONE, 1, 2, sidetone_text);
975a9ba6151SMark Brown 
976a9ba6151SMark Brown static const struct snd_kcontrol_new right_sidetone =
977a9ba6151SMark Brown 	SOC_DAPM_ENUM("Right Sidetone", right_sidetone_enum);
978a9ba6151SMark Brown 
979a9ba6151SMark Brown static const char *spk_text[] = {
980a9ba6151SMark Brown 	"DAC1L", "DAC1R", "DAC2L", "DAC2R"
981a9ba6151SMark Brown };
982a9ba6151SMark Brown 
983a9ba6151SMark Brown static const struct soc_enum spkl_enum =
984a9ba6151SMark Brown 	SOC_ENUM_SINGLE(WM8996_LEFT_PDM_SPEAKER, 0, 4, spk_text);
985a9ba6151SMark Brown 
986a9ba6151SMark Brown static const struct snd_kcontrol_new spkl_mux =
987a9ba6151SMark Brown 	SOC_DAPM_ENUM("SPKL", spkl_enum);
988a9ba6151SMark Brown 
989a9ba6151SMark Brown static const struct soc_enum spkr_enum =
990a9ba6151SMark Brown 	SOC_ENUM_SINGLE(WM8996_RIGHT_PDM_SPEAKER, 0, 4, spk_text);
991a9ba6151SMark Brown 
992a9ba6151SMark Brown static const struct snd_kcontrol_new spkr_mux =
993a9ba6151SMark Brown 	SOC_DAPM_ENUM("SPKR", spkr_enum);
994a9ba6151SMark Brown 
995a9ba6151SMark Brown static const char *dsp1rx_text[] = {
996a9ba6151SMark Brown 	"AIF1", "AIF2"
997a9ba6151SMark Brown };
998a9ba6151SMark Brown 
999a9ba6151SMark Brown static const struct soc_enum dsp1rx_enum =
1000a9ba6151SMark Brown 	SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 0, 2, dsp1rx_text);
1001a9ba6151SMark Brown 
1002a9ba6151SMark Brown static const struct snd_kcontrol_new dsp1rx =
1003a9ba6151SMark Brown 	SOC_DAPM_ENUM("DSP1RX", dsp1rx_enum);
1004a9ba6151SMark Brown 
1005a9ba6151SMark Brown static const char *dsp2rx_text[] = {
1006a9ba6151SMark Brown 	 "AIF2", "AIF1"
1007a9ba6151SMark Brown };
1008a9ba6151SMark Brown 
1009a9ba6151SMark Brown static const struct soc_enum dsp2rx_enum =
1010a9ba6151SMark Brown 	SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 4, 2, dsp2rx_text);
1011a9ba6151SMark Brown 
1012a9ba6151SMark Brown static const struct snd_kcontrol_new dsp2rx =
1013a9ba6151SMark Brown 	SOC_DAPM_ENUM("DSP2RX", dsp2rx_enum);
1014a9ba6151SMark Brown 
1015a9ba6151SMark Brown static const char *aif2tx_text[] = {
1016a9ba6151SMark Brown 	"DSP2", "DSP1", "AIF1"
1017a9ba6151SMark Brown };
1018a9ba6151SMark Brown 
1019a9ba6151SMark Brown static const struct soc_enum aif2tx_enum =
1020a9ba6151SMark Brown 	SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 6, 3, aif2tx_text);
1021a9ba6151SMark Brown 
1022a9ba6151SMark Brown static const struct snd_kcontrol_new aif2tx =
1023a9ba6151SMark Brown 	SOC_DAPM_ENUM("AIF2TX", aif2tx_enum);
1024a9ba6151SMark Brown 
1025a9ba6151SMark Brown static const char *inmux_text[] = {
1026a9ba6151SMark Brown 	"ADC", "DMIC1", "DMIC2"
1027a9ba6151SMark Brown };
1028a9ba6151SMark Brown 
1029a9ba6151SMark Brown static const struct soc_enum in1_enum =
1030a9ba6151SMark Brown 	SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 0, 3, inmux_text);
1031a9ba6151SMark Brown 
1032a9ba6151SMark Brown static const struct snd_kcontrol_new in1_mux =
1033a9ba6151SMark Brown 	SOC_DAPM_ENUM("IN1 Mux", in1_enum);
1034a9ba6151SMark Brown 
1035a9ba6151SMark Brown static const struct soc_enum in2_enum =
1036a9ba6151SMark Brown 	SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 4, 3, inmux_text);
1037a9ba6151SMark Brown 
1038a9ba6151SMark Brown static const struct snd_kcontrol_new in2_mux =
1039a9ba6151SMark Brown 	SOC_DAPM_ENUM("IN2 Mux", in2_enum);
1040a9ba6151SMark Brown 
1041a9ba6151SMark Brown static const struct snd_kcontrol_new dac2r_mix[] = {
1042a9ba6151SMark Brown SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
1043a9ba6151SMark Brown 		5, 1, 0),
1044a9ba6151SMark Brown SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
1045a9ba6151SMark Brown 		4, 1, 0),
1046a9ba6151SMark Brown SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 1, 1, 0),
1047a9ba6151SMark Brown SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 0, 1, 0),
1048a9ba6151SMark Brown };
1049a9ba6151SMark Brown 
1050a9ba6151SMark Brown static const struct snd_kcontrol_new dac2l_mix[] = {
1051a9ba6151SMark Brown SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
1052a9ba6151SMark Brown 		5, 1, 0),
1053a9ba6151SMark Brown SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
1054a9ba6151SMark Brown 		4, 1, 0),
1055a9ba6151SMark Brown SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 1, 1, 0),
1056a9ba6151SMark Brown SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 0, 1, 0),
1057a9ba6151SMark Brown };
1058a9ba6151SMark Brown 
1059a9ba6151SMark Brown static const struct snd_kcontrol_new dac1r_mix[] = {
1060a9ba6151SMark Brown SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
1061a9ba6151SMark Brown 		5, 1, 0),
1062a9ba6151SMark Brown SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
1063a9ba6151SMark Brown 		4, 1, 0),
1064a9ba6151SMark Brown SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 1, 1, 0),
1065a9ba6151SMark Brown SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 0, 1, 0),
1066a9ba6151SMark Brown };
1067a9ba6151SMark Brown 
1068a9ba6151SMark Brown static const struct snd_kcontrol_new dac1l_mix[] = {
1069a9ba6151SMark Brown SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
1070a9ba6151SMark Brown 		5, 1, 0),
1071a9ba6151SMark Brown SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
1072a9ba6151SMark Brown 		4, 1, 0),
1073a9ba6151SMark Brown SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 1, 1, 0),
1074a9ba6151SMark Brown SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 0, 1, 0),
1075a9ba6151SMark Brown };
1076a9ba6151SMark Brown 
1077a9ba6151SMark Brown static const struct snd_kcontrol_new dsp1txl[] = {
1078a9ba6151SMark Brown SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
1079a9ba6151SMark Brown 		1, 1, 0),
1080a9ba6151SMark Brown SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
1081a9ba6151SMark Brown 		0, 1, 0),
1082a9ba6151SMark Brown };
1083a9ba6151SMark Brown 
1084a9ba6151SMark Brown static const struct snd_kcontrol_new dsp1txr[] = {
1085a9ba6151SMark Brown SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
1086a9ba6151SMark Brown 		1, 1, 0),
1087a9ba6151SMark Brown SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
1088a9ba6151SMark Brown 		0, 1, 0),
1089a9ba6151SMark Brown };
1090a9ba6151SMark Brown 
1091a9ba6151SMark Brown static const struct snd_kcontrol_new dsp2txl[] = {
1092a9ba6151SMark Brown SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
1093a9ba6151SMark Brown 		1, 1, 0),
1094a9ba6151SMark Brown SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
1095a9ba6151SMark Brown 		0, 1, 0),
1096a9ba6151SMark Brown };
1097a9ba6151SMark Brown 
1098a9ba6151SMark Brown static const struct snd_kcontrol_new dsp2txr[] = {
1099a9ba6151SMark Brown SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
1100a9ba6151SMark Brown 		1, 1, 0),
1101a9ba6151SMark Brown SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
1102a9ba6151SMark Brown 		0, 1, 0),
1103a9ba6151SMark Brown };
1104a9ba6151SMark Brown 
1105a9ba6151SMark Brown 
1106a9ba6151SMark Brown static const struct snd_soc_dapm_widget wm8996_dapm_widgets[] = {
1107a9ba6151SMark Brown SND_SOC_DAPM_INPUT("IN1LN"),
1108a9ba6151SMark Brown SND_SOC_DAPM_INPUT("IN1LP"),
1109a9ba6151SMark Brown SND_SOC_DAPM_INPUT("IN1RN"),
1110a9ba6151SMark Brown SND_SOC_DAPM_INPUT("IN1RP"),
1111a9ba6151SMark Brown 
1112a9ba6151SMark Brown SND_SOC_DAPM_INPUT("IN2LN"),
1113a9ba6151SMark Brown SND_SOC_DAPM_INPUT("IN2LP"),
1114a9ba6151SMark Brown SND_SOC_DAPM_INPUT("IN2RN"),
1115a9ba6151SMark Brown SND_SOC_DAPM_INPUT("IN2RP"),
1116a9ba6151SMark Brown 
1117a9ba6151SMark Brown SND_SOC_DAPM_INPUT("DMIC1DAT"),
1118a9ba6151SMark Brown SND_SOC_DAPM_INPUT("DMIC2DAT"),
1119a9ba6151SMark Brown 
1120a9ba6151SMark Brown SND_SOC_DAPM_SUPPLY_S("SYSCLK", 1, WM8996_AIF_CLOCKING_1, 0, 0, NULL, 0),
1121a9ba6151SMark Brown SND_SOC_DAPM_SUPPLY_S("SYSDSPCLK", 2, WM8996_CLOCKING_1, 1, 0, NULL, 0),
1122a9ba6151SMark Brown SND_SOC_DAPM_SUPPLY_S("AIFCLK", 2, WM8996_CLOCKING_1, 2, 0, NULL, 0),
1123a9ba6151SMark Brown SND_SOC_DAPM_SUPPLY_S("Charge Pump", 2, WM8996_CHARGE_PUMP_1, 15, 0, cp_event,
1124ded71dcbSMark Brown 		      SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1125ded71dcbSMark Brown SND_SOC_DAPM_SUPPLY("Bandgap", SND_SOC_NOPM, 0, 0, bg_event,
1126ded71dcbSMark Brown 		    SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1127a9ba6151SMark Brown SND_SOC_DAPM_SUPPLY("LDO2", WM8996_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
1128889c85c5SMark Brown SND_SOC_DAPM_SUPPLY("MICB1 Audio", WM8996_MICBIAS_1, 4, 1, NULL, 0),
1129889c85c5SMark Brown SND_SOC_DAPM_SUPPLY("MICB2 Audio", WM8996_MICBIAS_2, 4, 1, NULL, 0),
1130a9ba6151SMark Brown SND_SOC_DAPM_MICBIAS("MICB2", WM8996_POWER_MANAGEMENT_1, 9, 0),
1131a9ba6151SMark Brown SND_SOC_DAPM_MICBIAS("MICB1", WM8996_POWER_MANAGEMENT_1, 8, 0),
1132a9ba6151SMark Brown 
1133a9ba6151SMark Brown SND_SOC_DAPM_PGA("IN1L PGA", WM8996_POWER_MANAGEMENT_2, 5, 0, NULL, 0),
1134a9ba6151SMark Brown SND_SOC_DAPM_PGA("IN1R PGA", WM8996_POWER_MANAGEMENT_2, 4, 0, NULL, 0),
1135a9ba6151SMark Brown 
11367691cd74SMark Brown SND_SOC_DAPM_MUX("IN1L Mux", WM8996_POWER_MANAGEMENT_7, 2, 0, &in1_mux),
11377691cd74SMark Brown SND_SOC_DAPM_MUX("IN1R Mux", WM8996_POWER_MANAGEMENT_7, 3, 0, &in1_mux),
11387691cd74SMark Brown SND_SOC_DAPM_MUX("IN2L Mux", WM8996_POWER_MANAGEMENT_7, 6, 0, &in2_mux),
11397691cd74SMark Brown SND_SOC_DAPM_MUX("IN2R Mux", WM8996_POWER_MANAGEMENT_7, 7, 0, &in2_mux),
1140a9ba6151SMark Brown 
1141a9ba6151SMark Brown SND_SOC_DAPM_SUPPLY("DMIC2", WM8996_POWER_MANAGEMENT_7, 9, 0, NULL, 0),
1142a9ba6151SMark Brown SND_SOC_DAPM_SUPPLY("DMIC1", WM8996_POWER_MANAGEMENT_7, 8, 0, NULL, 0),
1143a9ba6151SMark Brown 
1144a9ba6151SMark Brown SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8996_POWER_MANAGEMENT_3, 5, 0),
1145a9ba6151SMark Brown SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8996_POWER_MANAGEMENT_3, 4, 0),
1146a9ba6151SMark Brown SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8996_POWER_MANAGEMENT_3, 3, 0),
1147a9ba6151SMark Brown SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8996_POWER_MANAGEMENT_3, 2, 0),
1148a9ba6151SMark Brown 
1149a9ba6151SMark Brown SND_SOC_DAPM_ADC("ADCL", NULL, WM8996_POWER_MANAGEMENT_3, 1, 0),
1150a9ba6151SMark Brown SND_SOC_DAPM_ADC("ADCR", NULL, WM8996_POWER_MANAGEMENT_3, 0, 0),
1151a9ba6151SMark Brown 
1152a9ba6151SMark Brown SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &left_sidetone),
1153a9ba6151SMark Brown SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &right_sidetone),
1154a9ba6151SMark Brown 
1155a9ba6151SMark Brown SND_SOC_DAPM_AIF_IN("DSP2RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 11, 0),
1156a9ba6151SMark Brown SND_SOC_DAPM_AIF_IN("DSP2RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 10, 0),
1157a9ba6151SMark Brown SND_SOC_DAPM_AIF_IN("DSP1RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 9, 0),
1158a9ba6151SMark Brown SND_SOC_DAPM_AIF_IN("DSP1RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 8, 0),
1159a9ba6151SMark Brown 
1160a9ba6151SMark Brown SND_SOC_DAPM_MIXER("DSP2TXL", WM8996_POWER_MANAGEMENT_5, 11, 0,
1161a9ba6151SMark Brown 		   dsp2txl, ARRAY_SIZE(dsp2txl)),
1162a9ba6151SMark Brown SND_SOC_DAPM_MIXER("DSP2TXR", WM8996_POWER_MANAGEMENT_5, 10, 0,
1163a9ba6151SMark Brown 		   dsp2txr, ARRAY_SIZE(dsp2txr)),
1164a9ba6151SMark Brown SND_SOC_DAPM_MIXER("DSP1TXL", WM8996_POWER_MANAGEMENT_5, 9, 0,
1165a9ba6151SMark Brown 		   dsp1txl, ARRAY_SIZE(dsp1txl)),
1166a9ba6151SMark Brown SND_SOC_DAPM_MIXER("DSP1TXR", WM8996_POWER_MANAGEMENT_5, 8, 0,
1167a9ba6151SMark Brown 		   dsp1txr, ARRAY_SIZE(dsp1txr)),
1168a9ba6151SMark Brown 
1169a9ba6151SMark Brown SND_SOC_DAPM_MIXER("DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1170a9ba6151SMark Brown 		   dac2l_mix, ARRAY_SIZE(dac2l_mix)),
1171a9ba6151SMark Brown SND_SOC_DAPM_MIXER("DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1172a9ba6151SMark Brown 		   dac2r_mix, ARRAY_SIZE(dac2r_mix)),
1173a9ba6151SMark Brown SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1174a9ba6151SMark Brown 		   dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1175a9ba6151SMark Brown SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1176a9ba6151SMark Brown 		   dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1177a9ba6151SMark Brown 
1178a9ba6151SMark Brown SND_SOC_DAPM_DAC("DAC2L", NULL, WM8996_POWER_MANAGEMENT_5, 3, 0),
1179a9ba6151SMark Brown SND_SOC_DAPM_DAC("DAC2R", NULL, WM8996_POWER_MANAGEMENT_5, 2, 0),
1180a9ba6151SMark Brown SND_SOC_DAPM_DAC("DAC1L", NULL, WM8996_POWER_MANAGEMENT_5, 1, 0),
1181a9ba6151SMark Brown SND_SOC_DAPM_DAC("DAC1R", NULL, WM8996_POWER_MANAGEMENT_5, 0, 0),
1182a9ba6151SMark Brown 
118332d2a0c1SMark Brown SND_SOC_DAPM_AIF_IN("AIF2RX1", "AIF2 Playback", 0,
1184a9ba6151SMark Brown 		    WM8996_POWER_MANAGEMENT_4, 9, 0),
118532d2a0c1SMark Brown SND_SOC_DAPM_AIF_IN("AIF2RX0", "AIF2 Playback", 1,
1186a9ba6151SMark Brown 		    WM8996_POWER_MANAGEMENT_4, 8, 0),
1187a9ba6151SMark Brown 
1188ff39dbe9SAxel Lin SND_SOC_DAPM_AIF_OUT("AIF2TX1", "AIF2 Capture", 0,
1189a9ba6151SMark Brown 		    WM8996_POWER_MANAGEMENT_6, 9, 0),
1190ff39dbe9SAxel Lin SND_SOC_DAPM_AIF_OUT("AIF2TX0", "AIF2 Capture", 1,
1191a9ba6151SMark Brown 		    WM8996_POWER_MANAGEMENT_6, 8, 0),
1192a9ba6151SMark Brown 
1193a9ba6151SMark Brown SND_SOC_DAPM_AIF_IN("AIF1RX5", "AIF1 Playback", 5,
1194a9ba6151SMark Brown 		    WM8996_POWER_MANAGEMENT_4, 5, 0),
1195a9ba6151SMark Brown SND_SOC_DAPM_AIF_IN("AIF1RX4", "AIF1 Playback", 4,
1196a9ba6151SMark Brown 		    WM8996_POWER_MANAGEMENT_4, 4, 0),
1197a9ba6151SMark Brown SND_SOC_DAPM_AIF_IN("AIF1RX3", "AIF1 Playback", 3,
1198a9ba6151SMark Brown 		    WM8996_POWER_MANAGEMENT_4, 3, 0),
1199a9ba6151SMark Brown SND_SOC_DAPM_AIF_IN("AIF1RX2", "AIF1 Playback", 2,
1200a9ba6151SMark Brown 		    WM8996_POWER_MANAGEMENT_4, 2, 0),
1201a9ba6151SMark Brown SND_SOC_DAPM_AIF_IN("AIF1RX1", "AIF1 Playback", 1,
1202a9ba6151SMark Brown 		    WM8996_POWER_MANAGEMENT_4, 1, 0),
1203a9ba6151SMark Brown SND_SOC_DAPM_AIF_IN("AIF1RX0", "AIF1 Playback", 0,
1204a9ba6151SMark Brown 		    WM8996_POWER_MANAGEMENT_4, 0, 0),
1205a9ba6151SMark Brown 
1206a9ba6151SMark Brown SND_SOC_DAPM_AIF_OUT("AIF1TX5", "AIF1 Capture", 5,
1207a9ba6151SMark Brown 		     WM8996_POWER_MANAGEMENT_6, 5, 0),
1208a9ba6151SMark Brown SND_SOC_DAPM_AIF_OUT("AIF1TX4", "AIF1 Capture", 4,
1209a9ba6151SMark Brown 		     WM8996_POWER_MANAGEMENT_6, 4, 0),
1210a9ba6151SMark Brown SND_SOC_DAPM_AIF_OUT("AIF1TX3", "AIF1 Capture", 3,
1211a9ba6151SMark Brown 		     WM8996_POWER_MANAGEMENT_6, 3, 0),
1212a9ba6151SMark Brown SND_SOC_DAPM_AIF_OUT("AIF1TX2", "AIF1 Capture", 2,
1213a9ba6151SMark Brown 		     WM8996_POWER_MANAGEMENT_6, 2, 0),
1214a9ba6151SMark Brown SND_SOC_DAPM_AIF_OUT("AIF1TX1", "AIF1 Capture", 1,
1215a9ba6151SMark Brown 		     WM8996_POWER_MANAGEMENT_6, 1, 0),
1216a9ba6151SMark Brown SND_SOC_DAPM_AIF_OUT("AIF1TX0", "AIF1 Capture", 0,
1217a9ba6151SMark Brown 		     WM8996_POWER_MANAGEMENT_6, 0, 0),
1218a9ba6151SMark Brown 
1219a9ba6151SMark Brown /* We route as stereo pairs so define some dummy widgets to squash
1220a9ba6151SMark Brown  * things down for now.  RXA = 0,1, RXB = 2,3 and so on */
1221a9ba6151SMark Brown SND_SOC_DAPM_PGA("AIF1RXA", SND_SOC_NOPM, 0, 0, NULL, 0),
1222a9ba6151SMark Brown SND_SOC_DAPM_PGA("AIF1RXB", SND_SOC_NOPM, 0, 0, NULL, 0),
1223a9ba6151SMark Brown SND_SOC_DAPM_PGA("AIF1RXC", SND_SOC_NOPM, 0, 0, NULL, 0),
1224a9ba6151SMark Brown SND_SOC_DAPM_PGA("AIF2RX", SND_SOC_NOPM, 0, 0, NULL, 0),
1225a9ba6151SMark Brown SND_SOC_DAPM_PGA("DSP2TX", SND_SOC_NOPM, 0, 0, NULL, 0),
1226a9ba6151SMark Brown 
1227a9ba6151SMark Brown SND_SOC_DAPM_MUX("DSP1RX", SND_SOC_NOPM, 0, 0, &dsp1rx),
1228a9ba6151SMark Brown SND_SOC_DAPM_MUX("DSP2RX", SND_SOC_NOPM, 0, 0, &dsp2rx),
1229a9ba6151SMark Brown SND_SOC_DAPM_MUX("AIF2TX", SND_SOC_NOPM, 0, 0, &aif2tx),
1230a9ba6151SMark Brown 
1231a9ba6151SMark Brown SND_SOC_DAPM_MUX("SPKL", SND_SOC_NOPM, 0, 0, &spkl_mux),
1232a9ba6151SMark Brown SND_SOC_DAPM_MUX("SPKR", SND_SOC_NOPM, 0, 0, &spkr_mux),
1233a9ba6151SMark Brown SND_SOC_DAPM_PGA("SPKL PGA", WM8996_LEFT_PDM_SPEAKER, 4, 0, NULL, 0),
1234a9ba6151SMark Brown SND_SOC_DAPM_PGA("SPKR PGA", WM8996_RIGHT_PDM_SPEAKER, 4, 0, NULL, 0),
1235a9ba6151SMark Brown 
1236a9ba6151SMark Brown SND_SOC_DAPM_PGA_S("HPOUT2L PGA", 0, WM8996_POWER_MANAGEMENT_1, 7, 0, NULL, 0),
1237a9ba6151SMark Brown SND_SOC_DAPM_PGA_S("HPOUT2L_DLY", 1, WM8996_ANALOGUE_HP_2, 5, 0, NULL, 0),
1238a9ba6151SMark Brown SND_SOC_DAPM_PGA_S("HPOUT2L_DCS", 2, WM8996_DC_SERVO_1, 2, 0, dcs_start,
1239a9ba6151SMark Brown 		   SND_SOC_DAPM_POST_PMU),
1240a9ba6151SMark Brown SND_SOC_DAPM_PGA_S("HPOUT2L_OUTP", 3, WM8996_ANALOGUE_HP_2, 6, 0, NULL, 0),
1241a9ba6151SMark Brown SND_SOC_DAPM_PGA_S("HPOUT2L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2L, 0,
1242a9ba6151SMark Brown 		   rmv_short_event,
1243a9ba6151SMark Brown 		   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1244a9ba6151SMark Brown 
1245a9ba6151SMark Brown SND_SOC_DAPM_PGA_S("HPOUT2R PGA", 0, WM8996_POWER_MANAGEMENT_1, 6, 0,NULL, 0),
1246a9ba6151SMark Brown SND_SOC_DAPM_PGA_S("HPOUT2R_DLY", 1, WM8996_ANALOGUE_HP_2, 1, 0, NULL, 0),
1247a9ba6151SMark Brown SND_SOC_DAPM_PGA_S("HPOUT2R_DCS", 2, WM8996_DC_SERVO_1, 3, 0, dcs_start,
1248a9ba6151SMark Brown 		   SND_SOC_DAPM_POST_PMU),
1249a9ba6151SMark Brown SND_SOC_DAPM_PGA_S("HPOUT2R_OUTP", 3, WM8996_ANALOGUE_HP_2, 2, 0, NULL, 0),
1250a9ba6151SMark Brown SND_SOC_DAPM_PGA_S("HPOUT2R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2R, 0,
1251a9ba6151SMark Brown 		   rmv_short_event,
1252a9ba6151SMark Brown 		   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1253a9ba6151SMark Brown 
1254a9ba6151SMark Brown SND_SOC_DAPM_PGA_S("HPOUT1L PGA", 0, WM8996_POWER_MANAGEMENT_1, 5, 0, NULL, 0),
1255a9ba6151SMark Brown SND_SOC_DAPM_PGA_S("HPOUT1L_DLY", 1, WM8996_ANALOGUE_HP_1, 5, 0, NULL, 0),
1256a9ba6151SMark Brown SND_SOC_DAPM_PGA_S("HPOUT1L_DCS", 2, WM8996_DC_SERVO_1, 0, 0, dcs_start,
1257a9ba6151SMark Brown 		   SND_SOC_DAPM_POST_PMU),
1258a9ba6151SMark Brown SND_SOC_DAPM_PGA_S("HPOUT1L_OUTP", 3, WM8996_ANALOGUE_HP_1, 6, 0, NULL, 0),
1259a9ba6151SMark Brown SND_SOC_DAPM_PGA_S("HPOUT1L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1L, 0,
1260a9ba6151SMark Brown 		   rmv_short_event,
1261a9ba6151SMark Brown 		   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1262a9ba6151SMark Brown 
1263a9ba6151SMark Brown SND_SOC_DAPM_PGA_S("HPOUT1R PGA", 0, WM8996_POWER_MANAGEMENT_1, 4, 0, NULL, 0),
1264a9ba6151SMark Brown SND_SOC_DAPM_PGA_S("HPOUT1R_DLY", 1, WM8996_ANALOGUE_HP_1, 1, 0, NULL, 0),
1265a9ba6151SMark Brown SND_SOC_DAPM_PGA_S("HPOUT1R_DCS", 2, WM8996_DC_SERVO_1, 1, 0, dcs_start,
1266a9ba6151SMark Brown 		   SND_SOC_DAPM_POST_PMU),
1267a9ba6151SMark Brown SND_SOC_DAPM_PGA_S("HPOUT1R_OUTP", 3, WM8996_ANALOGUE_HP_1, 2, 0, NULL, 0),
1268a9ba6151SMark Brown SND_SOC_DAPM_PGA_S("HPOUT1R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1R, 0,
1269a9ba6151SMark Brown 		   rmv_short_event,
1270a9ba6151SMark Brown 		   SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1271a9ba6151SMark Brown 
1272a9ba6151SMark Brown SND_SOC_DAPM_OUTPUT("HPOUT1L"),
1273a9ba6151SMark Brown SND_SOC_DAPM_OUTPUT("HPOUT1R"),
1274a9ba6151SMark Brown SND_SOC_DAPM_OUTPUT("HPOUT2L"),
1275a9ba6151SMark Brown SND_SOC_DAPM_OUTPUT("HPOUT2R"),
1276a9ba6151SMark Brown SND_SOC_DAPM_OUTPUT("SPKDAT"),
1277a9ba6151SMark Brown };
1278a9ba6151SMark Brown 
1279a9ba6151SMark Brown static const struct snd_soc_dapm_route wm8996_dapm_routes[] = {
1280a9ba6151SMark Brown 	{ "AIFCLK", NULL, "SYSCLK" },
1281a9ba6151SMark Brown 	{ "SYSDSPCLK", NULL, "SYSCLK" },
1282a9ba6151SMark Brown 	{ "Charge Pump", NULL, "SYSCLK" },
1283a9ba6151SMark Brown 
1284a9ba6151SMark Brown 	{ "MICB1", NULL, "LDO2" },
1285889c85c5SMark Brown 	{ "MICB1", NULL, "MICB1 Audio" },
12868259df12SMark Brown 	{ "MICB1", NULL, "Bandgap" },
1287a9ba6151SMark Brown 	{ "MICB2", NULL, "LDO2" },
1288889c85c5SMark Brown 	{ "MICB2", NULL, "MICB2 Audio" },
12898259df12SMark Brown 	{ "MICB2", NULL, "Bandgap" },
1290a9ba6151SMark Brown 
1291a9ba6151SMark Brown 	{ "IN1L PGA", NULL, "IN2LN" },
1292a9ba6151SMark Brown 	{ "IN1L PGA", NULL, "IN2LP" },
1293a9ba6151SMark Brown 	{ "IN1L PGA", NULL, "IN1LN" },
1294a9ba6151SMark Brown 	{ "IN1L PGA", NULL, "IN1LP" },
12958259df12SMark Brown 	{ "IN1L PGA", NULL, "Bandgap" },
1296a9ba6151SMark Brown 
1297a9ba6151SMark Brown 	{ "IN1R PGA", NULL, "IN2RN" },
1298a9ba6151SMark Brown 	{ "IN1R PGA", NULL, "IN2RP" },
1299a9ba6151SMark Brown 	{ "IN1R PGA", NULL, "IN1RN" },
1300a9ba6151SMark Brown 	{ "IN1R PGA", NULL, "IN1RP" },
13018259df12SMark Brown 	{ "IN1R PGA", NULL, "Bandgap" },
1302a9ba6151SMark Brown 
1303a9ba6151SMark Brown 	{ "ADCL", NULL, "IN1L PGA" },
1304a9ba6151SMark Brown 
1305a9ba6151SMark Brown 	{ "ADCR", NULL, "IN1R PGA" },
1306a9ba6151SMark Brown 
1307a9ba6151SMark Brown 	{ "DMIC1L", NULL, "DMIC1DAT" },
1308a9ba6151SMark Brown 	{ "DMIC1R", NULL, "DMIC1DAT" },
1309a9ba6151SMark Brown 	{ "DMIC2L", NULL, "DMIC2DAT" },
1310a9ba6151SMark Brown 	{ "DMIC2R", NULL, "DMIC2DAT" },
1311a9ba6151SMark Brown 
1312a9ba6151SMark Brown 	{ "DMIC2L", NULL, "DMIC2" },
1313a9ba6151SMark Brown 	{ "DMIC2R", NULL, "DMIC2" },
1314a9ba6151SMark Brown 	{ "DMIC1L", NULL, "DMIC1" },
1315a9ba6151SMark Brown 	{ "DMIC1R", NULL, "DMIC1" },
1316a9ba6151SMark Brown 
1317a9ba6151SMark Brown 	{ "IN1L Mux", "ADC", "ADCL" },
1318a9ba6151SMark Brown 	{ "IN1L Mux", "DMIC1", "DMIC1L" },
1319a9ba6151SMark Brown 	{ "IN1L Mux", "DMIC2", "DMIC2L" },
1320a9ba6151SMark Brown 
1321a9ba6151SMark Brown 	{ "IN1R Mux", "ADC", "ADCR" },
1322a9ba6151SMark Brown 	{ "IN1R Mux", "DMIC1", "DMIC1R" },
1323a9ba6151SMark Brown 	{ "IN1R Mux", "DMIC2", "DMIC2R" },
1324a9ba6151SMark Brown 
1325a9ba6151SMark Brown 	{ "IN2L Mux", "ADC", "ADCL" },
1326a9ba6151SMark Brown 	{ "IN2L Mux", "DMIC1", "DMIC1L" },
1327a9ba6151SMark Brown 	{ "IN2L Mux", "DMIC2", "DMIC2L" },
1328a9ba6151SMark Brown 
1329a9ba6151SMark Brown 	{ "IN2R Mux", "ADC", "ADCR" },
1330a9ba6151SMark Brown 	{ "IN2R Mux", "DMIC1", "DMIC1R" },
1331a9ba6151SMark Brown 	{ "IN2R Mux", "DMIC2", "DMIC2R" },
1332a9ba6151SMark Brown 
1333a9ba6151SMark Brown 	{ "Left Sidetone", "IN1", "IN1L Mux" },
1334a9ba6151SMark Brown 	{ "Left Sidetone", "IN2", "IN2L Mux" },
1335a9ba6151SMark Brown 
1336a9ba6151SMark Brown 	{ "Right Sidetone", "IN1", "IN1R Mux" },
1337a9ba6151SMark Brown 	{ "Right Sidetone", "IN2", "IN2R Mux" },
1338a9ba6151SMark Brown 
1339a9ba6151SMark Brown 	{ "DSP1TXL", "IN1 Switch", "IN1L Mux" },
1340a9ba6151SMark Brown 	{ "DSP1TXR", "IN1 Switch", "IN1R Mux" },
1341a9ba6151SMark Brown 
1342a9ba6151SMark Brown 	{ "DSP2TXL", "IN1 Switch", "IN2L Mux" },
1343a9ba6151SMark Brown 	{ "DSP2TXR", "IN1 Switch", "IN2R Mux" },
1344a9ba6151SMark Brown 
1345a9ba6151SMark Brown 	{ "AIF1TX0", NULL, "DSP1TXL" },
1346a9ba6151SMark Brown 	{ "AIF1TX1", NULL, "DSP1TXR" },
1347a9ba6151SMark Brown 	{ "AIF1TX2", NULL, "DSP2TXL" },
1348a9ba6151SMark Brown 	{ "AIF1TX3", NULL, "DSP2TXR" },
1349a9ba6151SMark Brown 	{ "AIF1TX4", NULL, "AIF2RX0" },
1350a9ba6151SMark Brown 	{ "AIF1TX5", NULL, "AIF2RX1" },
1351a9ba6151SMark Brown 
1352a9ba6151SMark Brown 	{ "AIF1RX0", NULL, "AIFCLK" },
1353a9ba6151SMark Brown 	{ "AIF1RX1", NULL, "AIFCLK" },
1354a9ba6151SMark Brown 	{ "AIF1RX2", NULL, "AIFCLK" },
1355a9ba6151SMark Brown 	{ "AIF1RX3", NULL, "AIFCLK" },
1356a9ba6151SMark Brown 	{ "AIF1RX4", NULL, "AIFCLK" },
1357a9ba6151SMark Brown 	{ "AIF1RX5", NULL, "AIFCLK" },
1358a9ba6151SMark Brown 
1359a9ba6151SMark Brown 	{ "AIF2RX0", NULL, "AIFCLK" },
1360a9ba6151SMark Brown 	{ "AIF2RX1", NULL, "AIFCLK" },
1361a9ba6151SMark Brown 
13624f41adfdSMark Brown 	{ "AIF1TX0", NULL, "AIFCLK" },
13634f41adfdSMark Brown 	{ "AIF1TX1", NULL, "AIFCLK" },
13644f41adfdSMark Brown 	{ "AIF1TX2", NULL, "AIFCLK" },
13654f41adfdSMark Brown 	{ "AIF1TX3", NULL, "AIFCLK" },
13664f41adfdSMark Brown 	{ "AIF1TX4", NULL, "AIFCLK" },
13674f41adfdSMark Brown 	{ "AIF1TX5", NULL, "AIFCLK" },
13684f41adfdSMark Brown 
13694f41adfdSMark Brown 	{ "AIF2TX0", NULL, "AIFCLK" },
13704f41adfdSMark Brown 	{ "AIF2TX1", NULL, "AIFCLK" },
13714f41adfdSMark Brown 
1372a9ba6151SMark Brown 	{ "DSP1RXL", NULL, "SYSDSPCLK" },
1373a9ba6151SMark Brown 	{ "DSP1RXR", NULL, "SYSDSPCLK" },
1374a9ba6151SMark Brown 	{ "DSP2RXL", NULL, "SYSDSPCLK" },
1375a9ba6151SMark Brown 	{ "DSP2RXR", NULL, "SYSDSPCLK" },
1376a9ba6151SMark Brown 	{ "DSP1TXL", NULL, "SYSDSPCLK" },
1377a9ba6151SMark Brown 	{ "DSP1TXR", NULL, "SYSDSPCLK" },
1378a9ba6151SMark Brown 	{ "DSP2TXL", NULL, "SYSDSPCLK" },
1379a9ba6151SMark Brown 	{ "DSP2TXR", NULL, "SYSDSPCLK" },
1380a9ba6151SMark Brown 
1381a9ba6151SMark Brown 	{ "AIF1RXA", NULL, "AIF1RX0" },
1382a9ba6151SMark Brown 	{ "AIF1RXA", NULL, "AIF1RX1" },
1383a9ba6151SMark Brown 	{ "AIF1RXB", NULL, "AIF1RX2" },
1384a9ba6151SMark Brown 	{ "AIF1RXB", NULL, "AIF1RX3" },
1385a9ba6151SMark Brown 	{ "AIF1RXC", NULL, "AIF1RX4" },
1386a9ba6151SMark Brown 	{ "AIF1RXC", NULL, "AIF1RX5" },
1387a9ba6151SMark Brown 
1388a9ba6151SMark Brown 	{ "AIF2RX", NULL, "AIF2RX0" },
1389a9ba6151SMark Brown 	{ "AIF2RX", NULL, "AIF2RX1" },
1390a9ba6151SMark Brown 
1391a9ba6151SMark Brown 	{ "AIF2TX", "DSP2", "DSP2TX" },
1392a9ba6151SMark Brown 	{ "AIF2TX", "DSP1", "DSP1RX" },
1393a9ba6151SMark Brown 	{ "AIF2TX", "AIF1", "AIF1RXC" },
1394a9ba6151SMark Brown 
1395a9ba6151SMark Brown 	{ "DSP1RXL", NULL, "DSP1RX" },
1396a9ba6151SMark Brown 	{ "DSP1RXR", NULL, "DSP1RX" },
1397a9ba6151SMark Brown 	{ "DSP2RXL", NULL, "DSP2RX" },
1398a9ba6151SMark Brown 	{ "DSP2RXR", NULL, "DSP2RX" },
1399a9ba6151SMark Brown 
1400a9ba6151SMark Brown 	{ "DSP2TX", NULL, "DSP2TXL" },
1401a9ba6151SMark Brown 	{ "DSP2TX", NULL, "DSP2TXR" },
1402a9ba6151SMark Brown 
1403a9ba6151SMark Brown 	{ "DSP1RX", "AIF1", "AIF1RXA" },
1404a9ba6151SMark Brown 	{ "DSP1RX", "AIF2", "AIF2RX" },
1405a9ba6151SMark Brown 
1406a9ba6151SMark Brown 	{ "DSP2RX", "AIF1", "AIF1RXB" },
1407a9ba6151SMark Brown 	{ "DSP2RX", "AIF2", "AIF2RX" },
1408a9ba6151SMark Brown 
1409a9ba6151SMark Brown 	{ "DAC2L Mixer", "DSP2 Switch", "DSP2RXL" },
1410a9ba6151SMark Brown 	{ "DAC2L Mixer", "DSP1 Switch", "DSP1RXL" },
1411a9ba6151SMark Brown 	{ "DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1412a9ba6151SMark Brown 	{ "DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1413a9ba6151SMark Brown 
1414a9ba6151SMark Brown 	{ "DAC2R Mixer", "DSP2 Switch", "DSP2RXR" },
1415a9ba6151SMark Brown 	{ "DAC2R Mixer", "DSP1 Switch", "DSP1RXR" },
1416a9ba6151SMark Brown 	{ "DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1417a9ba6151SMark Brown 	{ "DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1418a9ba6151SMark Brown 
1419a9ba6151SMark Brown 	{ "DAC1L Mixer", "DSP2 Switch", "DSP2RXL" },
1420a9ba6151SMark Brown 	{ "DAC1L Mixer", "DSP1 Switch", "DSP1RXL" },
1421a9ba6151SMark Brown 	{ "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1422a9ba6151SMark Brown 	{ "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1423a9ba6151SMark Brown 
1424a9ba6151SMark Brown 	{ "DAC1R Mixer", "DSP2 Switch", "DSP2RXR" },
1425a9ba6151SMark Brown 	{ "DAC1R Mixer", "DSP1 Switch", "DSP1RXR" },
1426a9ba6151SMark Brown 	{ "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1427a9ba6151SMark Brown 	{ "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1428a9ba6151SMark Brown 
1429a9ba6151SMark Brown 	{ "DAC1L", NULL, "DAC1L Mixer" },
1430a9ba6151SMark Brown 	{ "DAC1R", NULL, "DAC1R Mixer" },
1431a9ba6151SMark Brown 	{ "DAC2L", NULL, "DAC2L Mixer" },
1432a9ba6151SMark Brown 	{ "DAC2R", NULL, "DAC2R Mixer" },
1433a9ba6151SMark Brown 
1434a9ba6151SMark Brown 	{ "HPOUT2L PGA", NULL, "Charge Pump" },
14358259df12SMark Brown 	{ "HPOUT2L PGA", NULL, "Bandgap" },
1436a9ba6151SMark Brown 	{ "HPOUT2L PGA", NULL, "DAC2L" },
1437a9ba6151SMark Brown 	{ "HPOUT2L_DLY", NULL, "HPOUT2L PGA" },
1438a9ba6151SMark Brown 	{ "HPOUT2L_DCS", NULL, "HPOUT2L_DLY" },
1439a9ba6151SMark Brown 	{ "HPOUT2L_OUTP", NULL, "HPOUT2L_DCS" },
1440a9ba6151SMark Brown 	{ "HPOUT2L_RMV_SHORT", NULL, "HPOUT2L_OUTP" },
1441a9ba6151SMark Brown 
1442a9ba6151SMark Brown 	{ "HPOUT2R PGA", NULL, "Charge Pump" },
14438259df12SMark Brown 	{ "HPOUT2R PGA", NULL, "Bandgap" },
1444a9ba6151SMark Brown 	{ "HPOUT2R PGA", NULL, "DAC2R" },
1445a9ba6151SMark Brown 	{ "HPOUT2R_DLY", NULL, "HPOUT2R PGA" },
1446a9ba6151SMark Brown 	{ "HPOUT2R_DCS", NULL, "HPOUT2R_DLY" },
1447a9ba6151SMark Brown 	{ "HPOUT2R_OUTP", NULL, "HPOUT2R_DCS" },
1448a9ba6151SMark Brown 	{ "HPOUT2R_RMV_SHORT", NULL, "HPOUT2R_OUTP" },
1449a9ba6151SMark Brown 
1450a9ba6151SMark Brown 	{ "HPOUT1L PGA", NULL, "Charge Pump" },
14518259df12SMark Brown 	{ "HPOUT1L PGA", NULL, "Bandgap" },
1452a9ba6151SMark Brown 	{ "HPOUT1L PGA", NULL, "DAC1L" },
1453a9ba6151SMark Brown 	{ "HPOUT1L_DLY", NULL, "HPOUT1L PGA" },
1454a9ba6151SMark Brown 	{ "HPOUT1L_DCS", NULL, "HPOUT1L_DLY" },
1455a9ba6151SMark Brown 	{ "HPOUT1L_OUTP", NULL, "HPOUT1L_DCS" },
1456a9ba6151SMark Brown 	{ "HPOUT1L_RMV_SHORT", NULL, "HPOUT1L_OUTP" },
1457a9ba6151SMark Brown 
1458a9ba6151SMark Brown 	{ "HPOUT1R PGA", NULL, "Charge Pump" },
14598259df12SMark Brown 	{ "HPOUT1R PGA", NULL, "Bandgap" },
1460a9ba6151SMark Brown 	{ "HPOUT1R PGA", NULL, "DAC1R" },
1461a9ba6151SMark Brown 	{ "HPOUT1R_DLY", NULL, "HPOUT1R PGA" },
1462a9ba6151SMark Brown 	{ "HPOUT1R_DCS", NULL, "HPOUT1R_DLY" },
1463a9ba6151SMark Brown 	{ "HPOUT1R_OUTP", NULL, "HPOUT1R_DCS" },
1464a9ba6151SMark Brown 	{ "HPOUT1R_RMV_SHORT", NULL, "HPOUT1R_OUTP" },
1465a9ba6151SMark Brown 
1466a9ba6151SMark Brown 	{ "HPOUT2L", NULL, "HPOUT2L_RMV_SHORT" },
1467a9ba6151SMark Brown 	{ "HPOUT2R", NULL, "HPOUT2R_RMV_SHORT" },
1468a9ba6151SMark Brown 	{ "HPOUT1L", NULL, "HPOUT1L_RMV_SHORT" },
1469a9ba6151SMark Brown 	{ "HPOUT1R", NULL, "HPOUT1R_RMV_SHORT" },
1470a9ba6151SMark Brown 
1471a9ba6151SMark Brown 	{ "SPKL", "DAC1L", "DAC1L" },
1472a9ba6151SMark Brown 	{ "SPKL", "DAC1R", "DAC1R" },
1473a9ba6151SMark Brown 	{ "SPKL", "DAC2L", "DAC2L" },
1474a9ba6151SMark Brown 	{ "SPKL", "DAC2R", "DAC2R" },
1475a9ba6151SMark Brown 
1476a9ba6151SMark Brown 	{ "SPKR", "DAC1L", "DAC1L" },
1477a9ba6151SMark Brown 	{ "SPKR", "DAC1R", "DAC1R" },
1478a9ba6151SMark Brown 	{ "SPKR", "DAC2L", "DAC2L" },
1479a9ba6151SMark Brown 	{ "SPKR", "DAC2R", "DAC2R" },
1480a9ba6151SMark Brown 
1481a9ba6151SMark Brown 	{ "SPKL PGA", NULL, "SPKL" },
1482a9ba6151SMark Brown 	{ "SPKR PGA", NULL, "SPKR" },
1483a9ba6151SMark Brown 
1484a9ba6151SMark Brown 	{ "SPKDAT", NULL, "SPKL PGA" },
1485a9ba6151SMark Brown 	{ "SPKDAT", NULL, "SPKR PGA" },
1486a9ba6151SMark Brown };
1487a9ba6151SMark Brown 
148879172746SMark Brown static bool wm8996_readable_register(struct device *dev, unsigned int reg)
1489a9ba6151SMark Brown {
1490a9ba6151SMark Brown 	/* Due to the sparseness of the register map the compiler
1491a9ba6151SMark Brown 	 * output from an explicit switch statement ends up being much
1492a9ba6151SMark Brown 	 * more efficient than a table.
1493a9ba6151SMark Brown 	 */
1494a9ba6151SMark Brown 	switch (reg) {
1495a9ba6151SMark Brown 	case WM8996_SOFTWARE_RESET:
1496a9ba6151SMark Brown 	case WM8996_POWER_MANAGEMENT_1:
1497a9ba6151SMark Brown 	case WM8996_POWER_MANAGEMENT_2:
1498a9ba6151SMark Brown 	case WM8996_POWER_MANAGEMENT_3:
1499a9ba6151SMark Brown 	case WM8996_POWER_MANAGEMENT_4:
1500a9ba6151SMark Brown 	case WM8996_POWER_MANAGEMENT_5:
1501a9ba6151SMark Brown 	case WM8996_POWER_MANAGEMENT_6:
1502a9ba6151SMark Brown 	case WM8996_POWER_MANAGEMENT_7:
1503a9ba6151SMark Brown 	case WM8996_POWER_MANAGEMENT_8:
1504a9ba6151SMark Brown 	case WM8996_LEFT_LINE_INPUT_VOLUME:
1505a9ba6151SMark Brown 	case WM8996_RIGHT_LINE_INPUT_VOLUME:
1506a9ba6151SMark Brown 	case WM8996_LINE_INPUT_CONTROL:
1507a9ba6151SMark Brown 	case WM8996_DAC1_HPOUT1_VOLUME:
1508a9ba6151SMark Brown 	case WM8996_DAC2_HPOUT2_VOLUME:
1509a9ba6151SMark Brown 	case WM8996_DAC1_LEFT_VOLUME:
1510a9ba6151SMark Brown 	case WM8996_DAC1_RIGHT_VOLUME:
1511a9ba6151SMark Brown 	case WM8996_DAC2_LEFT_VOLUME:
1512a9ba6151SMark Brown 	case WM8996_DAC2_RIGHT_VOLUME:
1513a9ba6151SMark Brown 	case WM8996_OUTPUT1_LEFT_VOLUME:
1514a9ba6151SMark Brown 	case WM8996_OUTPUT1_RIGHT_VOLUME:
1515a9ba6151SMark Brown 	case WM8996_OUTPUT2_LEFT_VOLUME:
1516a9ba6151SMark Brown 	case WM8996_OUTPUT2_RIGHT_VOLUME:
1517a9ba6151SMark Brown 	case WM8996_MICBIAS_1:
1518a9ba6151SMark Brown 	case WM8996_MICBIAS_2:
1519a9ba6151SMark Brown 	case WM8996_LDO_1:
1520a9ba6151SMark Brown 	case WM8996_LDO_2:
1521a9ba6151SMark Brown 	case WM8996_ACCESSORY_DETECT_MODE_1:
1522a9ba6151SMark Brown 	case WM8996_ACCESSORY_DETECT_MODE_2:
1523a9ba6151SMark Brown 	case WM8996_HEADPHONE_DETECT_1:
1524a9ba6151SMark Brown 	case WM8996_HEADPHONE_DETECT_2:
1525a9ba6151SMark Brown 	case WM8996_MIC_DETECT_1:
1526a9ba6151SMark Brown 	case WM8996_MIC_DETECT_2:
1527a9ba6151SMark Brown 	case WM8996_MIC_DETECT_3:
1528a9ba6151SMark Brown 	case WM8996_CHARGE_PUMP_1:
1529a9ba6151SMark Brown 	case WM8996_CHARGE_PUMP_2:
1530a9ba6151SMark Brown 	case WM8996_DC_SERVO_1:
1531a9ba6151SMark Brown 	case WM8996_DC_SERVO_2:
1532a9ba6151SMark Brown 	case WM8996_DC_SERVO_3:
1533a9ba6151SMark Brown 	case WM8996_DC_SERVO_5:
1534a9ba6151SMark Brown 	case WM8996_DC_SERVO_6:
1535a9ba6151SMark Brown 	case WM8996_DC_SERVO_7:
1536a9ba6151SMark Brown 	case WM8996_DC_SERVO_READBACK_0:
1537a9ba6151SMark Brown 	case WM8996_ANALOGUE_HP_1:
1538a9ba6151SMark Brown 	case WM8996_ANALOGUE_HP_2:
1539a9ba6151SMark Brown 	case WM8996_CHIP_REVISION:
1540a9ba6151SMark Brown 	case WM8996_CONTROL_INTERFACE_1:
1541a9ba6151SMark Brown 	case WM8996_WRITE_SEQUENCER_CTRL_1:
1542a9ba6151SMark Brown 	case WM8996_WRITE_SEQUENCER_CTRL_2:
1543a9ba6151SMark Brown 	case WM8996_AIF_CLOCKING_1:
1544a9ba6151SMark Brown 	case WM8996_AIF_CLOCKING_2:
1545a9ba6151SMark Brown 	case WM8996_CLOCKING_1:
1546a9ba6151SMark Brown 	case WM8996_CLOCKING_2:
1547a9ba6151SMark Brown 	case WM8996_AIF_RATE:
1548a9ba6151SMark Brown 	case WM8996_FLL_CONTROL_1:
1549a9ba6151SMark Brown 	case WM8996_FLL_CONTROL_2:
1550a9ba6151SMark Brown 	case WM8996_FLL_CONTROL_3:
1551a9ba6151SMark Brown 	case WM8996_FLL_CONTROL_4:
1552a9ba6151SMark Brown 	case WM8996_FLL_CONTROL_5:
1553a9ba6151SMark Brown 	case WM8996_FLL_CONTROL_6:
1554a9ba6151SMark Brown 	case WM8996_FLL_EFS_1:
1555a9ba6151SMark Brown 	case WM8996_FLL_EFS_2:
1556a9ba6151SMark Brown 	case WM8996_AIF1_CONTROL:
1557a9ba6151SMark Brown 	case WM8996_AIF1_BCLK:
1558a9ba6151SMark Brown 	case WM8996_AIF1_TX_LRCLK_1:
1559a9ba6151SMark Brown 	case WM8996_AIF1_TX_LRCLK_2:
1560a9ba6151SMark Brown 	case WM8996_AIF1_RX_LRCLK_1:
1561a9ba6151SMark Brown 	case WM8996_AIF1_RX_LRCLK_2:
1562a9ba6151SMark Brown 	case WM8996_AIF1TX_DATA_CONFIGURATION_1:
1563a9ba6151SMark Brown 	case WM8996_AIF1TX_DATA_CONFIGURATION_2:
1564a9ba6151SMark Brown 	case WM8996_AIF1RX_DATA_CONFIGURATION:
1565a9ba6151SMark Brown 	case WM8996_AIF1TX_CHANNEL_0_CONFIGURATION:
1566a9ba6151SMark Brown 	case WM8996_AIF1TX_CHANNEL_1_CONFIGURATION:
1567a9ba6151SMark Brown 	case WM8996_AIF1TX_CHANNEL_2_CONFIGURATION:
1568a9ba6151SMark Brown 	case WM8996_AIF1TX_CHANNEL_3_CONFIGURATION:
1569a9ba6151SMark Brown 	case WM8996_AIF1TX_CHANNEL_4_CONFIGURATION:
1570a9ba6151SMark Brown 	case WM8996_AIF1TX_CHANNEL_5_CONFIGURATION:
1571a9ba6151SMark Brown 	case WM8996_AIF1RX_CHANNEL_0_CONFIGURATION:
1572a9ba6151SMark Brown 	case WM8996_AIF1RX_CHANNEL_1_CONFIGURATION:
1573a9ba6151SMark Brown 	case WM8996_AIF1RX_CHANNEL_2_CONFIGURATION:
1574a9ba6151SMark Brown 	case WM8996_AIF1RX_CHANNEL_3_CONFIGURATION:
1575a9ba6151SMark Brown 	case WM8996_AIF1RX_CHANNEL_4_CONFIGURATION:
1576a9ba6151SMark Brown 	case WM8996_AIF1RX_CHANNEL_5_CONFIGURATION:
1577a9ba6151SMark Brown 	case WM8996_AIF1RX_MONO_CONFIGURATION:
1578a9ba6151SMark Brown 	case WM8996_AIF1TX_TEST:
1579a9ba6151SMark Brown 	case WM8996_AIF2_CONTROL:
1580a9ba6151SMark Brown 	case WM8996_AIF2_BCLK:
1581a9ba6151SMark Brown 	case WM8996_AIF2_TX_LRCLK_1:
1582a9ba6151SMark Brown 	case WM8996_AIF2_TX_LRCLK_2:
1583a9ba6151SMark Brown 	case WM8996_AIF2_RX_LRCLK_1:
1584a9ba6151SMark Brown 	case WM8996_AIF2_RX_LRCLK_2:
1585a9ba6151SMark Brown 	case WM8996_AIF2TX_DATA_CONFIGURATION_1:
1586a9ba6151SMark Brown 	case WM8996_AIF2TX_DATA_CONFIGURATION_2:
1587a9ba6151SMark Brown 	case WM8996_AIF2RX_DATA_CONFIGURATION:
1588a9ba6151SMark Brown 	case WM8996_AIF2TX_CHANNEL_0_CONFIGURATION:
1589a9ba6151SMark Brown 	case WM8996_AIF2TX_CHANNEL_1_CONFIGURATION:
1590a9ba6151SMark Brown 	case WM8996_AIF2RX_CHANNEL_0_CONFIGURATION:
1591a9ba6151SMark Brown 	case WM8996_AIF2RX_CHANNEL_1_CONFIGURATION:
1592a9ba6151SMark Brown 	case WM8996_AIF2RX_MONO_CONFIGURATION:
1593a9ba6151SMark Brown 	case WM8996_AIF2TX_TEST:
1594a9ba6151SMark Brown 	case WM8996_DSP1_TX_LEFT_VOLUME:
1595a9ba6151SMark Brown 	case WM8996_DSP1_TX_RIGHT_VOLUME:
1596a9ba6151SMark Brown 	case WM8996_DSP1_RX_LEFT_VOLUME:
1597a9ba6151SMark Brown 	case WM8996_DSP1_RX_RIGHT_VOLUME:
1598a9ba6151SMark Brown 	case WM8996_DSP1_TX_FILTERS:
1599a9ba6151SMark Brown 	case WM8996_DSP1_RX_FILTERS_1:
1600a9ba6151SMark Brown 	case WM8996_DSP1_RX_FILTERS_2:
1601a9ba6151SMark Brown 	case WM8996_DSP1_DRC_1:
1602a9ba6151SMark Brown 	case WM8996_DSP1_DRC_2:
1603a9ba6151SMark Brown 	case WM8996_DSP1_DRC_3:
1604a9ba6151SMark Brown 	case WM8996_DSP1_DRC_4:
1605a9ba6151SMark Brown 	case WM8996_DSP1_DRC_5:
1606a9ba6151SMark Brown 	case WM8996_DSP1_RX_EQ_GAINS_1:
1607a9ba6151SMark Brown 	case WM8996_DSP1_RX_EQ_GAINS_2:
1608a9ba6151SMark Brown 	case WM8996_DSP1_RX_EQ_BAND_1_A:
1609a9ba6151SMark Brown 	case WM8996_DSP1_RX_EQ_BAND_1_B:
1610a9ba6151SMark Brown 	case WM8996_DSP1_RX_EQ_BAND_1_PG:
1611a9ba6151SMark Brown 	case WM8996_DSP1_RX_EQ_BAND_2_A:
1612a9ba6151SMark Brown 	case WM8996_DSP1_RX_EQ_BAND_2_B:
1613a9ba6151SMark Brown 	case WM8996_DSP1_RX_EQ_BAND_2_C:
1614a9ba6151SMark Brown 	case WM8996_DSP1_RX_EQ_BAND_2_PG:
1615a9ba6151SMark Brown 	case WM8996_DSP1_RX_EQ_BAND_3_A:
1616a9ba6151SMark Brown 	case WM8996_DSP1_RX_EQ_BAND_3_B:
1617a9ba6151SMark Brown 	case WM8996_DSP1_RX_EQ_BAND_3_C:
1618a9ba6151SMark Brown 	case WM8996_DSP1_RX_EQ_BAND_3_PG:
1619a9ba6151SMark Brown 	case WM8996_DSP1_RX_EQ_BAND_4_A:
1620a9ba6151SMark Brown 	case WM8996_DSP1_RX_EQ_BAND_4_B:
1621a9ba6151SMark Brown 	case WM8996_DSP1_RX_EQ_BAND_4_C:
1622a9ba6151SMark Brown 	case WM8996_DSP1_RX_EQ_BAND_4_PG:
1623a9ba6151SMark Brown 	case WM8996_DSP1_RX_EQ_BAND_5_A:
1624a9ba6151SMark Brown 	case WM8996_DSP1_RX_EQ_BAND_5_B:
1625a9ba6151SMark Brown 	case WM8996_DSP1_RX_EQ_BAND_5_PG:
1626a9ba6151SMark Brown 	case WM8996_DSP2_TX_LEFT_VOLUME:
1627a9ba6151SMark Brown 	case WM8996_DSP2_TX_RIGHT_VOLUME:
1628a9ba6151SMark Brown 	case WM8996_DSP2_RX_LEFT_VOLUME:
1629a9ba6151SMark Brown 	case WM8996_DSP2_RX_RIGHT_VOLUME:
1630a9ba6151SMark Brown 	case WM8996_DSP2_TX_FILTERS:
1631a9ba6151SMark Brown 	case WM8996_DSP2_RX_FILTERS_1:
1632a9ba6151SMark Brown 	case WM8996_DSP2_RX_FILTERS_2:
1633a9ba6151SMark Brown 	case WM8996_DSP2_DRC_1:
1634a9ba6151SMark Brown 	case WM8996_DSP2_DRC_2:
1635a9ba6151SMark Brown 	case WM8996_DSP2_DRC_3:
1636a9ba6151SMark Brown 	case WM8996_DSP2_DRC_4:
1637a9ba6151SMark Brown 	case WM8996_DSP2_DRC_5:
1638a9ba6151SMark Brown 	case WM8996_DSP2_RX_EQ_GAINS_1:
1639a9ba6151SMark Brown 	case WM8996_DSP2_RX_EQ_GAINS_2:
1640a9ba6151SMark Brown 	case WM8996_DSP2_RX_EQ_BAND_1_A:
1641a9ba6151SMark Brown 	case WM8996_DSP2_RX_EQ_BAND_1_B:
1642a9ba6151SMark Brown 	case WM8996_DSP2_RX_EQ_BAND_1_PG:
1643a9ba6151SMark Brown 	case WM8996_DSP2_RX_EQ_BAND_2_A:
1644a9ba6151SMark Brown 	case WM8996_DSP2_RX_EQ_BAND_2_B:
1645a9ba6151SMark Brown 	case WM8996_DSP2_RX_EQ_BAND_2_C:
1646a9ba6151SMark Brown 	case WM8996_DSP2_RX_EQ_BAND_2_PG:
1647a9ba6151SMark Brown 	case WM8996_DSP2_RX_EQ_BAND_3_A:
1648a9ba6151SMark Brown 	case WM8996_DSP2_RX_EQ_BAND_3_B:
1649a9ba6151SMark Brown 	case WM8996_DSP2_RX_EQ_BAND_3_C:
1650a9ba6151SMark Brown 	case WM8996_DSP2_RX_EQ_BAND_3_PG:
1651a9ba6151SMark Brown 	case WM8996_DSP2_RX_EQ_BAND_4_A:
1652a9ba6151SMark Brown 	case WM8996_DSP2_RX_EQ_BAND_4_B:
1653a9ba6151SMark Brown 	case WM8996_DSP2_RX_EQ_BAND_4_C:
1654a9ba6151SMark Brown 	case WM8996_DSP2_RX_EQ_BAND_4_PG:
1655a9ba6151SMark Brown 	case WM8996_DSP2_RX_EQ_BAND_5_A:
1656a9ba6151SMark Brown 	case WM8996_DSP2_RX_EQ_BAND_5_B:
1657a9ba6151SMark Brown 	case WM8996_DSP2_RX_EQ_BAND_5_PG:
1658a9ba6151SMark Brown 	case WM8996_DAC1_MIXER_VOLUMES:
1659a9ba6151SMark Brown 	case WM8996_DAC1_LEFT_MIXER_ROUTING:
1660a9ba6151SMark Brown 	case WM8996_DAC1_RIGHT_MIXER_ROUTING:
1661a9ba6151SMark Brown 	case WM8996_DAC2_MIXER_VOLUMES:
1662a9ba6151SMark Brown 	case WM8996_DAC2_LEFT_MIXER_ROUTING:
1663a9ba6151SMark Brown 	case WM8996_DAC2_RIGHT_MIXER_ROUTING:
1664a9ba6151SMark Brown 	case WM8996_DSP1_TX_LEFT_MIXER_ROUTING:
1665a9ba6151SMark Brown 	case WM8996_DSP1_TX_RIGHT_MIXER_ROUTING:
1666a9ba6151SMark Brown 	case WM8996_DSP2_TX_LEFT_MIXER_ROUTING:
1667a9ba6151SMark Brown 	case WM8996_DSP2_TX_RIGHT_MIXER_ROUTING:
1668a9ba6151SMark Brown 	case WM8996_DSP_TX_MIXER_SELECT:
1669a9ba6151SMark Brown 	case WM8996_DAC_SOFTMUTE:
1670a9ba6151SMark Brown 	case WM8996_OVERSAMPLING:
1671a9ba6151SMark Brown 	case WM8996_SIDETONE:
1672a9ba6151SMark Brown 	case WM8996_GPIO_1:
1673a9ba6151SMark Brown 	case WM8996_GPIO_2:
1674a9ba6151SMark Brown 	case WM8996_GPIO_3:
1675a9ba6151SMark Brown 	case WM8996_GPIO_4:
1676a9ba6151SMark Brown 	case WM8996_GPIO_5:
1677a9ba6151SMark Brown 	case WM8996_PULL_CONTROL_1:
1678a9ba6151SMark Brown 	case WM8996_PULL_CONTROL_2:
1679a9ba6151SMark Brown 	case WM8996_INTERRUPT_STATUS_1:
1680a9ba6151SMark Brown 	case WM8996_INTERRUPT_STATUS_2:
1681a9ba6151SMark Brown 	case WM8996_INTERRUPT_RAW_STATUS_2:
1682a9ba6151SMark Brown 	case WM8996_INTERRUPT_STATUS_1_MASK:
1683a9ba6151SMark Brown 	case WM8996_INTERRUPT_STATUS_2_MASK:
1684a9ba6151SMark Brown 	case WM8996_INTERRUPT_CONTROL:
1685a9ba6151SMark Brown 	case WM8996_LEFT_PDM_SPEAKER:
1686a9ba6151SMark Brown 	case WM8996_RIGHT_PDM_SPEAKER:
1687a9ba6151SMark Brown 	case WM8996_PDM_SPEAKER_MUTE_SEQUENCE:
1688a9ba6151SMark Brown 	case WM8996_PDM_SPEAKER_VOLUME:
1689a9ba6151SMark Brown 		return 1;
1690a9ba6151SMark Brown 	default:
1691a9ba6151SMark Brown 		return 0;
1692a9ba6151SMark Brown 	}
1693a9ba6151SMark Brown }
1694a9ba6151SMark Brown 
169579172746SMark Brown static bool wm8996_volatile_register(struct device *dev, unsigned int reg)
1696a9ba6151SMark Brown {
1697a9ba6151SMark Brown 	switch (reg) {
1698a9ba6151SMark Brown 	case WM8996_SOFTWARE_RESET:
1699a9ba6151SMark Brown 	case WM8996_CHIP_REVISION:
1700a9ba6151SMark Brown 	case WM8996_LDO_1:
1701a9ba6151SMark Brown 	case WM8996_LDO_2:
1702a9ba6151SMark Brown 	case WM8996_INTERRUPT_STATUS_1:
1703a9ba6151SMark Brown 	case WM8996_INTERRUPT_STATUS_2:
1704a9ba6151SMark Brown 	case WM8996_INTERRUPT_RAW_STATUS_2:
1705a9ba6151SMark Brown 	case WM8996_DC_SERVO_READBACK_0:
1706a9ba6151SMark Brown 	case WM8996_DC_SERVO_2:
1707a9ba6151SMark Brown 	case WM8996_DC_SERVO_6:
1708a9ba6151SMark Brown 	case WM8996_DC_SERVO_7:
1709a9ba6151SMark Brown 	case WM8996_FLL_CONTROL_6:
1710a9ba6151SMark Brown 	case WM8996_MIC_DETECT_3:
1711a9ba6151SMark Brown 	case WM8996_HEADPHONE_DETECT_1:
1712a9ba6151SMark Brown 	case WM8996_HEADPHONE_DETECT_2:
1713a9ba6151SMark Brown 		return 1;
1714a9ba6151SMark Brown 	default:
1715a9ba6151SMark Brown 		return 0;
1716a9ba6151SMark Brown 	}
1717a9ba6151SMark Brown }
1718a9ba6151SMark Brown 
1719ee5f3872SMark Brown static int wm8996_reset(struct wm8996_priv *wm8996)
1720a9ba6151SMark Brown {
1721ee5f3872SMark Brown 	if (wm8996->pdata.ldo_ena > 0) {
1722ee5f3872SMark Brown 		gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
1723ee5f3872SMark Brown 		return 0;
1724ee5f3872SMark Brown 	} else {
1725ee5f3872SMark Brown 		return regmap_write(wm8996->regmap, WM8996_SOFTWARE_RESET,
1726ee5f3872SMark Brown 				    0x8915);
1727ee5f3872SMark Brown 	}
1728a9ba6151SMark Brown }
1729a9ba6151SMark Brown 
1730a9ba6151SMark Brown static const int bclk_divs[] = {
1731a9ba6151SMark Brown 	1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96
1732a9ba6151SMark Brown };
1733a9ba6151SMark Brown 
1734a9ba6151SMark Brown static void wm8996_update_bclk(struct snd_soc_codec *codec)
1735a9ba6151SMark Brown {
1736a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1737a9ba6151SMark Brown 	int aif, best, cur_val, bclk_rate, bclk_reg, i;
1738a9ba6151SMark Brown 
1739a9ba6151SMark Brown 	/* Don't bother if we're in a low frequency idle mode that
1740a9ba6151SMark Brown 	 * can't support audio.
1741a9ba6151SMark Brown 	 */
1742a9ba6151SMark Brown 	if (wm8996->sysclk < 64000)
1743a9ba6151SMark Brown 		return;
1744a9ba6151SMark Brown 
1745a9ba6151SMark Brown 	for (aif = 0; aif < WM8996_AIFS; aif++) {
1746a9ba6151SMark Brown 		switch (aif) {
1747a9ba6151SMark Brown 		case 0:
1748a9ba6151SMark Brown 			bclk_reg = WM8996_AIF1_BCLK;
1749a9ba6151SMark Brown 			break;
1750a9ba6151SMark Brown 		case 1:
1751a9ba6151SMark Brown 			bclk_reg = WM8996_AIF2_BCLK;
1752a9ba6151SMark Brown 			break;
1753a9ba6151SMark Brown 		}
1754a9ba6151SMark Brown 
1755a9ba6151SMark Brown 		bclk_rate = wm8996->bclk_rate[aif];
1756a9ba6151SMark Brown 
1757a9ba6151SMark Brown 		/* Pick a divisor for BCLK as close as we can get to ideal */
1758a9ba6151SMark Brown 		best = 0;
1759a9ba6151SMark Brown 		for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
1760a9ba6151SMark Brown 			cur_val = (wm8996->sysclk / bclk_divs[i]) - bclk_rate;
1761a9ba6151SMark Brown 			if (cur_val < 0) /* BCLK table is sorted */
1762a9ba6151SMark Brown 				break;
1763a9ba6151SMark Brown 			best = i;
1764a9ba6151SMark Brown 		}
1765a9ba6151SMark Brown 		bclk_rate = wm8996->sysclk / bclk_divs[best];
1766a9ba6151SMark Brown 		dev_dbg(codec->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
1767a9ba6151SMark Brown 			bclk_divs[best], bclk_rate);
1768a9ba6151SMark Brown 
1769a9ba6151SMark Brown 		snd_soc_update_bits(codec, bclk_reg,
1770a9ba6151SMark Brown 				    WM8996_AIF1_BCLK_DIV_MASK, best);
1771a9ba6151SMark Brown 	}
1772a9ba6151SMark Brown }
1773a9ba6151SMark Brown 
1774a9ba6151SMark Brown static int wm8996_set_bias_level(struct snd_soc_codec *codec,
1775a9ba6151SMark Brown 				 enum snd_soc_bias_level level)
1776a9ba6151SMark Brown {
1777a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1778a9ba6151SMark Brown 	int ret;
1779a9ba6151SMark Brown 
1780a9ba6151SMark Brown 	switch (level) {
1781a9ba6151SMark Brown 	case SND_SOC_BIAS_ON:
1782a9ba6151SMark Brown 	case SND_SOC_BIAS_PREPARE:
1783a9ba6151SMark Brown 		break;
1784a9ba6151SMark Brown 
1785a9ba6151SMark Brown 	case SND_SOC_BIAS_STANDBY:
1786a9ba6151SMark Brown 		if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
1787a9ba6151SMark Brown 			ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
1788a9ba6151SMark Brown 						    wm8996->supplies);
1789a9ba6151SMark Brown 			if (ret != 0) {
1790a9ba6151SMark Brown 				dev_err(codec->dev,
1791a9ba6151SMark Brown 					"Failed to enable supplies: %d\n",
1792a9ba6151SMark Brown 					ret);
1793a9ba6151SMark Brown 				return ret;
1794a9ba6151SMark Brown 			}
1795a9ba6151SMark Brown 
1796a9ba6151SMark Brown 			if (wm8996->pdata.ldo_ena >= 0) {
1797a9ba6151SMark Brown 				gpio_set_value_cansleep(wm8996->pdata.ldo_ena,
1798a9ba6151SMark Brown 							1);
1799a9ba6151SMark Brown 				msleep(5);
1800a9ba6151SMark Brown 			}
1801a9ba6151SMark Brown 
180279172746SMark Brown 			regcache_cache_only(codec->control_data, false);
180379172746SMark Brown 			regcache_sync(codec->control_data);
1804a9ba6151SMark Brown 		}
1805a9ba6151SMark Brown 		break;
1806a9ba6151SMark Brown 
1807a9ba6151SMark Brown 	case SND_SOC_BIAS_OFF:
180879172746SMark Brown 		regcache_cache_only(codec->control_data, true);
1809a9ba6151SMark Brown 		if (wm8996->pdata.ldo_ena >= 0)
1810a9ba6151SMark Brown 			gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
1811a9ba6151SMark Brown 		regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies),
1812a9ba6151SMark Brown 				       wm8996->supplies);
1813a9ba6151SMark Brown 		break;
1814a9ba6151SMark Brown 	}
1815a9ba6151SMark Brown 
1816a9ba6151SMark Brown 	codec->dapm.bias_level = level;
1817a9ba6151SMark Brown 
1818a9ba6151SMark Brown 	return 0;
1819a9ba6151SMark Brown }
1820a9ba6151SMark Brown 
1821a9ba6151SMark Brown static int wm8996_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1822a9ba6151SMark Brown {
1823a9ba6151SMark Brown 	struct snd_soc_codec *codec = dai->codec;
1824a9ba6151SMark Brown 	int aifctrl = 0;
1825a9ba6151SMark Brown 	int bclk = 0;
1826a9ba6151SMark Brown 	int lrclk_tx = 0;
1827a9ba6151SMark Brown 	int lrclk_rx = 0;
1828a9ba6151SMark Brown 	int aifctrl_reg, bclk_reg, lrclk_tx_reg, lrclk_rx_reg;
1829a9ba6151SMark Brown 
1830a9ba6151SMark Brown 	switch (dai->id) {
1831a9ba6151SMark Brown 	case 0:
1832a9ba6151SMark Brown 		aifctrl_reg = WM8996_AIF1_CONTROL;
1833a9ba6151SMark Brown 		bclk_reg = WM8996_AIF1_BCLK;
1834a9ba6151SMark Brown 		lrclk_tx_reg = WM8996_AIF1_TX_LRCLK_2;
1835a9ba6151SMark Brown 		lrclk_rx_reg = WM8996_AIF1_RX_LRCLK_2;
1836a9ba6151SMark Brown 		break;
1837a9ba6151SMark Brown 	case 1:
1838a9ba6151SMark Brown 		aifctrl_reg = WM8996_AIF2_CONTROL;
1839a9ba6151SMark Brown 		bclk_reg = WM8996_AIF2_BCLK;
1840a9ba6151SMark Brown 		lrclk_tx_reg = WM8996_AIF2_TX_LRCLK_2;
1841a9ba6151SMark Brown 		lrclk_rx_reg = WM8996_AIF2_RX_LRCLK_2;
1842a9ba6151SMark Brown 		break;
1843a9ba6151SMark Brown 	default:
1844a9ba6151SMark Brown 		BUG();
1845a9ba6151SMark Brown 		return -EINVAL;
1846a9ba6151SMark Brown 	}
1847a9ba6151SMark Brown 
1848a9ba6151SMark Brown 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1849a9ba6151SMark Brown 	case SND_SOC_DAIFMT_NB_NF:
1850a9ba6151SMark Brown 		break;
1851a9ba6151SMark Brown 	case SND_SOC_DAIFMT_IB_NF:
1852a9ba6151SMark Brown 		bclk |= WM8996_AIF1_BCLK_INV;
1853a9ba6151SMark Brown 		break;
1854a9ba6151SMark Brown 	case SND_SOC_DAIFMT_NB_IF:
1855a9ba6151SMark Brown 		lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
1856a9ba6151SMark Brown 		lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
1857a9ba6151SMark Brown 		break;
1858a9ba6151SMark Brown 	case SND_SOC_DAIFMT_IB_IF:
1859a9ba6151SMark Brown 		bclk |= WM8996_AIF1_BCLK_INV;
1860a9ba6151SMark Brown 		lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
1861a9ba6151SMark Brown 		lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
1862a9ba6151SMark Brown 		break;
1863a9ba6151SMark Brown 	}
1864a9ba6151SMark Brown 
1865a9ba6151SMark Brown 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1866a9ba6151SMark Brown 	case SND_SOC_DAIFMT_CBS_CFS:
1867a9ba6151SMark Brown 		break;
1868a9ba6151SMark Brown 	case SND_SOC_DAIFMT_CBS_CFM:
1869a9ba6151SMark Brown 		lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
1870a9ba6151SMark Brown 		lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
1871a9ba6151SMark Brown 		break;
1872a9ba6151SMark Brown 	case SND_SOC_DAIFMT_CBM_CFS:
1873a9ba6151SMark Brown 		bclk |= WM8996_AIF1_BCLK_MSTR;
1874a9ba6151SMark Brown 		break;
1875a9ba6151SMark Brown 	case SND_SOC_DAIFMT_CBM_CFM:
1876a9ba6151SMark Brown 		bclk |= WM8996_AIF1_BCLK_MSTR;
1877a9ba6151SMark Brown 		lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
1878a9ba6151SMark Brown 		lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
1879a9ba6151SMark Brown 		break;
1880a9ba6151SMark Brown 	default:
1881a9ba6151SMark Brown 		return -EINVAL;
1882a9ba6151SMark Brown 	}
1883a9ba6151SMark Brown 
1884a9ba6151SMark Brown 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1885a9ba6151SMark Brown 	case SND_SOC_DAIFMT_DSP_A:
1886a9ba6151SMark Brown 		break;
1887a9ba6151SMark Brown 	case SND_SOC_DAIFMT_DSP_B:
1888a9ba6151SMark Brown 		aifctrl |= 1;
1889a9ba6151SMark Brown 		break;
1890a9ba6151SMark Brown 	case SND_SOC_DAIFMT_I2S:
1891a9ba6151SMark Brown 		aifctrl |= 2;
1892a9ba6151SMark Brown 		break;
1893a9ba6151SMark Brown 	case SND_SOC_DAIFMT_LEFT_J:
1894a9ba6151SMark Brown 		aifctrl |= 3;
1895a9ba6151SMark Brown 		break;
1896a9ba6151SMark Brown 	default:
1897a9ba6151SMark Brown 		return -EINVAL;
1898a9ba6151SMark Brown 	}
1899a9ba6151SMark Brown 
1900a9ba6151SMark Brown 	snd_soc_update_bits(codec, aifctrl_reg, WM8996_AIF1_FMT_MASK, aifctrl);
1901a9ba6151SMark Brown 	snd_soc_update_bits(codec, bclk_reg,
1902a9ba6151SMark Brown 			    WM8996_AIF1_BCLK_INV | WM8996_AIF1_BCLK_MSTR,
1903a9ba6151SMark Brown 			    bclk);
1904a9ba6151SMark Brown 	snd_soc_update_bits(codec, lrclk_tx_reg,
1905a9ba6151SMark Brown 			    WM8996_AIF1TX_LRCLK_INV |
1906a9ba6151SMark Brown 			    WM8996_AIF1TX_LRCLK_MSTR,
1907a9ba6151SMark Brown 			    lrclk_tx);
1908a9ba6151SMark Brown 	snd_soc_update_bits(codec, lrclk_rx_reg,
1909a9ba6151SMark Brown 			    WM8996_AIF1RX_LRCLK_INV |
1910a9ba6151SMark Brown 			    WM8996_AIF1RX_LRCLK_MSTR,
1911a9ba6151SMark Brown 			    lrclk_rx);
1912a9ba6151SMark Brown 
1913a9ba6151SMark Brown 	return 0;
1914a9ba6151SMark Brown }
1915a9ba6151SMark Brown 
1916a9ba6151SMark Brown static const int dsp_divs[] = {
1917a9ba6151SMark Brown 	48000, 32000, 16000, 8000
1918a9ba6151SMark Brown };
1919a9ba6151SMark Brown 
1920a9ba6151SMark Brown static int wm8996_hw_params(struct snd_pcm_substream *substream,
1921a9ba6151SMark Brown 			    struct snd_pcm_hw_params *params,
1922a9ba6151SMark Brown 			    struct snd_soc_dai *dai)
1923a9ba6151SMark Brown {
1924a9ba6151SMark Brown 	struct snd_soc_codec *codec = dai->codec;
1925a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1926a9ba6151SMark Brown 	int bits, i, bclk_rate;
1927a9ba6151SMark Brown 	int aifdata = 0;
1928a9ba6151SMark Brown 	int lrclk = 0;
1929a9ba6151SMark Brown 	int dsp = 0;
1930a9ba6151SMark Brown 	int aifdata_reg, lrclk_reg, dsp_shift;
1931a9ba6151SMark Brown 
1932a9ba6151SMark Brown 	switch (dai->id) {
1933a9ba6151SMark Brown 	case 0:
1934a9ba6151SMark Brown 		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1935a9ba6151SMark Brown 		    (snd_soc_read(codec, WM8996_GPIO_1)) & WM8996_GP1_FN_MASK) {
1936a9ba6151SMark Brown 			aifdata_reg = WM8996_AIF1RX_DATA_CONFIGURATION;
1937a9ba6151SMark Brown 			lrclk_reg = WM8996_AIF1_RX_LRCLK_1;
1938a9ba6151SMark Brown 		} else {
1939a9ba6151SMark Brown 			aifdata_reg = WM8996_AIF1TX_DATA_CONFIGURATION_1;
1940a9ba6151SMark Brown 			lrclk_reg = WM8996_AIF1_TX_LRCLK_1;
1941a9ba6151SMark Brown 		}
1942a9ba6151SMark Brown 		dsp_shift = 0;
1943a9ba6151SMark Brown 		break;
1944a9ba6151SMark Brown 	case 1:
1945a9ba6151SMark Brown 		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1946a9ba6151SMark Brown 		    (snd_soc_read(codec, WM8996_GPIO_2)) & WM8996_GP2_FN_MASK) {
1947a9ba6151SMark Brown 			aifdata_reg = WM8996_AIF2RX_DATA_CONFIGURATION;
1948a9ba6151SMark Brown 			lrclk_reg = WM8996_AIF2_RX_LRCLK_1;
1949a9ba6151SMark Brown 		} else {
1950a9ba6151SMark Brown 			aifdata_reg = WM8996_AIF2TX_DATA_CONFIGURATION_1;
1951a9ba6151SMark Brown 			lrclk_reg = WM8996_AIF2_TX_LRCLK_1;
1952a9ba6151SMark Brown 		}
1953a9ba6151SMark Brown 		dsp_shift = WM8996_DSP2_DIV_SHIFT;
1954a9ba6151SMark Brown 		break;
1955a9ba6151SMark Brown 	default:
1956a9ba6151SMark Brown 		BUG();
1957a9ba6151SMark Brown 		return -EINVAL;
1958a9ba6151SMark Brown 	}
1959a9ba6151SMark Brown 
1960a9ba6151SMark Brown 	bclk_rate = snd_soc_params_to_bclk(params);
1961a9ba6151SMark Brown 	if (bclk_rate < 0) {
1962a9ba6151SMark Brown 		dev_err(codec->dev, "Unsupported BCLK rate: %d\n", bclk_rate);
1963a9ba6151SMark Brown 		return bclk_rate;
1964a9ba6151SMark Brown 	}
1965a9ba6151SMark Brown 
1966a9ba6151SMark Brown 	wm8996->bclk_rate[dai->id] = bclk_rate;
1967a9ba6151SMark Brown 	wm8996->rx_rate[dai->id] = params_rate(params);
1968a9ba6151SMark Brown 
1969a9ba6151SMark Brown 	/* Needs looking at for TDM */
1970a9ba6151SMark Brown 	bits = snd_pcm_format_width(params_format(params));
1971a9ba6151SMark Brown 	if (bits < 0)
1972a9ba6151SMark Brown 		return bits;
1973a9ba6151SMark Brown 	aifdata |= (bits << WM8996_AIF1TX_WL_SHIFT) | bits;
1974a9ba6151SMark Brown 
1975a9ba6151SMark Brown 	for (i = 0; i < ARRAY_SIZE(dsp_divs); i++) {
1976a9ba6151SMark Brown 		if (dsp_divs[i] == params_rate(params))
1977a9ba6151SMark Brown 			break;
1978a9ba6151SMark Brown 	}
1979a9ba6151SMark Brown 	if (i == ARRAY_SIZE(dsp_divs)) {
1980a9ba6151SMark Brown 		dev_err(codec->dev, "Unsupported sample rate %dHz\n",
1981a9ba6151SMark Brown 			params_rate(params));
1982a9ba6151SMark Brown 		return -EINVAL;
1983a9ba6151SMark Brown 	}
1984a9ba6151SMark Brown 	dsp |= i << dsp_shift;
1985a9ba6151SMark Brown 
1986a9ba6151SMark Brown 	wm8996_update_bclk(codec);
1987a9ba6151SMark Brown 
1988a9ba6151SMark Brown 	lrclk = bclk_rate / params_rate(params);
1989a9ba6151SMark Brown 	dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
1990a9ba6151SMark Brown 		lrclk, bclk_rate / lrclk);
1991a9ba6151SMark Brown 
1992a9ba6151SMark Brown 	snd_soc_update_bits(codec, aifdata_reg,
1993a9ba6151SMark Brown 			    WM8996_AIF1TX_WL_MASK |
1994a9ba6151SMark Brown 			    WM8996_AIF1TX_SLOT_LEN_MASK,
1995a9ba6151SMark Brown 			    aifdata);
1996a9ba6151SMark Brown 	snd_soc_update_bits(codec, lrclk_reg, WM8996_AIF1RX_RATE_MASK,
1997a9ba6151SMark Brown 			    lrclk);
1998a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_2,
19993205e662SAxel Lin 			    WM8996_DSP1_DIV_MASK << dsp_shift, dsp);
2000a9ba6151SMark Brown 
2001a9ba6151SMark Brown 	return 0;
2002a9ba6151SMark Brown }
2003a9ba6151SMark Brown 
2004a9ba6151SMark Brown static int wm8996_set_sysclk(struct snd_soc_dai *dai,
2005a9ba6151SMark Brown 		int clk_id, unsigned int freq, int dir)
2006a9ba6151SMark Brown {
2007a9ba6151SMark Brown 	struct snd_soc_codec *codec = dai->codec;
2008a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2009a9ba6151SMark Brown 	int lfclk = 0;
2010a9ba6151SMark Brown 	int ratediv = 0;
2011fed22007SMark Brown 	int sync = WM8996_REG_SYNC;
2012a9ba6151SMark Brown 	int src;
2013a9ba6151SMark Brown 	int old;
2014a9ba6151SMark Brown 
2015a9ba6151SMark Brown 	if (freq == wm8996->sysclk && clk_id == wm8996->sysclk_src)
2016a9ba6151SMark Brown 		return 0;
2017a9ba6151SMark Brown 
2018a9ba6151SMark Brown 	/* Disable SYSCLK while we reconfigure */
2019a9ba6151SMark Brown 	old = snd_soc_read(codec, WM8996_AIF_CLOCKING_1) & WM8996_SYSCLK_ENA;
2020a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
2021a9ba6151SMark Brown 			    WM8996_SYSCLK_ENA, 0);
2022a9ba6151SMark Brown 
2023a9ba6151SMark Brown 	switch (clk_id) {
2024a9ba6151SMark Brown 	case WM8996_SYSCLK_MCLK1:
2025a9ba6151SMark Brown 		wm8996->sysclk = freq;
2026a9ba6151SMark Brown 		src = 0;
2027a9ba6151SMark Brown 		break;
2028a9ba6151SMark Brown 	case WM8996_SYSCLK_MCLK2:
2029a9ba6151SMark Brown 		wm8996->sysclk = freq;
2030a9ba6151SMark Brown 		src = 1;
2031a9ba6151SMark Brown 		break;
2032a9ba6151SMark Brown 	case WM8996_SYSCLK_FLL:
2033a9ba6151SMark Brown 		wm8996->sysclk = freq;
2034a9ba6151SMark Brown 		src = 2;
2035a9ba6151SMark Brown 		break;
2036a9ba6151SMark Brown 	default:
2037a9ba6151SMark Brown 		dev_err(codec->dev, "Unsupported clock source %d\n", clk_id);
2038a9ba6151SMark Brown 		return -EINVAL;
2039a9ba6151SMark Brown 	}
2040a9ba6151SMark Brown 
2041a9ba6151SMark Brown 	switch (wm8996->sysclk) {
2042a9ba6151SMark Brown 	case 6144000:
2043a9ba6151SMark Brown 		snd_soc_update_bits(codec, WM8996_AIF_RATE,
2044a9ba6151SMark Brown 				    WM8996_SYSCLK_RATE, 0);
2045a9ba6151SMark Brown 		break;
2046a9ba6151SMark Brown 	case 24576000:
2047a9ba6151SMark Brown 		ratediv = WM8996_SYSCLK_DIV;
204837d5993cSMark Brown 		wm8996->sysclk /= 2;
2049a9ba6151SMark Brown 	case 12288000:
2050a9ba6151SMark Brown 		snd_soc_update_bits(codec, WM8996_AIF_RATE,
2051a9ba6151SMark Brown 				    WM8996_SYSCLK_RATE, WM8996_SYSCLK_RATE);
2052a9ba6151SMark Brown 		break;
2053a9ba6151SMark Brown 	case 32000:
2054a9ba6151SMark Brown 	case 32768:
2055a9ba6151SMark Brown 		lfclk = WM8996_LFCLK_ENA;
2056fed22007SMark Brown 		sync = 0;
2057a9ba6151SMark Brown 		break;
2058a9ba6151SMark Brown 	default:
2059a9ba6151SMark Brown 		dev_warn(codec->dev, "Unsupported clock rate %dHz\n",
2060a9ba6151SMark Brown 			 wm8996->sysclk);
2061a9ba6151SMark Brown 		return -EINVAL;
2062a9ba6151SMark Brown 	}
2063a9ba6151SMark Brown 
2064a9ba6151SMark Brown 	wm8996_update_bclk(codec);
2065a9ba6151SMark Brown 
2066a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
2067a9ba6151SMark Brown 			    WM8996_SYSCLK_SRC_MASK | WM8996_SYSCLK_DIV_MASK,
2068a9ba6151SMark Brown 			    src << WM8996_SYSCLK_SRC_SHIFT | ratediv);
2069a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_CLOCKING_1, WM8996_LFCLK_ENA, lfclk);
2070fed22007SMark Brown 	snd_soc_update_bits(codec, WM8996_CONTROL_INTERFACE_1,
2071fed22007SMark Brown 			    WM8996_REG_SYNC, sync);
2072a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
2073a9ba6151SMark Brown 			    WM8996_SYSCLK_ENA, old);
2074a9ba6151SMark Brown 
2075a9ba6151SMark Brown 	wm8996->sysclk_src = clk_id;
2076a9ba6151SMark Brown 
2077a9ba6151SMark Brown 	return 0;
2078a9ba6151SMark Brown }
2079a9ba6151SMark Brown 
2080a9ba6151SMark Brown struct _fll_div {
2081a9ba6151SMark Brown 	u16 fll_fratio;
2082a9ba6151SMark Brown 	u16 fll_outdiv;
2083a9ba6151SMark Brown 	u16 fll_refclk_div;
2084a9ba6151SMark Brown 	u16 fll_loop_gain;
2085a9ba6151SMark Brown 	u16 fll_ref_freq;
2086a9ba6151SMark Brown 	u16 n;
2087a9ba6151SMark Brown 	u16 theta;
2088a9ba6151SMark Brown 	u16 lambda;
2089a9ba6151SMark Brown };
2090a9ba6151SMark Brown 
2091a9ba6151SMark Brown static struct {
2092a9ba6151SMark Brown 	unsigned int min;
2093a9ba6151SMark Brown 	unsigned int max;
2094a9ba6151SMark Brown 	u16 fll_fratio;
2095a9ba6151SMark Brown 	int ratio;
2096a9ba6151SMark Brown } fll_fratios[] = {
2097a9ba6151SMark Brown 	{       0,    64000, 4, 16 },
2098a9ba6151SMark Brown 	{   64000,   128000, 3,  8 },
2099a9ba6151SMark Brown 	{  128000,   256000, 2,  4 },
2100a9ba6151SMark Brown 	{  256000,  1000000, 1,  2 },
2101a9ba6151SMark Brown 	{ 1000000, 13500000, 0,  1 },
2102a9ba6151SMark Brown };
2103a9ba6151SMark Brown 
2104a9ba6151SMark Brown static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
2105a9ba6151SMark Brown 		       unsigned int Fout)
2106a9ba6151SMark Brown {
2107a9ba6151SMark Brown 	unsigned int target;
2108a9ba6151SMark Brown 	unsigned int div;
2109a9ba6151SMark Brown 	unsigned int fratio, gcd_fll;
2110a9ba6151SMark Brown 	int i;
2111a9ba6151SMark Brown 
2112a9ba6151SMark Brown 	/* Fref must be <=13.5MHz */
2113a9ba6151SMark Brown 	div = 1;
2114a9ba6151SMark Brown 	fll_div->fll_refclk_div = 0;
2115a9ba6151SMark Brown 	while ((Fref / div) > 13500000) {
2116a9ba6151SMark Brown 		div *= 2;
2117a9ba6151SMark Brown 		fll_div->fll_refclk_div++;
2118a9ba6151SMark Brown 
2119a9ba6151SMark Brown 		if (div > 8) {
2120a9ba6151SMark Brown 			pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
2121a9ba6151SMark Brown 			       Fref);
2122a9ba6151SMark Brown 			return -EINVAL;
2123a9ba6151SMark Brown 		}
2124a9ba6151SMark Brown 	}
2125a9ba6151SMark Brown 
2126a9ba6151SMark Brown 	pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
2127a9ba6151SMark Brown 
2128a9ba6151SMark Brown 	/* Apply the division for our remaining calculations */
2129a9ba6151SMark Brown 	Fref /= div;
2130a9ba6151SMark Brown 
2131a9ba6151SMark Brown 	if (Fref >= 3000000)
2132a9ba6151SMark Brown 		fll_div->fll_loop_gain = 5;
2133a9ba6151SMark Brown 	else
2134a9ba6151SMark Brown 		fll_div->fll_loop_gain = 0;
2135a9ba6151SMark Brown 
2136a9ba6151SMark Brown 	if (Fref >= 48000)
2137a9ba6151SMark Brown 		fll_div->fll_ref_freq = 0;
2138a9ba6151SMark Brown 	else
2139a9ba6151SMark Brown 		fll_div->fll_ref_freq = 1;
2140a9ba6151SMark Brown 
2141a9ba6151SMark Brown 	/* Fvco should be 90-100MHz; don't check the upper bound */
2142a9ba6151SMark Brown 	div = 2;
2143a9ba6151SMark Brown 	while (Fout * div < 90000000) {
2144a9ba6151SMark Brown 		div++;
2145a9ba6151SMark Brown 		if (div > 64) {
2146a9ba6151SMark Brown 			pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
2147a9ba6151SMark Brown 			       Fout);
2148a9ba6151SMark Brown 			return -EINVAL;
2149a9ba6151SMark Brown 		}
2150a9ba6151SMark Brown 	}
2151a9ba6151SMark Brown 	target = Fout * div;
2152a9ba6151SMark Brown 	fll_div->fll_outdiv = div - 1;
2153a9ba6151SMark Brown 
2154a9ba6151SMark Brown 	pr_debug("FLL Fvco=%dHz\n", target);
2155a9ba6151SMark Brown 
2156a9ba6151SMark Brown 	/* Find an appropraite FLL_FRATIO and factor it out of the target */
2157a9ba6151SMark Brown 	for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
2158a9ba6151SMark Brown 		if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
2159a9ba6151SMark Brown 			fll_div->fll_fratio = fll_fratios[i].fll_fratio;
2160a9ba6151SMark Brown 			fratio = fll_fratios[i].ratio;
2161a9ba6151SMark Brown 			break;
2162a9ba6151SMark Brown 		}
2163a9ba6151SMark Brown 	}
2164a9ba6151SMark Brown 	if (i == ARRAY_SIZE(fll_fratios)) {
2165a9ba6151SMark Brown 		pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
2166a9ba6151SMark Brown 		return -EINVAL;
2167a9ba6151SMark Brown 	}
2168a9ba6151SMark Brown 
2169a9ba6151SMark Brown 	fll_div->n = target / (fratio * Fref);
2170a9ba6151SMark Brown 
2171a9ba6151SMark Brown 	if (target % Fref == 0) {
2172a9ba6151SMark Brown 		fll_div->theta = 0;
2173a9ba6151SMark Brown 		fll_div->lambda = 0;
2174a9ba6151SMark Brown 	} else {
2175a9ba6151SMark Brown 		gcd_fll = gcd(target, fratio * Fref);
2176a9ba6151SMark Brown 
2177a9ba6151SMark Brown 		fll_div->theta = (target - (fll_div->n * fratio * Fref))
2178a9ba6151SMark Brown 			/ gcd_fll;
2179a9ba6151SMark Brown 		fll_div->lambda = (fratio * Fref) / gcd_fll;
2180a9ba6151SMark Brown 	}
2181a9ba6151SMark Brown 
2182a9ba6151SMark Brown 	pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
2183a9ba6151SMark Brown 		 fll_div->n, fll_div->theta, fll_div->lambda);
2184a9ba6151SMark Brown 	pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
2185a9ba6151SMark Brown 		 fll_div->fll_fratio, fll_div->fll_outdiv,
2186a9ba6151SMark Brown 		 fll_div->fll_refclk_div);
2187a9ba6151SMark Brown 
2188a9ba6151SMark Brown 	return 0;
2189a9ba6151SMark Brown }
2190a9ba6151SMark Brown 
2191a9ba6151SMark Brown static int wm8996_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
2192a9ba6151SMark Brown 			  unsigned int Fref, unsigned int Fout)
2193a9ba6151SMark Brown {
2194a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2195a9ba6151SMark Brown 	struct i2c_client *i2c = to_i2c_client(codec->dev);
2196a9ba6151SMark Brown 	struct _fll_div fll_div;
2197a9ba6151SMark Brown 	unsigned long timeout;
219827b6d92aSMark Brown 	int ret, reg, retry;
2199a9ba6151SMark Brown 
2200a9ba6151SMark Brown 	/* Any change? */
2201a9ba6151SMark Brown 	if (source == wm8996->fll_src && Fref == wm8996->fll_fref &&
2202a9ba6151SMark Brown 	    Fout == wm8996->fll_fout)
2203a9ba6151SMark Brown 		return 0;
2204a9ba6151SMark Brown 
2205a9ba6151SMark Brown 	if (Fout == 0) {
2206a9ba6151SMark Brown 		dev_dbg(codec->dev, "FLL disabled\n");
2207a9ba6151SMark Brown 
2208a9ba6151SMark Brown 		wm8996->fll_fref = 0;
2209a9ba6151SMark Brown 		wm8996->fll_fout = 0;
2210a9ba6151SMark Brown 
2211a9ba6151SMark Brown 		snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
2212a9ba6151SMark Brown 				    WM8996_FLL_ENA, 0);
2213a9ba6151SMark Brown 
2214ded71dcbSMark Brown 		wm8996_bg_disable(codec);
2215ded71dcbSMark Brown 
2216a9ba6151SMark Brown 		return 0;
2217a9ba6151SMark Brown 	}
2218a9ba6151SMark Brown 
2219a9ba6151SMark Brown 	ret = fll_factors(&fll_div, Fref, Fout);
2220a9ba6151SMark Brown 	if (ret != 0)
2221a9ba6151SMark Brown 		return ret;
2222a9ba6151SMark Brown 
2223a9ba6151SMark Brown 	switch (source) {
2224a9ba6151SMark Brown 	case WM8996_FLL_MCLK1:
2225a9ba6151SMark Brown 		reg = 0;
2226a9ba6151SMark Brown 		break;
2227a9ba6151SMark Brown 	case WM8996_FLL_MCLK2:
2228a9ba6151SMark Brown 		reg = 1;
2229a9ba6151SMark Brown 		break;
2230a9ba6151SMark Brown 	case WM8996_FLL_DACLRCLK1:
2231a9ba6151SMark Brown 		reg = 2;
2232a9ba6151SMark Brown 		break;
2233a9ba6151SMark Brown 	case WM8996_FLL_BCLK1:
2234a9ba6151SMark Brown 		reg = 3;
2235a9ba6151SMark Brown 		break;
2236a9ba6151SMark Brown 	default:
2237a9ba6151SMark Brown 		dev_err(codec->dev, "Unknown FLL source %d\n", ret);
2238a9ba6151SMark Brown 		return -EINVAL;
2239a9ba6151SMark Brown 	}
2240a9ba6151SMark Brown 
2241a9ba6151SMark Brown 	reg |= fll_div.fll_refclk_div << WM8996_FLL_REFCLK_DIV_SHIFT;
2242a9ba6151SMark Brown 	reg |= fll_div.fll_ref_freq << WM8996_FLL_REF_FREQ_SHIFT;
2243a9ba6151SMark Brown 
2244a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_FLL_CONTROL_5,
2245a9ba6151SMark Brown 			    WM8996_FLL_REFCLK_DIV_MASK | WM8996_FLL_REF_FREQ |
2246a9ba6151SMark Brown 			    WM8996_FLL_REFCLK_SRC_MASK, reg);
2247a9ba6151SMark Brown 
2248a9ba6151SMark Brown 	reg = 0;
2249a9ba6151SMark Brown 	if (fll_div.theta || fll_div.lambda)
2250a9ba6151SMark Brown 		reg |= WM8996_FLL_EFS_ENA | (3 << WM8996_FLL_LFSR_SEL_SHIFT);
2251a9ba6151SMark Brown 	else
2252a9ba6151SMark Brown 		reg |= 1 << WM8996_FLL_LFSR_SEL_SHIFT;
2253a9ba6151SMark Brown 	snd_soc_write(codec, WM8996_FLL_EFS_2, reg);
2254a9ba6151SMark Brown 
2255a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_FLL_CONTROL_2,
2256a9ba6151SMark Brown 			    WM8996_FLL_OUTDIV_MASK |
2257a9ba6151SMark Brown 			    WM8996_FLL_FRATIO_MASK,
2258a9ba6151SMark Brown 			    (fll_div.fll_outdiv << WM8996_FLL_OUTDIV_SHIFT) |
2259a9ba6151SMark Brown 			    (fll_div.fll_fratio));
2260a9ba6151SMark Brown 
2261a9ba6151SMark Brown 	snd_soc_write(codec, WM8996_FLL_CONTROL_3, fll_div.theta);
2262a9ba6151SMark Brown 
2263a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_FLL_CONTROL_4,
2264a9ba6151SMark Brown 			    WM8996_FLL_N_MASK | WM8996_FLL_LOOP_GAIN_MASK,
2265a9ba6151SMark Brown 			    (fll_div.n << WM8996_FLL_N_SHIFT) |
2266a9ba6151SMark Brown 			    fll_div.fll_loop_gain);
2267a9ba6151SMark Brown 
2268a9ba6151SMark Brown 	snd_soc_write(codec, WM8996_FLL_EFS_1, fll_div.lambda);
2269a9ba6151SMark Brown 
2270ded71dcbSMark Brown 	/* Enable the bandgap if it's not already enabled */
2271ded71dcbSMark Brown 	ret = snd_soc_read(codec, WM8996_FLL_CONTROL_1);
2272ded71dcbSMark Brown 	if (!(ret & WM8996_FLL_ENA))
2273ded71dcbSMark Brown 		wm8996_bg_enable(codec);
2274ded71dcbSMark Brown 
2275a4161945SMark Brown 	/* Clear any pending completions (eg, from failed startups) */
2276a4161945SMark Brown 	try_wait_for_completion(&wm8996->fll_lock);
2277a4161945SMark Brown 
2278a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
2279a9ba6151SMark Brown 			    WM8996_FLL_ENA, WM8996_FLL_ENA);
2280a9ba6151SMark Brown 
2281a9ba6151SMark Brown 	/* The FLL supports live reconfiguration - kick that in case we were
2282a9ba6151SMark Brown 	 * already enabled.
2283a9ba6151SMark Brown 	 */
2284a9ba6151SMark Brown 	snd_soc_write(codec, WM8996_FLL_CONTROL_6, WM8996_FLL_SWITCH_CLK);
2285a9ba6151SMark Brown 
2286a9ba6151SMark Brown 	/* Wait for the FLL to lock, using the interrupt if possible */
2287a9ba6151SMark Brown 	if (Fref > 1000000)
2288a9ba6151SMark Brown 		timeout = usecs_to_jiffies(300);
2289a9ba6151SMark Brown 	else
2290a9ba6151SMark Brown 		timeout = msecs_to_jiffies(2);
2291a9ba6151SMark Brown 
229227b6d92aSMark Brown 	/* Allow substantially longer if we've actually got the IRQ, poll
229327b6d92aSMark Brown 	 * at a slightly higher rate if we don't.
229427b6d92aSMark Brown 	 */
2295a9ba6151SMark Brown 	if (i2c->irq)
229627b6d92aSMark Brown 		timeout *= 10;
229727b6d92aSMark Brown 	else
229827b6d92aSMark Brown 		timeout /= 2;
2299a9ba6151SMark Brown 
230027b6d92aSMark Brown 	for (retry = 0; retry < 10; retry++) {
230127b6d92aSMark Brown 		ret = wait_for_completion_timeout(&wm8996->fll_lock,
230227b6d92aSMark Brown 						  timeout);
230327b6d92aSMark Brown 		if (ret != 0) {
230427b6d92aSMark Brown 			WARN_ON(!i2c->irq);
230527b6d92aSMark Brown 			break;
230627b6d92aSMark Brown 		}
2307a9ba6151SMark Brown 
230827b6d92aSMark Brown 		ret = snd_soc_read(codec, WM8996_INTERRUPT_RAW_STATUS_2);
230927b6d92aSMark Brown 		if (ret & WM8996_FLL_LOCK_STS)
231027b6d92aSMark Brown 			break;
231127b6d92aSMark Brown 	}
231227b6d92aSMark Brown 	if (retry == 10) {
2313a9ba6151SMark Brown 		dev_err(codec->dev, "Timed out waiting for FLL\n");
2314a9ba6151SMark Brown 		ret = -ETIMEDOUT;
2315a9ba6151SMark Brown 	}
2316a9ba6151SMark Brown 
2317a9ba6151SMark Brown 	dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
2318a9ba6151SMark Brown 
2319a9ba6151SMark Brown 	wm8996->fll_fref = Fref;
2320a9ba6151SMark Brown 	wm8996->fll_fout = Fout;
2321a9ba6151SMark Brown 	wm8996->fll_src = source;
2322a9ba6151SMark Brown 
2323a9ba6151SMark Brown 	return ret;
2324a9ba6151SMark Brown }
2325a9ba6151SMark Brown 
2326a9ba6151SMark Brown #ifdef CONFIG_GPIOLIB
2327a9ba6151SMark Brown static inline struct wm8996_priv *gpio_to_wm8996(struct gpio_chip *chip)
2328a9ba6151SMark Brown {
2329a9ba6151SMark Brown 	return container_of(chip, struct wm8996_priv, gpio_chip);
2330a9ba6151SMark Brown }
2331a9ba6151SMark Brown 
2332a9ba6151SMark Brown static void wm8996_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
2333a9ba6151SMark Brown {
2334a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
2335a9ba6151SMark Brown 
2336b2d1e233SMark Brown 	regmap_update_bits(wm8996->regmap, WM8996_GPIO_1 + offset,
2337a9ba6151SMark Brown 			   WM8996_GP1_LVL, !!value << WM8996_GP1_LVL_SHIFT);
2338a9ba6151SMark Brown }
2339a9ba6151SMark Brown 
2340a9ba6151SMark Brown static int wm8996_gpio_direction_out(struct gpio_chip *chip,
2341a9ba6151SMark Brown 				     unsigned offset, int value)
2342a9ba6151SMark Brown {
2343a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
2344a9ba6151SMark Brown 	int val;
2345a9ba6151SMark Brown 
2346a9ba6151SMark Brown 	val = (1 << WM8996_GP1_FN_SHIFT) | (!!value << WM8996_GP1_LVL_SHIFT);
2347a9ba6151SMark Brown 
2348b2d1e233SMark Brown 	return regmap_update_bits(wm8996->regmap, WM8996_GPIO_1 + offset,
2349a9ba6151SMark Brown 				  WM8996_GP1_FN_MASK | WM8996_GP1_DIR |
2350a9ba6151SMark Brown 				  WM8996_GP1_LVL, val);
2351a9ba6151SMark Brown }
2352a9ba6151SMark Brown 
2353a9ba6151SMark Brown static int wm8996_gpio_get(struct gpio_chip *chip, unsigned offset)
2354a9ba6151SMark Brown {
2355a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
2356b2d1e233SMark Brown 	unsigned int reg;
2357a9ba6151SMark Brown 	int ret;
2358a9ba6151SMark Brown 
2359b2d1e233SMark Brown 	ret = regmap_read(wm8996->regmap, WM8996_GPIO_1 + offset, &reg);
2360a9ba6151SMark Brown 	if (ret < 0)
2361a9ba6151SMark Brown 		return ret;
2362a9ba6151SMark Brown 
2363b2d1e233SMark Brown 	return (reg & WM8996_GP1_LVL) != 0;
2364a9ba6151SMark Brown }
2365a9ba6151SMark Brown 
2366a9ba6151SMark Brown static int wm8996_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
2367a9ba6151SMark Brown {
2368a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
2369a9ba6151SMark Brown 
2370b2d1e233SMark Brown 	return regmap_update_bits(wm8996->regmap, WM8996_GPIO_1 + offset,
2371a9ba6151SMark Brown 				  WM8996_GP1_FN_MASK | WM8996_GP1_DIR,
2372a9ba6151SMark Brown 				  (1 << WM8996_GP1_FN_SHIFT) |
2373a9ba6151SMark Brown 				  (1 << WM8996_GP1_DIR_SHIFT));
2374a9ba6151SMark Brown }
2375a9ba6151SMark Brown 
2376a9ba6151SMark Brown static struct gpio_chip wm8996_template_chip = {
2377a9ba6151SMark Brown 	.label			= "wm8996",
2378a9ba6151SMark Brown 	.owner			= THIS_MODULE,
2379a9ba6151SMark Brown 	.direction_output	= wm8996_gpio_direction_out,
2380a9ba6151SMark Brown 	.set			= wm8996_gpio_set,
2381a9ba6151SMark Brown 	.direction_input	= wm8996_gpio_direction_in,
2382a9ba6151SMark Brown 	.get			= wm8996_gpio_get,
2383a9ba6151SMark Brown 	.can_sleep		= 1,
2384a9ba6151SMark Brown };
2385a9ba6151SMark Brown 
2386b2d1e233SMark Brown static void wm8996_init_gpio(struct wm8996_priv *wm8996)
2387a9ba6151SMark Brown {
2388a9ba6151SMark Brown 	int ret;
2389a9ba6151SMark Brown 
2390a9ba6151SMark Brown 	wm8996->gpio_chip = wm8996_template_chip;
2391a9ba6151SMark Brown 	wm8996->gpio_chip.ngpio = 5;
2392b2d1e233SMark Brown 	wm8996->gpio_chip.dev = wm8996->dev;
2393a9ba6151SMark Brown 
2394a9ba6151SMark Brown 	if (wm8996->pdata.gpio_base)
2395a9ba6151SMark Brown 		wm8996->gpio_chip.base = wm8996->pdata.gpio_base;
2396a9ba6151SMark Brown 	else
2397a9ba6151SMark Brown 		wm8996->gpio_chip.base = -1;
2398a9ba6151SMark Brown 
2399a9ba6151SMark Brown 	ret = gpiochip_add(&wm8996->gpio_chip);
2400a9ba6151SMark Brown 	if (ret != 0)
2401b2d1e233SMark Brown 		dev_err(wm8996->dev, "Failed to add GPIOs: %d\n", ret);
2402a9ba6151SMark Brown }
2403a9ba6151SMark Brown 
2404b2d1e233SMark Brown static void wm8996_free_gpio(struct wm8996_priv *wm8996)
2405a9ba6151SMark Brown {
2406a9ba6151SMark Brown 	int ret;
2407a9ba6151SMark Brown 
2408a9ba6151SMark Brown 	ret = gpiochip_remove(&wm8996->gpio_chip);
2409a9ba6151SMark Brown 	if (ret != 0)
2410b2d1e233SMark Brown 		dev_err(wm8996->dev, "Failed to remove GPIOs: %d\n", ret);
2411a9ba6151SMark Brown }
2412a9ba6151SMark Brown #else
2413b2d1e233SMark Brown static void wm8996_init_gpio(struct wm8996_priv *wm8996)
2414a9ba6151SMark Brown {
2415a9ba6151SMark Brown }
2416a9ba6151SMark Brown 
2417b2d1e233SMark Brown static void wm8996_free_gpio(struct wm8996_priv *wm8996)
2418a9ba6151SMark Brown {
2419a9ba6151SMark Brown }
2420a9ba6151SMark Brown #endif
2421a9ba6151SMark Brown 
2422a9ba6151SMark Brown /**
2423a9ba6151SMark Brown  * wm8996_detect - Enable default WM8996 jack detection
2424a9ba6151SMark Brown  *
2425a9ba6151SMark Brown  * The WM8996 has advanced accessory detection support for headsets.
2426a9ba6151SMark Brown  * This function provides a default implementation which integrates
2427a9ba6151SMark Brown  * the majority of this functionality with minimal user configuration.
2428a9ba6151SMark Brown  *
2429a9ba6151SMark Brown  * This will detect headset, headphone and short circuit button and
2430a9ba6151SMark Brown  * will also detect inverted microphone ground connections and update
2431a9ba6151SMark Brown  * the polarity of the connections.
2432a9ba6151SMark Brown  */
2433a9ba6151SMark Brown int wm8996_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2434a9ba6151SMark Brown 		  wm8996_polarity_fn polarity_cb)
2435a9ba6151SMark Brown {
2436a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2437a9ba6151SMark Brown 
2438a9ba6151SMark Brown 	wm8996->jack = jack;
2439a9ba6151SMark Brown 	wm8996->detecting = true;
2440a9ba6151SMark Brown 	wm8996->polarity_cb = polarity_cb;
2441d7b35570SMark Brown 	wm8996->jack_flips = 0;
2442a9ba6151SMark Brown 
2443a9ba6151SMark Brown 	if (wm8996->polarity_cb)
2444a9ba6151SMark Brown 		wm8996->polarity_cb(codec, 0);
2445a9ba6151SMark Brown 
2446a9ba6151SMark Brown 	/* Clear discarge to avoid noise during detection */
2447a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_MICBIAS_1,
2448a9ba6151SMark Brown 			    WM8996_MICB1_DISCH, 0);
2449a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_MICBIAS_2,
2450a9ba6151SMark Brown 			    WM8996_MICB2_DISCH, 0);
2451a9ba6151SMark Brown 
2452a9ba6151SMark Brown 	/* LDO2 powers the microphones, SYSCLK clocks detection */
2453a9ba6151SMark Brown 	snd_soc_dapm_force_enable_pin(&codec->dapm, "LDO2");
2454a9ba6151SMark Brown 	snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
2455a9ba6151SMark Brown 
2456a9ba6151SMark Brown 	/* We start off just enabling microphone detection - even a
2457a9ba6151SMark Brown 	 * plain headphone will trigger detection.
2458a9ba6151SMark Brown 	 */
2459a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2460a9ba6151SMark Brown 			    WM8996_MICD_ENA, WM8996_MICD_ENA);
2461a9ba6151SMark Brown 
2462a9ba6151SMark Brown 	/* Slowest detection rate, gives debounce for initial detection */
2463a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2464a9ba6151SMark Brown 			    WM8996_MICD_RATE_MASK,
2465a9ba6151SMark Brown 			    WM8996_MICD_RATE_MASK);
2466a9ba6151SMark Brown 
2467a9ba6151SMark Brown 	/* Enable interrupts and we're off */
2468a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_INTERRUPT_STATUS_2_MASK,
24690b684cc1SMark Brown 			    WM8996_IM_MICD_EINT | WM8996_HP_DONE_EINT, 0);
2470a9ba6151SMark Brown 
2471a9ba6151SMark Brown 	return 0;
2472a9ba6151SMark Brown }
2473a9ba6151SMark Brown EXPORT_SYMBOL_GPL(wm8996_detect);
2474a9ba6151SMark Brown 
24750b684cc1SMark Brown static void wm8996_hpdet_irq(struct snd_soc_codec *codec)
24760b684cc1SMark Brown {
24770b684cc1SMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
24780b684cc1SMark Brown 	int val, reg, report;
24790b684cc1SMark Brown 
24800b684cc1SMark Brown 	/* Assume headphone in error conditions; we need to report
24810b684cc1SMark Brown 	 * something or we stall our state machine.
24820b684cc1SMark Brown 	 */
24830b684cc1SMark Brown 	report = SND_JACK_HEADPHONE;
24840b684cc1SMark Brown 
24850b684cc1SMark Brown 	reg = snd_soc_read(codec, WM8996_HEADPHONE_DETECT_2);
24860b684cc1SMark Brown 	if (reg < 0) {
24870b684cc1SMark Brown 		dev_err(codec->dev, "Failed to read HPDET status\n");
24880b684cc1SMark Brown 		goto out;
24890b684cc1SMark Brown 	}
24900b684cc1SMark Brown 
24910b684cc1SMark Brown 	if (!(reg & WM8996_HP_DONE)) {
24920b684cc1SMark Brown 		dev_err(codec->dev, "Got HPDET IRQ but HPDET is busy\n");
24930b684cc1SMark Brown 		goto out;
24940b684cc1SMark Brown 	}
24950b684cc1SMark Brown 
24960b684cc1SMark Brown 	val = reg & WM8996_HP_LVL_MASK;
24970b684cc1SMark Brown 
24980b684cc1SMark Brown 	dev_dbg(codec->dev, "HPDET measured %d ohms\n", val);
24990b684cc1SMark Brown 
25000b684cc1SMark Brown 	/* If we've got high enough impedence then report as line,
25010b684cc1SMark Brown 	 * otherwise assume headphone.
25020b684cc1SMark Brown 	 */
25030b684cc1SMark Brown 	if (val >= 126)
25040b684cc1SMark Brown 		report = SND_JACK_LINEOUT;
25050b684cc1SMark Brown 	else
25060b684cc1SMark Brown 		report = SND_JACK_HEADPHONE;
25070b684cc1SMark Brown 
25080b684cc1SMark Brown out:
25090b684cc1SMark Brown 	if (wm8996->jack_mic)
25100b684cc1SMark Brown 		report |= SND_JACK_MICROPHONE;
25110b684cc1SMark Brown 
25120b684cc1SMark Brown 	snd_soc_jack_report(wm8996->jack, report,
25130b684cc1SMark Brown 			    SND_JACK_LINEOUT | SND_JACK_HEADSET);
25140b684cc1SMark Brown 
25150b684cc1SMark Brown 	wm8996->detecting = false;
25160b684cc1SMark Brown 
25170b684cc1SMark Brown 	/* If the output isn't running re-clamp it */
25180b684cc1SMark Brown 	if (!(snd_soc_read(codec, WM8996_POWER_MANAGEMENT_1) &
25190b684cc1SMark Brown 	      (WM8996_HPOUT1L_ENA | WM8996_HPOUT1R_RMV_SHORT)))
25200b684cc1SMark Brown 		snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
25210b684cc1SMark Brown 				    WM8996_HPOUT1L_RMV_SHORT |
25220b684cc1SMark Brown 				    WM8996_HPOUT1R_RMV_SHORT, 0);
25230b684cc1SMark Brown 
25240b684cc1SMark Brown 	/* Go back to looking at the microphone */
25250b684cc1SMark Brown 	snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
25260b684cc1SMark Brown 			    WM8996_JD_MODE_MASK, 0);
25270b684cc1SMark Brown 	snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA,
25280b684cc1SMark Brown 			    WM8996_MICD_ENA);
25290b684cc1SMark Brown 
25300b684cc1SMark Brown 	snd_soc_dapm_disable_pin(&codec->dapm, "Bandgap");
25310b684cc1SMark Brown 	snd_soc_dapm_sync(&codec->dapm);
25320b684cc1SMark Brown }
25330b684cc1SMark Brown 
25340b684cc1SMark Brown static void wm8996_hpdet_start(struct snd_soc_codec *codec)
25350b684cc1SMark Brown {
25360b684cc1SMark Brown 	/* Unclamp the output, we can't measure while we're shorting it */
25370b684cc1SMark Brown 	snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
25380b684cc1SMark Brown 			    WM8996_HPOUT1L_RMV_SHORT |
25390b684cc1SMark Brown 			    WM8996_HPOUT1R_RMV_SHORT,
25400b684cc1SMark Brown 			    WM8996_HPOUT1L_RMV_SHORT |
25410b684cc1SMark Brown 			    WM8996_HPOUT1R_RMV_SHORT);
25420b684cc1SMark Brown 
25430b684cc1SMark Brown 	/* We need bandgap for HPDET */
25440b684cc1SMark Brown 	snd_soc_dapm_force_enable_pin(&codec->dapm, "Bandgap");
25450b684cc1SMark Brown 	snd_soc_dapm_sync(&codec->dapm);
25460b684cc1SMark Brown 
25470b684cc1SMark Brown 	/* Go into headphone detect left mode */
25480b684cc1SMark Brown 	snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA, 0);
25490b684cc1SMark Brown 	snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
25500b684cc1SMark Brown 			    WM8996_JD_MODE_MASK, 1);
25510b684cc1SMark Brown 
25520b684cc1SMark Brown 	/* Trigger a measurement */
25530b684cc1SMark Brown 	snd_soc_update_bits(codec, WM8996_HEADPHONE_DETECT_1,
25540b684cc1SMark Brown 			    WM8996_HP_POLL, WM8996_HP_POLL);
25550b684cc1SMark Brown }
25560b684cc1SMark Brown 
2557d7b35570SMark Brown static void wm8996_report_headphone(struct snd_soc_codec *codec)
2558d7b35570SMark Brown {
2559d7b35570SMark Brown 	dev_dbg(codec->dev, "Headphone detected\n");
2560d7b35570SMark Brown 	wm8996_hpdet_start(codec);
2561d7b35570SMark Brown 
2562d7b35570SMark Brown 	/* Increase the detection rate a bit for responsiveness. */
2563d7b35570SMark Brown 	snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2564d7b35570SMark Brown 			    WM8996_MICD_RATE_MASK |
2565d7b35570SMark Brown 			    WM8996_MICD_BIAS_STARTTIME_MASK,
2566d7b35570SMark Brown 			    7 << WM8996_MICD_RATE_SHIFT |
2567d7b35570SMark Brown 			    7 << WM8996_MICD_BIAS_STARTTIME_SHIFT);
2568d7b35570SMark Brown }
2569d7b35570SMark Brown 
2570a9ba6151SMark Brown static void wm8996_micd(struct snd_soc_codec *codec)
2571a9ba6151SMark Brown {
2572a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2573a9ba6151SMark Brown 	int val, reg;
2574a9ba6151SMark Brown 
2575a9ba6151SMark Brown 	val = snd_soc_read(codec, WM8996_MIC_DETECT_3);
2576a9ba6151SMark Brown 
2577a9ba6151SMark Brown 	dev_dbg(codec->dev, "Microphone event: %x\n", val);
2578a9ba6151SMark Brown 
2579a9ba6151SMark Brown 	if (!(val & WM8996_MICD_VALID)) {
2580a9ba6151SMark Brown 		dev_warn(codec->dev, "Microphone detection state invalid\n");
2581a9ba6151SMark Brown 		return;
2582a9ba6151SMark Brown 	}
2583a9ba6151SMark Brown 
2584a9ba6151SMark Brown 	/* No accessory, reset everything and report removal */
2585a9ba6151SMark Brown 	if (!(val & WM8996_MICD_STS)) {
2586a9ba6151SMark Brown 		dev_dbg(codec->dev, "Jack removal detected\n");
2587a9ba6151SMark Brown 		wm8996->jack_mic = false;
2588a9ba6151SMark Brown 		wm8996->detecting = true;
2589d7b35570SMark Brown 		wm8996->jack_flips = 0;
2590a9ba6151SMark Brown 		snd_soc_jack_report(wm8996->jack, 0,
25910b684cc1SMark Brown 				    SND_JACK_LINEOUT | SND_JACK_HEADSET |
25920b684cc1SMark Brown 				    SND_JACK_BTN_0);
25930b684cc1SMark Brown 
2594a9ba6151SMark Brown 		snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
259545ba82d8SMark Brown 				    WM8996_MICD_RATE_MASK |
259645ba82d8SMark Brown 				    WM8996_MICD_BIAS_STARTTIME_MASK,
259745ba82d8SMark Brown 				    WM8996_MICD_RATE_MASK |
259845ba82d8SMark Brown 				    9 << WM8996_MICD_BIAS_STARTTIME_SHIFT);
2599a9ba6151SMark Brown 		return;
2600a9ba6151SMark Brown 	}
2601a9ba6151SMark Brown 
26020b684cc1SMark Brown 	/* If the measurement is very high we've got a microphone,
26030b684cc1SMark Brown 	 * either we just detected one or if we already reported then
26040b684cc1SMark Brown 	 * we've got a button release event.
2605a9ba6151SMark Brown 	 */
2606a9ba6151SMark Brown 	if (val & 0x400) {
26070b684cc1SMark Brown 		if (wm8996->detecting) {
2608a9ba6151SMark Brown 			dev_dbg(codec->dev, "Microphone detected\n");
2609a9ba6151SMark Brown 			wm8996->jack_mic = true;
26100b684cc1SMark Brown 			wm8996_hpdet_start(codec);
2611a9ba6151SMark Brown 
2612a9ba6151SMark Brown 			/* Increase poll rate to give better responsiveness
2613a9ba6151SMark Brown 			 * for buttons */
2614a9ba6151SMark Brown 			snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
261545ba82d8SMark Brown 					    WM8996_MICD_RATE_MASK |
261645ba82d8SMark Brown 					    WM8996_MICD_BIAS_STARTTIME_MASK,
261745ba82d8SMark Brown 					    5 << WM8996_MICD_RATE_SHIFT |
261845ba82d8SMark Brown 					    7 << WM8996_MICD_BIAS_STARTTIME_SHIFT);
26190b684cc1SMark Brown 		} else {
26200b684cc1SMark Brown 			dev_dbg(codec->dev, "Mic button up\n");
26210b684cc1SMark Brown 			snd_soc_jack_report(wm8996->jack, 0, SND_JACK_BTN_0);
26220b684cc1SMark Brown 		}
26230b684cc1SMark Brown 
26240b684cc1SMark Brown 		return;
2625a9ba6151SMark Brown 	}
2626a9ba6151SMark Brown 
2627a9ba6151SMark Brown 	/* If we detected a lower impedence during initial startup
2628a9ba6151SMark Brown 	 * then we probably have the wrong polarity, flip it.  Don't
2629a9ba6151SMark Brown 	 * do this for the lowest impedences to speed up detection of
2630d7b35570SMark Brown 	 * plain headphones.  If both polarities report a low
2631d7b35570SMark Brown 	 * impedence then give up and report headphones.
2632a9ba6151SMark Brown 	 */
2633a9ba6151SMark Brown 	if (wm8996->detecting && (val & 0x3f0)) {
2634d7b35570SMark Brown 		wm8996->jack_flips++;
2635d7b35570SMark Brown 
2636d7b35570SMark Brown 		if (wm8996->jack_flips > 1) {
2637d7b35570SMark Brown 			wm8996_report_headphone(codec);
2638d7b35570SMark Brown 			return;
2639d7b35570SMark Brown 		}
2640d7b35570SMark Brown 
2641a9ba6151SMark Brown 		reg = snd_soc_read(codec, WM8996_ACCESSORY_DETECT_MODE_2);
2642a9ba6151SMark Brown 		reg ^= WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
2643a9ba6151SMark Brown 			WM8996_MICD_BIAS_SRC;
2644a9ba6151SMark Brown 		snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
2645a9ba6151SMark Brown 				    WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
2646a9ba6151SMark Brown 				    WM8996_MICD_BIAS_SRC, reg);
2647a9ba6151SMark Brown 
2648a9ba6151SMark Brown 		if (wm8996->polarity_cb)
2649a9ba6151SMark Brown 			wm8996->polarity_cb(codec,
2650a9ba6151SMark Brown 					    (reg & WM8996_MICD_SRC) != 0);
2651a9ba6151SMark Brown 
2652a9ba6151SMark Brown 		dev_dbg(codec->dev, "Set microphone polarity to %d\n",
2653a9ba6151SMark Brown 			(reg & WM8996_MICD_SRC) != 0);
2654a9ba6151SMark Brown 
2655a9ba6151SMark Brown 		return;
2656a9ba6151SMark Brown 	}
2657a9ba6151SMark Brown 
2658a9ba6151SMark Brown 	/* Don't distinguish between buttons, just report any low
2659a9ba6151SMark Brown 	 * impedence as BTN_0.
2660a9ba6151SMark Brown 	 */
2661a9ba6151SMark Brown 	if (val & 0x3fc) {
2662a9ba6151SMark Brown 		if (wm8996->jack_mic) {
2663a9ba6151SMark Brown 			dev_dbg(codec->dev, "Mic button detected\n");
26640b684cc1SMark Brown 			snd_soc_jack_report(wm8996->jack, SND_JACK_BTN_0,
2665a9ba6151SMark Brown 					    SND_JACK_BTN_0);
26660b684cc1SMark Brown 		} else if (wm8996->detecting) {
2667d7b35570SMark Brown 			wm8996_report_headphone(codec);
2668a9ba6151SMark Brown 		}
2669a9ba6151SMark Brown 	}
2670a9ba6151SMark Brown }
2671a9ba6151SMark Brown 
2672a9ba6151SMark Brown static irqreturn_t wm8996_irq(int irq, void *data)
2673a9ba6151SMark Brown {
2674a9ba6151SMark Brown 	struct snd_soc_codec *codec = data;
2675a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2676a9ba6151SMark Brown 	int irq_val;
2677a9ba6151SMark Brown 
2678a9ba6151SMark Brown 	irq_val = snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2);
2679a9ba6151SMark Brown 	if (irq_val < 0) {
2680a9ba6151SMark Brown 		dev_err(codec->dev, "Failed to read IRQ status: %d\n",
2681a9ba6151SMark Brown 			irq_val);
2682a9ba6151SMark Brown 		return IRQ_NONE;
2683a9ba6151SMark Brown 	}
2684a9ba6151SMark Brown 	irq_val &= ~snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2_MASK);
2685a9ba6151SMark Brown 
26862fde6e80SMark Brown 	if (!irq_val)
26872fde6e80SMark Brown 		return IRQ_NONE;
26882fde6e80SMark Brown 
268984497091SMark Brown 	snd_soc_write(codec, WM8996_INTERRUPT_STATUS_2, irq_val);
269084497091SMark Brown 
2691a9ba6151SMark Brown 	if (irq_val & (WM8996_DCS_DONE_01_EINT | WM8996_DCS_DONE_23_EINT)) {
2692a9ba6151SMark Brown 		dev_dbg(codec->dev, "DC servo IRQ\n");
2693a9ba6151SMark Brown 		complete(&wm8996->dcs_done);
2694a9ba6151SMark Brown 	}
2695a9ba6151SMark Brown 
2696a9ba6151SMark Brown 	if (irq_val & WM8996_FIFOS_ERR_EINT)
2697a9ba6151SMark Brown 		dev_err(codec->dev, "Digital core FIFO error\n");
2698a9ba6151SMark Brown 
2699a9ba6151SMark Brown 	if (irq_val & WM8996_FLL_LOCK_EINT) {
2700a9ba6151SMark Brown 		dev_dbg(codec->dev, "FLL locked\n");
2701a9ba6151SMark Brown 		complete(&wm8996->fll_lock);
2702a9ba6151SMark Brown 	}
2703a9ba6151SMark Brown 
2704a9ba6151SMark Brown 	if (irq_val & WM8996_MICD_EINT)
2705a9ba6151SMark Brown 		wm8996_micd(codec);
2706a9ba6151SMark Brown 
27070b684cc1SMark Brown 	if (irq_val & WM8996_HP_DONE_EINT)
27080b684cc1SMark Brown 		wm8996_hpdet_irq(codec);
27090b684cc1SMark Brown 
2710a9ba6151SMark Brown 	return IRQ_HANDLED;
2711a9ba6151SMark Brown }
2712a9ba6151SMark Brown 
2713a9ba6151SMark Brown static irqreturn_t wm8996_edge_irq(int irq, void *data)
2714a9ba6151SMark Brown {
2715a9ba6151SMark Brown 	irqreturn_t ret = IRQ_NONE;
2716a9ba6151SMark Brown 	irqreturn_t val;
2717a9ba6151SMark Brown 
2718a9ba6151SMark Brown 	do {
2719a9ba6151SMark Brown 		val = wm8996_irq(irq, data);
2720a9ba6151SMark Brown 		if (val != IRQ_NONE)
2721a9ba6151SMark Brown 			ret = val;
2722a9ba6151SMark Brown 	} while (val != IRQ_NONE);
2723a9ba6151SMark Brown 
2724a9ba6151SMark Brown 	return ret;
2725a9ba6151SMark Brown }
2726a9ba6151SMark Brown 
2727a9ba6151SMark Brown static void wm8996_retune_mobile_pdata(struct snd_soc_codec *codec)
2728a9ba6151SMark Brown {
2729a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2730a9ba6151SMark Brown 	struct wm8996_pdata *pdata = &wm8996->pdata;
2731a9ba6151SMark Brown 
2732a9ba6151SMark Brown 	struct snd_kcontrol_new controls[] = {
2733a9ba6151SMark Brown 		SOC_ENUM_EXT("DSP1 EQ Mode",
2734a9ba6151SMark Brown 			     wm8996->retune_mobile_enum,
2735a9ba6151SMark Brown 			     wm8996_get_retune_mobile_enum,
2736a9ba6151SMark Brown 			     wm8996_put_retune_mobile_enum),
2737a9ba6151SMark Brown 		SOC_ENUM_EXT("DSP2 EQ Mode",
2738a9ba6151SMark Brown 			     wm8996->retune_mobile_enum,
2739a9ba6151SMark Brown 			     wm8996_get_retune_mobile_enum,
2740a9ba6151SMark Brown 			     wm8996_put_retune_mobile_enum),
2741a9ba6151SMark Brown 	};
2742a9ba6151SMark Brown 	int ret, i, j;
2743a9ba6151SMark Brown 	const char **t;
2744a9ba6151SMark Brown 
2745a9ba6151SMark Brown 	/* We need an array of texts for the enum API but the number
2746a9ba6151SMark Brown 	 * of texts is likely to be less than the number of
2747a9ba6151SMark Brown 	 * configurations due to the sample rate dependency of the
2748a9ba6151SMark Brown 	 * configurations. */
2749a9ba6151SMark Brown 	wm8996->num_retune_mobile_texts = 0;
2750a9ba6151SMark Brown 	wm8996->retune_mobile_texts = NULL;
2751a9ba6151SMark Brown 	for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2752a9ba6151SMark Brown 		for (j = 0; j < wm8996->num_retune_mobile_texts; j++) {
2753a9ba6151SMark Brown 			if (strcmp(pdata->retune_mobile_cfgs[i].name,
2754a9ba6151SMark Brown 				   wm8996->retune_mobile_texts[j]) == 0)
2755a9ba6151SMark Brown 				break;
2756a9ba6151SMark Brown 		}
2757a9ba6151SMark Brown 
2758a9ba6151SMark Brown 		if (j != wm8996->num_retune_mobile_texts)
2759a9ba6151SMark Brown 			continue;
2760a9ba6151SMark Brown 
2761a9ba6151SMark Brown 		/* Expand the array... */
2762a9ba6151SMark Brown 		t = krealloc(wm8996->retune_mobile_texts,
2763a9ba6151SMark Brown 			     sizeof(char *) *
2764a9ba6151SMark Brown 			     (wm8996->num_retune_mobile_texts + 1),
2765a9ba6151SMark Brown 			     GFP_KERNEL);
2766a9ba6151SMark Brown 		if (t == NULL)
2767a9ba6151SMark Brown 			continue;
2768a9ba6151SMark Brown 
2769a9ba6151SMark Brown 		/* ...store the new entry... */
2770a9ba6151SMark Brown 		t[wm8996->num_retune_mobile_texts] =
2771a9ba6151SMark Brown 			pdata->retune_mobile_cfgs[i].name;
2772a9ba6151SMark Brown 
2773a9ba6151SMark Brown 		/* ...and remember the new version. */
2774a9ba6151SMark Brown 		wm8996->num_retune_mobile_texts++;
2775a9ba6151SMark Brown 		wm8996->retune_mobile_texts = t;
2776a9ba6151SMark Brown 	}
2777a9ba6151SMark Brown 
2778a9ba6151SMark Brown 	dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2779a9ba6151SMark Brown 		wm8996->num_retune_mobile_texts);
2780a9ba6151SMark Brown 
2781a9ba6151SMark Brown 	wm8996->retune_mobile_enum.max = wm8996->num_retune_mobile_texts;
2782a9ba6151SMark Brown 	wm8996->retune_mobile_enum.texts = wm8996->retune_mobile_texts;
2783a9ba6151SMark Brown 
2784a9ba6151SMark Brown 	ret = snd_soc_add_controls(codec, controls, ARRAY_SIZE(controls));
2785a9ba6151SMark Brown 	if (ret != 0)
2786a9ba6151SMark Brown 		dev_err(codec->dev,
2787a9ba6151SMark Brown 			"Failed to add ReTune Mobile controls: %d\n", ret);
2788a9ba6151SMark Brown }
2789a9ba6151SMark Brown 
279079172746SMark Brown static const struct regmap_config wm8996_regmap = {
279179172746SMark Brown 	.reg_bits = 16,
279279172746SMark Brown 	.val_bits = 16,
279379172746SMark Brown 
279479172746SMark Brown 	.max_register = WM8996_MAX_REGISTER,
279579172746SMark Brown 	.reg_defaults = wm8996_reg,
279679172746SMark Brown 	.num_reg_defaults = ARRAY_SIZE(wm8996_reg),
279779172746SMark Brown 	.volatile_reg = wm8996_volatile_register,
279879172746SMark Brown 	.readable_reg = wm8996_readable_register,
279979172746SMark Brown 	.cache_type = REGCACHE_RBTREE,
280079172746SMark Brown };
280179172746SMark Brown 
2802a9ba6151SMark Brown static int wm8996_probe(struct snd_soc_codec *codec)
2803a9ba6151SMark Brown {
2804a9ba6151SMark Brown 	int ret;
2805a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2806a9ba6151SMark Brown 	struct i2c_client *i2c = to_i2c_client(codec->dev);
2807a9ba6151SMark Brown 	int i, irq_flags;
2808a9ba6151SMark Brown 
2809a9ba6151SMark Brown 	wm8996->codec = codec;
2810a9ba6151SMark Brown 
2811a9ba6151SMark Brown 	init_completion(&wm8996->dcs_done);
2812a9ba6151SMark Brown 	init_completion(&wm8996->fll_lock);
2813a9ba6151SMark Brown 
2814ee5f3872SMark Brown 	codec->control_data = wm8996->regmap;
281579172746SMark Brown 
281679172746SMark Brown 	ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
2817a9ba6151SMark Brown 	if (ret != 0) {
2818a9ba6151SMark Brown 		dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
2819ee5f3872SMark Brown 		goto err;
2820a9ba6151SMark Brown 	}
2821a9ba6151SMark Brown 
2822a9ba6151SMark Brown 	wm8996->disable_nb[0].notifier_call = wm8996_regulator_event_0;
2823a9ba6151SMark Brown 	wm8996->disable_nb[1].notifier_call = wm8996_regulator_event_1;
2824a9ba6151SMark Brown 	wm8996->disable_nb[2].notifier_call = wm8996_regulator_event_2;
2825c83495afSMark Brown 
2826a9ba6151SMark Brown 	/* This should really be moved into the regulator core */
2827a9ba6151SMark Brown 	for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++) {
2828a9ba6151SMark Brown 		ret = regulator_register_notifier(wm8996->supplies[i].consumer,
2829a9ba6151SMark Brown 						  &wm8996->disable_nb[i]);
2830a9ba6151SMark Brown 		if (ret != 0) {
2831a9ba6151SMark Brown 			dev_err(codec->dev,
2832a9ba6151SMark Brown 				"Failed to register regulator notifier: %d\n",
2833a9ba6151SMark Brown 				ret);
2834a9ba6151SMark Brown 		}
2835a9ba6151SMark Brown 	}
2836a9ba6151SMark Brown 
283779172746SMark Brown 	regcache_cache_only(codec->control_data, true);
2838a9ba6151SMark Brown 
2839a9ba6151SMark Brown 	/* Apply platform data settings */
2840a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_LINE_INPUT_CONTROL,
2841a9ba6151SMark Brown 			    WM8996_INL_MODE_MASK | WM8996_INR_MODE_MASK,
2842a9ba6151SMark Brown 			    wm8996->pdata.inl_mode << WM8996_INL_MODE_SHIFT |
2843a9ba6151SMark Brown 			    wm8996->pdata.inr_mode);
2844a9ba6151SMark Brown 
2845a9ba6151SMark Brown 	for (i = 0; i < ARRAY_SIZE(wm8996->pdata.gpio_default); i++) {
2846a9ba6151SMark Brown 		if (!wm8996->pdata.gpio_default[i])
2847a9ba6151SMark Brown 			continue;
2848a9ba6151SMark Brown 
2849a9ba6151SMark Brown 		snd_soc_write(codec, WM8996_GPIO_1 + i,
2850a9ba6151SMark Brown 			      wm8996->pdata.gpio_default[i] & 0xffff);
2851a9ba6151SMark Brown 	}
2852a9ba6151SMark Brown 
2853a9ba6151SMark Brown 	if (wm8996->pdata.spkmute_seq)
2854a9ba6151SMark Brown 		snd_soc_update_bits(codec, WM8996_PDM_SPEAKER_MUTE_SEQUENCE,
2855a9ba6151SMark Brown 				    WM8996_SPK_MUTE_ENDIAN |
2856a9ba6151SMark Brown 				    WM8996_SPK_MUTE_SEQ1_MASK,
2857a9ba6151SMark Brown 				    wm8996->pdata.spkmute_seq);
2858a9ba6151SMark Brown 
2859a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
2860a9ba6151SMark Brown 			    WM8996_MICD_BIAS_SRC | WM8996_HPOUT1FB_SRC |
2861a9ba6151SMark Brown 			    WM8996_MICD_SRC, wm8996->pdata.micdet_def);
2862a9ba6151SMark Brown 
2863a9ba6151SMark Brown 	/* Latch volume update bits */
2864a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_LEFT_LINE_INPUT_VOLUME,
2865a9ba6151SMark Brown 			    WM8996_IN1_VU, WM8996_IN1_VU);
2866a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_RIGHT_LINE_INPUT_VOLUME,
2867a9ba6151SMark Brown 			    WM8996_IN1_VU, WM8996_IN1_VU);
2868a9ba6151SMark Brown 
2869a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_DAC1_LEFT_VOLUME,
2870a9ba6151SMark Brown 			    WM8996_DAC1_VU, WM8996_DAC1_VU);
2871a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_DAC1_RIGHT_VOLUME,
2872a9ba6151SMark Brown 			    WM8996_DAC1_VU, WM8996_DAC1_VU);
2873a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_DAC2_LEFT_VOLUME,
2874a9ba6151SMark Brown 			    WM8996_DAC2_VU, WM8996_DAC2_VU);
2875a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_DAC2_RIGHT_VOLUME,
2876a9ba6151SMark Brown 			    WM8996_DAC2_VU, WM8996_DAC2_VU);
2877a9ba6151SMark Brown 
2878a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_OUTPUT1_LEFT_VOLUME,
2879a9ba6151SMark Brown 			    WM8996_DAC1_VU, WM8996_DAC1_VU);
2880a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_OUTPUT1_RIGHT_VOLUME,
2881a9ba6151SMark Brown 			    WM8996_DAC1_VU, WM8996_DAC1_VU);
2882a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_OUTPUT2_LEFT_VOLUME,
2883a9ba6151SMark Brown 			    WM8996_DAC2_VU, WM8996_DAC2_VU);
2884a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_OUTPUT2_RIGHT_VOLUME,
2885a9ba6151SMark Brown 			    WM8996_DAC2_VU, WM8996_DAC2_VU);
2886a9ba6151SMark Brown 
2887a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_DSP1_TX_LEFT_VOLUME,
2888a9ba6151SMark Brown 			    WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
2889a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_DSP1_TX_RIGHT_VOLUME,
2890a9ba6151SMark Brown 			    WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
2891a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_DSP2_TX_LEFT_VOLUME,
2892a9ba6151SMark Brown 			    WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
2893a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_DSP2_TX_RIGHT_VOLUME,
2894a9ba6151SMark Brown 			    WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
2895a9ba6151SMark Brown 
2896a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_DSP1_RX_LEFT_VOLUME,
2897a9ba6151SMark Brown 			    WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
2898a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_DSP1_RX_RIGHT_VOLUME,
2899a9ba6151SMark Brown 			    WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
2900a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_DSP2_RX_LEFT_VOLUME,
2901a9ba6151SMark Brown 			    WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
2902a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_DSP2_RX_RIGHT_VOLUME,
2903a9ba6151SMark Brown 			    WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
2904a9ba6151SMark Brown 
2905a9ba6151SMark Brown 	/* No support currently for the underclocked TDM modes and
2906a9ba6151SMark Brown 	 * pick a default TDM layout with each channel pair working with
2907a9ba6151SMark Brown 	 * slots 0 and 1. */
2908a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_0_CONFIGURATION,
2909a9ba6151SMark Brown 			    WM8996_AIF1RX_CHAN0_SLOTS_MASK |
2910a9ba6151SMark Brown 			    WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2911a9ba6151SMark Brown 			    1 << WM8996_AIF1RX_CHAN0_SLOTS_SHIFT | 0);
2912a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_1_CONFIGURATION,
2913a9ba6151SMark Brown 			    WM8996_AIF1RX_CHAN1_SLOTS_MASK |
2914a9ba6151SMark Brown 			    WM8996_AIF1RX_CHAN1_START_SLOT_MASK,
2915a9ba6151SMark Brown 			    1 << WM8996_AIF1RX_CHAN1_SLOTS_SHIFT | 1);
2916a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_2_CONFIGURATION,
2917a9ba6151SMark Brown 			    WM8996_AIF1RX_CHAN2_SLOTS_MASK |
2918a9ba6151SMark Brown 			    WM8996_AIF1RX_CHAN2_START_SLOT_MASK,
2919a9ba6151SMark Brown 			    1 << WM8996_AIF1RX_CHAN2_SLOTS_SHIFT | 0);
2920a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_3_CONFIGURATION,
2921a9ba6151SMark Brown 			    WM8996_AIF1RX_CHAN3_SLOTS_MASK |
2922a9ba6151SMark Brown 			    WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2923a9ba6151SMark Brown 			    1 << WM8996_AIF1RX_CHAN3_SLOTS_SHIFT | 1);
2924a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_4_CONFIGURATION,
2925a9ba6151SMark Brown 			    WM8996_AIF1RX_CHAN4_SLOTS_MASK |
2926a9ba6151SMark Brown 			    WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2927a9ba6151SMark Brown 			    1 << WM8996_AIF1RX_CHAN4_SLOTS_SHIFT | 0);
2928a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_5_CONFIGURATION,
2929a9ba6151SMark Brown 			    WM8996_AIF1RX_CHAN5_SLOTS_MASK |
2930a9ba6151SMark Brown 			    WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2931a9ba6151SMark Brown 			    1 << WM8996_AIF1RX_CHAN5_SLOTS_SHIFT | 1);
2932a9ba6151SMark Brown 
2933a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_0_CONFIGURATION,
2934a9ba6151SMark Brown 			    WM8996_AIF2RX_CHAN0_SLOTS_MASK |
2935a9ba6151SMark Brown 			    WM8996_AIF2RX_CHAN0_START_SLOT_MASK,
2936a9ba6151SMark Brown 			    1 << WM8996_AIF2RX_CHAN0_SLOTS_SHIFT | 0);
2937a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_1_CONFIGURATION,
2938a9ba6151SMark Brown 			    WM8996_AIF2RX_CHAN1_SLOTS_MASK |
2939a9ba6151SMark Brown 			    WM8996_AIF2RX_CHAN1_START_SLOT_MASK,
2940a9ba6151SMark Brown 			    1 << WM8996_AIF2RX_CHAN1_SLOTS_SHIFT | 1);
2941a9ba6151SMark Brown 
2942a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_0_CONFIGURATION,
2943a9ba6151SMark Brown 			    WM8996_AIF1TX_CHAN0_SLOTS_MASK |
2944a9ba6151SMark Brown 			    WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2945a9ba6151SMark Brown 			    1 << WM8996_AIF1TX_CHAN0_SLOTS_SHIFT | 0);
2946a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
2947a9ba6151SMark Brown 			    WM8996_AIF1TX_CHAN1_SLOTS_MASK |
2948a9ba6151SMark Brown 			    WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2949a9ba6151SMark Brown 			    1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
2950a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_2_CONFIGURATION,
2951a9ba6151SMark Brown 			    WM8996_AIF1TX_CHAN2_SLOTS_MASK |
2952a9ba6151SMark Brown 			    WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2953a9ba6151SMark Brown 			    1 << WM8996_AIF1TX_CHAN2_SLOTS_SHIFT | 0);
2954a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_3_CONFIGURATION,
2955a9ba6151SMark Brown 			    WM8996_AIF1TX_CHAN3_SLOTS_MASK |
2956a9ba6151SMark Brown 			    WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2957a9ba6151SMark Brown 			    1 << WM8996_AIF1TX_CHAN3_SLOTS_SHIFT | 1);
2958a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_4_CONFIGURATION,
2959a9ba6151SMark Brown 			    WM8996_AIF1TX_CHAN4_SLOTS_MASK |
2960a9ba6151SMark Brown 			    WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2961a9ba6151SMark Brown 			    1 << WM8996_AIF1TX_CHAN4_SLOTS_SHIFT | 0);
2962a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_5_CONFIGURATION,
2963a9ba6151SMark Brown 			    WM8996_AIF1TX_CHAN5_SLOTS_MASK |
2964a9ba6151SMark Brown 			    WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2965a9ba6151SMark Brown 			    1 << WM8996_AIF1TX_CHAN5_SLOTS_SHIFT | 1);
2966a9ba6151SMark Brown 
2967a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_AIF2TX_CHANNEL_0_CONFIGURATION,
2968a9ba6151SMark Brown 			    WM8996_AIF2TX_CHAN0_SLOTS_MASK |
2969a9ba6151SMark Brown 			    WM8996_AIF2TX_CHAN0_START_SLOT_MASK,
2970a9ba6151SMark Brown 			    1 << WM8996_AIF2TX_CHAN0_SLOTS_SHIFT | 0);
2971a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
2972a9ba6151SMark Brown 			    WM8996_AIF2TX_CHAN1_SLOTS_MASK |
2973a9ba6151SMark Brown 			    WM8996_AIF2TX_CHAN1_START_SLOT_MASK,
2974a9ba6151SMark Brown 			    1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
2975a9ba6151SMark Brown 
2976a9ba6151SMark Brown 	if (wm8996->pdata.num_retune_mobile_cfgs)
2977a9ba6151SMark Brown 		wm8996_retune_mobile_pdata(codec);
2978a9ba6151SMark Brown 	else
2979a9ba6151SMark Brown 		snd_soc_add_controls(codec, wm8996_eq_controls,
2980a9ba6151SMark Brown 				     ARRAY_SIZE(wm8996_eq_controls));
2981a9ba6151SMark Brown 
2982a9ba6151SMark Brown 	/* If the TX LRCLK pins are not in LRCLK mode configure the
2983a9ba6151SMark Brown 	 * AIFs to source their clocks from the RX LRCLKs.
2984a9ba6151SMark Brown 	 */
2985a9ba6151SMark Brown 	if ((snd_soc_read(codec, WM8996_GPIO_1)))
2986a9ba6151SMark Brown 		snd_soc_update_bits(codec, WM8996_AIF1_TX_LRCLK_2,
2987a9ba6151SMark Brown 				    WM8996_AIF1TX_LRCLK_MODE,
2988a9ba6151SMark Brown 				    WM8996_AIF1TX_LRCLK_MODE);
2989a9ba6151SMark Brown 
2990a9ba6151SMark Brown 	if ((snd_soc_read(codec, WM8996_GPIO_2)))
2991a9ba6151SMark Brown 		snd_soc_update_bits(codec, WM8996_AIF2_TX_LRCLK_2,
2992a9ba6151SMark Brown 				    WM8996_AIF2TX_LRCLK_MODE,
2993a9ba6151SMark Brown 				    WM8996_AIF2TX_LRCLK_MODE);
2994a9ba6151SMark Brown 
2995a9ba6151SMark Brown 	if (i2c->irq) {
2996a9ba6151SMark Brown 		if (wm8996->pdata.irq_flags)
2997a9ba6151SMark Brown 			irq_flags = wm8996->pdata.irq_flags;
2998a9ba6151SMark Brown 		else
2999a9ba6151SMark Brown 			irq_flags = IRQF_TRIGGER_LOW;
3000a9ba6151SMark Brown 
3001a9ba6151SMark Brown 		irq_flags |= IRQF_ONESHOT;
3002a9ba6151SMark Brown 
3003a9ba6151SMark Brown 		if (irq_flags & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING))
3004a9ba6151SMark Brown 			ret = request_threaded_irq(i2c->irq, NULL,
3005a9ba6151SMark Brown 						   wm8996_edge_irq,
3006a9ba6151SMark Brown 						   irq_flags, "wm8996", codec);
3007a9ba6151SMark Brown 		else
3008a9ba6151SMark Brown 			ret = request_threaded_irq(i2c->irq, NULL, wm8996_irq,
3009a9ba6151SMark Brown 						   irq_flags, "wm8996", codec);
3010a9ba6151SMark Brown 
3011a9ba6151SMark Brown 		if (ret == 0) {
3012a9ba6151SMark Brown 			/* Unmask the interrupt */
3013a9ba6151SMark Brown 			snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
3014a9ba6151SMark Brown 					    WM8996_IM_IRQ, 0);
3015a9ba6151SMark Brown 
3016a9ba6151SMark Brown 			/* Enable error reporting and DC servo status */
3017a9ba6151SMark Brown 			snd_soc_update_bits(codec,
3018a9ba6151SMark Brown 					    WM8996_INTERRUPT_STATUS_2_MASK,
3019a9ba6151SMark Brown 					    WM8996_IM_DCS_DONE_23_EINT |
3020a9ba6151SMark Brown 					    WM8996_IM_DCS_DONE_01_EINT |
3021a9ba6151SMark Brown 					    WM8996_IM_FLL_LOCK_EINT |
3022a9ba6151SMark Brown 					    WM8996_IM_FIFOS_ERR_EINT,
3023a9ba6151SMark Brown 					    0);
3024a9ba6151SMark Brown 		} else {
3025a9ba6151SMark Brown 			dev_err(codec->dev, "Failed to request IRQ: %d\n",
3026a9ba6151SMark Brown 				ret);
3027a9ba6151SMark Brown 		}
3028a9ba6151SMark Brown 	}
3029a9ba6151SMark Brown 
3030a9ba6151SMark Brown 	return 0;
3031a9ba6151SMark Brown 
3032a9ba6151SMark Brown err:
3033a9ba6151SMark Brown 	return ret;
3034a9ba6151SMark Brown }
3035a9ba6151SMark Brown 
3036a9ba6151SMark Brown static int wm8996_remove(struct snd_soc_codec *codec)
3037a9ba6151SMark Brown {
3038a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
3039a9ba6151SMark Brown 	struct i2c_client *i2c = to_i2c_client(codec->dev);
3040a9ba6151SMark Brown 	int i;
3041a9ba6151SMark Brown 
3042a9ba6151SMark Brown 	snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
3043a9ba6151SMark Brown 			    WM8996_IM_IRQ, WM8996_IM_IRQ);
3044a9ba6151SMark Brown 
3045a9ba6151SMark Brown 	if (i2c->irq)
3046a9ba6151SMark Brown 		free_irq(i2c->irq, codec);
3047a9ba6151SMark Brown 
3048a9ba6151SMark Brown 	for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
3049a9ba6151SMark Brown 		regulator_unregister_notifier(wm8996->supplies[i].consumer,
3050a9ba6151SMark Brown 					      &wm8996->disable_nb[i]);
3051c83495afSMark Brown 	regulator_put(wm8996->cpvdd);
3052a9ba6151SMark Brown 	regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
3053a9ba6151SMark Brown 
3054a9ba6151SMark Brown 	return 0;
3055a9ba6151SMark Brown }
3056a9ba6151SMark Brown 
30571b39bf34SMark Brown static int wm8996_soc_volatile_register(struct snd_soc_codec *codec,
30581b39bf34SMark Brown 					unsigned int reg)
30591b39bf34SMark Brown {
30601b39bf34SMark Brown 	return true;
30611b39bf34SMark Brown }
30621b39bf34SMark Brown 
3063a9ba6151SMark Brown static struct snd_soc_codec_driver soc_codec_dev_wm8996 = {
3064a9ba6151SMark Brown 	.probe =	wm8996_probe,
3065a9ba6151SMark Brown 	.remove =	wm8996_remove,
3066a9ba6151SMark Brown 	.set_bias_level = wm8996_set_bias_level,
3067eb3032f8SAxel Lin 	.idle_bias_off	= true,
3068a9ba6151SMark Brown 	.seq_notifier = wm8996_seq_notifier,
3069a9ba6151SMark Brown 	.controls = wm8996_snd_controls,
3070a9ba6151SMark Brown 	.num_controls = ARRAY_SIZE(wm8996_snd_controls),
3071a9ba6151SMark Brown 	.dapm_widgets = wm8996_dapm_widgets,
3072a9ba6151SMark Brown 	.num_dapm_widgets = ARRAY_SIZE(wm8996_dapm_widgets),
3073a9ba6151SMark Brown 	.dapm_routes = wm8996_dapm_routes,
3074a9ba6151SMark Brown 	.num_dapm_routes = ARRAY_SIZE(wm8996_dapm_routes),
3075a9ba6151SMark Brown 	.set_pll = wm8996_set_fll,
30761b39bf34SMark Brown 	.reg_cache_size = WM8996_MAX_REGISTER,
30771b39bf34SMark Brown 	.volatile_register = wm8996_soc_volatile_register,
3078a9ba6151SMark Brown };
3079a9ba6151SMark Brown 
3080a9ba6151SMark Brown #define WM8996_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
3081a9ba6151SMark Brown 		      SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
3082a9ba6151SMark Brown #define WM8996_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
3083a9ba6151SMark Brown 			SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE |\
3084a9ba6151SMark Brown 			SNDRV_PCM_FMTBIT_S32_LE)
3085a9ba6151SMark Brown 
308685e7652dSLars-Peter Clausen static const struct snd_soc_dai_ops wm8996_dai_ops = {
3087a9ba6151SMark Brown 	.set_fmt = wm8996_set_fmt,
3088a9ba6151SMark Brown 	.hw_params = wm8996_hw_params,
3089a9ba6151SMark Brown 	.set_sysclk = wm8996_set_sysclk,
3090a9ba6151SMark Brown };
3091a9ba6151SMark Brown 
3092a9ba6151SMark Brown static struct snd_soc_dai_driver wm8996_dai[] = {
3093a9ba6151SMark Brown 	{
3094a9ba6151SMark Brown 		.name = "wm8996-aif1",
3095a9ba6151SMark Brown 		.playback = {
3096a9ba6151SMark Brown 			.stream_name = "AIF1 Playback",
3097a9ba6151SMark Brown 			.channels_min = 1,
3098a9ba6151SMark Brown 			.channels_max = 6,
3099a9ba6151SMark Brown 			.rates = WM8996_RATES,
3100a9ba6151SMark Brown 			.formats = WM8996_FORMATS,
3101a4b52337SMark Brown 			.sig_bits = 24,
3102a9ba6151SMark Brown 		},
3103a9ba6151SMark Brown 		.capture = {
3104a9ba6151SMark Brown 			 .stream_name = "AIF1 Capture",
3105a9ba6151SMark Brown 			 .channels_min = 1,
3106a9ba6151SMark Brown 			 .channels_max = 6,
3107a9ba6151SMark Brown 			 .rates = WM8996_RATES,
3108a9ba6151SMark Brown 			 .formats = WM8996_FORMATS,
3109a4b52337SMark Brown 			 .sig_bits = 24,
3110a9ba6151SMark Brown 		 },
3111a9ba6151SMark Brown 		.ops = &wm8996_dai_ops,
3112a9ba6151SMark Brown 	},
3113a9ba6151SMark Brown 	{
3114a9ba6151SMark Brown 		.name = "wm8996-aif2",
3115a9ba6151SMark Brown 		.playback = {
3116a9ba6151SMark Brown 			.stream_name = "AIF2 Playback",
3117a9ba6151SMark Brown 			.channels_min = 1,
3118a9ba6151SMark Brown 			.channels_max = 2,
3119a9ba6151SMark Brown 			.rates = WM8996_RATES,
3120a9ba6151SMark Brown 			.formats = WM8996_FORMATS,
3121a4b52337SMark Brown 			.sig_bits = 24,
3122a9ba6151SMark Brown 		},
3123a9ba6151SMark Brown 		.capture = {
3124a9ba6151SMark Brown 			 .stream_name = "AIF2 Capture",
3125a9ba6151SMark Brown 			 .channels_min = 1,
3126a9ba6151SMark Brown 			 .channels_max = 2,
3127a9ba6151SMark Brown 			 .rates = WM8996_RATES,
3128a9ba6151SMark Brown 			 .formats = WM8996_FORMATS,
3129a4b52337SMark Brown 			.sig_bits = 24,
3130a9ba6151SMark Brown 		 },
3131a9ba6151SMark Brown 		.ops = &wm8996_dai_ops,
3132a9ba6151SMark Brown 	},
3133a9ba6151SMark Brown };
3134a9ba6151SMark Brown 
3135a9ba6151SMark Brown static __devinit int wm8996_i2c_probe(struct i2c_client *i2c,
3136a9ba6151SMark Brown 				      const struct i2c_device_id *id)
3137a9ba6151SMark Brown {
3138a9ba6151SMark Brown 	struct wm8996_priv *wm8996;
3139ee5f3872SMark Brown 	int ret, i;
3140ee5f3872SMark Brown 	unsigned int reg;
3141a9ba6151SMark Brown 
3142a290986bSMark Brown 	wm8996 = devm_kzalloc(&i2c->dev, sizeof(struct wm8996_priv),
3143a290986bSMark Brown 			      GFP_KERNEL);
3144a9ba6151SMark Brown 	if (wm8996 == NULL)
3145a9ba6151SMark Brown 		return -ENOMEM;
3146a9ba6151SMark Brown 
3147a9ba6151SMark Brown 	i2c_set_clientdata(i2c, wm8996);
3148b2d1e233SMark Brown 	wm8996->dev = &i2c->dev;
3149a9ba6151SMark Brown 
3150a9ba6151SMark Brown 	if (dev_get_platdata(&i2c->dev))
3151a9ba6151SMark Brown 		memcpy(&wm8996->pdata, dev_get_platdata(&i2c->dev),
3152a9ba6151SMark Brown 		       sizeof(wm8996->pdata));
3153a9ba6151SMark Brown 
3154a9ba6151SMark Brown 	if (wm8996->pdata.ldo_ena > 0) {
3155a9ba6151SMark Brown 		ret = gpio_request_one(wm8996->pdata.ldo_ena,
3156a9ba6151SMark Brown 				       GPIOF_OUT_INIT_LOW, "WM8996 ENA");
3157a9ba6151SMark Brown 		if (ret < 0) {
3158a9ba6151SMark Brown 			dev_err(&i2c->dev, "Failed to request GPIO %d: %d\n",
3159a9ba6151SMark Brown 				wm8996->pdata.ldo_ena, ret);
3160a9ba6151SMark Brown 			goto err;
3161a9ba6151SMark Brown 		}
3162a9ba6151SMark Brown 	}
3163a9ba6151SMark Brown 
3164ee5f3872SMark Brown 	for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
3165ee5f3872SMark Brown 		wm8996->supplies[i].supply = wm8996_supply_names[i];
3166ee5f3872SMark Brown 
3167ee5f3872SMark Brown 	ret = regulator_bulk_get(&i2c->dev, ARRAY_SIZE(wm8996->supplies),
3168ee5f3872SMark Brown 				 wm8996->supplies);
3169ee5f3872SMark Brown 	if (ret != 0) {
3170ee5f3872SMark Brown 		dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
3171ee5f3872SMark Brown 		goto err_gpio;
3172ee5f3872SMark Brown 	}
3173ee5f3872SMark Brown 
3174ee5f3872SMark Brown 	wm8996->cpvdd = regulator_get(&i2c->dev, "CPVDD");
3175ee5f3872SMark Brown 	if (IS_ERR(wm8996->cpvdd)) {
3176ee5f3872SMark Brown 		ret = PTR_ERR(wm8996->cpvdd);
3177ee5f3872SMark Brown 		dev_err(&i2c->dev, "Failed to get CPVDD: %d\n", ret);
3178ee5f3872SMark Brown 		goto err_get;
3179ee5f3872SMark Brown 	}
3180ee5f3872SMark Brown 
3181ee5f3872SMark Brown 	ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
3182ee5f3872SMark Brown 				    wm8996->supplies);
3183ee5f3872SMark Brown 	if (ret != 0) {
3184ee5f3872SMark Brown 		dev_err(&i2c->dev, "Failed to enable supplies: %d\n", ret);
3185ee5f3872SMark Brown 		goto err_cpvdd;
3186ee5f3872SMark Brown 	}
3187ee5f3872SMark Brown 
3188ee5f3872SMark Brown 	if (wm8996->pdata.ldo_ena > 0) {
3189ee5f3872SMark Brown 		gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 1);
3190ee5f3872SMark Brown 		msleep(5);
3191ee5f3872SMark Brown 	}
3192ee5f3872SMark Brown 
3193ee5f3872SMark Brown 	wm8996->regmap = regmap_init_i2c(i2c, &wm8996_regmap);
3194ee5f3872SMark Brown 	if (IS_ERR(wm8996->regmap)) {
3195ee5f3872SMark Brown 		ret = PTR_ERR(wm8996->regmap);
3196ee5f3872SMark Brown 		dev_err(&i2c->dev, "regmap_init() failed: %d\n", ret);
3197ee5f3872SMark Brown 		goto err_enable;
3198ee5f3872SMark Brown 	}
3199ee5f3872SMark Brown 
3200ee5f3872SMark Brown 	ret = regmap_read(wm8996->regmap, WM8996_SOFTWARE_RESET, &reg);
3201ee5f3872SMark Brown 	if (ret < 0) {
3202ee5f3872SMark Brown 		dev_err(&i2c->dev, "Failed to read ID register: %d\n", ret);
3203ee5f3872SMark Brown 		goto err_regmap;
3204ee5f3872SMark Brown 	}
3205ee5f3872SMark Brown 	if (reg != 0x8915) {
3206ee5f3872SMark Brown 		dev_err(&i2c->dev, "Device is not a WM8996, ID %x\n", ret);
3207ee5f3872SMark Brown 		ret = -EINVAL;
3208ee5f3872SMark Brown 		goto err_regmap;
3209ee5f3872SMark Brown 	}
3210ee5f3872SMark Brown 
3211ee5f3872SMark Brown 	ret = regmap_read(wm8996->regmap, WM8996_CHIP_REVISION, &reg);
3212ee5f3872SMark Brown 	if (ret < 0) {
3213ee5f3872SMark Brown 		dev_err(&i2c->dev, "Failed to read device revision: %d\n",
3214ee5f3872SMark Brown 			ret);
3215ee5f3872SMark Brown 		goto err_regmap;
3216ee5f3872SMark Brown 	}
3217ee5f3872SMark Brown 
3218ee5f3872SMark Brown 	dev_info(&i2c->dev, "revision %c\n",
3219ee5f3872SMark Brown 		 (reg & WM8996_CHIP_REV_MASK) + 'A');
3220ee5f3872SMark Brown 
3221ee5f3872SMark Brown 	regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
3222ee5f3872SMark Brown 
3223ee5f3872SMark Brown 	ret = wm8996_reset(wm8996);
3224ee5f3872SMark Brown 	if (ret < 0) {
3225ee5f3872SMark Brown 		dev_err(&i2c->dev, "Failed to issue reset\n");
3226ee5f3872SMark Brown 		goto err_regmap;
3227ee5f3872SMark Brown 	}
3228ee5f3872SMark Brown 
3229b2d1e233SMark Brown 	wm8996_init_gpio(wm8996);
3230b2d1e233SMark Brown 
3231a9ba6151SMark Brown 	ret = snd_soc_register_codec(&i2c->dev,
3232a9ba6151SMark Brown 				     &soc_codec_dev_wm8996, wm8996_dai,
3233a9ba6151SMark Brown 				     ARRAY_SIZE(wm8996_dai));
3234a9ba6151SMark Brown 	if (ret < 0)
3235b2d1e233SMark Brown 		goto err_gpiolib;
3236a9ba6151SMark Brown 
3237a9ba6151SMark Brown 	return ret;
3238a9ba6151SMark Brown 
3239b2d1e233SMark Brown err_gpiolib:
3240b2d1e233SMark Brown 	wm8996_free_gpio(wm8996);
3241ee5f3872SMark Brown err_regmap:
3242ee5f3872SMark Brown 	regmap_exit(wm8996->regmap);
3243ee5f3872SMark Brown err_enable:
3244ee5f3872SMark Brown 	if (wm8996->pdata.ldo_ena > 0)
3245ee5f3872SMark Brown 		gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
3246ee5f3872SMark Brown 	regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
3247ee5f3872SMark Brown err_cpvdd:
3248ee5f3872SMark Brown 	regulator_put(wm8996->cpvdd);
3249ee5f3872SMark Brown err_get:
3250ee5f3872SMark Brown 	regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
3251a9ba6151SMark Brown err_gpio:
3252a9ba6151SMark Brown 	if (wm8996->pdata.ldo_ena > 0)
3253a9ba6151SMark Brown 		gpio_free(wm8996->pdata.ldo_ena);
3254a9ba6151SMark Brown err:
3255a9ba6151SMark Brown 
3256a9ba6151SMark Brown 	return ret;
3257a9ba6151SMark Brown }
3258a9ba6151SMark Brown 
3259a9ba6151SMark Brown static __devexit int wm8996_i2c_remove(struct i2c_client *client)
3260a9ba6151SMark Brown {
3261a9ba6151SMark Brown 	struct wm8996_priv *wm8996 = i2c_get_clientdata(client);
3262a9ba6151SMark Brown 
3263a9ba6151SMark Brown 	snd_soc_unregister_codec(&client->dev);
3264b2d1e233SMark Brown 	wm8996_free_gpio(wm8996);
3265ee5f3872SMark Brown 	regulator_put(wm8996->cpvdd);
3266ee5f3872SMark Brown 	regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
3267ee5f3872SMark Brown 	regmap_exit(wm8996->regmap);
3268ee5f3872SMark Brown 	if (wm8996->pdata.ldo_ena > 0) {
3269ee5f3872SMark Brown 		gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
3270a9ba6151SMark Brown 		gpio_free(wm8996->pdata.ldo_ena);
3271ee5f3872SMark Brown 	}
3272a9ba6151SMark Brown 	return 0;
3273a9ba6151SMark Brown }
3274a9ba6151SMark Brown 
3275a9ba6151SMark Brown static const struct i2c_device_id wm8996_i2c_id[] = {
3276a9ba6151SMark Brown 	{ "wm8996", 0 },
3277a9ba6151SMark Brown 	{ }
3278a9ba6151SMark Brown };
3279a9ba6151SMark Brown MODULE_DEVICE_TABLE(i2c, wm8996_i2c_id);
3280a9ba6151SMark Brown 
3281a9ba6151SMark Brown static struct i2c_driver wm8996_i2c_driver = {
3282a9ba6151SMark Brown 	.driver = {
3283a9ba6151SMark Brown 		.name = "wm8996",
3284a9ba6151SMark Brown 		.owner = THIS_MODULE,
3285a9ba6151SMark Brown 	},
3286a9ba6151SMark Brown 	.probe =    wm8996_i2c_probe,
3287a9ba6151SMark Brown 	.remove =   __devexit_p(wm8996_i2c_remove),
3288a9ba6151SMark Brown 	.id_table = wm8996_i2c_id,
3289a9ba6151SMark Brown };
3290a9ba6151SMark Brown 
3291a9ba6151SMark Brown static int __init wm8996_modinit(void)
3292a9ba6151SMark Brown {
3293a9ba6151SMark Brown 	int ret;
3294a9ba6151SMark Brown 
3295a9ba6151SMark Brown 	ret = i2c_add_driver(&wm8996_i2c_driver);
3296a9ba6151SMark Brown 	if (ret != 0) {
3297a9ba6151SMark Brown 		printk(KERN_ERR "Failed to register WM8996 I2C driver: %d\n",
3298a9ba6151SMark Brown 		       ret);
3299a9ba6151SMark Brown 	}
3300a9ba6151SMark Brown 
3301a9ba6151SMark Brown 	return ret;
3302a9ba6151SMark Brown }
3303a9ba6151SMark Brown module_init(wm8996_modinit);
3304a9ba6151SMark Brown 
3305a9ba6151SMark Brown static void __exit wm8996_exit(void)
3306a9ba6151SMark Brown {
3307a9ba6151SMark Brown 	i2c_del_driver(&wm8996_i2c_driver);
3308a9ba6151SMark Brown }
3309a9ba6151SMark Brown module_exit(wm8996_exit);
3310a9ba6151SMark Brown 
3311a9ba6151SMark Brown MODULE_DESCRIPTION("ASoC WM8996 driver");
3312a9ba6151SMark Brown MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
3313a9ba6151SMark Brown MODULE_LICENSE("GPL");
3314