xref: /openbmc/linux/sound/soc/codecs/wm8983.c (revision ae170688)
16b3860b0SDimitris Papastamos /*
26b3860b0SDimitris Papastamos  * wm8983.c  --  WM8983 ALSA SoC Audio driver
36b3860b0SDimitris Papastamos  *
46b3860b0SDimitris Papastamos  * Copyright 2011 Wolfson Microelectronics plc
56b3860b0SDimitris Papastamos  *
66b3860b0SDimitris Papastamos  * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
76b3860b0SDimitris Papastamos  *
86b3860b0SDimitris Papastamos  * This program is free software; you can redistribute it and/or modify
96b3860b0SDimitris Papastamos  * it under the terms of the GNU General Public License version 2 as
106b3860b0SDimitris Papastamos  * published by the Free Software Foundation.
116b3860b0SDimitris Papastamos  */
126b3860b0SDimitris Papastamos 
136b3860b0SDimitris Papastamos #include <linux/module.h>
146b3860b0SDimitris Papastamos #include <linux/moduleparam.h>
156b3860b0SDimitris Papastamos #include <linux/init.h>
166b3860b0SDimitris Papastamos #include <linux/delay.h>
176b3860b0SDimitris Papastamos #include <linux/pm.h>
186b3860b0SDimitris Papastamos #include <linux/i2c.h>
192ee01ac6SMark Brown #include <linux/regmap.h>
206b3860b0SDimitris Papastamos #include <linux/spi/spi.h>
216b3860b0SDimitris Papastamos #include <linux/slab.h>
226b3860b0SDimitris Papastamos #include <sound/core.h>
236b3860b0SDimitris Papastamos #include <sound/pcm.h>
246b3860b0SDimitris Papastamos #include <sound/pcm_params.h>
256b3860b0SDimitris Papastamos #include <sound/soc.h>
266b3860b0SDimitris Papastamos #include <sound/initval.h>
276b3860b0SDimitris Papastamos #include <sound/tlv.h>
286b3860b0SDimitris Papastamos 
296b3860b0SDimitris Papastamos #include "wm8983.h"
306b3860b0SDimitris Papastamos 
312ee01ac6SMark Brown static const struct reg_default wm8983_defaults[] = {
322ee01ac6SMark Brown 	{ 0x01, 0x0000 },     /* R1  - Power management 1 */
332ee01ac6SMark Brown 	{ 0x02, 0x0000 },     /* R2  - Power management 2 */
342ee01ac6SMark Brown 	{ 0x03, 0x0000 },     /* R3  - Power management 3 */
352ee01ac6SMark Brown 	{ 0x04, 0x0050 },     /* R4  - Audio Interface */
362ee01ac6SMark Brown 	{ 0x05, 0x0000 },     /* R5  - Companding control */
372ee01ac6SMark Brown 	{ 0x06, 0x0140 },     /* R6  - Clock Gen control */
382ee01ac6SMark Brown 	{ 0x07, 0x0000 },     /* R7  - Additional control */
392ee01ac6SMark Brown 	{ 0x08, 0x0000 },     /* R8  - GPIO Control */
402ee01ac6SMark Brown 	{ 0x09, 0x0000 },     /* R9  - Jack Detect Control 1 */
412ee01ac6SMark Brown 	{ 0x0A, 0x0000 },     /* R10 - DAC Control */
422ee01ac6SMark Brown 	{ 0x0B, 0x00FF },     /* R11 - Left DAC digital Vol */
432ee01ac6SMark Brown 	{ 0x0C, 0x00FF },     /* R12 - Right DAC digital vol */
442ee01ac6SMark Brown 	{ 0x0D, 0x0000 },     /* R13 - Jack Detect Control 2 */
452ee01ac6SMark Brown 	{ 0x0E, 0x0100 },     /* R14 - ADC Control */
462ee01ac6SMark Brown 	{ 0x0F, 0x00FF },     /* R15 - Left ADC Digital Vol */
472ee01ac6SMark Brown 	{ 0x10, 0x00FF },     /* R16 - Right ADC Digital Vol */
482ee01ac6SMark Brown 	{ 0x12, 0x012C },     /* R18 - EQ1 - low shelf */
492ee01ac6SMark Brown 	{ 0x13, 0x002C },     /* R19 - EQ2 - peak 1 */
502ee01ac6SMark Brown 	{ 0x14, 0x002C },     /* R20 - EQ3 - peak 2 */
512ee01ac6SMark Brown 	{ 0x15, 0x002C },     /* R21 - EQ4 - peak 3 */
522ee01ac6SMark Brown 	{ 0x16, 0x002C },     /* R22 - EQ5 - high shelf */
532ee01ac6SMark Brown 	{ 0x18, 0x0032 },     /* R24 - DAC Limiter 1 */
542ee01ac6SMark Brown 	{ 0x19, 0x0000 },     /* R25 - DAC Limiter 2 */
552ee01ac6SMark Brown 	{ 0x1B, 0x0000 },     /* R27 - Notch Filter 1 */
562ee01ac6SMark Brown 	{ 0x1C, 0x0000 },     /* R28 - Notch Filter 2 */
572ee01ac6SMark Brown 	{ 0x1D, 0x0000 },     /* R29 - Notch Filter 3 */
582ee01ac6SMark Brown 	{ 0x1E, 0x0000 },     /* R30 - Notch Filter 4 */
592ee01ac6SMark Brown 	{ 0x20, 0x0038 },     /* R32 - ALC control 1 */
602ee01ac6SMark Brown 	{ 0x21, 0x000B },     /* R33 - ALC control 2 */
612ee01ac6SMark Brown 	{ 0x22, 0x0032 },     /* R34 - ALC control 3 */
622ee01ac6SMark Brown 	{ 0x23, 0x0000 },     /* R35 - Noise Gate */
632ee01ac6SMark Brown 	{ 0x24, 0x0008 },     /* R36 - PLL N */
642ee01ac6SMark Brown 	{ 0x25, 0x000C },     /* R37 - PLL K 1 */
652ee01ac6SMark Brown 	{ 0x26, 0x0093 },     /* R38 - PLL K 2 */
662ee01ac6SMark Brown 	{ 0x27, 0x00E9 },     /* R39 - PLL K 3 */
672ee01ac6SMark Brown 	{ 0x29, 0x0000 },     /* R41 - 3D control */
682ee01ac6SMark Brown 	{ 0x2A, 0x0000 },     /* R42 - OUT4 to ADC */
692ee01ac6SMark Brown 	{ 0x2B, 0x0000 },     /* R43 - Beep control */
702ee01ac6SMark Brown 	{ 0x2C, 0x0033 },     /* R44 - Input ctrl */
712ee01ac6SMark Brown 	{ 0x2D, 0x0010 },     /* R45 - Left INP PGA gain ctrl */
722ee01ac6SMark Brown 	{ 0x2E, 0x0010 },     /* R46 - Right INP PGA gain ctrl */
732ee01ac6SMark Brown 	{ 0x2F, 0x0100 },     /* R47 - Left ADC BOOST ctrl */
742ee01ac6SMark Brown 	{ 0x30, 0x0100 },     /* R48 - Right ADC BOOST ctrl */
752ee01ac6SMark Brown 	{ 0x31, 0x0002 },     /* R49 - Output ctrl */
762ee01ac6SMark Brown 	{ 0x32, 0x0001 },     /* R50 - Left mixer ctrl */
772ee01ac6SMark Brown 	{ 0x33, 0x0001 },     /* R51 - Right mixer ctrl */
782ee01ac6SMark Brown 	{ 0x34, 0x0039 },     /* R52 - LOUT1 (HP) volume ctrl */
792ee01ac6SMark Brown 	{ 0x35, 0x0039 },     /* R53 - ROUT1 (HP) volume ctrl */
802ee01ac6SMark Brown 	{ 0x36, 0x0039 },     /* R54 - LOUT2 (SPK) volume ctrl */
812ee01ac6SMark Brown 	{ 0x37, 0x0039 },     /* R55 - ROUT2 (SPK) volume ctrl */
822ee01ac6SMark Brown 	{ 0x38, 0x0001 },     /* R56 - OUT3 mixer ctrl */
832ee01ac6SMark Brown 	{ 0x39, 0x0001 },     /* R57 - OUT4 (MONO) mix ctrl */
842ee01ac6SMark Brown 	{ 0x3D, 0x0000 },      /* R61 - BIAS CTRL */
856b3860b0SDimitris Papastamos };
866b3860b0SDimitris Papastamos 
876b3860b0SDimitris Papastamos static const struct wm8983_reg_access {
886b3860b0SDimitris Papastamos 	u16 read; /* Mask of readable bits */
896b3860b0SDimitris Papastamos 	u16 write; /* Mask of writable bits */
906b3860b0SDimitris Papastamos } wm8983_access_masks[WM8983_MAX_REGISTER + 1] = {
916b3860b0SDimitris Papastamos 	[0x00] = { 0x0000, 0x01FF }, /* R0  - Software Reset */
926b3860b0SDimitris Papastamos 	[0x01] = { 0x0000, 0x01FF }, /* R1  - Power management 1 */
936b3860b0SDimitris Papastamos 	[0x02] = { 0x0000, 0x01FF }, /* R2  - Power management 2 */
946b3860b0SDimitris Papastamos 	[0x03] = { 0x0000, 0x01EF }, /* R3  - Power management 3 */
956b3860b0SDimitris Papastamos 	[0x04] = { 0x0000, 0x01FF }, /* R4  - Audio Interface */
966b3860b0SDimitris Papastamos 	[0x05] = { 0x0000, 0x003F }, /* R5  - Companding control */
976b3860b0SDimitris Papastamos 	[0x06] = { 0x0000, 0x01FD }, /* R6  - Clock Gen control */
986b3860b0SDimitris Papastamos 	[0x07] = { 0x0000, 0x000F }, /* R7  - Additional control */
996b3860b0SDimitris Papastamos 	[0x08] = { 0x0000, 0x003F }, /* R8  - GPIO Control */
1006b3860b0SDimitris Papastamos 	[0x09] = { 0x0000, 0x0070 }, /* R9  - Jack Detect Control 1 */
1016b3860b0SDimitris Papastamos 	[0x0A] = { 0x0000, 0x004F }, /* R10 - DAC Control */
1026b3860b0SDimitris Papastamos 	[0x0B] = { 0x0000, 0x01FF }, /* R11 - Left DAC digital Vol */
1036b3860b0SDimitris Papastamos 	[0x0C] = { 0x0000, 0x01FF }, /* R12 - Right DAC digital vol */
1046b3860b0SDimitris Papastamos 	[0x0D] = { 0x0000, 0x00FF }, /* R13 - Jack Detect Control 2 */
1056b3860b0SDimitris Papastamos 	[0x0E] = { 0x0000, 0x01FB }, /* R14 - ADC Control */
1066b3860b0SDimitris Papastamos 	[0x0F] = { 0x0000, 0x01FF }, /* R15 - Left ADC Digital Vol */
1076b3860b0SDimitris Papastamos 	[0x10] = { 0x0000, 0x01FF }, /* R16 - Right ADC Digital Vol */
1086b3860b0SDimitris Papastamos 	[0x12] = { 0x0000, 0x017F }, /* R18 - EQ1 - low shelf */
1096b3860b0SDimitris Papastamos 	[0x13] = { 0x0000, 0x017F }, /* R19 - EQ2 - peak 1 */
1106b3860b0SDimitris Papastamos 	[0x14] = { 0x0000, 0x017F }, /* R20 - EQ3 - peak 2 */
1116b3860b0SDimitris Papastamos 	[0x15] = { 0x0000, 0x017F }, /* R21 - EQ4 - peak 3 */
1126b3860b0SDimitris Papastamos 	[0x16] = { 0x0000, 0x007F }, /* R22 - EQ5 - high shelf */
1136b3860b0SDimitris Papastamos 	[0x18] = { 0x0000, 0x01FF }, /* R24 - DAC Limiter 1 */
1146b3860b0SDimitris Papastamos 	[0x19] = { 0x0000, 0x007F }, /* R25 - DAC Limiter 2 */
1156b3860b0SDimitris Papastamos 	[0x1B] = { 0x0000, 0x01FF }, /* R27 - Notch Filter 1 */
1166b3860b0SDimitris Papastamos 	[0x1C] = { 0x0000, 0x017F }, /* R28 - Notch Filter 2 */
1176b3860b0SDimitris Papastamos 	[0x1D] = { 0x0000, 0x017F }, /* R29 - Notch Filter 3 */
1186b3860b0SDimitris Papastamos 	[0x1E] = { 0x0000, 0x017F }, /* R30 - Notch Filter 4 */
1196b3860b0SDimitris Papastamos 	[0x20] = { 0x0000, 0x01BF }, /* R32 - ALC control 1 */
1206b3860b0SDimitris Papastamos 	[0x21] = { 0x0000, 0x00FF }, /* R33 - ALC control 2 */
1216b3860b0SDimitris Papastamos 	[0x22] = { 0x0000, 0x01FF }, /* R34 - ALC control 3 */
1226b3860b0SDimitris Papastamos 	[0x23] = { 0x0000, 0x000F }, /* R35 - Noise Gate */
1236b3860b0SDimitris Papastamos 	[0x24] = { 0x0000, 0x001F }, /* R36 - PLL N */
1246b3860b0SDimitris Papastamos 	[0x25] = { 0x0000, 0x003F }, /* R37 - PLL K 1 */
1256b3860b0SDimitris Papastamos 	[0x26] = { 0x0000, 0x01FF }, /* R38 - PLL K 2 */
1266b3860b0SDimitris Papastamos 	[0x27] = { 0x0000, 0x01FF }, /* R39 - PLL K 3 */
1276b3860b0SDimitris Papastamos 	[0x29] = { 0x0000, 0x000F }, /* R41 - 3D control */
1286b3860b0SDimitris Papastamos 	[0x2A] = { 0x0000, 0x01E7 }, /* R42 - OUT4 to ADC */
1296b3860b0SDimitris Papastamos 	[0x2B] = { 0x0000, 0x01BF }, /* R43 - Beep control */
1306b3860b0SDimitris Papastamos 	[0x2C] = { 0x0000, 0x0177 }, /* R44 - Input ctrl */
1316b3860b0SDimitris Papastamos 	[0x2D] = { 0x0000, 0x01FF }, /* R45 - Left INP PGA gain ctrl */
1326b3860b0SDimitris Papastamos 	[0x2E] = { 0x0000, 0x01FF }, /* R46 - Right INP PGA gain ctrl */
1336b3860b0SDimitris Papastamos 	[0x2F] = { 0x0000, 0x0177 }, /* R47 - Left ADC BOOST ctrl */
1346b3860b0SDimitris Papastamos 	[0x30] = { 0x0000, 0x0177 }, /* R48 - Right ADC BOOST ctrl */
1356b3860b0SDimitris Papastamos 	[0x31] = { 0x0000, 0x007F }, /* R49 - Output ctrl */
1366b3860b0SDimitris Papastamos 	[0x32] = { 0x0000, 0x01FF }, /* R50 - Left mixer ctrl */
1376b3860b0SDimitris Papastamos 	[0x33] = { 0x0000, 0x01FF }, /* R51 - Right mixer ctrl */
1386b3860b0SDimitris Papastamos 	[0x34] = { 0x0000, 0x01FF }, /* R52 - LOUT1 (HP) volume ctrl */
1396b3860b0SDimitris Papastamos 	[0x35] = { 0x0000, 0x01FF }, /* R53 - ROUT1 (HP) volume ctrl */
1406b3860b0SDimitris Papastamos 	[0x36] = { 0x0000, 0x01FF }, /* R54 - LOUT2 (SPK) volume ctrl */
1416b3860b0SDimitris Papastamos 	[0x37] = { 0x0000, 0x01FF }, /* R55 - ROUT2 (SPK) volume ctrl */
1426b3860b0SDimitris Papastamos 	[0x38] = { 0x0000, 0x004F }, /* R56 - OUT3 mixer ctrl */
1436b3860b0SDimitris Papastamos 	[0x39] = { 0x0000, 0x00FF }, /* R57 - OUT4 (MONO) mix ctrl */
1446b3860b0SDimitris Papastamos 	[0x3D] = { 0x0000, 0x0100 }  /* R61 - BIAS CTRL */
1456b3860b0SDimitris Papastamos };
1466b3860b0SDimitris Papastamos 
1476b3860b0SDimitris Papastamos /* vol/gain update regs */
1486b3860b0SDimitris Papastamos static const int vol_update_regs[] = {
1496b3860b0SDimitris Papastamos 	WM8983_LEFT_DAC_DIGITAL_VOL,
1506b3860b0SDimitris Papastamos 	WM8983_RIGHT_DAC_DIGITAL_VOL,
1516b3860b0SDimitris Papastamos 	WM8983_LEFT_ADC_DIGITAL_VOL,
1526b3860b0SDimitris Papastamos 	WM8983_RIGHT_ADC_DIGITAL_VOL,
1536b3860b0SDimitris Papastamos 	WM8983_LOUT1_HP_VOLUME_CTRL,
1546b3860b0SDimitris Papastamos 	WM8983_ROUT1_HP_VOLUME_CTRL,
1556b3860b0SDimitris Papastamos 	WM8983_LOUT2_SPK_VOLUME_CTRL,
1566b3860b0SDimitris Papastamos 	WM8983_ROUT2_SPK_VOLUME_CTRL,
1576b3860b0SDimitris Papastamos 	WM8983_LEFT_INP_PGA_GAIN_CTRL,
1586b3860b0SDimitris Papastamos 	WM8983_RIGHT_INP_PGA_GAIN_CTRL
1596b3860b0SDimitris Papastamos };
1606b3860b0SDimitris Papastamos 
1616b3860b0SDimitris Papastamos struct wm8983_priv {
1622ee01ac6SMark Brown 	struct regmap *regmap;
1636b3860b0SDimitris Papastamos 	u32 sysclk;
1646b3860b0SDimitris Papastamos 	u32 bclk;
1656b3860b0SDimitris Papastamos };
1666b3860b0SDimitris Papastamos 
1676b3860b0SDimitris Papastamos static const struct {
1686b3860b0SDimitris Papastamos 	int div;
1696b3860b0SDimitris Papastamos 	int ratio;
1706b3860b0SDimitris Papastamos } fs_ratios[] = {
1716b3860b0SDimitris Papastamos 	{ 10, 128 },
1726b3860b0SDimitris Papastamos 	{ 15, 192 },
1736b3860b0SDimitris Papastamos 	{ 20, 256 },
1746b3860b0SDimitris Papastamos 	{ 30, 384 },
1756b3860b0SDimitris Papastamos 	{ 40, 512 },
1766b3860b0SDimitris Papastamos 	{ 60, 768 },
1776b3860b0SDimitris Papastamos 	{ 80, 1024 },
1786b3860b0SDimitris Papastamos 	{ 120, 1536 }
1796b3860b0SDimitris Papastamos };
1806b3860b0SDimitris Papastamos 
1816b3860b0SDimitris Papastamos static const int srates[] = { 48000, 32000, 24000, 16000, 12000, 8000 };
1826b3860b0SDimitris Papastamos 
1836b3860b0SDimitris Papastamos static const int bclk_divs[] = {
1846b3860b0SDimitris Papastamos 	1, 2, 4, 8, 16, 32
1856b3860b0SDimitris Papastamos };
1866b3860b0SDimitris Papastamos 
1876b3860b0SDimitris Papastamos static int eqmode_get(struct snd_kcontrol *kcontrol,
1886b3860b0SDimitris Papastamos 		      struct snd_ctl_elem_value *ucontrol);
1896b3860b0SDimitris Papastamos static int eqmode_put(struct snd_kcontrol *kcontrol,
1906b3860b0SDimitris Papastamos 		      struct snd_ctl_elem_value *ucontrol);
1916b3860b0SDimitris Papastamos 
1926b3860b0SDimitris Papastamos static const DECLARE_TLV_DB_SCALE(dac_tlv, -12700, 50, 1);
1936b3860b0SDimitris Papastamos static const DECLARE_TLV_DB_SCALE(adc_tlv, -12700, 50, 1);
1946b3860b0SDimitris Papastamos static const DECLARE_TLV_DB_SCALE(out_tlv, -5700, 100, 0);
1956b3860b0SDimitris Papastamos static const DECLARE_TLV_DB_SCALE(lim_thresh_tlv, -600, 100, 0);
1966b3860b0SDimitris Papastamos static const DECLARE_TLV_DB_SCALE(lim_boost_tlv, 0, 100, 0);
1976b3860b0SDimitris Papastamos static const DECLARE_TLV_DB_SCALE(alc_min_tlv, -1200, 600, 0);
1986b3860b0SDimitris Papastamos static const DECLARE_TLV_DB_SCALE(alc_max_tlv, -675, 600, 0);
1996b3860b0SDimitris Papastamos static const DECLARE_TLV_DB_SCALE(alc_tar_tlv, -2250, 150, 0);
2006b3860b0SDimitris Papastamos static const DECLARE_TLV_DB_SCALE(pga_vol_tlv, -1200, 75, 0);
2016b3860b0SDimitris Papastamos static const DECLARE_TLV_DB_SCALE(boost_tlv, -1200, 300, 1);
2026b3860b0SDimitris Papastamos static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
2036b3860b0SDimitris Papastamos static const DECLARE_TLV_DB_SCALE(aux_tlv, -1500, 300, 0);
2046b3860b0SDimitris Papastamos static const DECLARE_TLV_DB_SCALE(bypass_tlv, -1500, 300, 0);
2056b3860b0SDimitris Papastamos static const DECLARE_TLV_DB_SCALE(pga_boost_tlv, 0, 2000, 0);
2066b3860b0SDimitris Papastamos 
2076b3860b0SDimitris Papastamos static const char *alc_sel_text[] = { "Off", "Right", "Left", "Stereo" };
208ae170688STakashi Iwai static SOC_ENUM_SINGLE_DECL(alc_sel, WM8983_ALC_CONTROL_1, 7, alc_sel_text);
2096b3860b0SDimitris Papastamos 
2106b3860b0SDimitris Papastamos static const char *alc_mode_text[] = { "ALC", "Limiter" };
211ae170688STakashi Iwai static SOC_ENUM_SINGLE_DECL(alc_mode, WM8983_ALC_CONTROL_3, 8, alc_mode_text);
2126b3860b0SDimitris Papastamos 
2136b3860b0SDimitris Papastamos static const char *filter_mode_text[] = { "Audio", "Application" };
214ae170688STakashi Iwai static SOC_ENUM_SINGLE_DECL(filter_mode, WM8983_ADC_CONTROL, 7,
2156b3860b0SDimitris Papastamos 			    filter_mode_text);
2166b3860b0SDimitris Papastamos 
2176b3860b0SDimitris Papastamos static const char *eq_bw_text[] = { "Narrow", "Wide" };
2186b3860b0SDimitris Papastamos static const char *eqmode_text[] = { "Capture", "Playback" };
219ae170688STakashi Iwai static SOC_ENUM_SINGLE_EXT_DECL(eqmode, eqmode_text);
2206b3860b0SDimitris Papastamos 
2216b3860b0SDimitris Papastamos static const char *eq1_cutoff_text[] = {
2226b3860b0SDimitris Papastamos 	"80Hz", "105Hz", "135Hz", "175Hz"
2236b3860b0SDimitris Papastamos };
224ae170688STakashi Iwai static SOC_ENUM_SINGLE_DECL(eq1_cutoff, WM8983_EQ1_LOW_SHELF, 5,
2256b3860b0SDimitris Papastamos 			    eq1_cutoff_text);
2266b3860b0SDimitris Papastamos static const char *eq2_cutoff_text[] = {
2276b3860b0SDimitris Papastamos 	"230Hz", "300Hz", "385Hz", "500Hz"
2286b3860b0SDimitris Papastamos };
229ae170688STakashi Iwai static SOC_ENUM_SINGLE_DECL(eq2_bw, WM8983_EQ2_PEAK_1, 8, eq_bw_text);
230ae170688STakashi Iwai static SOC_ENUM_SINGLE_DECL(eq2_cutoff, WM8983_EQ2_PEAK_1, 5, eq2_cutoff_text);
2316b3860b0SDimitris Papastamos static const char *eq3_cutoff_text[] = {
2326b3860b0SDimitris Papastamos 	"650Hz", "850Hz", "1.1kHz", "1.4kHz"
2336b3860b0SDimitris Papastamos };
234ae170688STakashi Iwai static SOC_ENUM_SINGLE_DECL(eq3_bw, WM8983_EQ3_PEAK_2, 8, eq_bw_text);
235ae170688STakashi Iwai static SOC_ENUM_SINGLE_DECL(eq3_cutoff, WM8983_EQ3_PEAK_2, 5, eq3_cutoff_text);
2366b3860b0SDimitris Papastamos static const char *eq4_cutoff_text[] = {
2376b3860b0SDimitris Papastamos 	"1.8kHz", "2.4kHz", "3.2kHz", "4.1kHz"
2386b3860b0SDimitris Papastamos };
239ae170688STakashi Iwai static SOC_ENUM_SINGLE_DECL(eq4_bw, WM8983_EQ4_PEAK_3, 8, eq_bw_text);
240ae170688STakashi Iwai static SOC_ENUM_SINGLE_DECL(eq4_cutoff, WM8983_EQ4_PEAK_3, 5, eq4_cutoff_text);
2416b3860b0SDimitris Papastamos static const char *eq5_cutoff_text[] = {
2426b3860b0SDimitris Papastamos 	"5.3kHz", "6.9kHz", "9kHz", "11.7kHz"
2436b3860b0SDimitris Papastamos };
244ae170688STakashi Iwai static SOC_ENUM_SINGLE_DECL(eq5_cutoff, WM8983_EQ5_HIGH_SHELF, 5,
2456b3860b0SDimitris Papastamos 			    eq5_cutoff_text);
2466b3860b0SDimitris Papastamos 
2476b3860b0SDimitris Papastamos static const char *depth_3d_text[] = {
2486b3860b0SDimitris Papastamos 	"Off",
2496b3860b0SDimitris Papastamos 	"6.67%",
2506b3860b0SDimitris Papastamos 	"13.3%",
2516b3860b0SDimitris Papastamos 	"20%",
2526b3860b0SDimitris Papastamos 	"26.7%",
2536b3860b0SDimitris Papastamos 	"33.3%",
2546b3860b0SDimitris Papastamos 	"40%",
2556b3860b0SDimitris Papastamos 	"46.6%",
2566b3860b0SDimitris Papastamos 	"53.3%",
2576b3860b0SDimitris Papastamos 	"60%",
2586b3860b0SDimitris Papastamos 	"66.7%",
2596b3860b0SDimitris Papastamos 	"73.3%",
2606b3860b0SDimitris Papastamos 	"80%",
2616b3860b0SDimitris Papastamos 	"86.7%",
2626b3860b0SDimitris Papastamos 	"93.3%",
2636b3860b0SDimitris Papastamos 	"100%"
2646b3860b0SDimitris Papastamos };
265ae170688STakashi Iwai static SOC_ENUM_SINGLE_DECL(depth_3d, WM8983_3D_CONTROL, 0,
2666b3860b0SDimitris Papastamos 			    depth_3d_text);
2676b3860b0SDimitris Papastamos 
2686b3860b0SDimitris Papastamos static const struct snd_kcontrol_new wm8983_snd_controls[] = {
2696b3860b0SDimitris Papastamos 	SOC_SINGLE("Digital Loopback Switch", WM8983_COMPANDING_CONTROL,
2706b3860b0SDimitris Papastamos 		   0, 1, 0),
2716b3860b0SDimitris Papastamos 
2726b3860b0SDimitris Papastamos 	SOC_ENUM("ALC Capture Function", alc_sel),
2736b3860b0SDimitris Papastamos 	SOC_SINGLE_TLV("ALC Capture Max Volume", WM8983_ALC_CONTROL_1,
2746b3860b0SDimitris Papastamos 		       3, 7, 0, alc_max_tlv),
2756b3860b0SDimitris Papastamos 	SOC_SINGLE_TLV("ALC Capture Min Volume", WM8983_ALC_CONTROL_1,
2766b3860b0SDimitris Papastamos 		       0, 7, 0, alc_min_tlv),
2776b3860b0SDimitris Papastamos 	SOC_SINGLE_TLV("ALC Capture Target Volume", WM8983_ALC_CONTROL_2,
2786b3860b0SDimitris Papastamos 		       0, 15, 0, alc_tar_tlv),
2796b3860b0SDimitris Papastamos 	SOC_SINGLE("ALC Capture Attack", WM8983_ALC_CONTROL_3, 0, 10, 0),
2806b3860b0SDimitris Papastamos 	SOC_SINGLE("ALC Capture Hold", WM8983_ALC_CONTROL_2, 4, 10, 0),
2816b3860b0SDimitris Papastamos 	SOC_SINGLE("ALC Capture Decay", WM8983_ALC_CONTROL_3, 4, 10, 0),
2826b3860b0SDimitris Papastamos 	SOC_ENUM("ALC Mode", alc_mode),
2836b3860b0SDimitris Papastamos 	SOC_SINGLE("ALC Capture NG Switch", WM8983_NOISE_GATE,
2846b3860b0SDimitris Papastamos 		   3, 1, 0),
2856b3860b0SDimitris Papastamos 	SOC_SINGLE("ALC Capture NG Threshold", WM8983_NOISE_GATE,
2866b3860b0SDimitris Papastamos 		   0, 7, 1),
2876b3860b0SDimitris Papastamos 
2886b3860b0SDimitris Papastamos 	SOC_DOUBLE_R_TLV("Capture Volume", WM8983_LEFT_ADC_DIGITAL_VOL,
2896b3860b0SDimitris Papastamos 			 WM8983_RIGHT_ADC_DIGITAL_VOL, 0, 255, 0, adc_tlv),
2906b3860b0SDimitris Papastamos 	SOC_DOUBLE_R("Capture PGA ZC Switch", WM8983_LEFT_INP_PGA_GAIN_CTRL,
2916b3860b0SDimitris Papastamos 		     WM8983_RIGHT_INP_PGA_GAIN_CTRL, 7, 1, 0),
2926b3860b0SDimitris Papastamos 	SOC_DOUBLE_R_TLV("Capture PGA Volume", WM8983_LEFT_INP_PGA_GAIN_CTRL,
2936b3860b0SDimitris Papastamos 			 WM8983_RIGHT_INP_PGA_GAIN_CTRL, 0, 63, 0, pga_vol_tlv),
2946b3860b0SDimitris Papastamos 
2956b3860b0SDimitris Papastamos 	SOC_DOUBLE_R_TLV("Capture PGA Boost Volume",
2966b3860b0SDimitris Papastamos 			 WM8983_LEFT_ADC_BOOST_CTRL, WM8983_RIGHT_ADC_BOOST_CTRL,
2976b3860b0SDimitris Papastamos 			 8, 1, 0, pga_boost_tlv),
2986b3860b0SDimitris Papastamos 
2996b3860b0SDimitris Papastamos 	SOC_DOUBLE("ADC Inversion Switch", WM8983_ADC_CONTROL, 0, 1, 1, 0),
3006b3860b0SDimitris Papastamos 	SOC_SINGLE("ADC 128x Oversampling Switch", WM8983_ADC_CONTROL, 8, 1, 0),
3016b3860b0SDimitris Papastamos 
3026b3860b0SDimitris Papastamos 	SOC_DOUBLE_R_TLV("Playback Volume", WM8983_LEFT_DAC_DIGITAL_VOL,
3036b3860b0SDimitris Papastamos 			 WM8983_RIGHT_DAC_DIGITAL_VOL, 0, 255, 0, dac_tlv),
3046b3860b0SDimitris Papastamos 
3056b3860b0SDimitris Papastamos 	SOC_SINGLE("DAC Playback Limiter Switch", WM8983_DAC_LIMITER_1, 8, 1, 0),
3066b3860b0SDimitris Papastamos 	SOC_SINGLE("DAC Playback Limiter Decay", WM8983_DAC_LIMITER_1, 4, 10, 0),
3076b3860b0SDimitris Papastamos 	SOC_SINGLE("DAC Playback Limiter Attack", WM8983_DAC_LIMITER_1, 0, 11, 0),
3086b3860b0SDimitris Papastamos 	SOC_SINGLE_TLV("DAC Playback Limiter Threshold", WM8983_DAC_LIMITER_2,
3096b3860b0SDimitris Papastamos 		       4, 7, 1, lim_thresh_tlv),
3106b3860b0SDimitris Papastamos 	SOC_SINGLE_TLV("DAC Playback Limiter Boost Volume", WM8983_DAC_LIMITER_2,
3116b3860b0SDimitris Papastamos 		       0, 12, 0, lim_boost_tlv),
3126b3860b0SDimitris Papastamos 	SOC_DOUBLE("DAC Inversion Switch", WM8983_DAC_CONTROL, 0, 1, 1, 0),
3136b3860b0SDimitris Papastamos 	SOC_SINGLE("DAC Auto Mute Switch", WM8983_DAC_CONTROL, 2, 1, 0),
3146b3860b0SDimitris Papastamos 	SOC_SINGLE("DAC 128x Oversampling Switch", WM8983_DAC_CONTROL, 3, 1, 0),
3156b3860b0SDimitris Papastamos 
3166b3860b0SDimitris Papastamos 	SOC_DOUBLE_R_TLV("Headphone Playback Volume", WM8983_LOUT1_HP_VOLUME_CTRL,
3176b3860b0SDimitris Papastamos 			 WM8983_ROUT1_HP_VOLUME_CTRL, 0, 63, 0, out_tlv),
3186b3860b0SDimitris Papastamos 	SOC_DOUBLE_R("Headphone Playback ZC Switch", WM8983_LOUT1_HP_VOLUME_CTRL,
3196b3860b0SDimitris Papastamos 		     WM8983_ROUT1_HP_VOLUME_CTRL, 7, 1, 0),
3206b3860b0SDimitris Papastamos 	SOC_DOUBLE_R("Headphone Switch", WM8983_LOUT1_HP_VOLUME_CTRL,
3216b3860b0SDimitris Papastamos 		     WM8983_ROUT1_HP_VOLUME_CTRL, 6, 1, 1),
3226b3860b0SDimitris Papastamos 
3236b3860b0SDimitris Papastamos 	SOC_DOUBLE_R_TLV("Speaker Playback Volume", WM8983_LOUT2_SPK_VOLUME_CTRL,
3246b3860b0SDimitris Papastamos 			 WM8983_ROUT2_SPK_VOLUME_CTRL, 0, 63, 0, out_tlv),
3256b3860b0SDimitris Papastamos 	SOC_DOUBLE_R("Speaker Playback ZC Switch", WM8983_LOUT2_SPK_VOLUME_CTRL,
3266b3860b0SDimitris Papastamos 		     WM8983_ROUT2_SPK_VOLUME_CTRL, 7, 1, 0),
3276b3860b0SDimitris Papastamos 	SOC_DOUBLE_R("Speaker Switch", WM8983_LOUT2_SPK_VOLUME_CTRL,
3286b3860b0SDimitris Papastamos 		     WM8983_ROUT2_SPK_VOLUME_CTRL, 6, 1, 1),
3296b3860b0SDimitris Papastamos 
3306b3860b0SDimitris Papastamos 	SOC_SINGLE("OUT3 Switch", WM8983_OUT3_MIXER_CTRL,
3316b3860b0SDimitris Papastamos 		   6, 1, 1),
3326b3860b0SDimitris Papastamos 
3336b3860b0SDimitris Papastamos 	SOC_SINGLE("OUT4 Switch", WM8983_OUT4_MONO_MIX_CTRL,
3346b3860b0SDimitris Papastamos 		   6, 1, 1),
3356b3860b0SDimitris Papastamos 
3366b3860b0SDimitris Papastamos 	SOC_SINGLE("High Pass Filter Switch", WM8983_ADC_CONTROL, 8, 1, 0),
3376b3860b0SDimitris Papastamos 	SOC_ENUM("High Pass Filter Mode", filter_mode),
3386b3860b0SDimitris Papastamos 	SOC_SINGLE("High Pass Filter Cutoff", WM8983_ADC_CONTROL, 4, 7, 0),
3396b3860b0SDimitris Papastamos 
3406b3860b0SDimitris Papastamos 	SOC_DOUBLE_R_TLV("Aux Bypass Volume",
3416b3860b0SDimitris Papastamos 			 WM8983_LEFT_MIXER_CTRL, WM8983_RIGHT_MIXER_CTRL, 6, 7, 0,
3426b3860b0SDimitris Papastamos 			 aux_tlv),
3436b3860b0SDimitris Papastamos 
3446b3860b0SDimitris Papastamos 	SOC_DOUBLE_R_TLV("Input PGA Bypass Volume",
3456b3860b0SDimitris Papastamos 			 WM8983_LEFT_MIXER_CTRL, WM8983_RIGHT_MIXER_CTRL, 2, 7, 0,
3466b3860b0SDimitris Papastamos 			 bypass_tlv),
3476b3860b0SDimitris Papastamos 
3486b3860b0SDimitris Papastamos 	SOC_ENUM_EXT("Equalizer Function", eqmode, eqmode_get, eqmode_put),
3496b3860b0SDimitris Papastamos 	SOC_ENUM("EQ1 Cutoff", eq1_cutoff),
3506b3860b0SDimitris Papastamos 	SOC_SINGLE_TLV("EQ1 Volume", WM8983_EQ1_LOW_SHELF,  0, 24, 1, eq_tlv),
351c46d5c04SMasanari Iida 	SOC_ENUM("EQ2 Bandwidth", eq2_bw),
3526b3860b0SDimitris Papastamos 	SOC_ENUM("EQ2 Cutoff", eq2_cutoff),
3536b3860b0SDimitris Papastamos 	SOC_SINGLE_TLV("EQ2 Volume", WM8983_EQ2_PEAK_1, 0, 24, 1, eq_tlv),
354c46d5c04SMasanari Iida 	SOC_ENUM("EQ3 Bandwidth", eq3_bw),
3556b3860b0SDimitris Papastamos 	SOC_ENUM("EQ3 Cutoff", eq3_cutoff),
3566b3860b0SDimitris Papastamos 	SOC_SINGLE_TLV("EQ3 Volume", WM8983_EQ3_PEAK_2, 0, 24, 1, eq_tlv),
357c46d5c04SMasanari Iida 	SOC_ENUM("EQ4 Bandwidth", eq4_bw),
3586b3860b0SDimitris Papastamos 	SOC_ENUM("EQ4 Cutoff", eq4_cutoff),
3596b3860b0SDimitris Papastamos 	SOC_SINGLE_TLV("EQ4 Volume", WM8983_EQ4_PEAK_3, 0, 24, 1, eq_tlv),
3606b3860b0SDimitris Papastamos 	SOC_ENUM("EQ5 Cutoff", eq5_cutoff),
3616b3860b0SDimitris Papastamos 	SOC_SINGLE_TLV("EQ5 Volume", WM8983_EQ5_HIGH_SHELF, 0, 24, 1, eq_tlv),
3626b3860b0SDimitris Papastamos 
3636b3860b0SDimitris Papastamos 	SOC_ENUM("3D Depth", depth_3d),
3646b3860b0SDimitris Papastamos };
3656b3860b0SDimitris Papastamos 
3666b3860b0SDimitris Papastamos static const struct snd_kcontrol_new left_out_mixer[] = {
3676b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE("Line Switch", WM8983_LEFT_MIXER_CTRL, 1, 1, 0),
3686b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE("Aux Switch", WM8983_LEFT_MIXER_CTRL, 5, 1, 0),
3696b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE("PCM Switch", WM8983_LEFT_MIXER_CTRL, 0, 1, 0),
3706b3860b0SDimitris Papastamos };
3716b3860b0SDimitris Papastamos 
3726b3860b0SDimitris Papastamos static const struct snd_kcontrol_new right_out_mixer[] = {
3736b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE("Line Switch", WM8983_RIGHT_MIXER_CTRL, 1, 1, 0),
3746b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE("Aux Switch", WM8983_RIGHT_MIXER_CTRL, 5, 1, 0),
3756b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE("PCM Switch", WM8983_RIGHT_MIXER_CTRL, 0, 1, 0),
3766b3860b0SDimitris Papastamos };
3776b3860b0SDimitris Papastamos 
3786b3860b0SDimitris Papastamos static const struct snd_kcontrol_new left_input_mixer[] = {
3796b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE("L2 Switch", WM8983_INPUT_CTRL, 2, 1, 0),
3806b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE("MicN Switch", WM8983_INPUT_CTRL, 1, 1, 0),
3816b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE("MicP Switch", WM8983_INPUT_CTRL, 0, 1, 0),
3826b3860b0SDimitris Papastamos };
3836b3860b0SDimitris Papastamos 
3846b3860b0SDimitris Papastamos static const struct snd_kcontrol_new right_input_mixer[] = {
3856b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE("R2 Switch", WM8983_INPUT_CTRL, 6, 1, 0),
3866b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE("MicN Switch", WM8983_INPUT_CTRL, 5, 1, 0),
3876b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE("MicP Switch", WM8983_INPUT_CTRL, 4, 1, 0),
3886b3860b0SDimitris Papastamos };
3896b3860b0SDimitris Papastamos 
3906b3860b0SDimitris Papastamos static const struct snd_kcontrol_new left_boost_mixer[] = {
3916b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE_TLV("L2 Volume", WM8983_LEFT_ADC_BOOST_CTRL,
3926b3860b0SDimitris Papastamos 			    4, 7, 0, boost_tlv),
3936b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE_TLV("AUXL Volume", WM8983_LEFT_ADC_BOOST_CTRL,
3946b3860b0SDimitris Papastamos 			    0, 7, 0, boost_tlv)
3956b3860b0SDimitris Papastamos };
3966b3860b0SDimitris Papastamos 
3976b3860b0SDimitris Papastamos static const struct snd_kcontrol_new out3_mixer[] = {
3986b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE("LMIX2OUT3 Switch", WM8983_OUT3_MIXER_CTRL,
3996b3860b0SDimitris Papastamos 			1, 1, 0),
4006b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE("LDAC2OUT3 Switch", WM8983_OUT3_MIXER_CTRL,
4016b3860b0SDimitris Papastamos 			0, 1, 0),
4026b3860b0SDimitris Papastamos };
4036b3860b0SDimitris Papastamos 
4046b3860b0SDimitris Papastamos static const struct snd_kcontrol_new out4_mixer[] = {
4056b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE("LMIX2OUT4 Switch", WM8983_OUT4_MONO_MIX_CTRL,
4066b3860b0SDimitris Papastamos 			4, 1, 0),
4076b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE("RMIX2OUT4 Switch", WM8983_OUT4_MONO_MIX_CTRL,
4086b3860b0SDimitris Papastamos 			1, 1, 0),
4096b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE("LDAC2OUT4 Switch", WM8983_OUT4_MONO_MIX_CTRL,
4106b3860b0SDimitris Papastamos 			3, 1, 0),
4116b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE("RDAC2OUT4 Switch", WM8983_OUT4_MONO_MIX_CTRL,
4126b3860b0SDimitris Papastamos 			0, 1, 0),
4136b3860b0SDimitris Papastamos };
4146b3860b0SDimitris Papastamos 
4156b3860b0SDimitris Papastamos static const struct snd_kcontrol_new right_boost_mixer[] = {
4166b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE_TLV("R2 Volume", WM8983_RIGHT_ADC_BOOST_CTRL,
4176b3860b0SDimitris Papastamos 			    4, 7, 0, boost_tlv),
4186b3860b0SDimitris Papastamos 	SOC_DAPM_SINGLE_TLV("AUXR Volume", WM8983_RIGHT_ADC_BOOST_CTRL,
4196b3860b0SDimitris Papastamos 			    0, 7, 0, boost_tlv)
4206b3860b0SDimitris Papastamos };
4216b3860b0SDimitris Papastamos 
4226b3860b0SDimitris Papastamos static const struct snd_soc_dapm_widget wm8983_dapm_widgets[] = {
4236b3860b0SDimitris Papastamos 	SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8983_POWER_MANAGEMENT_3,
4246b3860b0SDimitris Papastamos 			 0, 0),
4256b3860b0SDimitris Papastamos 	SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8983_POWER_MANAGEMENT_3,
4266b3860b0SDimitris Papastamos 			 1, 0),
4276b3860b0SDimitris Papastamos 	SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8983_POWER_MANAGEMENT_2,
4286b3860b0SDimitris Papastamos 			 0, 0),
4296b3860b0SDimitris Papastamos 	SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8983_POWER_MANAGEMENT_2,
4306b3860b0SDimitris Papastamos 			 1, 0),
4316b3860b0SDimitris Papastamos 
4326b3860b0SDimitris Papastamos 	SND_SOC_DAPM_MIXER("Left Output Mixer", WM8983_POWER_MANAGEMENT_3,
4336b3860b0SDimitris Papastamos 			   2, 0, left_out_mixer, ARRAY_SIZE(left_out_mixer)),
4346b3860b0SDimitris Papastamos 	SND_SOC_DAPM_MIXER("Right Output Mixer", WM8983_POWER_MANAGEMENT_3,
4356b3860b0SDimitris Papastamos 			   3, 0, right_out_mixer, ARRAY_SIZE(right_out_mixer)),
4366b3860b0SDimitris Papastamos 
4376b3860b0SDimitris Papastamos 	SND_SOC_DAPM_MIXER("Left Input Mixer", WM8983_POWER_MANAGEMENT_2,
4386b3860b0SDimitris Papastamos 			   2, 0, left_input_mixer, ARRAY_SIZE(left_input_mixer)),
4396b3860b0SDimitris Papastamos 	SND_SOC_DAPM_MIXER("Right Input Mixer", WM8983_POWER_MANAGEMENT_2,
4406b3860b0SDimitris Papastamos 			   3, 0, right_input_mixer, ARRAY_SIZE(right_input_mixer)),
4416b3860b0SDimitris Papastamos 
4426b3860b0SDimitris Papastamos 	SND_SOC_DAPM_MIXER("Left Boost Mixer", WM8983_POWER_MANAGEMENT_2,
4436b3860b0SDimitris Papastamos 			   4, 0, left_boost_mixer, ARRAY_SIZE(left_boost_mixer)),
4446b3860b0SDimitris Papastamos 	SND_SOC_DAPM_MIXER("Right Boost Mixer", WM8983_POWER_MANAGEMENT_2,
4456b3860b0SDimitris Papastamos 			   5, 0, right_boost_mixer, ARRAY_SIZE(right_boost_mixer)),
4466b3860b0SDimitris Papastamos 
4476b3860b0SDimitris Papastamos 	SND_SOC_DAPM_MIXER("OUT3 Mixer", WM8983_POWER_MANAGEMENT_1,
4486b3860b0SDimitris Papastamos 			   6, 0, out3_mixer, ARRAY_SIZE(out3_mixer)),
4496b3860b0SDimitris Papastamos 
4506b3860b0SDimitris Papastamos 	SND_SOC_DAPM_MIXER("OUT4 Mixer", WM8983_POWER_MANAGEMENT_1,
4516b3860b0SDimitris Papastamos 			   7, 0, out4_mixer, ARRAY_SIZE(out4_mixer)),
4526b3860b0SDimitris Papastamos 
4536b3860b0SDimitris Papastamos 	SND_SOC_DAPM_PGA("Left Capture PGA", WM8983_LEFT_INP_PGA_GAIN_CTRL,
4546b3860b0SDimitris Papastamos 			 6, 1, NULL, 0),
4556b3860b0SDimitris Papastamos 	SND_SOC_DAPM_PGA("Right Capture PGA", WM8983_RIGHT_INP_PGA_GAIN_CTRL,
4566b3860b0SDimitris Papastamos 			 6, 1, NULL, 0),
4576b3860b0SDimitris Papastamos 
4586b3860b0SDimitris Papastamos 	SND_SOC_DAPM_PGA("Left Headphone Out", WM8983_POWER_MANAGEMENT_2,
4596b3860b0SDimitris Papastamos 			 7, 0, NULL, 0),
4606b3860b0SDimitris Papastamos 	SND_SOC_DAPM_PGA("Right Headphone Out", WM8983_POWER_MANAGEMENT_2,
4616b3860b0SDimitris Papastamos 			 8, 0, NULL, 0),
4626b3860b0SDimitris Papastamos 
4636b3860b0SDimitris Papastamos 	SND_SOC_DAPM_PGA("Left Speaker Out", WM8983_POWER_MANAGEMENT_3,
4646b3860b0SDimitris Papastamos 			 5, 0, NULL, 0),
4656b3860b0SDimitris Papastamos 	SND_SOC_DAPM_PGA("Right Speaker Out", WM8983_POWER_MANAGEMENT_3,
4666b3860b0SDimitris Papastamos 			 6, 0, NULL, 0),
4676b3860b0SDimitris Papastamos 
4686b3860b0SDimitris Papastamos 	SND_SOC_DAPM_PGA("OUT3 Out", WM8983_POWER_MANAGEMENT_3,
4696b3860b0SDimitris Papastamos 			 7, 0, NULL, 0),
4706b3860b0SDimitris Papastamos 
4716b3860b0SDimitris Papastamos 	SND_SOC_DAPM_PGA("OUT4 Out", WM8983_POWER_MANAGEMENT_3,
4726b3860b0SDimitris Papastamos 			 8, 0, NULL, 0),
4736b3860b0SDimitris Papastamos 
474605b151aSMark Brown 	SND_SOC_DAPM_SUPPLY("Mic Bias", WM8983_POWER_MANAGEMENT_1, 4, 0,
475605b151aSMark Brown 			    NULL, 0),
4766b3860b0SDimitris Papastamos 
4776b3860b0SDimitris Papastamos 	SND_SOC_DAPM_INPUT("LIN"),
4786b3860b0SDimitris Papastamos 	SND_SOC_DAPM_INPUT("LIP"),
4796b3860b0SDimitris Papastamos 	SND_SOC_DAPM_INPUT("RIN"),
4806b3860b0SDimitris Papastamos 	SND_SOC_DAPM_INPUT("RIP"),
4816b3860b0SDimitris Papastamos 	SND_SOC_DAPM_INPUT("AUXL"),
4826b3860b0SDimitris Papastamos 	SND_SOC_DAPM_INPUT("AUXR"),
4836b3860b0SDimitris Papastamos 	SND_SOC_DAPM_INPUT("L2"),
4846b3860b0SDimitris Papastamos 	SND_SOC_DAPM_INPUT("R2"),
4856b3860b0SDimitris Papastamos 	SND_SOC_DAPM_OUTPUT("HPL"),
4866b3860b0SDimitris Papastamos 	SND_SOC_DAPM_OUTPUT("HPR"),
4876b3860b0SDimitris Papastamos 	SND_SOC_DAPM_OUTPUT("SPKL"),
4886b3860b0SDimitris Papastamos 	SND_SOC_DAPM_OUTPUT("SPKR"),
4896b3860b0SDimitris Papastamos 	SND_SOC_DAPM_OUTPUT("OUT3"),
4906b3860b0SDimitris Papastamos 	SND_SOC_DAPM_OUTPUT("OUT4")
4916b3860b0SDimitris Papastamos };
4926b3860b0SDimitris Papastamos 
4936b3860b0SDimitris Papastamos static const struct snd_soc_dapm_route wm8983_audio_map[] = {
4946b3860b0SDimitris Papastamos 	{ "OUT3 Mixer", "LMIX2OUT3 Switch", "Left Output Mixer" },
4956b3860b0SDimitris Papastamos 	{ "OUT3 Mixer", "LDAC2OUT3 Switch", "Left DAC" },
4966b3860b0SDimitris Papastamos 
4976b3860b0SDimitris Papastamos 	{ "OUT3 Out", NULL, "OUT3 Mixer" },
4986b3860b0SDimitris Papastamos 	{ "OUT3", NULL, "OUT3 Out" },
4996b3860b0SDimitris Papastamos 
5006b3860b0SDimitris Papastamos 	{ "OUT4 Mixer", "LMIX2OUT4 Switch", "Left Output Mixer" },
5016b3860b0SDimitris Papastamos 	{ "OUT4 Mixer", "RMIX2OUT4 Switch", "Right Output Mixer" },
5026b3860b0SDimitris Papastamos 	{ "OUT4 Mixer", "LDAC2OUT4 Switch", "Left DAC" },
5036b3860b0SDimitris Papastamos 	{ "OUT4 Mixer", "RDAC2OUT4 Switch", "Right DAC" },
5046b3860b0SDimitris Papastamos 
5056b3860b0SDimitris Papastamos 	{ "OUT4 Out", NULL, "OUT4 Mixer" },
5066b3860b0SDimitris Papastamos 	{ "OUT4", NULL, "OUT4 Out" },
5076b3860b0SDimitris Papastamos 
5086b3860b0SDimitris Papastamos 	{ "Right Output Mixer", "PCM Switch", "Right DAC" },
5096b3860b0SDimitris Papastamos 	{ "Right Output Mixer", "Aux Switch", "AUXR" },
5106b3860b0SDimitris Papastamos 	{ "Right Output Mixer", "Line Switch", "Right Boost Mixer" },
5116b3860b0SDimitris Papastamos 
5126b3860b0SDimitris Papastamos 	{ "Left Output Mixer", "PCM Switch", "Left DAC" },
5136b3860b0SDimitris Papastamos 	{ "Left Output Mixer", "Aux Switch", "AUXL" },
5146b3860b0SDimitris Papastamos 	{ "Left Output Mixer", "Line Switch", "Left Boost Mixer" },
5156b3860b0SDimitris Papastamos 
5166b3860b0SDimitris Papastamos 	{ "Right Headphone Out", NULL, "Right Output Mixer" },
5176b3860b0SDimitris Papastamos 	{ "HPR", NULL, "Right Headphone Out" },
5186b3860b0SDimitris Papastamos 
5196b3860b0SDimitris Papastamos 	{ "Left Headphone Out", NULL, "Left Output Mixer" },
5206b3860b0SDimitris Papastamos 	{ "HPL", NULL, "Left Headphone Out" },
5216b3860b0SDimitris Papastamos 
5226b3860b0SDimitris Papastamos 	{ "Right Speaker Out", NULL, "Right Output Mixer" },
5236b3860b0SDimitris Papastamos 	{ "SPKR", NULL, "Right Speaker Out" },
5246b3860b0SDimitris Papastamos 
5256b3860b0SDimitris Papastamos 	{ "Left Speaker Out", NULL, "Left Output Mixer" },
5266b3860b0SDimitris Papastamos 	{ "SPKL", NULL, "Left Speaker Out" },
5276b3860b0SDimitris Papastamos 
5286b3860b0SDimitris Papastamos 	{ "Right ADC", NULL, "Right Boost Mixer" },
5296b3860b0SDimitris Papastamos 
5306b3860b0SDimitris Papastamos 	{ "Right Boost Mixer", "AUXR Volume", "AUXR" },
5316b3860b0SDimitris Papastamos 	{ "Right Boost Mixer", NULL, "Right Capture PGA" },
5326b3860b0SDimitris Papastamos 	{ "Right Boost Mixer", "R2 Volume", "R2" },
5336b3860b0SDimitris Papastamos 
5346b3860b0SDimitris Papastamos 	{ "Left ADC", NULL, "Left Boost Mixer" },
5356b3860b0SDimitris Papastamos 
5366b3860b0SDimitris Papastamos 	{ "Left Boost Mixer", "AUXL Volume", "AUXL" },
5376b3860b0SDimitris Papastamos 	{ "Left Boost Mixer", NULL, "Left Capture PGA" },
5386b3860b0SDimitris Papastamos 	{ "Left Boost Mixer", "L2 Volume", "L2" },
5396b3860b0SDimitris Papastamos 
5406b3860b0SDimitris Papastamos 	{ "Right Capture PGA", NULL, "Right Input Mixer" },
5416b3860b0SDimitris Papastamos 	{ "Left Capture PGA", NULL, "Left Input Mixer" },
5426b3860b0SDimitris Papastamos 
5436b3860b0SDimitris Papastamos 	{ "Right Input Mixer", "R2 Switch", "R2" },
5446b3860b0SDimitris Papastamos 	{ "Right Input Mixer", "MicN Switch", "RIN" },
5456b3860b0SDimitris Papastamos 	{ "Right Input Mixer", "MicP Switch", "RIP" },
5466b3860b0SDimitris Papastamos 
5476b3860b0SDimitris Papastamos 	{ "Left Input Mixer", "L2 Switch", "L2" },
5486b3860b0SDimitris Papastamos 	{ "Left Input Mixer", "MicN Switch", "LIN" },
5496b3860b0SDimitris Papastamos 	{ "Left Input Mixer", "MicP Switch", "LIP" },
5506b3860b0SDimitris Papastamos };
5516b3860b0SDimitris Papastamos 
5526b3860b0SDimitris Papastamos static int eqmode_get(struct snd_kcontrol *kcontrol,
5536b3860b0SDimitris Papastamos 		      struct snd_ctl_elem_value *ucontrol)
5546b3860b0SDimitris Papastamos {
5556b3860b0SDimitris Papastamos 	struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
5566b3860b0SDimitris Papastamos 	unsigned int reg;
5576b3860b0SDimitris Papastamos 
5586b3860b0SDimitris Papastamos 	reg = snd_soc_read(codec, WM8983_EQ1_LOW_SHELF);
5596b3860b0SDimitris Papastamos 	if (reg & WM8983_EQ3DMODE)
5606b3860b0SDimitris Papastamos 		ucontrol->value.integer.value[0] = 1;
5616b3860b0SDimitris Papastamos 	else
5626b3860b0SDimitris Papastamos 		ucontrol->value.integer.value[0] = 0;
5636b3860b0SDimitris Papastamos 
5646b3860b0SDimitris Papastamos 	return 0;
5656b3860b0SDimitris Papastamos }
5666b3860b0SDimitris Papastamos 
5676b3860b0SDimitris Papastamos static int eqmode_put(struct snd_kcontrol *kcontrol,
5686b3860b0SDimitris Papastamos 		      struct snd_ctl_elem_value *ucontrol)
5696b3860b0SDimitris Papastamos {
5706b3860b0SDimitris Papastamos 	struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
5716b3860b0SDimitris Papastamos 	unsigned int regpwr2, regpwr3;
5726b3860b0SDimitris Papastamos 	unsigned int reg_eq;
5736b3860b0SDimitris Papastamos 
5746b3860b0SDimitris Papastamos 	if (ucontrol->value.integer.value[0] != 0
5756b3860b0SDimitris Papastamos 	    && ucontrol->value.integer.value[0] != 1)
5766b3860b0SDimitris Papastamos 		return -EINVAL;
5776b3860b0SDimitris Papastamos 
5786b3860b0SDimitris Papastamos 	reg_eq = snd_soc_read(codec, WM8983_EQ1_LOW_SHELF);
5796b3860b0SDimitris Papastamos 	switch ((reg_eq & WM8983_EQ3DMODE) >> WM8983_EQ3DMODE_SHIFT) {
5806b3860b0SDimitris Papastamos 	case 0:
5816b3860b0SDimitris Papastamos 		if (!ucontrol->value.integer.value[0])
5826b3860b0SDimitris Papastamos 			return 0;
5836b3860b0SDimitris Papastamos 		break;
5846b3860b0SDimitris Papastamos 	case 1:
5856b3860b0SDimitris Papastamos 		if (ucontrol->value.integer.value[0])
5866b3860b0SDimitris Papastamos 			return 0;
5876b3860b0SDimitris Papastamos 		break;
5886b3860b0SDimitris Papastamos 	}
5896b3860b0SDimitris Papastamos 
5906b3860b0SDimitris Papastamos 	regpwr2 = snd_soc_read(codec, WM8983_POWER_MANAGEMENT_2);
5916b3860b0SDimitris Papastamos 	regpwr3 = snd_soc_read(codec, WM8983_POWER_MANAGEMENT_3);
5926b3860b0SDimitris Papastamos 	/* disable the DACs and ADCs */
5936b3860b0SDimitris Papastamos 	snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_2,
5946b3860b0SDimitris Papastamos 			    WM8983_ADCENR_MASK | WM8983_ADCENL_MASK, 0);
5956b3860b0SDimitris Papastamos 	snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_3,
5966b3860b0SDimitris Papastamos 			    WM8983_DACENR_MASK | WM8983_DACENL_MASK, 0);
5976b3860b0SDimitris Papastamos 	/* set the desired eqmode */
5986b3860b0SDimitris Papastamos 	snd_soc_update_bits(codec, WM8983_EQ1_LOW_SHELF,
5996b3860b0SDimitris Papastamos 			    WM8983_EQ3DMODE_MASK,
6006b3860b0SDimitris Papastamos 			    ucontrol->value.integer.value[0]
6016b3860b0SDimitris Papastamos 			    << WM8983_EQ3DMODE_SHIFT);
6026b3860b0SDimitris Papastamos 	/* restore DAC/ADC configuration */
6036b3860b0SDimitris Papastamos 	snd_soc_write(codec, WM8983_POWER_MANAGEMENT_2, regpwr2);
6046b3860b0SDimitris Papastamos 	snd_soc_write(codec, WM8983_POWER_MANAGEMENT_3, regpwr3);
6056b3860b0SDimitris Papastamos 	return 0;
6066b3860b0SDimitris Papastamos }
6076b3860b0SDimitris Papastamos 
6082ee01ac6SMark Brown static bool wm8983_readable(struct device *dev, unsigned int reg)
6096b3860b0SDimitris Papastamos {
6106b3860b0SDimitris Papastamos 	if (reg > WM8983_MAX_REGISTER)
6116b3860b0SDimitris Papastamos 		return 0;
6126b3860b0SDimitris Papastamos 
6136b3860b0SDimitris Papastamos 	return wm8983_access_masks[reg].read != 0;
6146b3860b0SDimitris Papastamos }
6156b3860b0SDimitris Papastamos 
6166b3860b0SDimitris Papastamos static int wm8983_dac_mute(struct snd_soc_dai *dai, int mute)
6176b3860b0SDimitris Papastamos {
6186b3860b0SDimitris Papastamos 	struct snd_soc_codec *codec = dai->codec;
6196b3860b0SDimitris Papastamos 
6206b3860b0SDimitris Papastamos 	return snd_soc_update_bits(codec, WM8983_DAC_CONTROL,
6216b3860b0SDimitris Papastamos 				   WM8983_SOFTMUTE_MASK,
6226b3860b0SDimitris Papastamos 				   !!mute << WM8983_SOFTMUTE_SHIFT);
6236b3860b0SDimitris Papastamos }
6246b3860b0SDimitris Papastamos 
6256b3860b0SDimitris Papastamos static int wm8983_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
6266b3860b0SDimitris Papastamos {
6276b3860b0SDimitris Papastamos 	struct snd_soc_codec *codec = dai->codec;
6286b3860b0SDimitris Papastamos 	u16 format, master, bcp, lrp;
6296b3860b0SDimitris Papastamos 
6306b3860b0SDimitris Papastamos 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
6316b3860b0SDimitris Papastamos 	case SND_SOC_DAIFMT_I2S:
6326b3860b0SDimitris Papastamos 		format = 0x2;
6336b3860b0SDimitris Papastamos 		break;
6346b3860b0SDimitris Papastamos 	case SND_SOC_DAIFMT_RIGHT_J:
6356b3860b0SDimitris Papastamos 		format = 0x0;
6366b3860b0SDimitris Papastamos 		break;
6376b3860b0SDimitris Papastamos 	case SND_SOC_DAIFMT_LEFT_J:
6386b3860b0SDimitris Papastamos 		format = 0x1;
6396b3860b0SDimitris Papastamos 		break;
6406b3860b0SDimitris Papastamos 	case SND_SOC_DAIFMT_DSP_A:
6416b3860b0SDimitris Papastamos 	case SND_SOC_DAIFMT_DSP_B:
6426b3860b0SDimitris Papastamos 		format = 0x3;
6436b3860b0SDimitris Papastamos 		break;
6446b3860b0SDimitris Papastamos 	default:
6456b3860b0SDimitris Papastamos 		dev_err(dai->dev, "Unknown dai format\n");
6466b3860b0SDimitris Papastamos 		return -EINVAL;
6476b3860b0SDimitris Papastamos 	}
6486b3860b0SDimitris Papastamos 
6496b3860b0SDimitris Papastamos 	snd_soc_update_bits(codec, WM8983_AUDIO_INTERFACE,
6506b3860b0SDimitris Papastamos 			    WM8983_FMT_MASK, format << WM8983_FMT_SHIFT);
6516b3860b0SDimitris Papastamos 
6526b3860b0SDimitris Papastamos 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
6536b3860b0SDimitris Papastamos 	case SND_SOC_DAIFMT_CBM_CFM:
6546b3860b0SDimitris Papastamos 		master = 1;
6556b3860b0SDimitris Papastamos 		break;
6566b3860b0SDimitris Papastamos 	case SND_SOC_DAIFMT_CBS_CFS:
6576b3860b0SDimitris Papastamos 		master = 0;
6586b3860b0SDimitris Papastamos 		break;
6596b3860b0SDimitris Papastamos 	default:
6606b3860b0SDimitris Papastamos 		dev_err(dai->dev, "Unknown master/slave configuration\n");
6616b3860b0SDimitris Papastamos 		return -EINVAL;
6626b3860b0SDimitris Papastamos 	}
6636b3860b0SDimitris Papastamos 
6646b3860b0SDimitris Papastamos 	snd_soc_update_bits(codec, WM8983_CLOCK_GEN_CONTROL,
6656b3860b0SDimitris Papastamos 			    WM8983_MS_MASK, master << WM8983_MS_SHIFT);
6666b3860b0SDimitris Papastamos 
6676b3860b0SDimitris Papastamos 	/* FIXME: We don't currently support DSP A/B modes */
6686b3860b0SDimitris Papastamos 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
6696b3860b0SDimitris Papastamos 	case SND_SOC_DAIFMT_DSP_A:
6706b3860b0SDimitris Papastamos 	case SND_SOC_DAIFMT_DSP_B:
6716b3860b0SDimitris Papastamos 		dev_err(dai->dev, "DSP A/B modes are not supported\n");
6726b3860b0SDimitris Papastamos 		return -EINVAL;
6736b3860b0SDimitris Papastamos 	default:
6746b3860b0SDimitris Papastamos 		break;
6756b3860b0SDimitris Papastamos 	}
6766b3860b0SDimitris Papastamos 
6776b3860b0SDimitris Papastamos 	bcp = lrp = 0;
6786b3860b0SDimitris Papastamos 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
6796b3860b0SDimitris Papastamos 	case SND_SOC_DAIFMT_NB_NF:
6806b3860b0SDimitris Papastamos 		break;
6816b3860b0SDimitris Papastamos 	case SND_SOC_DAIFMT_IB_IF:
6826b3860b0SDimitris Papastamos 		bcp = lrp = 1;
6836b3860b0SDimitris Papastamos 		break;
6846b3860b0SDimitris Papastamos 	case SND_SOC_DAIFMT_IB_NF:
6856b3860b0SDimitris Papastamos 		bcp = 1;
6866b3860b0SDimitris Papastamos 		break;
6876b3860b0SDimitris Papastamos 	case SND_SOC_DAIFMT_NB_IF:
6886b3860b0SDimitris Papastamos 		lrp = 1;
6896b3860b0SDimitris Papastamos 		break;
6906b3860b0SDimitris Papastamos 	default:
6916b3860b0SDimitris Papastamos 		dev_err(dai->dev, "Unknown polarity configuration\n");
6926b3860b0SDimitris Papastamos 		return -EINVAL;
6936b3860b0SDimitris Papastamos 	}
6946b3860b0SDimitris Papastamos 
6956b3860b0SDimitris Papastamos 	snd_soc_update_bits(codec, WM8983_AUDIO_INTERFACE,
6966b3860b0SDimitris Papastamos 			    WM8983_LRCP_MASK, lrp << WM8983_LRCP_SHIFT);
6976b3860b0SDimitris Papastamos 	snd_soc_update_bits(codec, WM8983_AUDIO_INTERFACE,
6986b3860b0SDimitris Papastamos 			    WM8983_BCP_MASK, bcp << WM8983_BCP_SHIFT);
6996b3860b0SDimitris Papastamos 	return 0;
7006b3860b0SDimitris Papastamos }
7016b3860b0SDimitris Papastamos 
7026b3860b0SDimitris Papastamos static int wm8983_hw_params(struct snd_pcm_substream *substream,
7036b3860b0SDimitris Papastamos 			    struct snd_pcm_hw_params *params,
7046b3860b0SDimitris Papastamos 			    struct snd_soc_dai *dai)
7056b3860b0SDimitris Papastamos {
7066b3860b0SDimitris Papastamos 	int i;
7076b3860b0SDimitris Papastamos 	struct snd_soc_codec *codec = dai->codec;
7086b3860b0SDimitris Papastamos 	struct wm8983_priv *wm8983 = snd_soc_codec_get_drvdata(codec);
7096b3860b0SDimitris Papastamos 	u16 blen, srate_idx;
7106b3860b0SDimitris Papastamos 	u32 tmp;
7116b3860b0SDimitris Papastamos 	int srate_best;
7126b3860b0SDimitris Papastamos 	int ret;
7136b3860b0SDimitris Papastamos 
7146b3860b0SDimitris Papastamos 	ret = snd_soc_params_to_bclk(params);
7156b3860b0SDimitris Papastamos 	if (ret < 0) {
7166b3860b0SDimitris Papastamos 		dev_err(codec->dev, "Failed to convert params to bclk: %d\n", ret);
7176b3860b0SDimitris Papastamos 		return ret;
7186b3860b0SDimitris Papastamos 	}
7196b3860b0SDimitris Papastamos 
7206b3860b0SDimitris Papastamos 	wm8983->bclk = ret;
7216b3860b0SDimitris Papastamos 
7226b3860b0SDimitris Papastamos 	switch (params_format(params)) {
7236b3860b0SDimitris Papastamos 	case SNDRV_PCM_FORMAT_S16_LE:
7246b3860b0SDimitris Papastamos 		blen = 0x0;
7256b3860b0SDimitris Papastamos 		break;
7266b3860b0SDimitris Papastamos 	case SNDRV_PCM_FORMAT_S20_3LE:
7276b3860b0SDimitris Papastamos 		blen = 0x1;
7286b3860b0SDimitris Papastamos 		break;
7296b3860b0SDimitris Papastamos 	case SNDRV_PCM_FORMAT_S24_LE:
7306b3860b0SDimitris Papastamos 		blen = 0x2;
7316b3860b0SDimitris Papastamos 		break;
7326b3860b0SDimitris Papastamos 	case SNDRV_PCM_FORMAT_S32_LE:
7336b3860b0SDimitris Papastamos 		blen = 0x3;
7346b3860b0SDimitris Papastamos 		break;
7356b3860b0SDimitris Papastamos 	default:
7366b3860b0SDimitris Papastamos 		dev_err(dai->dev, "Unsupported word length %u\n",
7376b3860b0SDimitris Papastamos 			params_format(params));
7386b3860b0SDimitris Papastamos 		return -EINVAL;
7396b3860b0SDimitris Papastamos 	}
7406b3860b0SDimitris Papastamos 
7416b3860b0SDimitris Papastamos 	snd_soc_update_bits(codec, WM8983_AUDIO_INTERFACE,
7426b3860b0SDimitris Papastamos 			    WM8983_WL_MASK, blen << WM8983_WL_SHIFT);
7436b3860b0SDimitris Papastamos 
7446b3860b0SDimitris Papastamos 	/*
7456b3860b0SDimitris Papastamos 	 * match to the nearest possible sample rate and rely
7466b3860b0SDimitris Papastamos 	 * on the array index to configure the SR register
7476b3860b0SDimitris Papastamos 	 */
7486b3860b0SDimitris Papastamos 	srate_idx = 0;
7496b3860b0SDimitris Papastamos 	srate_best = abs(srates[0] - params_rate(params));
7506b3860b0SDimitris Papastamos 	for (i = 1; i < ARRAY_SIZE(srates); ++i) {
7516b3860b0SDimitris Papastamos 		if (abs(srates[i] - params_rate(params)) >= srate_best)
7526b3860b0SDimitris Papastamos 			continue;
7536b3860b0SDimitris Papastamos 		srate_idx = i;
7546b3860b0SDimitris Papastamos 		srate_best = abs(srates[i] - params_rate(params));
7556b3860b0SDimitris Papastamos 	}
7566b3860b0SDimitris Papastamos 
7576b3860b0SDimitris Papastamos 	dev_dbg(dai->dev, "Selected SRATE = %d\n", srates[srate_idx]);
7586b3860b0SDimitris Papastamos 	snd_soc_update_bits(codec, WM8983_ADDITIONAL_CONTROL,
7596b3860b0SDimitris Papastamos 			    WM8983_SR_MASK, srate_idx << WM8983_SR_SHIFT);
7606b3860b0SDimitris Papastamos 
7616b3860b0SDimitris Papastamos 	dev_dbg(dai->dev, "Target BCLK = %uHz\n", wm8983->bclk);
7626b3860b0SDimitris Papastamos 	dev_dbg(dai->dev, "SYSCLK = %uHz\n", wm8983->sysclk);
7636b3860b0SDimitris Papastamos 
7646b3860b0SDimitris Papastamos 	for (i = 0; i < ARRAY_SIZE(fs_ratios); ++i) {
7656b3860b0SDimitris Papastamos 		if (wm8983->sysclk / params_rate(params)
7666b3860b0SDimitris Papastamos 		    == fs_ratios[i].ratio)
7676b3860b0SDimitris Papastamos 			break;
7686b3860b0SDimitris Papastamos 	}
7696b3860b0SDimitris Papastamos 
7706b3860b0SDimitris Papastamos 	if (i == ARRAY_SIZE(fs_ratios)) {
7716b3860b0SDimitris Papastamos 		dev_err(dai->dev, "Unable to configure MCLK ratio %u/%u\n",
7726b3860b0SDimitris Papastamos 			wm8983->sysclk, params_rate(params));
7736b3860b0SDimitris Papastamos 		return -EINVAL;
7746b3860b0SDimitris Papastamos 	}
7756b3860b0SDimitris Papastamos 
7766b3860b0SDimitris Papastamos 	dev_dbg(dai->dev, "MCLK ratio = %dfs\n", fs_ratios[i].ratio);
7776b3860b0SDimitris Papastamos 	snd_soc_update_bits(codec, WM8983_CLOCK_GEN_CONTROL,
7786b3860b0SDimitris Papastamos 			    WM8983_MCLKDIV_MASK, i << WM8983_MCLKDIV_SHIFT);
7796b3860b0SDimitris Papastamos 
7806b3860b0SDimitris Papastamos 	/* select the appropriate bclk divider */
7816b3860b0SDimitris Papastamos 	tmp = (wm8983->sysclk / fs_ratios[i].div) * 10;
7826b3860b0SDimitris Papastamos 	for (i = 0; i < ARRAY_SIZE(bclk_divs); ++i) {
7836b3860b0SDimitris Papastamos 		if (wm8983->bclk == tmp / bclk_divs[i])
7846b3860b0SDimitris Papastamos 			break;
7856b3860b0SDimitris Papastamos 	}
7866b3860b0SDimitris Papastamos 
7876b3860b0SDimitris Papastamos 	if (i == ARRAY_SIZE(bclk_divs)) {
7886b3860b0SDimitris Papastamos 		dev_err(dai->dev, "No matching BCLK divider found\n");
7896b3860b0SDimitris Papastamos 		return -EINVAL;
7906b3860b0SDimitris Papastamos 	}
7916b3860b0SDimitris Papastamos 
7926b3860b0SDimitris Papastamos 	dev_dbg(dai->dev, "BCLK div = %d\n", i);
7936b3860b0SDimitris Papastamos 	snd_soc_update_bits(codec, WM8983_CLOCK_GEN_CONTROL,
7946b3860b0SDimitris Papastamos 			    WM8983_BCLKDIV_MASK, i << WM8983_BCLKDIV_SHIFT);
7956b3860b0SDimitris Papastamos 
7966b3860b0SDimitris Papastamos 	return 0;
7976b3860b0SDimitris Papastamos }
7986b3860b0SDimitris Papastamos 
7996b3860b0SDimitris Papastamos struct pll_div {
8006b3860b0SDimitris Papastamos 	u32 div2:1;
8016b3860b0SDimitris Papastamos 	u32 n:4;
8026b3860b0SDimitris Papastamos 	u32 k:24;
8036b3860b0SDimitris Papastamos };
8046b3860b0SDimitris Papastamos 
8056b3860b0SDimitris Papastamos #define FIXED_PLL_SIZE ((1ULL << 24) * 10)
8066b3860b0SDimitris Papastamos static int pll_factors(struct pll_div *pll_div, unsigned int target,
8076b3860b0SDimitris Papastamos 		       unsigned int source)
8086b3860b0SDimitris Papastamos {
8096b3860b0SDimitris Papastamos 	u64 Kpart;
8106b3860b0SDimitris Papastamos 	unsigned long int K, Ndiv, Nmod;
8116b3860b0SDimitris Papastamos 
8126b3860b0SDimitris Papastamos 	pll_div->div2 = 0;
8136b3860b0SDimitris Papastamos 	Ndiv = target / source;
8146b3860b0SDimitris Papastamos 	if (Ndiv < 6) {
8156b3860b0SDimitris Papastamos 		source >>= 1;
8166b3860b0SDimitris Papastamos 		pll_div->div2 = 1;
8176b3860b0SDimitris Papastamos 		Ndiv = target / source;
8186b3860b0SDimitris Papastamos 	}
8196b3860b0SDimitris Papastamos 
8206b3860b0SDimitris Papastamos 	if (Ndiv < 6 || Ndiv > 12) {
8216b3860b0SDimitris Papastamos 		printk(KERN_ERR "%s: WM8983 N value is not within"
8226b3860b0SDimitris Papastamos 		       " the recommended range: %lu\n", __func__, Ndiv);
8236b3860b0SDimitris Papastamos 		return -EINVAL;
8246b3860b0SDimitris Papastamos 	}
8256b3860b0SDimitris Papastamos 	pll_div->n = Ndiv;
8266b3860b0SDimitris Papastamos 
8276b3860b0SDimitris Papastamos 	Nmod = target % source;
8286b3860b0SDimitris Papastamos 	Kpart = FIXED_PLL_SIZE * (u64)Nmod;
8296b3860b0SDimitris Papastamos 
8306b3860b0SDimitris Papastamos 	do_div(Kpart, source);
8316b3860b0SDimitris Papastamos 
8326b3860b0SDimitris Papastamos 	K = Kpart & 0xffffffff;
8336b3860b0SDimitris Papastamos 	if ((K % 10) >= 5)
8346b3860b0SDimitris Papastamos 		K += 5;
8356b3860b0SDimitris Papastamos 	K /= 10;
8366b3860b0SDimitris Papastamos 	pll_div->k = K;
8376b3860b0SDimitris Papastamos 	return 0;
8386b3860b0SDimitris Papastamos }
8396b3860b0SDimitris Papastamos 
8406b3860b0SDimitris Papastamos static int wm8983_set_pll(struct snd_soc_dai *dai, int pll_id,
8416b3860b0SDimitris Papastamos 			  int source, unsigned int freq_in,
8426b3860b0SDimitris Papastamos 			  unsigned int freq_out)
8436b3860b0SDimitris Papastamos {
8446b3860b0SDimitris Papastamos 	int ret;
8456b3860b0SDimitris Papastamos 	struct snd_soc_codec *codec;
8466b3860b0SDimitris Papastamos 	struct pll_div pll_div;
8476b3860b0SDimitris Papastamos 
8486b3860b0SDimitris Papastamos 	codec = dai->codec;
8496757d8ccSFabio Estevam 	if (!freq_in || !freq_out) {
8506757d8ccSFabio Estevam 		/* disable the PLL */
8516757d8ccSFabio Estevam 		snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
8526757d8ccSFabio Estevam 				    WM8983_PLLEN_MASK, 0);
8536757d8ccSFabio Estevam 		return 0;
8546757d8ccSFabio Estevam 	} else {
8556b3860b0SDimitris Papastamos 		ret = pll_factors(&pll_div, freq_out * 4 * 2, freq_in);
8566b3860b0SDimitris Papastamos 		if (ret)
8576b3860b0SDimitris Papastamos 			return ret;
8586b3860b0SDimitris Papastamos 
8596b3860b0SDimitris Papastamos 		/* disable the PLL before re-programming it */
8606b3860b0SDimitris Papastamos 		snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
8616b3860b0SDimitris Papastamos 				    WM8983_PLLEN_MASK, 0);
8626b3860b0SDimitris Papastamos 
8636b3860b0SDimitris Papastamos 		/* set PLLN and PRESCALE */
8646b3860b0SDimitris Papastamos 		snd_soc_write(codec, WM8983_PLL_N,
8656b3860b0SDimitris Papastamos 			(pll_div.div2 << WM8983_PLL_PRESCALE_SHIFT)
8666b3860b0SDimitris Papastamos 			| pll_div.n);
8676b3860b0SDimitris Papastamos 		/* set PLLK */
8686b3860b0SDimitris Papastamos 		snd_soc_write(codec, WM8983_PLL_K_3, pll_div.k & 0x1ff);
8696b3860b0SDimitris Papastamos 		snd_soc_write(codec, WM8983_PLL_K_2, (pll_div.k >> 9) & 0x1ff);
8706b3860b0SDimitris Papastamos 		snd_soc_write(codec, WM8983_PLL_K_1, (pll_div.k >> 18));
8716b3860b0SDimitris Papastamos 		/* enable the PLL */
8726b3860b0SDimitris Papastamos 		snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
8736b3860b0SDimitris Papastamos 					WM8983_PLLEN_MASK, WM8983_PLLEN);
8746757d8ccSFabio Estevam 	}
8756757d8ccSFabio Estevam 
8766b3860b0SDimitris Papastamos 	return 0;
8776b3860b0SDimitris Papastamos }
8786b3860b0SDimitris Papastamos 
8796b3860b0SDimitris Papastamos static int wm8983_set_sysclk(struct snd_soc_dai *dai,
8806b3860b0SDimitris Papastamos 			     int clk_id, unsigned int freq, int dir)
8816b3860b0SDimitris Papastamos {
8826b3860b0SDimitris Papastamos 	struct snd_soc_codec *codec = dai->codec;
8836b3860b0SDimitris Papastamos 	struct wm8983_priv *wm8983 = snd_soc_codec_get_drvdata(codec);
8846b3860b0SDimitris Papastamos 
8856b3860b0SDimitris Papastamos 	switch (clk_id) {
8866b3860b0SDimitris Papastamos 	case WM8983_CLKSRC_MCLK:
8876b3860b0SDimitris Papastamos 		snd_soc_update_bits(codec, WM8983_CLOCK_GEN_CONTROL,
8886b3860b0SDimitris Papastamos 				    WM8983_CLKSEL_MASK, 0);
8896b3860b0SDimitris Papastamos 		break;
8906b3860b0SDimitris Papastamos 	case WM8983_CLKSRC_PLL:
8916b3860b0SDimitris Papastamos 		snd_soc_update_bits(codec, WM8983_CLOCK_GEN_CONTROL,
8926b3860b0SDimitris Papastamos 				    WM8983_CLKSEL_MASK, WM8983_CLKSEL);
8936b3860b0SDimitris Papastamos 		break;
8946b3860b0SDimitris Papastamos 	default:
8956b3860b0SDimitris Papastamos 		dev_err(dai->dev, "Unknown clock source: %d\n", clk_id);
8966b3860b0SDimitris Papastamos 		return -EINVAL;
8976b3860b0SDimitris Papastamos 	}
8986b3860b0SDimitris Papastamos 
8996b3860b0SDimitris Papastamos 	wm8983->sysclk = freq;
9006b3860b0SDimitris Papastamos 	return 0;
9016b3860b0SDimitris Papastamos }
9026b3860b0SDimitris Papastamos 
9036b3860b0SDimitris Papastamos static int wm8983_set_bias_level(struct snd_soc_codec *codec,
9046b3860b0SDimitris Papastamos 				 enum snd_soc_bias_level level)
9056b3860b0SDimitris Papastamos {
9062ee01ac6SMark Brown 	struct wm8983_priv *wm8983 = snd_soc_codec_get_drvdata(codec);
9076b3860b0SDimitris Papastamos 	int ret;
9086b3860b0SDimitris Papastamos 
9096b3860b0SDimitris Papastamos 	switch (level) {
9106b3860b0SDimitris Papastamos 	case SND_SOC_BIAS_ON:
9116b3860b0SDimitris Papastamos 	case SND_SOC_BIAS_PREPARE:
9126b3860b0SDimitris Papastamos 		/* VMID at 100k */
9136b3860b0SDimitris Papastamos 		snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
9146b3860b0SDimitris Papastamos 				    WM8983_VMIDSEL_MASK,
9156b3860b0SDimitris Papastamos 				    1 << WM8983_VMIDSEL_SHIFT);
9166b3860b0SDimitris Papastamos 		break;
9176b3860b0SDimitris Papastamos 	case SND_SOC_BIAS_STANDBY:
9186b3860b0SDimitris Papastamos 		if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
9192ee01ac6SMark Brown 			ret = regcache_sync(wm8983->regmap);
9206b3860b0SDimitris Papastamos 			if (ret < 0) {
9216b3860b0SDimitris Papastamos 				dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
9226b3860b0SDimitris Papastamos 				return ret;
9236b3860b0SDimitris Papastamos 			}
9246b3860b0SDimitris Papastamos 			/* enable anti-pop features */
9256b3860b0SDimitris Papastamos 			snd_soc_update_bits(codec, WM8983_OUT4_TO_ADC,
9266b3860b0SDimitris Papastamos 					    WM8983_POBCTRL_MASK | WM8983_DELEN_MASK,
9276b3860b0SDimitris Papastamos 					    WM8983_POBCTRL | WM8983_DELEN);
9286b3860b0SDimitris Papastamos 			/* enable thermal shutdown */
9296b3860b0SDimitris Papastamos 			snd_soc_update_bits(codec, WM8983_OUTPUT_CTRL,
9306b3860b0SDimitris Papastamos 					    WM8983_TSDEN_MASK, WM8983_TSDEN);
9316b3860b0SDimitris Papastamos 			/* enable BIASEN */
9326b3860b0SDimitris Papastamos 			snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
9336b3860b0SDimitris Papastamos 					    WM8983_BIASEN_MASK, WM8983_BIASEN);
9346b3860b0SDimitris Papastamos 			/* VMID at 100k */
9356b3860b0SDimitris Papastamos 			snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
9366b3860b0SDimitris Papastamos 					    WM8983_VMIDSEL_MASK,
9376b3860b0SDimitris Papastamos 					    1 << WM8983_VMIDSEL_SHIFT);
9386b3860b0SDimitris Papastamos 			msleep(250);
9396b3860b0SDimitris Papastamos 			/* disable anti-pop features */
9406b3860b0SDimitris Papastamos 			snd_soc_update_bits(codec, WM8983_OUT4_TO_ADC,
9416b3860b0SDimitris Papastamos 					    WM8983_POBCTRL_MASK |
9426b3860b0SDimitris Papastamos 					    WM8983_DELEN_MASK, 0);
9436b3860b0SDimitris Papastamos 		}
9446b3860b0SDimitris Papastamos 
9456b3860b0SDimitris Papastamos 		/* VMID at 500k */
9466b3860b0SDimitris Papastamos 		snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
9476b3860b0SDimitris Papastamos 				    WM8983_VMIDSEL_MASK,
9486b3860b0SDimitris Papastamos 				    2 << WM8983_VMIDSEL_SHIFT);
9496b3860b0SDimitris Papastamos 		break;
9506b3860b0SDimitris Papastamos 	case SND_SOC_BIAS_OFF:
9516b3860b0SDimitris Papastamos 		/* disable thermal shutdown */
9526b3860b0SDimitris Papastamos 		snd_soc_update_bits(codec, WM8983_OUTPUT_CTRL,
9536b3860b0SDimitris Papastamos 				    WM8983_TSDEN_MASK, 0);
9546b3860b0SDimitris Papastamos 		/* disable VMIDSEL and BIASEN */
9556b3860b0SDimitris Papastamos 		snd_soc_update_bits(codec, WM8983_POWER_MANAGEMENT_1,
9566b3860b0SDimitris Papastamos 				    WM8983_VMIDSEL_MASK | WM8983_BIASEN_MASK,
9576b3860b0SDimitris Papastamos 				    0);
9586b3860b0SDimitris Papastamos 		/* wait for VMID to discharge */
9596b3860b0SDimitris Papastamos 		msleep(100);
9606b3860b0SDimitris Papastamos 		snd_soc_write(codec, WM8983_POWER_MANAGEMENT_1, 0);
9616b3860b0SDimitris Papastamos 		snd_soc_write(codec, WM8983_POWER_MANAGEMENT_2, 0);
9626b3860b0SDimitris Papastamos 		snd_soc_write(codec, WM8983_POWER_MANAGEMENT_3, 0);
9636b3860b0SDimitris Papastamos 		break;
9646b3860b0SDimitris Papastamos 	}
9656b3860b0SDimitris Papastamos 
9666b3860b0SDimitris Papastamos 	codec->dapm.bias_level = level;
9676b3860b0SDimitris Papastamos 	return 0;
9686b3860b0SDimitris Papastamos }
9696b3860b0SDimitris Papastamos 
9706b3860b0SDimitris Papastamos #ifdef CONFIG_PM
97184b315eeSLars-Peter Clausen static int wm8983_suspend(struct snd_soc_codec *codec)
9726b3860b0SDimitris Papastamos {
9736b3860b0SDimitris Papastamos 	wm8983_set_bias_level(codec, SND_SOC_BIAS_OFF);
9746b3860b0SDimitris Papastamos 	return 0;
9756b3860b0SDimitris Papastamos }
9766b3860b0SDimitris Papastamos 
9776b3860b0SDimitris Papastamos static int wm8983_resume(struct snd_soc_codec *codec)
9786b3860b0SDimitris Papastamos {
9796b3860b0SDimitris Papastamos 	wm8983_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
9806b3860b0SDimitris Papastamos 	return 0;
9816b3860b0SDimitris Papastamos }
9826b3860b0SDimitris Papastamos #else
9836b3860b0SDimitris Papastamos #define wm8983_suspend NULL
9846b3860b0SDimitris Papastamos #define wm8983_resume NULL
9856b3860b0SDimitris Papastamos #endif
9866b3860b0SDimitris Papastamos 
9876b3860b0SDimitris Papastamos static int wm8983_remove(struct snd_soc_codec *codec)
9886b3860b0SDimitris Papastamos {
9896b3860b0SDimitris Papastamos 	wm8983_set_bias_level(codec, SND_SOC_BIAS_OFF);
9906b3860b0SDimitris Papastamos 	return 0;
9916b3860b0SDimitris Papastamos }
9926b3860b0SDimitris Papastamos 
9936b3860b0SDimitris Papastamos static int wm8983_probe(struct snd_soc_codec *codec)
9946b3860b0SDimitris Papastamos {
9956b3860b0SDimitris Papastamos 	int ret;
9966b3860b0SDimitris Papastamos 	int i;
9976b3860b0SDimitris Papastamos 
9982ee01ac6SMark Brown 	ret = snd_soc_codec_set_cache_io(codec, 7, 9, SND_SOC_REGMAP);
9996b3860b0SDimitris Papastamos 	if (ret < 0) {
10006b3860b0SDimitris Papastamos 		dev_err(codec->dev, "Failed to set cache i/o: %d\n", ret);
10016b3860b0SDimitris Papastamos 		return ret;
10026b3860b0SDimitris Papastamos 	}
10036b3860b0SDimitris Papastamos 
10046f25e4eeSAxel Lin 	ret = snd_soc_write(codec, WM8983_SOFTWARE_RESET, 0);
10056b3860b0SDimitris Papastamos 	if (ret < 0) {
10066b3860b0SDimitris Papastamos 		dev_err(codec->dev, "Failed to issue reset: %d\n", ret);
10076b3860b0SDimitris Papastamos 		return ret;
10086b3860b0SDimitris Papastamos 	}
10096b3860b0SDimitris Papastamos 
10106b3860b0SDimitris Papastamos 	/* set the vol/gain update bits */
10116b3860b0SDimitris Papastamos 	for (i = 0; i < ARRAY_SIZE(vol_update_regs); ++i)
10126b3860b0SDimitris Papastamos 		snd_soc_update_bits(codec, vol_update_regs[i],
10136b3860b0SDimitris Papastamos 				    0x100, 0x100);
10146b3860b0SDimitris Papastamos 
10156b3860b0SDimitris Papastamos 	/* mute all outputs and set PGAs to minimum gain */
10166b3860b0SDimitris Papastamos 	for (i = WM8983_LOUT1_HP_VOLUME_CTRL;
10176b3860b0SDimitris Papastamos 	     i <= WM8983_OUT4_MONO_MIX_CTRL; ++i)
10186b3860b0SDimitris Papastamos 		snd_soc_update_bits(codec, i, 0x40, 0x40);
10196b3860b0SDimitris Papastamos 
10206b3860b0SDimitris Papastamos 	/* enable soft mute */
10216b3860b0SDimitris Papastamos 	snd_soc_update_bits(codec, WM8983_DAC_CONTROL,
10226b3860b0SDimitris Papastamos 			    WM8983_SOFTMUTE_MASK,
10236b3860b0SDimitris Papastamos 			    WM8983_SOFTMUTE);
10246b3860b0SDimitris Papastamos 
10256b3860b0SDimitris Papastamos 	/* enable BIASCUT */
10266b3860b0SDimitris Papastamos 	snd_soc_update_bits(codec, WM8983_BIAS_CTRL,
10276b3860b0SDimitris Papastamos 			    WM8983_BIASCUT, WM8983_BIASCUT);
10286b3860b0SDimitris Papastamos 	return 0;
10296b3860b0SDimitris Papastamos }
10306b3860b0SDimitris Papastamos 
103185e7652dSLars-Peter Clausen static const struct snd_soc_dai_ops wm8983_dai_ops = {
10326b3860b0SDimitris Papastamos 	.digital_mute = wm8983_dac_mute,
10336b3860b0SDimitris Papastamos 	.hw_params = wm8983_hw_params,
10346b3860b0SDimitris Papastamos 	.set_fmt = wm8983_set_fmt,
10356b3860b0SDimitris Papastamos 	.set_sysclk = wm8983_set_sysclk,
10366b3860b0SDimitris Papastamos 	.set_pll = wm8983_set_pll
10376b3860b0SDimitris Papastamos };
10386b3860b0SDimitris Papastamos 
10396b3860b0SDimitris Papastamos #define WM8983_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
10406b3860b0SDimitris Papastamos 			SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
10416b3860b0SDimitris Papastamos 
10426b3860b0SDimitris Papastamos static struct snd_soc_dai_driver wm8983_dai = {
10436b3860b0SDimitris Papastamos 	.name = "wm8983-hifi",
10446b3860b0SDimitris Papastamos 	.playback = {
10456b3860b0SDimitris Papastamos 		.stream_name = "Playback",
10466b3860b0SDimitris Papastamos 		.channels_min = 2,
10476b3860b0SDimitris Papastamos 		.channels_max = 2,
10486b3860b0SDimitris Papastamos 		.rates = SNDRV_PCM_RATE_8000_48000,
10496b3860b0SDimitris Papastamos 		.formats = WM8983_FORMATS,
10506b3860b0SDimitris Papastamos 	},
10516b3860b0SDimitris Papastamos 	.capture = {
10526b3860b0SDimitris Papastamos 		.stream_name = "Capture",
10536b3860b0SDimitris Papastamos 		.channels_min = 2,
10546b3860b0SDimitris Papastamos 		.channels_max = 2,
10556b3860b0SDimitris Papastamos 		.rates = SNDRV_PCM_RATE_8000_48000,
10566b3860b0SDimitris Papastamos 		.formats = WM8983_FORMATS,
10576b3860b0SDimitris Papastamos 	},
10586b3860b0SDimitris Papastamos 	.ops = &wm8983_dai_ops,
10596b3860b0SDimitris Papastamos 	.symmetric_rates = 1
10606b3860b0SDimitris Papastamos };
10616b3860b0SDimitris Papastamos 
10626b3860b0SDimitris Papastamos static struct snd_soc_codec_driver soc_codec_dev_wm8983 = {
10636b3860b0SDimitris Papastamos 	.probe = wm8983_probe,
10646b3860b0SDimitris Papastamos 	.remove = wm8983_remove,
10656b3860b0SDimitris Papastamos 	.suspend = wm8983_suspend,
10666b3860b0SDimitris Papastamos 	.resume = wm8983_resume,
10676b3860b0SDimitris Papastamos 	.set_bias_level = wm8983_set_bias_level,
10686b3860b0SDimitris Papastamos 	.controls = wm8983_snd_controls,
10696b3860b0SDimitris Papastamos 	.num_controls = ARRAY_SIZE(wm8983_snd_controls),
10706b3860b0SDimitris Papastamos 	.dapm_widgets = wm8983_dapm_widgets,
10716b3860b0SDimitris Papastamos 	.num_dapm_widgets = ARRAY_SIZE(wm8983_dapm_widgets),
10726b3860b0SDimitris Papastamos 	.dapm_routes = wm8983_audio_map,
10736b3860b0SDimitris Papastamos 	.num_dapm_routes = ARRAY_SIZE(wm8983_audio_map),
10742ee01ac6SMark Brown };
10752ee01ac6SMark Brown 
10762ee01ac6SMark Brown static const struct regmap_config wm8983_regmap = {
10772ee01ac6SMark Brown 	.reg_bits = 7,
10782ee01ac6SMark Brown 	.val_bits = 9,
10792ee01ac6SMark Brown 
10802ee01ac6SMark Brown 	.reg_defaults = wm8983_defaults,
10812ee01ac6SMark Brown 	.num_reg_defaults = ARRAY_SIZE(wm8983_defaults),
10822ee01ac6SMark Brown 	.cache_type = REGCACHE_RBTREE,
10832ee01ac6SMark Brown 
10842ee01ac6SMark Brown 	.readable_reg = wm8983_readable,
10856b3860b0SDimitris Papastamos };
10866b3860b0SDimitris Papastamos 
10876b3860b0SDimitris Papastamos #if defined(CONFIG_SPI_MASTER)
10887a79e94eSBill Pemberton static int wm8983_spi_probe(struct spi_device *spi)
10896b3860b0SDimitris Papastamos {
10906b3860b0SDimitris Papastamos 	struct wm8983_priv *wm8983;
10916b3860b0SDimitris Papastamos 	int ret;
10926b3860b0SDimitris Papastamos 
1093d6e2dc15SMark Brown 	wm8983 = devm_kzalloc(&spi->dev, sizeof *wm8983, GFP_KERNEL);
10946b3860b0SDimitris Papastamos 	if (!wm8983)
10956b3860b0SDimitris Papastamos 		return -ENOMEM;
10966b3860b0SDimitris Papastamos 
10972ee01ac6SMark Brown 	wm8983->regmap = devm_regmap_init_spi(spi, &wm8983_regmap);
10982ee01ac6SMark Brown 	if (IS_ERR(wm8983->regmap)) {
10992ee01ac6SMark Brown 		ret = PTR_ERR(wm8983->regmap);
11002ee01ac6SMark Brown 		dev_err(&spi->dev, "Failed to init regmap: %d\n", ret);
11012ee01ac6SMark Brown 		return ret;
11022ee01ac6SMark Brown 	}
11032ee01ac6SMark Brown 
11046b3860b0SDimitris Papastamos 	spi_set_drvdata(spi, wm8983);
11056b3860b0SDimitris Papastamos 
11066b3860b0SDimitris Papastamos 	ret = snd_soc_register_codec(&spi->dev,
11076b3860b0SDimitris Papastamos 				     &soc_codec_dev_wm8983, &wm8983_dai, 1);
11086b3860b0SDimitris Papastamos 	return ret;
11096b3860b0SDimitris Papastamos }
11106b3860b0SDimitris Papastamos 
11117a79e94eSBill Pemberton static int wm8983_spi_remove(struct spi_device *spi)
11126b3860b0SDimitris Papastamos {
11136b3860b0SDimitris Papastamos 	snd_soc_unregister_codec(&spi->dev);
11146b3860b0SDimitris Papastamos 	return 0;
11156b3860b0SDimitris Papastamos }
11166b3860b0SDimitris Papastamos 
11176b3860b0SDimitris Papastamos static struct spi_driver wm8983_spi_driver = {
11186b3860b0SDimitris Papastamos 	.driver = {
11196b3860b0SDimitris Papastamos 		.name = "wm8983",
11206b3860b0SDimitris Papastamos 		.owner = THIS_MODULE,
11216b3860b0SDimitris Papastamos 	},
11226b3860b0SDimitris Papastamos 	.probe = wm8983_spi_probe,
11237a79e94eSBill Pemberton 	.remove = wm8983_spi_remove
11246b3860b0SDimitris Papastamos };
11256b3860b0SDimitris Papastamos #endif
11266b3860b0SDimitris Papastamos 
11276b3860b0SDimitris Papastamos #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
11287a79e94eSBill Pemberton static int wm8983_i2c_probe(struct i2c_client *i2c,
11296b3860b0SDimitris Papastamos 			    const struct i2c_device_id *id)
11306b3860b0SDimitris Papastamos {
11316b3860b0SDimitris Papastamos 	struct wm8983_priv *wm8983;
11326b3860b0SDimitris Papastamos 	int ret;
11336b3860b0SDimitris Papastamos 
1134d6e2dc15SMark Brown 	wm8983 = devm_kzalloc(&i2c->dev, sizeof *wm8983, GFP_KERNEL);
11356b3860b0SDimitris Papastamos 	if (!wm8983)
11366b3860b0SDimitris Papastamos 		return -ENOMEM;
11376b3860b0SDimitris Papastamos 
11382ee01ac6SMark Brown 	wm8983->regmap = devm_regmap_init_i2c(i2c, &wm8983_regmap);
11392ee01ac6SMark Brown 	if (IS_ERR(wm8983->regmap)) {
11402ee01ac6SMark Brown 		ret = PTR_ERR(wm8983->regmap);
11412ee01ac6SMark Brown 		dev_err(&i2c->dev, "Failed to init regmap: %d\n", ret);
11422ee01ac6SMark Brown 		return ret;
11432ee01ac6SMark Brown 	}
11442ee01ac6SMark Brown 
11456b3860b0SDimitris Papastamos 	i2c_set_clientdata(i2c, wm8983);
11466b3860b0SDimitris Papastamos 
11476b3860b0SDimitris Papastamos 	ret = snd_soc_register_codec(&i2c->dev,
11486b3860b0SDimitris Papastamos 				     &soc_codec_dev_wm8983, &wm8983_dai, 1);
1149d6e2dc15SMark Brown 
11506b3860b0SDimitris Papastamos 	return ret;
11516b3860b0SDimitris Papastamos }
11526b3860b0SDimitris Papastamos 
11537a79e94eSBill Pemberton static int wm8983_i2c_remove(struct i2c_client *client)
11546b3860b0SDimitris Papastamos {
11556b3860b0SDimitris Papastamos 	snd_soc_unregister_codec(&client->dev);
11566b3860b0SDimitris Papastamos 	return 0;
11576b3860b0SDimitris Papastamos }
11586b3860b0SDimitris Papastamos 
11596b3860b0SDimitris Papastamos static const struct i2c_device_id wm8983_i2c_id[] = {
11606b3860b0SDimitris Papastamos 	{ "wm8983", 0 },
11616b3860b0SDimitris Papastamos 	{ }
11626b3860b0SDimitris Papastamos };
11636b3860b0SDimitris Papastamos MODULE_DEVICE_TABLE(i2c, wm8983_i2c_id);
11646b3860b0SDimitris Papastamos 
11656b3860b0SDimitris Papastamos static struct i2c_driver wm8983_i2c_driver = {
11666b3860b0SDimitris Papastamos 	.driver = {
11676b3860b0SDimitris Papastamos 		.name = "wm8983",
11686b3860b0SDimitris Papastamos 		.owner = THIS_MODULE,
11696b3860b0SDimitris Papastamos 	},
11706b3860b0SDimitris Papastamos 	.probe = wm8983_i2c_probe,
11717a79e94eSBill Pemberton 	.remove = wm8983_i2c_remove,
11726b3860b0SDimitris Papastamos 	.id_table = wm8983_i2c_id
11736b3860b0SDimitris Papastamos };
11746b3860b0SDimitris Papastamos #endif
11756b3860b0SDimitris Papastamos 
11766b3860b0SDimitris Papastamos static int __init wm8983_modinit(void)
11776b3860b0SDimitris Papastamos {
11786b3860b0SDimitris Papastamos 	int ret = 0;
11796b3860b0SDimitris Papastamos 
11806b3860b0SDimitris Papastamos #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
11816b3860b0SDimitris Papastamos 	ret = i2c_add_driver(&wm8983_i2c_driver);
11826b3860b0SDimitris Papastamos 	if (ret) {
11836b3860b0SDimitris Papastamos 		printk(KERN_ERR "Failed to register wm8983 I2C driver: %d\n",
11846b3860b0SDimitris Papastamos 		       ret);
11856b3860b0SDimitris Papastamos 	}
11866b3860b0SDimitris Papastamos #endif
11876b3860b0SDimitris Papastamos #if defined(CONFIG_SPI_MASTER)
11886b3860b0SDimitris Papastamos 	ret = spi_register_driver(&wm8983_spi_driver);
11896b3860b0SDimitris Papastamos 	if (ret != 0) {
11906b3860b0SDimitris Papastamos 		printk(KERN_ERR "Failed to register wm8983 SPI driver: %d\n",
11916b3860b0SDimitris Papastamos 		       ret);
11926b3860b0SDimitris Papastamos 	}
11936b3860b0SDimitris Papastamos #endif
11946b3860b0SDimitris Papastamos 	return ret;
11956b3860b0SDimitris Papastamos }
11966b3860b0SDimitris Papastamos module_init(wm8983_modinit);
11976b3860b0SDimitris Papastamos 
11986b3860b0SDimitris Papastamos static void __exit wm8983_exit(void)
11996b3860b0SDimitris Papastamos {
12006b3860b0SDimitris Papastamos #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
12016b3860b0SDimitris Papastamos 	i2c_del_driver(&wm8983_i2c_driver);
12026b3860b0SDimitris Papastamos #endif
12036b3860b0SDimitris Papastamos #if defined(CONFIG_SPI_MASTER)
12046b3860b0SDimitris Papastamos 	spi_unregister_driver(&wm8983_spi_driver);
12056b3860b0SDimitris Papastamos #endif
12066b3860b0SDimitris Papastamos }
12076b3860b0SDimitris Papastamos module_exit(wm8983_exit);
12086b3860b0SDimitris Papastamos 
12096b3860b0SDimitris Papastamos MODULE_DESCRIPTION("ASoC WM8983 driver");
12106b3860b0SDimitris Papastamos MODULE_AUTHOR("Dimitris Papastamos <dp@opensource.wolfsonmicro.com>");
12116b3860b0SDimitris Papastamos MODULE_LICENSE("GPL");
1212