xref: /openbmc/linux/sound/soc/codecs/wm8904.h (revision a91eb199)
1a91eb199SMark Brown /*
2a91eb199SMark Brown  * wm8904.h  --  WM8904 ASoC driver
3a91eb199SMark Brown  *
4a91eb199SMark Brown  * Copyright 2009 Wolfson Microelectronics, plc
5a91eb199SMark Brown  *
6a91eb199SMark Brown  * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7a91eb199SMark Brown  *
8a91eb199SMark Brown  * This program is free software; you can redistribute it and/or modify
9a91eb199SMark Brown  * it under the terms of the GNU General Public License version 2 as
10a91eb199SMark Brown  * published by the Free Software Foundation.
11a91eb199SMark Brown  */
12a91eb199SMark Brown 
13a91eb199SMark Brown #ifndef _WM8904_H
14a91eb199SMark Brown #define _WM8904_H
15a91eb199SMark Brown 
16a91eb199SMark Brown #define WM8904_CLK_MCLK 1
17a91eb199SMark Brown #define WM8904_CLK_FLL  2
18a91eb199SMark Brown 
19a91eb199SMark Brown #define WM8904_FLL_MCLK          1
20a91eb199SMark Brown #define WM8904_FLL_BCLK          2
21a91eb199SMark Brown #define WM8904_FLL_LRCLK         3
22a91eb199SMark Brown #define WM8904_FLL_FREE_RUNNING  4
23a91eb199SMark Brown 
24a91eb199SMark Brown extern struct snd_soc_dai wm8904_dai;
25a91eb199SMark Brown extern struct snd_soc_codec_device soc_codec_dev_wm8904;
26a91eb199SMark Brown 
27a91eb199SMark Brown /*
28a91eb199SMark Brown  * Register values.
29a91eb199SMark Brown  */
30a91eb199SMark Brown #define WM8904_SW_RESET_AND_ID                  0x00
31a91eb199SMark Brown #define WM8904_REVISION				0x01
32a91eb199SMark Brown #define WM8904_BIAS_CONTROL_0                   0x04
33a91eb199SMark Brown #define WM8904_VMID_CONTROL_0                   0x05
34a91eb199SMark Brown #define WM8904_MIC_BIAS_CONTROL_0               0x06
35a91eb199SMark Brown #define WM8904_MIC_BIAS_CONTROL_1               0x07
36a91eb199SMark Brown #define WM8904_ANALOGUE_DAC_0                   0x08
37a91eb199SMark Brown #define WM8904_MIC_FILTER_CONTROL               0x09
38a91eb199SMark Brown #define WM8904_ANALOGUE_ADC_0                   0x0A
39a91eb199SMark Brown #define WM8904_POWER_MANAGEMENT_0               0x0C
40a91eb199SMark Brown #define WM8904_POWER_MANAGEMENT_2               0x0E
41a91eb199SMark Brown #define WM8904_POWER_MANAGEMENT_3               0x0F
42a91eb199SMark Brown #define WM8904_POWER_MANAGEMENT_6               0x12
43a91eb199SMark Brown #define WM8904_CLOCK_RATES_0                    0x14
44a91eb199SMark Brown #define WM8904_CLOCK_RATES_1                    0x15
45a91eb199SMark Brown #define WM8904_CLOCK_RATES_2                    0x16
46a91eb199SMark Brown #define WM8904_AUDIO_INTERFACE_0                0x18
47a91eb199SMark Brown #define WM8904_AUDIO_INTERFACE_1                0x19
48a91eb199SMark Brown #define WM8904_AUDIO_INTERFACE_2                0x1A
49a91eb199SMark Brown #define WM8904_AUDIO_INTERFACE_3                0x1B
50a91eb199SMark Brown #define WM8904_DAC_DIGITAL_VOLUME_LEFT          0x1E
51a91eb199SMark Brown #define WM8904_DAC_DIGITAL_VOLUME_RIGHT         0x1F
52a91eb199SMark Brown #define WM8904_DAC_DIGITAL_0                    0x20
53a91eb199SMark Brown #define WM8904_DAC_DIGITAL_1                    0x21
54a91eb199SMark Brown #define WM8904_ADC_DIGITAL_VOLUME_LEFT          0x24
55a91eb199SMark Brown #define WM8904_ADC_DIGITAL_VOLUME_RIGHT         0x25
56a91eb199SMark Brown #define WM8904_ADC_DIGITAL_0                    0x26
57a91eb199SMark Brown #define WM8904_DIGITAL_MICROPHONE_0             0x27
58a91eb199SMark Brown #define WM8904_DRC_0                            0x28
59a91eb199SMark Brown #define WM8904_DRC_1                            0x29
60a91eb199SMark Brown #define WM8904_DRC_2                            0x2A
61a91eb199SMark Brown #define WM8904_DRC_3                            0x2B
62a91eb199SMark Brown #define WM8904_ANALOGUE_LEFT_INPUT_0            0x2C
63a91eb199SMark Brown #define WM8904_ANALOGUE_RIGHT_INPUT_0           0x2D
64a91eb199SMark Brown #define WM8904_ANALOGUE_LEFT_INPUT_1            0x2E
65a91eb199SMark Brown #define WM8904_ANALOGUE_RIGHT_INPUT_1           0x2F
66a91eb199SMark Brown #define WM8904_ANALOGUE_OUT1_LEFT               0x39
67a91eb199SMark Brown #define WM8904_ANALOGUE_OUT1_RIGHT              0x3A
68a91eb199SMark Brown #define WM8904_ANALOGUE_OUT2_LEFT               0x3B
69a91eb199SMark Brown #define WM8904_ANALOGUE_OUT2_RIGHT              0x3C
70a91eb199SMark Brown #define WM8904_ANALOGUE_OUT12_ZC                0x3D
71a91eb199SMark Brown #define WM8904_DC_SERVO_0                       0x43
72a91eb199SMark Brown #define WM8904_DC_SERVO_1                       0x44
73a91eb199SMark Brown #define WM8904_DC_SERVO_2                       0x45
74a91eb199SMark Brown #define WM8904_DC_SERVO_4                       0x47
75a91eb199SMark Brown #define WM8904_DC_SERVO_5                       0x48
76a91eb199SMark Brown #define WM8904_DC_SERVO_6                       0x49
77a91eb199SMark Brown #define WM8904_DC_SERVO_7                       0x4A
78a91eb199SMark Brown #define WM8904_DC_SERVO_8                       0x4B
79a91eb199SMark Brown #define WM8904_DC_SERVO_9                       0x4C
80a91eb199SMark Brown #define WM8904_DC_SERVO_READBACK_0              0x4D
81a91eb199SMark Brown #define WM8904_ANALOGUE_HP_0                    0x5A
82a91eb199SMark Brown #define WM8904_ANALOGUE_LINEOUT_0               0x5E
83a91eb199SMark Brown #define WM8904_CHARGE_PUMP_0                    0x62
84a91eb199SMark Brown #define WM8904_CLASS_W_0                        0x68
85a91eb199SMark Brown #define WM8904_WRITE_SEQUENCER_0                0x6C
86a91eb199SMark Brown #define WM8904_WRITE_SEQUENCER_1                0x6D
87a91eb199SMark Brown #define WM8904_WRITE_SEQUENCER_2                0x6E
88a91eb199SMark Brown #define WM8904_WRITE_SEQUENCER_3                0x6F
89a91eb199SMark Brown #define WM8904_WRITE_SEQUENCER_4                0x70
90a91eb199SMark Brown #define WM8904_FLL_CONTROL_1                    0x74
91a91eb199SMark Brown #define WM8904_FLL_CONTROL_2                    0x75
92a91eb199SMark Brown #define WM8904_FLL_CONTROL_3                    0x76
93a91eb199SMark Brown #define WM8904_FLL_CONTROL_4                    0x77
94a91eb199SMark Brown #define WM8904_FLL_CONTROL_5                    0x78
95a91eb199SMark Brown #define WM8904_GPIO_CONTROL_1                   0x79
96a91eb199SMark Brown #define WM8904_GPIO_CONTROL_2                   0x7A
97a91eb199SMark Brown #define WM8904_GPIO_CONTROL_3                   0x7B
98a91eb199SMark Brown #define WM8904_GPIO_CONTROL_4                   0x7C
99a91eb199SMark Brown #define WM8904_DIGITAL_PULLS                    0x7E
100a91eb199SMark Brown #define WM8904_INTERRUPT_STATUS                 0x7F
101a91eb199SMark Brown #define WM8904_INTERRUPT_STATUS_MASK            0x80
102a91eb199SMark Brown #define WM8904_INTERRUPT_POLARITY               0x81
103a91eb199SMark Brown #define WM8904_INTERRUPT_DEBOUNCE               0x82
104a91eb199SMark Brown #define WM8904_EQ1                              0x86
105a91eb199SMark Brown #define WM8904_EQ2                              0x87
106a91eb199SMark Brown #define WM8904_EQ3                              0x88
107a91eb199SMark Brown #define WM8904_EQ4                              0x89
108a91eb199SMark Brown #define WM8904_EQ5                              0x8A
109a91eb199SMark Brown #define WM8904_EQ6                              0x8B
110a91eb199SMark Brown #define WM8904_EQ7                              0x8C
111a91eb199SMark Brown #define WM8904_EQ8                              0x8D
112a91eb199SMark Brown #define WM8904_EQ9                              0x8E
113a91eb199SMark Brown #define WM8904_EQ10                             0x8F
114a91eb199SMark Brown #define WM8904_EQ11                             0x90
115a91eb199SMark Brown #define WM8904_EQ12                             0x91
116a91eb199SMark Brown #define WM8904_EQ13                             0x92
117a91eb199SMark Brown #define WM8904_EQ14                             0x93
118a91eb199SMark Brown #define WM8904_EQ15                             0x94
119a91eb199SMark Brown #define WM8904_EQ16                             0x95
120a91eb199SMark Brown #define WM8904_EQ17                             0x96
121a91eb199SMark Brown #define WM8904_EQ18                             0x97
122a91eb199SMark Brown #define WM8904_EQ19                             0x98
123a91eb199SMark Brown #define WM8904_EQ20                             0x99
124a91eb199SMark Brown #define WM8904_EQ21                             0x9A
125a91eb199SMark Brown #define WM8904_EQ22                             0x9B
126a91eb199SMark Brown #define WM8904_EQ23                             0x9C
127a91eb199SMark Brown #define WM8904_EQ24                             0x9D
128a91eb199SMark Brown #define WM8904_CONTROL_INTERFACE_TEST_1         0xA1
129a91eb199SMark Brown #define WM8904_ANALOGUE_OUTPUT_BIAS_0           0xCC
130a91eb199SMark Brown #define WM8904_FLL_NCO_TEST_0                   0xF7
131a91eb199SMark Brown #define WM8904_FLL_NCO_TEST_1                   0xF8
132a91eb199SMark Brown 
133a91eb199SMark Brown #define WM8904_REGISTER_COUNT                   101
134a91eb199SMark Brown #define WM8904_MAX_REGISTER                     0xF8
135a91eb199SMark Brown 
136a91eb199SMark Brown /*
137a91eb199SMark Brown  * Field Definitions.
138a91eb199SMark Brown  */
139a91eb199SMark Brown 
140a91eb199SMark Brown /*
141a91eb199SMark Brown  * R0 (0x00) - SW Reset and ID
142a91eb199SMark Brown  */
143a91eb199SMark Brown #define WM8904_SW_RST_DEV_ID1_MASK              0xFFFF  /* SW_RST_DEV_ID1 - [15:0] */
144a91eb199SMark Brown #define WM8904_SW_RST_DEV_ID1_SHIFT                  0  /* SW_RST_DEV_ID1 - [15:0] */
145a91eb199SMark Brown #define WM8904_SW_RST_DEV_ID1_WIDTH                 16  /* SW_RST_DEV_ID1 - [15:0] */
146a91eb199SMark Brown 
147a91eb199SMark Brown /*
148a91eb199SMark Brown  * R1 (0x01) - Revision
149a91eb199SMark Brown  */
150a91eb199SMark Brown #define WM8904_REVISION_MASK              	0x000F  /* REVISION - [3:0] */
151a91eb199SMark Brown #define WM8904_REVISION_SHIFT             	     0  /* REVISION - [3:0] */
152a91eb199SMark Brown #define WM8904_REVISION_WIDTH             	    16  /* REVISION - [3:0] */
153a91eb199SMark Brown 
154a91eb199SMark Brown /*
155a91eb199SMark Brown  * R4 (0x04) - Bias Control 0
156a91eb199SMark Brown  */
157a91eb199SMark Brown #define WM8904_POBCTRL                          0x0010  /* POBCTRL */
158a91eb199SMark Brown #define WM8904_POBCTRL_MASK                     0x0010  /* POBCTRL */
159a91eb199SMark Brown #define WM8904_POBCTRL_SHIFT                         4  /* POBCTRL */
160a91eb199SMark Brown #define WM8904_POBCTRL_WIDTH                         1  /* POBCTRL */
161a91eb199SMark Brown #define WM8904_ISEL_MASK                        0x000C  /* ISEL - [3:2] */
162a91eb199SMark Brown #define WM8904_ISEL_SHIFT                            2  /* ISEL - [3:2] */
163a91eb199SMark Brown #define WM8904_ISEL_WIDTH                            2  /* ISEL - [3:2] */
164a91eb199SMark Brown #define WM8904_STARTUP_BIAS_ENA                 0x0002  /* STARTUP_BIAS_ENA */
165a91eb199SMark Brown #define WM8904_STARTUP_BIAS_ENA_MASK            0x0002  /* STARTUP_BIAS_ENA */
166a91eb199SMark Brown #define WM8904_STARTUP_BIAS_ENA_SHIFT                1  /* STARTUP_BIAS_ENA */
167a91eb199SMark Brown #define WM8904_STARTUP_BIAS_ENA_WIDTH                1  /* STARTUP_BIAS_ENA */
168a91eb199SMark Brown #define WM8904_BIAS_ENA                         0x0001  /* BIAS_ENA */
169a91eb199SMark Brown #define WM8904_BIAS_ENA_MASK                    0x0001  /* BIAS_ENA */
170a91eb199SMark Brown #define WM8904_BIAS_ENA_SHIFT                        0  /* BIAS_ENA */
171a91eb199SMark Brown #define WM8904_BIAS_ENA_WIDTH                        1  /* BIAS_ENA */
172a91eb199SMark Brown 
173a91eb199SMark Brown /*
174a91eb199SMark Brown  * R5 (0x05) - VMID Control 0
175a91eb199SMark Brown  */
176a91eb199SMark Brown #define WM8904_VMID_BUF_ENA                     0x0040  /* VMID_BUF_ENA */
177a91eb199SMark Brown #define WM8904_VMID_BUF_ENA_MASK                0x0040  /* VMID_BUF_ENA */
178a91eb199SMark Brown #define WM8904_VMID_BUF_ENA_SHIFT                    6  /* VMID_BUF_ENA */
179a91eb199SMark Brown #define WM8904_VMID_BUF_ENA_WIDTH                    1  /* VMID_BUF_ENA */
180a91eb199SMark Brown #define WM8904_VMID_RES_MASK                    0x0006  /* VMID_RES - [2:1] */
181a91eb199SMark Brown #define WM8904_VMID_RES_SHIFT                        1  /* VMID_RES - [2:1] */
182a91eb199SMark Brown #define WM8904_VMID_RES_WIDTH                        2  /* VMID_RES - [2:1] */
183a91eb199SMark Brown #define WM8904_VMID_ENA                         0x0001  /* VMID_ENA */
184a91eb199SMark Brown #define WM8904_VMID_ENA_MASK                    0x0001  /* VMID_ENA */
185a91eb199SMark Brown #define WM8904_VMID_ENA_SHIFT                        0  /* VMID_ENA */
186a91eb199SMark Brown #define WM8904_VMID_ENA_WIDTH                        1  /* VMID_ENA */
187a91eb199SMark Brown 
188a91eb199SMark Brown /*
189a91eb199SMark Brown  * R6 (0x06) - Mic Bias Control 0
190a91eb199SMark Brown  */
191a91eb199SMark Brown #define WM8904_MICDET_THR_MASK                  0x0070  /* MICDET_THR - [6:4] */
192a91eb199SMark Brown #define WM8904_MICDET_THR_SHIFT                      4  /* MICDET_THR - [6:4] */
193a91eb199SMark Brown #define WM8904_MICDET_THR_WIDTH                      3  /* MICDET_THR - [6:4] */
194a91eb199SMark Brown #define WM8904_MICSHORT_THR_MASK                0x000C  /* MICSHORT_THR - [3:2] */
195a91eb199SMark Brown #define WM8904_MICSHORT_THR_SHIFT                    2  /* MICSHORT_THR - [3:2] */
196a91eb199SMark Brown #define WM8904_MICSHORT_THR_WIDTH                    2  /* MICSHORT_THR - [3:2] */
197a91eb199SMark Brown #define WM8904_MICDET_ENA                       0x0002  /* MICDET_ENA */
198a91eb199SMark Brown #define WM8904_MICDET_ENA_MASK                  0x0002  /* MICDET_ENA */
199a91eb199SMark Brown #define WM8904_MICDET_ENA_SHIFT                      1  /* MICDET_ENA */
200a91eb199SMark Brown #define WM8904_MICDET_ENA_WIDTH                      1  /* MICDET_ENA */
201a91eb199SMark Brown #define WM8904_MICBIAS_ENA                      0x0001  /* MICBIAS_ENA */
202a91eb199SMark Brown #define WM8904_MICBIAS_ENA_MASK                 0x0001  /* MICBIAS_ENA */
203a91eb199SMark Brown #define WM8904_MICBIAS_ENA_SHIFT                     0  /* MICBIAS_ENA */
204a91eb199SMark Brown #define WM8904_MICBIAS_ENA_WIDTH                     1  /* MICBIAS_ENA */
205a91eb199SMark Brown 
206a91eb199SMark Brown /*
207a91eb199SMark Brown  * R7 (0x07) - Mic Bias Control 1
208a91eb199SMark Brown  */
209a91eb199SMark Brown #define WM8904_MIC_DET_FILTER_ENA               0x8000  /* MIC_DET_FILTER_ENA */
210a91eb199SMark Brown #define WM8904_MIC_DET_FILTER_ENA_MASK          0x8000  /* MIC_DET_FILTER_ENA */
211a91eb199SMark Brown #define WM8904_MIC_DET_FILTER_ENA_SHIFT             15  /* MIC_DET_FILTER_ENA */
212a91eb199SMark Brown #define WM8904_MIC_DET_FILTER_ENA_WIDTH              1  /* MIC_DET_FILTER_ENA */
213a91eb199SMark Brown #define WM8904_MIC_SHORT_FILTER_ENA             0x4000  /* MIC_SHORT_FILTER_ENA */
214a91eb199SMark Brown #define WM8904_MIC_SHORT_FILTER_ENA_MASK        0x4000  /* MIC_SHORT_FILTER_ENA */
215a91eb199SMark Brown #define WM8904_MIC_SHORT_FILTER_ENA_SHIFT           14  /* MIC_SHORT_FILTER_ENA */
216a91eb199SMark Brown #define WM8904_MIC_SHORT_FILTER_ENA_WIDTH            1  /* MIC_SHORT_FILTER_ENA */
217a91eb199SMark Brown #define WM8904_MICBIAS_SEL_MASK                 0x0007  /* MICBIAS_SEL - [2:0] */
218a91eb199SMark Brown #define WM8904_MICBIAS_SEL_SHIFT                     0  /* MICBIAS_SEL - [2:0] */
219a91eb199SMark Brown #define WM8904_MICBIAS_SEL_WIDTH                     3  /* MICBIAS_SEL - [2:0] */
220a91eb199SMark Brown 
221a91eb199SMark Brown /*
222a91eb199SMark Brown  * R8 (0x08) - Analogue DAC 0
223a91eb199SMark Brown  */
224a91eb199SMark Brown #define WM8904_DAC_BIAS_SEL_MASK                0x0018  /* DAC_BIAS_SEL - [4:3] */
225a91eb199SMark Brown #define WM8904_DAC_BIAS_SEL_SHIFT                    3  /* DAC_BIAS_SEL - [4:3] */
226a91eb199SMark Brown #define WM8904_DAC_BIAS_SEL_WIDTH                    2  /* DAC_BIAS_SEL - [4:3] */
227a91eb199SMark Brown #define WM8904_DAC_VMID_BIAS_SEL_MASK           0x0006  /* DAC_VMID_BIAS_SEL - [2:1] */
228a91eb199SMark Brown #define WM8904_DAC_VMID_BIAS_SEL_SHIFT               1  /* DAC_VMID_BIAS_SEL - [2:1] */
229a91eb199SMark Brown #define WM8904_DAC_VMID_BIAS_SEL_WIDTH               2  /* DAC_VMID_BIAS_SEL - [2:1] */
230a91eb199SMark Brown 
231a91eb199SMark Brown /*
232a91eb199SMark Brown  * R9 (0x09) - mic Filter Control
233a91eb199SMark Brown  */
234a91eb199SMark Brown #define WM8904_MIC_DET_SET_THRESHOLD_MASK       0xF000  /* MIC_DET_SET_THRESHOLD - [15:12] */
235a91eb199SMark Brown #define WM8904_MIC_DET_SET_THRESHOLD_SHIFT          12  /* MIC_DET_SET_THRESHOLD - [15:12] */
236a91eb199SMark Brown #define WM8904_MIC_DET_SET_THRESHOLD_WIDTH           4  /* MIC_DET_SET_THRESHOLD - [15:12] */
237a91eb199SMark Brown #define WM8904_MIC_DET_RESET_THRESHOLD_MASK     0x0F00  /* MIC_DET_RESET_THRESHOLD - [11:8] */
238a91eb199SMark Brown #define WM8904_MIC_DET_RESET_THRESHOLD_SHIFT         8  /* MIC_DET_RESET_THRESHOLD - [11:8] */
239a91eb199SMark Brown #define WM8904_MIC_DET_RESET_THRESHOLD_WIDTH         4  /* MIC_DET_RESET_THRESHOLD - [11:8] */
240a91eb199SMark Brown #define WM8904_MIC_SHORT_SET_THRESHOLD_MASK     0x00F0  /* MIC_SHORT_SET_THRESHOLD - [7:4] */
241a91eb199SMark Brown #define WM8904_MIC_SHORT_SET_THRESHOLD_SHIFT         4  /* MIC_SHORT_SET_THRESHOLD - [7:4] */
242a91eb199SMark Brown #define WM8904_MIC_SHORT_SET_THRESHOLD_WIDTH         4  /* MIC_SHORT_SET_THRESHOLD - [7:4] */
243a91eb199SMark Brown #define WM8904_MIC_SHORT_RESET_THRESHOLD_MASK   0x000F  /* MIC_SHORT_RESET_THRESHOLD - [3:0] */
244a91eb199SMark Brown #define WM8904_MIC_SHORT_RESET_THRESHOLD_SHIFT       0  /* MIC_SHORT_RESET_THRESHOLD - [3:0] */
245a91eb199SMark Brown #define WM8904_MIC_SHORT_RESET_THRESHOLD_WIDTH       4  /* MIC_SHORT_RESET_THRESHOLD - [3:0] */
246a91eb199SMark Brown 
247a91eb199SMark Brown /*
248a91eb199SMark Brown  * R10 (0x0A) - Analogue ADC 0
249a91eb199SMark Brown  */
250a91eb199SMark Brown #define WM8904_ADC_OSR128                       0x0001  /* ADC_OSR128 */
251a91eb199SMark Brown #define WM8904_ADC_OSR128_MASK                  0x0001  /* ADC_OSR128 */
252a91eb199SMark Brown #define WM8904_ADC_OSR128_SHIFT                      0  /* ADC_OSR128 */
253a91eb199SMark Brown #define WM8904_ADC_OSR128_WIDTH                      1  /* ADC_OSR128 */
254a91eb199SMark Brown 
255a91eb199SMark Brown /*
256a91eb199SMark Brown  * R12 (0x0C) - Power Management 0
257a91eb199SMark Brown  */
258a91eb199SMark Brown #define WM8904_INL_ENA                          0x0002  /* INL_ENA */
259a91eb199SMark Brown #define WM8904_INL_ENA_MASK                     0x0002  /* INL_ENA */
260a91eb199SMark Brown #define WM8904_INL_ENA_SHIFT                         1  /* INL_ENA */
261a91eb199SMark Brown #define WM8904_INL_ENA_WIDTH                         1  /* INL_ENA */
262a91eb199SMark Brown #define WM8904_INR_ENA                          0x0001  /* INR_ENA */
263a91eb199SMark Brown #define WM8904_INR_ENA_MASK                     0x0001  /* INR_ENA */
264a91eb199SMark Brown #define WM8904_INR_ENA_SHIFT                         0  /* INR_ENA */
265a91eb199SMark Brown #define WM8904_INR_ENA_WIDTH                         1  /* INR_ENA */
266a91eb199SMark Brown 
267a91eb199SMark Brown /*
268a91eb199SMark Brown  * R14 (0x0E) - Power Management 2
269a91eb199SMark Brown  */
270a91eb199SMark Brown #define WM8904_HPL_PGA_ENA                      0x0002  /* HPL_PGA_ENA */
271a91eb199SMark Brown #define WM8904_HPL_PGA_ENA_MASK                 0x0002  /* HPL_PGA_ENA */
272a91eb199SMark Brown #define WM8904_HPL_PGA_ENA_SHIFT                     1  /* HPL_PGA_ENA */
273a91eb199SMark Brown #define WM8904_HPL_PGA_ENA_WIDTH                     1  /* HPL_PGA_ENA */
274a91eb199SMark Brown #define WM8904_HPR_PGA_ENA                      0x0001  /* HPR_PGA_ENA */
275a91eb199SMark Brown #define WM8904_HPR_PGA_ENA_MASK                 0x0001  /* HPR_PGA_ENA */
276a91eb199SMark Brown #define WM8904_HPR_PGA_ENA_SHIFT                     0  /* HPR_PGA_ENA */
277a91eb199SMark Brown #define WM8904_HPR_PGA_ENA_WIDTH                     1  /* HPR_PGA_ENA */
278a91eb199SMark Brown 
279a91eb199SMark Brown /*
280a91eb199SMark Brown  * R15 (0x0F) - Power Management 3
281a91eb199SMark Brown  */
282a91eb199SMark Brown #define WM8904_LINEOUTL_PGA_ENA                 0x0002  /* LINEOUTL_PGA_ENA */
283a91eb199SMark Brown #define WM8904_LINEOUTL_PGA_ENA_MASK            0x0002  /* LINEOUTL_PGA_ENA */
284a91eb199SMark Brown #define WM8904_LINEOUTL_PGA_ENA_SHIFT                1  /* LINEOUTL_PGA_ENA */
285a91eb199SMark Brown #define WM8904_LINEOUTL_PGA_ENA_WIDTH                1  /* LINEOUTL_PGA_ENA */
286a91eb199SMark Brown #define WM8904_LINEOUTR_PGA_ENA                 0x0001  /* LINEOUTR_PGA_ENA */
287a91eb199SMark Brown #define WM8904_LINEOUTR_PGA_ENA_MASK            0x0001  /* LINEOUTR_PGA_ENA */
288a91eb199SMark Brown #define WM8904_LINEOUTR_PGA_ENA_SHIFT                0  /* LINEOUTR_PGA_ENA */
289a91eb199SMark Brown #define WM8904_LINEOUTR_PGA_ENA_WIDTH                1  /* LINEOUTR_PGA_ENA */
290a91eb199SMark Brown 
291a91eb199SMark Brown /*
292a91eb199SMark Brown  * R18 (0x12) - Power Management 6
293a91eb199SMark Brown  */
294a91eb199SMark Brown #define WM8904_DACL_ENA                         0x0008  /* DACL_ENA */
295a91eb199SMark Brown #define WM8904_DACL_ENA_MASK                    0x0008  /* DACL_ENA */
296a91eb199SMark Brown #define WM8904_DACL_ENA_SHIFT                        3  /* DACL_ENA */
297a91eb199SMark Brown #define WM8904_DACL_ENA_WIDTH                        1  /* DACL_ENA */
298a91eb199SMark Brown #define WM8904_DACR_ENA                         0x0004  /* DACR_ENA */
299a91eb199SMark Brown #define WM8904_DACR_ENA_MASK                    0x0004  /* DACR_ENA */
300a91eb199SMark Brown #define WM8904_DACR_ENA_SHIFT                        2  /* DACR_ENA */
301a91eb199SMark Brown #define WM8904_DACR_ENA_WIDTH                        1  /* DACR_ENA */
302a91eb199SMark Brown #define WM8904_ADCL_ENA                         0x0002  /* ADCL_ENA */
303a91eb199SMark Brown #define WM8904_ADCL_ENA_MASK                    0x0002  /* ADCL_ENA */
304a91eb199SMark Brown #define WM8904_ADCL_ENA_SHIFT                        1  /* ADCL_ENA */
305a91eb199SMark Brown #define WM8904_ADCL_ENA_WIDTH                        1  /* ADCL_ENA */
306a91eb199SMark Brown #define WM8904_ADCR_ENA                         0x0001  /* ADCR_ENA */
307a91eb199SMark Brown #define WM8904_ADCR_ENA_MASK                    0x0001  /* ADCR_ENA */
308a91eb199SMark Brown #define WM8904_ADCR_ENA_SHIFT                        0  /* ADCR_ENA */
309a91eb199SMark Brown #define WM8904_ADCR_ENA_WIDTH                        1  /* ADCR_ENA */
310a91eb199SMark Brown 
311a91eb199SMark Brown /*
312a91eb199SMark Brown  * R20 (0x14) - Clock Rates 0
313a91eb199SMark Brown  */
314a91eb199SMark Brown #define WM8904_TOCLK_RATE_DIV16                 0x4000  /* TOCLK_RATE_DIV16 */
315a91eb199SMark Brown #define WM8904_TOCLK_RATE_DIV16_MASK            0x4000  /* TOCLK_RATE_DIV16 */
316a91eb199SMark Brown #define WM8904_TOCLK_RATE_DIV16_SHIFT               14  /* TOCLK_RATE_DIV16 */
317a91eb199SMark Brown #define WM8904_TOCLK_RATE_DIV16_WIDTH                1  /* TOCLK_RATE_DIV16 */
318a91eb199SMark Brown #define WM8904_TOCLK_RATE_X4                    0x2000  /* TOCLK_RATE_X4 */
319a91eb199SMark Brown #define WM8904_TOCLK_RATE_X4_MASK               0x2000  /* TOCLK_RATE_X4 */
320a91eb199SMark Brown #define WM8904_TOCLK_RATE_X4_SHIFT                  13  /* TOCLK_RATE_X4 */
321a91eb199SMark Brown #define WM8904_TOCLK_RATE_X4_WIDTH                   1  /* TOCLK_RATE_X4 */
322a91eb199SMark Brown #define WM8904_SR_MODE                          0x1000  /* SR_MODE */
323a91eb199SMark Brown #define WM8904_SR_MODE_MASK                     0x1000  /* SR_MODE */
324a91eb199SMark Brown #define WM8904_SR_MODE_SHIFT                        12  /* SR_MODE */
325a91eb199SMark Brown #define WM8904_SR_MODE_WIDTH                         1  /* SR_MODE */
326a91eb199SMark Brown #define WM8904_MCLK_DIV                         0x0001  /* MCLK_DIV */
327a91eb199SMark Brown #define WM8904_MCLK_DIV_MASK                    0x0001  /* MCLK_DIV */
328a91eb199SMark Brown #define WM8904_MCLK_DIV_SHIFT                        0  /* MCLK_DIV */
329a91eb199SMark Brown #define WM8904_MCLK_DIV_WIDTH                        1  /* MCLK_DIV */
330a91eb199SMark Brown 
331a91eb199SMark Brown /*
332a91eb199SMark Brown  * R21 (0x15) - Clock Rates 1
333a91eb199SMark Brown  */
334a91eb199SMark Brown #define WM8904_CLK_SYS_RATE_MASK                0x3C00  /* CLK_SYS_RATE - [13:10] */
335a91eb199SMark Brown #define WM8904_CLK_SYS_RATE_SHIFT                   10  /* CLK_SYS_RATE - [13:10] */
336a91eb199SMark Brown #define WM8904_CLK_SYS_RATE_WIDTH                    4  /* CLK_SYS_RATE - [13:10] */
337a91eb199SMark Brown #define WM8904_SAMPLE_RATE_MASK                 0x0007  /* SAMPLE_RATE - [2:0] */
338a91eb199SMark Brown #define WM8904_SAMPLE_RATE_SHIFT                     0  /* SAMPLE_RATE - [2:0] */
339a91eb199SMark Brown #define WM8904_SAMPLE_RATE_WIDTH                     3  /* SAMPLE_RATE - [2:0] */
340a91eb199SMark Brown 
341a91eb199SMark Brown /*
342a91eb199SMark Brown  * R22 (0x16) - Clock Rates 2
343a91eb199SMark Brown  */
344a91eb199SMark Brown #define WM8904_MCLK_INV                         0x8000  /* MCLK_INV */
345a91eb199SMark Brown #define WM8904_MCLK_INV_MASK                    0x8000  /* MCLK_INV */
346a91eb199SMark Brown #define WM8904_MCLK_INV_SHIFT                       15  /* MCLK_INV */
347a91eb199SMark Brown #define WM8904_MCLK_INV_WIDTH                        1  /* MCLK_INV */
348a91eb199SMark Brown #define WM8904_SYSCLK_SRC                       0x4000  /* SYSCLK_SRC */
349a91eb199SMark Brown #define WM8904_SYSCLK_SRC_MASK                  0x4000  /* SYSCLK_SRC */
350a91eb199SMark Brown #define WM8904_SYSCLK_SRC_SHIFT                     14  /* SYSCLK_SRC */
351a91eb199SMark Brown #define WM8904_SYSCLK_SRC_WIDTH                      1  /* SYSCLK_SRC */
352a91eb199SMark Brown #define WM8904_TOCLK_RATE                       0x1000  /* TOCLK_RATE */
353a91eb199SMark Brown #define WM8904_TOCLK_RATE_MASK                  0x1000  /* TOCLK_RATE */
354a91eb199SMark Brown #define WM8904_TOCLK_RATE_SHIFT                     12  /* TOCLK_RATE */
355a91eb199SMark Brown #define WM8904_TOCLK_RATE_WIDTH                      1  /* TOCLK_RATE */
356a91eb199SMark Brown #define WM8904_OPCLK_ENA                        0x0008  /* OPCLK_ENA */
357a91eb199SMark Brown #define WM8904_OPCLK_ENA_MASK                   0x0008  /* OPCLK_ENA */
358a91eb199SMark Brown #define WM8904_OPCLK_ENA_SHIFT                       3  /* OPCLK_ENA */
359a91eb199SMark Brown #define WM8904_OPCLK_ENA_WIDTH                       1  /* OPCLK_ENA */
360a91eb199SMark Brown #define WM8904_CLK_SYS_ENA                      0x0004  /* CLK_SYS_ENA */
361a91eb199SMark Brown #define WM8904_CLK_SYS_ENA_MASK                 0x0004  /* CLK_SYS_ENA */
362a91eb199SMark Brown #define WM8904_CLK_SYS_ENA_SHIFT                     2  /* CLK_SYS_ENA */
363a91eb199SMark Brown #define WM8904_CLK_SYS_ENA_WIDTH                     1  /* CLK_SYS_ENA */
364a91eb199SMark Brown #define WM8904_CLK_DSP_ENA                      0x0002  /* CLK_DSP_ENA */
365a91eb199SMark Brown #define WM8904_CLK_DSP_ENA_MASK                 0x0002  /* CLK_DSP_ENA */
366a91eb199SMark Brown #define WM8904_CLK_DSP_ENA_SHIFT                     1  /* CLK_DSP_ENA */
367a91eb199SMark Brown #define WM8904_CLK_DSP_ENA_WIDTH                     1  /* CLK_DSP_ENA */
368a91eb199SMark Brown #define WM8904_TOCLK_ENA                        0x0001  /* TOCLK_ENA */
369a91eb199SMark Brown #define WM8904_TOCLK_ENA_MASK                   0x0001  /* TOCLK_ENA */
370a91eb199SMark Brown #define WM8904_TOCLK_ENA_SHIFT                       0  /* TOCLK_ENA */
371a91eb199SMark Brown #define WM8904_TOCLK_ENA_WIDTH                       1  /* TOCLK_ENA */
372a91eb199SMark Brown 
373a91eb199SMark Brown /*
374a91eb199SMark Brown  * R24 (0x18) - Audio Interface 0
375a91eb199SMark Brown  */
376a91eb199SMark Brown #define WM8904_DACL_DATINV                      0x1000  /* DACL_DATINV */
377a91eb199SMark Brown #define WM8904_DACL_DATINV_MASK                 0x1000  /* DACL_DATINV */
378a91eb199SMark Brown #define WM8904_DACL_DATINV_SHIFT                    12  /* DACL_DATINV */
379a91eb199SMark Brown #define WM8904_DACL_DATINV_WIDTH                     1  /* DACL_DATINV */
380a91eb199SMark Brown #define WM8904_DACR_DATINV                      0x0800  /* DACR_DATINV */
381a91eb199SMark Brown #define WM8904_DACR_DATINV_MASK                 0x0800  /* DACR_DATINV */
382a91eb199SMark Brown #define WM8904_DACR_DATINV_SHIFT                    11  /* DACR_DATINV */
383a91eb199SMark Brown #define WM8904_DACR_DATINV_WIDTH                     1  /* DACR_DATINV */
384a91eb199SMark Brown #define WM8904_DAC_BOOST_MASK                   0x0600  /* DAC_BOOST - [10:9] */
385a91eb199SMark Brown #define WM8904_DAC_BOOST_SHIFT                       9  /* DAC_BOOST - [10:9] */
386a91eb199SMark Brown #define WM8904_DAC_BOOST_WIDTH                       2  /* DAC_BOOST - [10:9] */
387a91eb199SMark Brown #define WM8904_LOOPBACK                         0x0100  /* LOOPBACK */
388a91eb199SMark Brown #define WM8904_LOOPBACK_MASK                    0x0100  /* LOOPBACK */
389a91eb199SMark Brown #define WM8904_LOOPBACK_SHIFT                        8  /* LOOPBACK */
390a91eb199SMark Brown #define WM8904_LOOPBACK_WIDTH                        1  /* LOOPBACK */
391a91eb199SMark Brown #define WM8904_AIFADCL_SRC                      0x0080  /* AIFADCL_SRC */
392a91eb199SMark Brown #define WM8904_AIFADCL_SRC_MASK                 0x0080  /* AIFADCL_SRC */
393a91eb199SMark Brown #define WM8904_AIFADCL_SRC_SHIFT                     7  /* AIFADCL_SRC */
394a91eb199SMark Brown #define WM8904_AIFADCL_SRC_WIDTH                     1  /* AIFADCL_SRC */
395a91eb199SMark Brown #define WM8904_AIFADCR_SRC                      0x0040  /* AIFADCR_SRC */
396a91eb199SMark Brown #define WM8904_AIFADCR_SRC_MASK                 0x0040  /* AIFADCR_SRC */
397a91eb199SMark Brown #define WM8904_AIFADCR_SRC_SHIFT                     6  /* AIFADCR_SRC */
398a91eb199SMark Brown #define WM8904_AIFADCR_SRC_WIDTH                     1  /* AIFADCR_SRC */
399a91eb199SMark Brown #define WM8904_AIFDACL_SRC                      0x0020  /* AIFDACL_SRC */
400a91eb199SMark Brown #define WM8904_AIFDACL_SRC_MASK                 0x0020  /* AIFDACL_SRC */
401a91eb199SMark Brown #define WM8904_AIFDACL_SRC_SHIFT                     5  /* AIFDACL_SRC */
402a91eb199SMark Brown #define WM8904_AIFDACL_SRC_WIDTH                     1  /* AIFDACL_SRC */
403a91eb199SMark Brown #define WM8904_AIFDACR_SRC                      0x0010  /* AIFDACR_SRC */
404a91eb199SMark Brown #define WM8904_AIFDACR_SRC_MASK                 0x0010  /* AIFDACR_SRC */
405a91eb199SMark Brown #define WM8904_AIFDACR_SRC_SHIFT                     4  /* AIFDACR_SRC */
406a91eb199SMark Brown #define WM8904_AIFDACR_SRC_WIDTH                     1  /* AIFDACR_SRC */
407a91eb199SMark Brown #define WM8904_ADC_COMP                         0x0008  /* ADC_COMP */
408a91eb199SMark Brown #define WM8904_ADC_COMP_MASK                    0x0008  /* ADC_COMP */
409a91eb199SMark Brown #define WM8904_ADC_COMP_SHIFT                        3  /* ADC_COMP */
410a91eb199SMark Brown #define WM8904_ADC_COMP_WIDTH                        1  /* ADC_COMP */
411a91eb199SMark Brown #define WM8904_ADC_COMPMODE                     0x0004  /* ADC_COMPMODE */
412a91eb199SMark Brown #define WM8904_ADC_COMPMODE_MASK                0x0004  /* ADC_COMPMODE */
413a91eb199SMark Brown #define WM8904_ADC_COMPMODE_SHIFT                    2  /* ADC_COMPMODE */
414a91eb199SMark Brown #define WM8904_ADC_COMPMODE_WIDTH                    1  /* ADC_COMPMODE */
415a91eb199SMark Brown #define WM8904_DAC_COMP                         0x0002  /* DAC_COMP */
416a91eb199SMark Brown #define WM8904_DAC_COMP_MASK                    0x0002  /* DAC_COMP */
417a91eb199SMark Brown #define WM8904_DAC_COMP_SHIFT                        1  /* DAC_COMP */
418a91eb199SMark Brown #define WM8904_DAC_COMP_WIDTH                        1  /* DAC_COMP */
419a91eb199SMark Brown #define WM8904_DAC_COMPMODE                     0x0001  /* DAC_COMPMODE */
420a91eb199SMark Brown #define WM8904_DAC_COMPMODE_MASK                0x0001  /* DAC_COMPMODE */
421a91eb199SMark Brown #define WM8904_DAC_COMPMODE_SHIFT                    0  /* DAC_COMPMODE */
422a91eb199SMark Brown #define WM8904_DAC_COMPMODE_WIDTH                    1  /* DAC_COMPMODE */
423a91eb199SMark Brown 
424a91eb199SMark Brown /*
425a91eb199SMark Brown  * R25 (0x19) - Audio Interface 1
426a91eb199SMark Brown  */
427a91eb199SMark Brown #define WM8904_AIFDAC_TDM                       0x2000  /* AIFDAC_TDM */
428a91eb199SMark Brown #define WM8904_AIFDAC_TDM_MASK                  0x2000  /* AIFDAC_TDM */
429a91eb199SMark Brown #define WM8904_AIFDAC_TDM_SHIFT                     13  /* AIFDAC_TDM */
430a91eb199SMark Brown #define WM8904_AIFDAC_TDM_WIDTH                      1  /* AIFDAC_TDM */
431a91eb199SMark Brown #define WM8904_AIFDAC_TDM_CHAN                  0x1000  /* AIFDAC_TDM_CHAN */
432a91eb199SMark Brown #define WM8904_AIFDAC_TDM_CHAN_MASK             0x1000  /* AIFDAC_TDM_CHAN */
433a91eb199SMark Brown #define WM8904_AIFDAC_TDM_CHAN_SHIFT                12  /* AIFDAC_TDM_CHAN */
434a91eb199SMark Brown #define WM8904_AIFDAC_TDM_CHAN_WIDTH                 1  /* AIFDAC_TDM_CHAN */
435a91eb199SMark Brown #define WM8904_AIFADC_TDM                       0x0800  /* AIFADC_TDM */
436a91eb199SMark Brown #define WM8904_AIFADC_TDM_MASK                  0x0800  /* AIFADC_TDM */
437a91eb199SMark Brown #define WM8904_AIFADC_TDM_SHIFT                     11  /* AIFADC_TDM */
438a91eb199SMark Brown #define WM8904_AIFADC_TDM_WIDTH                      1  /* AIFADC_TDM */
439a91eb199SMark Brown #define WM8904_AIFADC_TDM_CHAN                  0x0400  /* AIFADC_TDM_CHAN */
440a91eb199SMark Brown #define WM8904_AIFADC_TDM_CHAN_MASK             0x0400  /* AIFADC_TDM_CHAN */
441a91eb199SMark Brown #define WM8904_AIFADC_TDM_CHAN_SHIFT                10  /* AIFADC_TDM_CHAN */
442a91eb199SMark Brown #define WM8904_AIFADC_TDM_CHAN_WIDTH                 1  /* AIFADC_TDM_CHAN */
443a91eb199SMark Brown #define WM8904_AIF_TRIS                         0x0100  /* AIF_TRIS */
444a91eb199SMark Brown #define WM8904_AIF_TRIS_MASK                    0x0100  /* AIF_TRIS */
445a91eb199SMark Brown #define WM8904_AIF_TRIS_SHIFT                        8  /* AIF_TRIS */
446a91eb199SMark Brown #define WM8904_AIF_TRIS_WIDTH                        1  /* AIF_TRIS */
447a91eb199SMark Brown #define WM8904_AIF_BCLK_INV                     0x0080  /* AIF_BCLK_INV */
448a91eb199SMark Brown #define WM8904_AIF_BCLK_INV_MASK                0x0080  /* AIF_BCLK_INV */
449a91eb199SMark Brown #define WM8904_AIF_BCLK_INV_SHIFT                    7  /* AIF_BCLK_INV */
450a91eb199SMark Brown #define WM8904_AIF_BCLK_INV_WIDTH                    1  /* AIF_BCLK_INV */
451a91eb199SMark Brown #define WM8904_BCLK_DIR                         0x0040  /* BCLK_DIR */
452a91eb199SMark Brown #define WM8904_BCLK_DIR_MASK                    0x0040  /* BCLK_DIR */
453a91eb199SMark Brown #define WM8904_BCLK_DIR_SHIFT                        6  /* BCLK_DIR */
454a91eb199SMark Brown #define WM8904_BCLK_DIR_WIDTH                        1  /* BCLK_DIR */
455a91eb199SMark Brown #define WM8904_AIF_LRCLK_INV                    0x0010  /* AIF_LRCLK_INV */
456a91eb199SMark Brown #define WM8904_AIF_LRCLK_INV_MASK               0x0010  /* AIF_LRCLK_INV */
457a91eb199SMark Brown #define WM8904_AIF_LRCLK_INV_SHIFT                   4  /* AIF_LRCLK_INV */
458a91eb199SMark Brown #define WM8904_AIF_LRCLK_INV_WIDTH                   1  /* AIF_LRCLK_INV */
459a91eb199SMark Brown #define WM8904_AIF_WL_MASK                      0x000C  /* AIF_WL - [3:2] */
460a91eb199SMark Brown #define WM8904_AIF_WL_SHIFT                          2  /* AIF_WL - [3:2] */
461a91eb199SMark Brown #define WM8904_AIF_WL_WIDTH                          2  /* AIF_WL - [3:2] */
462a91eb199SMark Brown #define WM8904_AIF_FMT_MASK                     0x0003  /* AIF_FMT - [1:0] */
463a91eb199SMark Brown #define WM8904_AIF_FMT_SHIFT                         0  /* AIF_FMT - [1:0] */
464a91eb199SMark Brown #define WM8904_AIF_FMT_WIDTH                         2  /* AIF_FMT - [1:0] */
465a91eb199SMark Brown 
466a91eb199SMark Brown /*
467a91eb199SMark Brown  * R26 (0x1A) - Audio Interface 2
468a91eb199SMark Brown  */
469a91eb199SMark Brown #define WM8904_OPCLK_DIV_MASK                   0x0F00  /* OPCLK_DIV - [11:8] */
470a91eb199SMark Brown #define WM8904_OPCLK_DIV_SHIFT                       8  /* OPCLK_DIV - [11:8] */
471a91eb199SMark Brown #define WM8904_OPCLK_DIV_WIDTH                       4  /* OPCLK_DIV - [11:8] */
472a91eb199SMark Brown #define WM8904_BCLK_DIV_MASK                    0x001F  /* BCLK_DIV - [4:0] */
473a91eb199SMark Brown #define WM8904_BCLK_DIV_SHIFT                        0  /* BCLK_DIV - [4:0] */
474a91eb199SMark Brown #define WM8904_BCLK_DIV_WIDTH                        5  /* BCLK_DIV - [4:0] */
475a91eb199SMark Brown 
476a91eb199SMark Brown /*
477a91eb199SMark Brown  * R27 (0x1B) - Audio Interface 3
478a91eb199SMark Brown  */
479a91eb199SMark Brown #define WM8904_LRCLK_DIR                        0x0800  /* LRCLK_DIR */
480a91eb199SMark Brown #define WM8904_LRCLK_DIR_MASK                   0x0800  /* LRCLK_DIR */
481a91eb199SMark Brown #define WM8904_LRCLK_DIR_SHIFT                      11  /* LRCLK_DIR */
482a91eb199SMark Brown #define WM8904_LRCLK_DIR_WIDTH                       1  /* LRCLK_DIR */
483a91eb199SMark Brown #define WM8904_LRCLK_RATE_MASK                  0x07FF  /* LRCLK_RATE - [10:0] */
484a91eb199SMark Brown #define WM8904_LRCLK_RATE_SHIFT                      0  /* LRCLK_RATE - [10:0] */
485a91eb199SMark Brown #define WM8904_LRCLK_RATE_WIDTH                     11  /* LRCLK_RATE - [10:0] */
486a91eb199SMark Brown 
487a91eb199SMark Brown /*
488a91eb199SMark Brown  * R30 (0x1E) - DAC Digital Volume Left
489a91eb199SMark Brown  */
490a91eb199SMark Brown #define WM8904_DAC_VU                           0x0100  /* DAC_VU */
491a91eb199SMark Brown #define WM8904_DAC_VU_MASK                      0x0100  /* DAC_VU */
492a91eb199SMark Brown #define WM8904_DAC_VU_SHIFT                          8  /* DAC_VU */
493a91eb199SMark Brown #define WM8904_DAC_VU_WIDTH                          1  /* DAC_VU */
494a91eb199SMark Brown #define WM8904_DACL_VOL_MASK                    0x00FF  /* DACL_VOL - [7:0] */
495a91eb199SMark Brown #define WM8904_DACL_VOL_SHIFT                        0  /* DACL_VOL - [7:0] */
496a91eb199SMark Brown #define WM8904_DACL_VOL_WIDTH                        8  /* DACL_VOL - [7:0] */
497a91eb199SMark Brown 
498a91eb199SMark Brown /*
499a91eb199SMark Brown  * R31 (0x1F) - DAC Digital Volume Right
500a91eb199SMark Brown  */
501a91eb199SMark Brown #define WM8904_DAC_VU                           0x0100  /* DAC_VU */
502a91eb199SMark Brown #define WM8904_DAC_VU_MASK                      0x0100  /* DAC_VU */
503a91eb199SMark Brown #define WM8904_DAC_VU_SHIFT                          8  /* DAC_VU */
504a91eb199SMark Brown #define WM8904_DAC_VU_WIDTH                          1  /* DAC_VU */
505a91eb199SMark Brown #define WM8904_DACR_VOL_MASK                    0x00FF  /* DACR_VOL - [7:0] */
506a91eb199SMark Brown #define WM8904_DACR_VOL_SHIFT                        0  /* DACR_VOL - [7:0] */
507a91eb199SMark Brown #define WM8904_DACR_VOL_WIDTH                        8  /* DACR_VOL - [7:0] */
508a91eb199SMark Brown 
509a91eb199SMark Brown /*
510a91eb199SMark Brown  * R32 (0x20) - DAC Digital 0
511a91eb199SMark Brown  */
512a91eb199SMark Brown #define WM8904_ADCL_DAC_SVOL_MASK               0x0F00  /* ADCL_DAC_SVOL - [11:8] */
513a91eb199SMark Brown #define WM8904_ADCL_DAC_SVOL_SHIFT                   8  /* ADCL_DAC_SVOL - [11:8] */
514a91eb199SMark Brown #define WM8904_ADCL_DAC_SVOL_WIDTH                   4  /* ADCL_DAC_SVOL - [11:8] */
515a91eb199SMark Brown #define WM8904_ADCR_DAC_SVOL_MASK               0x00F0  /* ADCR_DAC_SVOL - [7:4] */
516a91eb199SMark Brown #define WM8904_ADCR_DAC_SVOL_SHIFT                   4  /* ADCR_DAC_SVOL - [7:4] */
517a91eb199SMark Brown #define WM8904_ADCR_DAC_SVOL_WIDTH                   4  /* ADCR_DAC_SVOL - [7:4] */
518a91eb199SMark Brown #define WM8904_ADC_TO_DACL_MASK                 0x000C  /* ADC_TO_DACL - [3:2] */
519a91eb199SMark Brown #define WM8904_ADC_TO_DACL_SHIFT                     2  /* ADC_TO_DACL - [3:2] */
520a91eb199SMark Brown #define WM8904_ADC_TO_DACL_WIDTH                     2  /* ADC_TO_DACL - [3:2] */
521a91eb199SMark Brown #define WM8904_ADC_TO_DACR_MASK                 0x0003  /* ADC_TO_DACR - [1:0] */
522a91eb199SMark Brown #define WM8904_ADC_TO_DACR_SHIFT                     0  /* ADC_TO_DACR - [1:0] */
523a91eb199SMark Brown #define WM8904_ADC_TO_DACR_WIDTH                     2  /* ADC_TO_DACR - [1:0] */
524a91eb199SMark Brown 
525a91eb199SMark Brown /*
526a91eb199SMark Brown  * R33 (0x21) - DAC Digital 1
527a91eb199SMark Brown  */
528a91eb199SMark Brown #define WM8904_DAC_MONO                         0x1000  /* DAC_MONO */
529a91eb199SMark Brown #define WM8904_DAC_MONO_MASK                    0x1000  /* DAC_MONO */
530a91eb199SMark Brown #define WM8904_DAC_MONO_SHIFT                       12  /* DAC_MONO */
531a91eb199SMark Brown #define WM8904_DAC_MONO_WIDTH                        1  /* DAC_MONO */
532a91eb199SMark Brown #define WM8904_DAC_SB_FILT                      0x0800  /* DAC_SB_FILT */
533a91eb199SMark Brown #define WM8904_DAC_SB_FILT_MASK                 0x0800  /* DAC_SB_FILT */
534a91eb199SMark Brown #define WM8904_DAC_SB_FILT_SHIFT                    11  /* DAC_SB_FILT */
535a91eb199SMark Brown #define WM8904_DAC_SB_FILT_WIDTH                     1  /* DAC_SB_FILT */
536a91eb199SMark Brown #define WM8904_DAC_MUTERATE                     0x0400  /* DAC_MUTERATE */
537a91eb199SMark Brown #define WM8904_DAC_MUTERATE_MASK                0x0400  /* DAC_MUTERATE */
538a91eb199SMark Brown #define WM8904_DAC_MUTERATE_SHIFT                   10  /* DAC_MUTERATE */
539a91eb199SMark Brown #define WM8904_DAC_MUTERATE_WIDTH                    1  /* DAC_MUTERATE */
540a91eb199SMark Brown #define WM8904_DAC_UNMUTE_RAMP                  0x0200  /* DAC_UNMUTE_RAMP */
541a91eb199SMark Brown #define WM8904_DAC_UNMUTE_RAMP_MASK             0x0200  /* DAC_UNMUTE_RAMP */
542a91eb199SMark Brown #define WM8904_DAC_UNMUTE_RAMP_SHIFT                 9  /* DAC_UNMUTE_RAMP */
543a91eb199SMark Brown #define WM8904_DAC_UNMUTE_RAMP_WIDTH                 1  /* DAC_UNMUTE_RAMP */
544a91eb199SMark Brown #define WM8904_DAC_OSR128                       0x0040  /* DAC_OSR128 */
545a91eb199SMark Brown #define WM8904_DAC_OSR128_MASK                  0x0040  /* DAC_OSR128 */
546a91eb199SMark Brown #define WM8904_DAC_OSR128_SHIFT                      6  /* DAC_OSR128 */
547a91eb199SMark Brown #define WM8904_DAC_OSR128_WIDTH                      1  /* DAC_OSR128 */
548a91eb199SMark Brown #define WM8904_DAC_MUTE                         0x0008  /* DAC_MUTE */
549a91eb199SMark Brown #define WM8904_DAC_MUTE_MASK                    0x0008  /* DAC_MUTE */
550a91eb199SMark Brown #define WM8904_DAC_MUTE_SHIFT                        3  /* DAC_MUTE */
551a91eb199SMark Brown #define WM8904_DAC_MUTE_WIDTH                        1  /* DAC_MUTE */
552a91eb199SMark Brown #define WM8904_DEEMPH_MASK                      0x0006  /* DEEMPH - [2:1] */
553a91eb199SMark Brown #define WM8904_DEEMPH_SHIFT                          1  /* DEEMPH - [2:1] */
554a91eb199SMark Brown #define WM8904_DEEMPH_WIDTH                          2  /* DEEMPH - [2:1] */
555a91eb199SMark Brown 
556a91eb199SMark Brown /*
557a91eb199SMark Brown  * R36 (0x24) - ADC Digital Volume Left
558a91eb199SMark Brown  */
559a91eb199SMark Brown #define WM8904_ADC_VU                           0x0100  /* ADC_VU */
560a91eb199SMark Brown #define WM8904_ADC_VU_MASK                      0x0100  /* ADC_VU */
561a91eb199SMark Brown #define WM8904_ADC_VU_SHIFT                          8  /* ADC_VU */
562a91eb199SMark Brown #define WM8904_ADC_VU_WIDTH                          1  /* ADC_VU */
563a91eb199SMark Brown #define WM8904_ADCL_VOL_MASK                    0x00FF  /* ADCL_VOL - [7:0] */
564a91eb199SMark Brown #define WM8904_ADCL_VOL_SHIFT                        0  /* ADCL_VOL - [7:0] */
565a91eb199SMark Brown #define WM8904_ADCL_VOL_WIDTH                        8  /* ADCL_VOL - [7:0] */
566a91eb199SMark Brown 
567a91eb199SMark Brown /*
568a91eb199SMark Brown  * R37 (0x25) - ADC Digital Volume Right
569a91eb199SMark Brown  */
570a91eb199SMark Brown #define WM8904_ADC_VU                           0x0100  /* ADC_VU */
571a91eb199SMark Brown #define WM8904_ADC_VU_MASK                      0x0100  /* ADC_VU */
572a91eb199SMark Brown #define WM8904_ADC_VU_SHIFT                          8  /* ADC_VU */
573a91eb199SMark Brown #define WM8904_ADC_VU_WIDTH                          1  /* ADC_VU */
574a91eb199SMark Brown #define WM8904_ADCR_VOL_MASK                    0x00FF  /* ADCR_VOL - [7:0] */
575a91eb199SMark Brown #define WM8904_ADCR_VOL_SHIFT                        0  /* ADCR_VOL - [7:0] */
576a91eb199SMark Brown #define WM8904_ADCR_VOL_WIDTH                        8  /* ADCR_VOL - [7:0] */
577a91eb199SMark Brown 
578a91eb199SMark Brown /*
579a91eb199SMark Brown  * R38 (0x26) - ADC Digital 0
580a91eb199SMark Brown  */
581a91eb199SMark Brown #define WM8904_ADC_HPF_CUT_MASK                 0x0060  /* ADC_HPF_CUT - [6:5] */
582a91eb199SMark Brown #define WM8904_ADC_HPF_CUT_SHIFT                     5  /* ADC_HPF_CUT - [6:5] */
583a91eb199SMark Brown #define WM8904_ADC_HPF_CUT_WIDTH                     2  /* ADC_HPF_CUT - [6:5] */
584a91eb199SMark Brown #define WM8904_ADC_HPF                          0x0010  /* ADC_HPF */
585a91eb199SMark Brown #define WM8904_ADC_HPF_MASK                     0x0010  /* ADC_HPF */
586a91eb199SMark Brown #define WM8904_ADC_HPF_SHIFT                         4  /* ADC_HPF */
587a91eb199SMark Brown #define WM8904_ADC_HPF_WIDTH                         1  /* ADC_HPF */
588a91eb199SMark Brown #define WM8904_ADCL_DATINV                      0x0002  /* ADCL_DATINV */
589a91eb199SMark Brown #define WM8904_ADCL_DATINV_MASK                 0x0002  /* ADCL_DATINV */
590a91eb199SMark Brown #define WM8904_ADCL_DATINV_SHIFT                     1  /* ADCL_DATINV */
591a91eb199SMark Brown #define WM8904_ADCL_DATINV_WIDTH                     1  /* ADCL_DATINV */
592a91eb199SMark Brown #define WM8904_ADCR_DATINV                      0x0001  /* ADCR_DATINV */
593a91eb199SMark Brown #define WM8904_ADCR_DATINV_MASK                 0x0001  /* ADCR_DATINV */
594a91eb199SMark Brown #define WM8904_ADCR_DATINV_SHIFT                     0  /* ADCR_DATINV */
595a91eb199SMark Brown #define WM8904_ADCR_DATINV_WIDTH                     1  /* ADCR_DATINV */
596a91eb199SMark Brown 
597a91eb199SMark Brown /*
598a91eb199SMark Brown  * R39 (0x27) - Digital Microphone 0
599a91eb199SMark Brown  */
600a91eb199SMark Brown #define WM8904_DMIC_ENA                         0x1000  /* DMIC_ENA */
601a91eb199SMark Brown #define WM8904_DMIC_ENA_MASK                    0x1000  /* DMIC_ENA */
602a91eb199SMark Brown #define WM8904_DMIC_ENA_SHIFT                       12  /* DMIC_ENA */
603a91eb199SMark Brown #define WM8904_DMIC_ENA_WIDTH                        1  /* DMIC_ENA */
604a91eb199SMark Brown #define WM8904_DMIC_SRC                         0x0800  /* DMIC_SRC */
605a91eb199SMark Brown #define WM8904_DMIC_SRC_MASK                    0x0800  /* DMIC_SRC */
606a91eb199SMark Brown #define WM8904_DMIC_SRC_SHIFT                       11  /* DMIC_SRC */
607a91eb199SMark Brown #define WM8904_DMIC_SRC_WIDTH                        1  /* DMIC_SRC */
608a91eb199SMark Brown 
609a91eb199SMark Brown /*
610a91eb199SMark Brown  * R40 (0x28) - DRC 0
611a91eb199SMark Brown  */
612a91eb199SMark Brown #define WM8904_DRC_ENA                          0x8000  /* DRC_ENA */
613a91eb199SMark Brown #define WM8904_DRC_ENA_MASK                     0x8000  /* DRC_ENA */
614a91eb199SMark Brown #define WM8904_DRC_ENA_SHIFT                        15  /* DRC_ENA */
615a91eb199SMark Brown #define WM8904_DRC_ENA_WIDTH                         1  /* DRC_ENA */
616a91eb199SMark Brown #define WM8904_DRC_DAC_PATH                     0x4000  /* DRC_DAC_PATH */
617a91eb199SMark Brown #define WM8904_DRC_DAC_PATH_MASK                0x4000  /* DRC_DAC_PATH */
618a91eb199SMark Brown #define WM8904_DRC_DAC_PATH_SHIFT                   14  /* DRC_DAC_PATH */
619a91eb199SMark Brown #define WM8904_DRC_DAC_PATH_WIDTH                    1  /* DRC_DAC_PATH */
620a91eb199SMark Brown #define WM8904_DRC_GS_HYST_LVL_MASK             0x1800  /* DRC_GS_HYST_LVL - [12:11] */
621a91eb199SMark Brown #define WM8904_DRC_GS_HYST_LVL_SHIFT                11  /* DRC_GS_HYST_LVL - [12:11] */
622a91eb199SMark Brown #define WM8904_DRC_GS_HYST_LVL_WIDTH                 2  /* DRC_GS_HYST_LVL - [12:11] */
623a91eb199SMark Brown #define WM8904_DRC_STARTUP_GAIN_MASK            0x07C0  /* DRC_STARTUP_GAIN - [10:6] */
624a91eb199SMark Brown #define WM8904_DRC_STARTUP_GAIN_SHIFT                6  /* DRC_STARTUP_GAIN - [10:6] */
625a91eb199SMark Brown #define WM8904_DRC_STARTUP_GAIN_WIDTH                5  /* DRC_STARTUP_GAIN - [10:6] */
626a91eb199SMark Brown #define WM8904_DRC_FF_DELAY                     0x0020  /* DRC_FF_DELAY */
627a91eb199SMark Brown #define WM8904_DRC_FF_DELAY_MASK                0x0020  /* DRC_FF_DELAY */
628a91eb199SMark Brown #define WM8904_DRC_FF_DELAY_SHIFT                    5  /* DRC_FF_DELAY */
629a91eb199SMark Brown #define WM8904_DRC_FF_DELAY_WIDTH                    1  /* DRC_FF_DELAY */
630a91eb199SMark Brown #define WM8904_DRC_GS_ENA                       0x0008  /* DRC_GS_ENA */
631a91eb199SMark Brown #define WM8904_DRC_GS_ENA_MASK                  0x0008  /* DRC_GS_ENA */
632a91eb199SMark Brown #define WM8904_DRC_GS_ENA_SHIFT                      3  /* DRC_GS_ENA */
633a91eb199SMark Brown #define WM8904_DRC_GS_ENA_WIDTH                      1  /* DRC_GS_ENA */
634a91eb199SMark Brown #define WM8904_DRC_QR                           0x0004  /* DRC_QR */
635a91eb199SMark Brown #define WM8904_DRC_QR_MASK                      0x0004  /* DRC_QR */
636a91eb199SMark Brown #define WM8904_DRC_QR_SHIFT                          2  /* DRC_QR */
637a91eb199SMark Brown #define WM8904_DRC_QR_WIDTH                          1  /* DRC_QR */
638a91eb199SMark Brown #define WM8904_DRC_ANTICLIP                     0x0002  /* DRC_ANTICLIP */
639a91eb199SMark Brown #define WM8904_DRC_ANTICLIP_MASK                0x0002  /* DRC_ANTICLIP */
640a91eb199SMark Brown #define WM8904_DRC_ANTICLIP_SHIFT                    1  /* DRC_ANTICLIP */
641a91eb199SMark Brown #define WM8904_DRC_ANTICLIP_WIDTH                    1  /* DRC_ANTICLIP */
642a91eb199SMark Brown #define WM8904_DRC_GS_HYST                      0x0001  /* DRC_GS_HYST */
643a91eb199SMark Brown #define WM8904_DRC_GS_HYST_MASK                 0x0001  /* DRC_GS_HYST */
644a91eb199SMark Brown #define WM8904_DRC_GS_HYST_SHIFT                     0  /* DRC_GS_HYST */
645a91eb199SMark Brown #define WM8904_DRC_GS_HYST_WIDTH                     1  /* DRC_GS_HYST */
646a91eb199SMark Brown 
647a91eb199SMark Brown /*
648a91eb199SMark Brown  * R41 (0x29) - DRC 1
649a91eb199SMark Brown  */
650a91eb199SMark Brown #define WM8904_DRC_ATK_MASK                     0xF000  /* DRC_ATK - [15:12] */
651a91eb199SMark Brown #define WM8904_DRC_ATK_SHIFT                        12  /* DRC_ATK - [15:12] */
652a91eb199SMark Brown #define WM8904_DRC_ATK_WIDTH                         4  /* DRC_ATK - [15:12] */
653a91eb199SMark Brown #define WM8904_DRC_DCY_MASK                     0x0F00  /* DRC_DCY - [11:8] */
654a91eb199SMark Brown #define WM8904_DRC_DCY_SHIFT                         8  /* DRC_DCY - [11:8] */
655a91eb199SMark Brown #define WM8904_DRC_DCY_WIDTH                         4  /* DRC_DCY - [11:8] */
656a91eb199SMark Brown #define WM8904_DRC_QR_THR_MASK                  0x00C0  /* DRC_QR_THR - [7:6] */
657a91eb199SMark Brown #define WM8904_DRC_QR_THR_SHIFT                      6  /* DRC_QR_THR - [7:6] */
658a91eb199SMark Brown #define WM8904_DRC_QR_THR_WIDTH                      2  /* DRC_QR_THR - [7:6] */
659a91eb199SMark Brown #define WM8904_DRC_QR_DCY_MASK                  0x0030  /* DRC_QR_DCY - [5:4] */
660a91eb199SMark Brown #define WM8904_DRC_QR_DCY_SHIFT                      4  /* DRC_QR_DCY - [5:4] */
661a91eb199SMark Brown #define WM8904_DRC_QR_DCY_WIDTH                      2  /* DRC_QR_DCY - [5:4] */
662a91eb199SMark Brown #define WM8904_DRC_MINGAIN_MASK                 0x000C  /* DRC_MINGAIN - [3:2] */
663a91eb199SMark Brown #define WM8904_DRC_MINGAIN_SHIFT                     2  /* DRC_MINGAIN - [3:2] */
664a91eb199SMark Brown #define WM8904_DRC_MINGAIN_WIDTH                     2  /* DRC_MINGAIN - [3:2] */
665a91eb199SMark Brown #define WM8904_DRC_MAXGAIN_MASK                 0x0003  /* DRC_MAXGAIN - [1:0] */
666a91eb199SMark Brown #define WM8904_DRC_MAXGAIN_SHIFT                     0  /* DRC_MAXGAIN - [1:0] */
667a91eb199SMark Brown #define WM8904_DRC_MAXGAIN_WIDTH                     2  /* DRC_MAXGAIN - [1:0] */
668a91eb199SMark Brown 
669a91eb199SMark Brown /*
670a91eb199SMark Brown  * R42 (0x2A) - DRC 2
671a91eb199SMark Brown  */
672a91eb199SMark Brown #define WM8904_DRC_HI_COMP_MASK                 0x0038  /* DRC_HI_COMP - [5:3] */
673a91eb199SMark Brown #define WM8904_DRC_HI_COMP_SHIFT                     3  /* DRC_HI_COMP - [5:3] */
674a91eb199SMark Brown #define WM8904_DRC_HI_COMP_WIDTH                     3  /* DRC_HI_COMP - [5:3] */
675a91eb199SMark Brown #define WM8904_DRC_LO_COMP_MASK                 0x0007  /* DRC_LO_COMP - [2:0] */
676a91eb199SMark Brown #define WM8904_DRC_LO_COMP_SHIFT                     0  /* DRC_LO_COMP - [2:0] */
677a91eb199SMark Brown #define WM8904_DRC_LO_COMP_WIDTH                     3  /* DRC_LO_COMP - [2:0] */
678a91eb199SMark Brown 
679a91eb199SMark Brown /*
680a91eb199SMark Brown  * R43 (0x2B) - DRC 3
681a91eb199SMark Brown  */
682a91eb199SMark Brown #define WM8904_DRC_KNEE_IP_MASK                 0x07E0  /* DRC_KNEE_IP - [10:5] */
683a91eb199SMark Brown #define WM8904_DRC_KNEE_IP_SHIFT                     5  /* DRC_KNEE_IP - [10:5] */
684a91eb199SMark Brown #define WM8904_DRC_KNEE_IP_WIDTH                     6  /* DRC_KNEE_IP - [10:5] */
685a91eb199SMark Brown #define WM8904_DRC_KNEE_OP_MASK                 0x001F  /* DRC_KNEE_OP - [4:0] */
686a91eb199SMark Brown #define WM8904_DRC_KNEE_OP_SHIFT                     0  /* DRC_KNEE_OP - [4:0] */
687a91eb199SMark Brown #define WM8904_DRC_KNEE_OP_WIDTH                     5  /* DRC_KNEE_OP - [4:0] */
688a91eb199SMark Brown 
689a91eb199SMark Brown /*
690a91eb199SMark Brown  * R44 (0x2C) - Analogue Left Input 0
691a91eb199SMark Brown  */
692a91eb199SMark Brown #define WM8904_LINMUTE                          0x0080  /* LINMUTE */
693a91eb199SMark Brown #define WM8904_LINMUTE_MASK                     0x0080  /* LINMUTE */
694a91eb199SMark Brown #define WM8904_LINMUTE_SHIFT                         7  /* LINMUTE */
695a91eb199SMark Brown #define WM8904_LINMUTE_WIDTH                         1  /* LINMUTE */
696a91eb199SMark Brown #define WM8904_LIN_VOL_MASK                     0x001F  /* LIN_VOL - [4:0] */
697a91eb199SMark Brown #define WM8904_LIN_VOL_SHIFT                         0  /* LIN_VOL - [4:0] */
698a91eb199SMark Brown #define WM8904_LIN_VOL_WIDTH                         5  /* LIN_VOL - [4:0] */
699a91eb199SMark Brown 
700a91eb199SMark Brown /*
701a91eb199SMark Brown  * R45 (0x2D) - Analogue Right Input 0
702a91eb199SMark Brown  */
703a91eb199SMark Brown #define WM8904_RINMUTE                          0x0080  /* RINMUTE */
704a91eb199SMark Brown #define WM8904_RINMUTE_MASK                     0x0080  /* RINMUTE */
705a91eb199SMark Brown #define WM8904_RINMUTE_SHIFT                         7  /* RINMUTE */
706a91eb199SMark Brown #define WM8904_RINMUTE_WIDTH                         1  /* RINMUTE */
707a91eb199SMark Brown #define WM8904_RIN_VOL_MASK                     0x001F  /* RIN_VOL - [4:0] */
708a91eb199SMark Brown #define WM8904_RIN_VOL_SHIFT                         0  /* RIN_VOL - [4:0] */
709a91eb199SMark Brown #define WM8904_RIN_VOL_WIDTH                         5  /* RIN_VOL - [4:0] */
710a91eb199SMark Brown 
711a91eb199SMark Brown /*
712a91eb199SMark Brown  * R46 (0x2E) - Analogue Left Input 1
713a91eb199SMark Brown  */
714a91eb199SMark Brown #define WM8904_INL_CM_ENA                       0x0040  /* INL_CM_ENA */
715a91eb199SMark Brown #define WM8904_INL_CM_ENA_MASK                  0x0040  /* INL_CM_ENA */
716a91eb199SMark Brown #define WM8904_INL_CM_ENA_SHIFT                      6  /* INL_CM_ENA */
717a91eb199SMark Brown #define WM8904_INL_CM_ENA_WIDTH                      1  /* INL_CM_ENA */
718a91eb199SMark Brown #define WM8904_L_IP_SEL_N_MASK                  0x0030  /* L_IP_SEL_N - [5:4] */
719a91eb199SMark Brown #define WM8904_L_IP_SEL_N_SHIFT                      4  /* L_IP_SEL_N - [5:4] */
720a91eb199SMark Brown #define WM8904_L_IP_SEL_N_WIDTH                      2  /* L_IP_SEL_N - [5:4] */
721a91eb199SMark Brown #define WM8904_L_IP_SEL_P_MASK                  0x000C  /* L_IP_SEL_P - [3:2] */
722a91eb199SMark Brown #define WM8904_L_IP_SEL_P_SHIFT                      2  /* L_IP_SEL_P - [3:2] */
723a91eb199SMark Brown #define WM8904_L_IP_SEL_P_WIDTH                      2  /* L_IP_SEL_P - [3:2] */
724a91eb199SMark Brown #define WM8904_L_MODE_MASK                      0x0003  /* L_MODE - [1:0] */
725a91eb199SMark Brown #define WM8904_L_MODE_SHIFT                          0  /* L_MODE - [1:0] */
726a91eb199SMark Brown #define WM8904_L_MODE_WIDTH                          2  /* L_MODE - [1:0] */
727a91eb199SMark Brown 
728a91eb199SMark Brown /*
729a91eb199SMark Brown  * R47 (0x2F) - Analogue Right Input 1
730a91eb199SMark Brown  */
731a91eb199SMark Brown #define WM8904_INR_CM_ENA                       0x0040  /* INR_CM_ENA */
732a91eb199SMark Brown #define WM8904_INR_CM_ENA_MASK                  0x0040  /* INR_CM_ENA */
733a91eb199SMark Brown #define WM8904_INR_CM_ENA_SHIFT                      6  /* INR_CM_ENA */
734a91eb199SMark Brown #define WM8904_INR_CM_ENA_WIDTH                      1  /* INR_CM_ENA */
735a91eb199SMark Brown #define WM8904_R_IP_SEL_N_MASK                  0x0030  /* R_IP_SEL_N - [5:4] */
736a91eb199SMark Brown #define WM8904_R_IP_SEL_N_SHIFT                      4  /* R_IP_SEL_N - [5:4] */
737a91eb199SMark Brown #define WM8904_R_IP_SEL_N_WIDTH                      2  /* R_IP_SEL_N - [5:4] */
738a91eb199SMark Brown #define WM8904_R_IP_SEL_P_MASK                  0x000C  /* R_IP_SEL_P - [3:2] */
739a91eb199SMark Brown #define WM8904_R_IP_SEL_P_SHIFT                      2  /* R_IP_SEL_P - [3:2] */
740a91eb199SMark Brown #define WM8904_R_IP_SEL_P_WIDTH                      2  /* R_IP_SEL_P - [3:2] */
741a91eb199SMark Brown #define WM8904_R_MODE_MASK                      0x0003  /* R_MODE - [1:0] */
742a91eb199SMark Brown #define WM8904_R_MODE_SHIFT                          0  /* R_MODE - [1:0] */
743a91eb199SMark Brown #define WM8904_R_MODE_WIDTH                          2  /* R_MODE - [1:0] */
744a91eb199SMark Brown 
745a91eb199SMark Brown /*
746a91eb199SMark Brown  * R57 (0x39) - Analogue OUT1 Left
747a91eb199SMark Brown  */
748a91eb199SMark Brown #define WM8904_HPOUTL_MUTE                      0x0100  /* HPOUTL_MUTE */
749a91eb199SMark Brown #define WM8904_HPOUTL_MUTE_MASK                 0x0100  /* HPOUTL_MUTE */
750a91eb199SMark Brown #define WM8904_HPOUTL_MUTE_SHIFT                     8  /* HPOUTL_MUTE */
751a91eb199SMark Brown #define WM8904_HPOUTL_MUTE_WIDTH                     1  /* HPOUTL_MUTE */
752a91eb199SMark Brown #define WM8904_HPOUT_VU                         0x0080  /* HPOUT_VU */
753a91eb199SMark Brown #define WM8904_HPOUT_VU_MASK                    0x0080  /* HPOUT_VU */
754a91eb199SMark Brown #define WM8904_HPOUT_VU_SHIFT                        7  /* HPOUT_VU */
755a91eb199SMark Brown #define WM8904_HPOUT_VU_WIDTH                        1  /* HPOUT_VU */
756a91eb199SMark Brown #define WM8904_HPOUTLZC                         0x0040  /* HPOUTLZC */
757a91eb199SMark Brown #define WM8904_HPOUTLZC_MASK                    0x0040  /* HPOUTLZC */
758a91eb199SMark Brown #define WM8904_HPOUTLZC_SHIFT                        6  /* HPOUTLZC */
759a91eb199SMark Brown #define WM8904_HPOUTLZC_WIDTH                        1  /* HPOUTLZC */
760a91eb199SMark Brown #define WM8904_HPOUTL_VOL_MASK                  0x003F  /* HPOUTL_VOL - [5:0] */
761a91eb199SMark Brown #define WM8904_HPOUTL_VOL_SHIFT                      0  /* HPOUTL_VOL - [5:0] */
762a91eb199SMark Brown #define WM8904_HPOUTL_VOL_WIDTH                      6  /* HPOUTL_VOL - [5:0] */
763a91eb199SMark Brown 
764a91eb199SMark Brown /*
765a91eb199SMark Brown  * R58 (0x3A) - Analogue OUT1 Right
766a91eb199SMark Brown  */
767a91eb199SMark Brown #define WM8904_HPOUTR_MUTE                      0x0100  /* HPOUTR_MUTE */
768a91eb199SMark Brown #define WM8904_HPOUTR_MUTE_MASK                 0x0100  /* HPOUTR_MUTE */
769a91eb199SMark Brown #define WM8904_HPOUTR_MUTE_SHIFT                     8  /* HPOUTR_MUTE */
770a91eb199SMark Brown #define WM8904_HPOUTR_MUTE_WIDTH                     1  /* HPOUTR_MUTE */
771a91eb199SMark Brown #define WM8904_HPOUT_VU                         0x0080  /* HPOUT_VU */
772a91eb199SMark Brown #define WM8904_HPOUT_VU_MASK                    0x0080  /* HPOUT_VU */
773a91eb199SMark Brown #define WM8904_HPOUT_VU_SHIFT                        7  /* HPOUT_VU */
774a91eb199SMark Brown #define WM8904_HPOUT_VU_WIDTH                        1  /* HPOUT_VU */
775a91eb199SMark Brown #define WM8904_HPOUTRZC                         0x0040  /* HPOUTRZC */
776a91eb199SMark Brown #define WM8904_HPOUTRZC_MASK                    0x0040  /* HPOUTRZC */
777a91eb199SMark Brown #define WM8904_HPOUTRZC_SHIFT                        6  /* HPOUTRZC */
778a91eb199SMark Brown #define WM8904_HPOUTRZC_WIDTH                        1  /* HPOUTRZC */
779a91eb199SMark Brown #define WM8904_HPOUTR_VOL_MASK                  0x003F  /* HPOUTR_VOL - [5:0] */
780a91eb199SMark Brown #define WM8904_HPOUTR_VOL_SHIFT                      0  /* HPOUTR_VOL - [5:0] */
781a91eb199SMark Brown #define WM8904_HPOUTR_VOL_WIDTH                      6  /* HPOUTR_VOL - [5:0] */
782a91eb199SMark Brown 
783a91eb199SMark Brown /*
784a91eb199SMark Brown  * R59 (0x3B) - Analogue OUT2 Left
785a91eb199SMark Brown  */
786a91eb199SMark Brown #define WM8904_LINEOUTL_MUTE                    0x0100  /* LINEOUTL_MUTE */
787a91eb199SMark Brown #define WM8904_LINEOUTL_MUTE_MASK               0x0100  /* LINEOUTL_MUTE */
788a91eb199SMark Brown #define WM8904_LINEOUTL_MUTE_SHIFT                   8  /* LINEOUTL_MUTE */
789a91eb199SMark Brown #define WM8904_LINEOUTL_MUTE_WIDTH                   1  /* LINEOUTL_MUTE */
790a91eb199SMark Brown #define WM8904_LINEOUT_VU                       0x0080  /* LINEOUT_VU */
791a91eb199SMark Brown #define WM8904_LINEOUT_VU_MASK                  0x0080  /* LINEOUT_VU */
792a91eb199SMark Brown #define WM8904_LINEOUT_VU_SHIFT                      7  /* LINEOUT_VU */
793a91eb199SMark Brown #define WM8904_LINEOUT_VU_WIDTH                      1  /* LINEOUT_VU */
794a91eb199SMark Brown #define WM8904_LINEOUTLZC                       0x0040  /* LINEOUTLZC */
795a91eb199SMark Brown #define WM8904_LINEOUTLZC_MASK                  0x0040  /* LINEOUTLZC */
796a91eb199SMark Brown #define WM8904_LINEOUTLZC_SHIFT                      6  /* LINEOUTLZC */
797a91eb199SMark Brown #define WM8904_LINEOUTLZC_WIDTH                      1  /* LINEOUTLZC */
798a91eb199SMark Brown #define WM8904_LINEOUTL_VOL_MASK                0x003F  /* LINEOUTL_VOL - [5:0] */
799a91eb199SMark Brown #define WM8904_LINEOUTL_VOL_SHIFT                    0  /* LINEOUTL_VOL - [5:0] */
800a91eb199SMark Brown #define WM8904_LINEOUTL_VOL_WIDTH                    6  /* LINEOUTL_VOL - [5:0] */
801a91eb199SMark Brown 
802a91eb199SMark Brown /*
803a91eb199SMark Brown  * R60 (0x3C) - Analogue OUT2 Right
804a91eb199SMark Brown  */
805a91eb199SMark Brown #define WM8904_LINEOUTR_MUTE                    0x0100  /* LINEOUTR_MUTE */
806a91eb199SMark Brown #define WM8904_LINEOUTR_MUTE_MASK               0x0100  /* LINEOUTR_MUTE */
807a91eb199SMark Brown #define WM8904_LINEOUTR_MUTE_SHIFT                   8  /* LINEOUTR_MUTE */
808a91eb199SMark Brown #define WM8904_LINEOUTR_MUTE_WIDTH                   1  /* LINEOUTR_MUTE */
809a91eb199SMark Brown #define WM8904_LINEOUT_VU                       0x0080  /* LINEOUT_VU */
810a91eb199SMark Brown #define WM8904_LINEOUT_VU_MASK                  0x0080  /* LINEOUT_VU */
811a91eb199SMark Brown #define WM8904_LINEOUT_VU_SHIFT                      7  /* LINEOUT_VU */
812a91eb199SMark Brown #define WM8904_LINEOUT_VU_WIDTH                      1  /* LINEOUT_VU */
813a91eb199SMark Brown #define WM8904_LINEOUTRZC                       0x0040  /* LINEOUTRZC */
814a91eb199SMark Brown #define WM8904_LINEOUTRZC_MASK                  0x0040  /* LINEOUTRZC */
815a91eb199SMark Brown #define WM8904_LINEOUTRZC_SHIFT                      6  /* LINEOUTRZC */
816a91eb199SMark Brown #define WM8904_LINEOUTRZC_WIDTH                      1  /* LINEOUTRZC */
817a91eb199SMark Brown #define WM8904_LINEOUTR_VOL_MASK                0x003F  /* LINEOUTR_VOL - [5:0] */
818a91eb199SMark Brown #define WM8904_LINEOUTR_VOL_SHIFT                    0  /* LINEOUTR_VOL - [5:0] */
819a91eb199SMark Brown #define WM8904_LINEOUTR_VOL_WIDTH                    6  /* LINEOUTR_VOL - [5:0] */
820a91eb199SMark Brown 
821a91eb199SMark Brown /*
822a91eb199SMark Brown  * R61 (0x3D) - Analogue OUT12 ZC
823a91eb199SMark Brown  */
824a91eb199SMark Brown #define WM8904_HPL_BYP_ENA                      0x0008  /* HPL_BYP_ENA */
825a91eb199SMark Brown #define WM8904_HPL_BYP_ENA_MASK                 0x0008  /* HPL_BYP_ENA */
826a91eb199SMark Brown #define WM8904_HPL_BYP_ENA_SHIFT                     3  /* HPL_BYP_ENA */
827a91eb199SMark Brown #define WM8904_HPL_BYP_ENA_WIDTH                     1  /* HPL_BYP_ENA */
828a91eb199SMark Brown #define WM8904_HPR_BYP_ENA                      0x0004  /* HPR_BYP_ENA */
829a91eb199SMark Brown #define WM8904_HPR_BYP_ENA_MASK                 0x0004  /* HPR_BYP_ENA */
830a91eb199SMark Brown #define WM8904_HPR_BYP_ENA_SHIFT                     2  /* HPR_BYP_ENA */
831a91eb199SMark Brown #define WM8904_HPR_BYP_ENA_WIDTH                     1  /* HPR_BYP_ENA */
832a91eb199SMark Brown #define WM8904_LINEOUTL_BYP_ENA                 0x0002  /* LINEOUTL_BYP_ENA */
833a91eb199SMark Brown #define WM8904_LINEOUTL_BYP_ENA_MASK            0x0002  /* LINEOUTL_BYP_ENA */
834a91eb199SMark Brown #define WM8904_LINEOUTL_BYP_ENA_SHIFT                1  /* LINEOUTL_BYP_ENA */
835a91eb199SMark Brown #define WM8904_LINEOUTL_BYP_ENA_WIDTH                1  /* LINEOUTL_BYP_ENA */
836a91eb199SMark Brown #define WM8904_LINEOUTR_BYP_ENA                 0x0001  /* LINEOUTR_BYP_ENA */
837a91eb199SMark Brown #define WM8904_LINEOUTR_BYP_ENA_MASK            0x0001  /* LINEOUTR_BYP_ENA */
838a91eb199SMark Brown #define WM8904_LINEOUTR_BYP_ENA_SHIFT                0  /* LINEOUTR_BYP_ENA */
839a91eb199SMark Brown #define WM8904_LINEOUTR_BYP_ENA_WIDTH                1  /* LINEOUTR_BYP_ENA */
840a91eb199SMark Brown 
841a91eb199SMark Brown /*
842a91eb199SMark Brown  * R67 (0x43) - DC Servo 0
843a91eb199SMark Brown  */
844a91eb199SMark Brown #define WM8904_DCS_ENA_CHAN_3                   0x0008  /* DCS_ENA_CHAN_3 */
845a91eb199SMark Brown #define WM8904_DCS_ENA_CHAN_3_MASK              0x0008  /* DCS_ENA_CHAN_3 */
846a91eb199SMark Brown #define WM8904_DCS_ENA_CHAN_3_SHIFT                  3  /* DCS_ENA_CHAN_3 */
847a91eb199SMark Brown #define WM8904_DCS_ENA_CHAN_3_WIDTH                  1  /* DCS_ENA_CHAN_3 */
848a91eb199SMark Brown #define WM8904_DCS_ENA_CHAN_2                   0x0004  /* DCS_ENA_CHAN_2 */
849a91eb199SMark Brown #define WM8904_DCS_ENA_CHAN_2_MASK              0x0004  /* DCS_ENA_CHAN_2 */
850a91eb199SMark Brown #define WM8904_DCS_ENA_CHAN_2_SHIFT                  2  /* DCS_ENA_CHAN_2 */
851a91eb199SMark Brown #define WM8904_DCS_ENA_CHAN_2_WIDTH                  1  /* DCS_ENA_CHAN_2 */
852a91eb199SMark Brown #define WM8904_DCS_ENA_CHAN_1                   0x0002  /* DCS_ENA_CHAN_1 */
853a91eb199SMark Brown #define WM8904_DCS_ENA_CHAN_1_MASK              0x0002  /* DCS_ENA_CHAN_1 */
854a91eb199SMark Brown #define WM8904_DCS_ENA_CHAN_1_SHIFT                  1  /* DCS_ENA_CHAN_1 */
855a91eb199SMark Brown #define WM8904_DCS_ENA_CHAN_1_WIDTH                  1  /* DCS_ENA_CHAN_1 */
856a91eb199SMark Brown #define WM8904_DCS_ENA_CHAN_0                   0x0001  /* DCS_ENA_CHAN_0 */
857a91eb199SMark Brown #define WM8904_DCS_ENA_CHAN_0_MASK              0x0001  /* DCS_ENA_CHAN_0 */
858a91eb199SMark Brown #define WM8904_DCS_ENA_CHAN_0_SHIFT                  0  /* DCS_ENA_CHAN_0 */
859a91eb199SMark Brown #define WM8904_DCS_ENA_CHAN_0_WIDTH                  1  /* DCS_ENA_CHAN_0 */
860a91eb199SMark Brown 
861a91eb199SMark Brown /*
862a91eb199SMark Brown  * R68 (0x44) - DC Servo 1
863a91eb199SMark Brown  */
864a91eb199SMark Brown #define WM8904_DCS_TRIG_SINGLE_3                0x8000  /* DCS_TRIG_SINGLE_3 */
865a91eb199SMark Brown #define WM8904_DCS_TRIG_SINGLE_3_MASK           0x8000  /* DCS_TRIG_SINGLE_3 */
866a91eb199SMark Brown #define WM8904_DCS_TRIG_SINGLE_3_SHIFT              15  /* DCS_TRIG_SINGLE_3 */
867a91eb199SMark Brown #define WM8904_DCS_TRIG_SINGLE_3_WIDTH               1  /* DCS_TRIG_SINGLE_3 */
868a91eb199SMark Brown #define WM8904_DCS_TRIG_SINGLE_2                0x4000  /* DCS_TRIG_SINGLE_2 */
869a91eb199SMark Brown #define WM8904_DCS_TRIG_SINGLE_2_MASK           0x4000  /* DCS_TRIG_SINGLE_2 */
870a91eb199SMark Brown #define WM8904_DCS_TRIG_SINGLE_2_SHIFT              14  /* DCS_TRIG_SINGLE_2 */
871a91eb199SMark Brown #define WM8904_DCS_TRIG_SINGLE_2_WIDTH               1  /* DCS_TRIG_SINGLE_2 */
872a91eb199SMark Brown #define WM8904_DCS_TRIG_SINGLE_1                0x2000  /* DCS_TRIG_SINGLE_1 */
873a91eb199SMark Brown #define WM8904_DCS_TRIG_SINGLE_1_MASK           0x2000  /* DCS_TRIG_SINGLE_1 */
874a91eb199SMark Brown #define WM8904_DCS_TRIG_SINGLE_1_SHIFT              13  /* DCS_TRIG_SINGLE_1 */
875a91eb199SMark Brown #define WM8904_DCS_TRIG_SINGLE_1_WIDTH               1  /* DCS_TRIG_SINGLE_1 */
876a91eb199SMark Brown #define WM8904_DCS_TRIG_SINGLE_0                0x1000  /* DCS_TRIG_SINGLE_0 */
877a91eb199SMark Brown #define WM8904_DCS_TRIG_SINGLE_0_MASK           0x1000  /* DCS_TRIG_SINGLE_0 */
878a91eb199SMark Brown #define WM8904_DCS_TRIG_SINGLE_0_SHIFT              12  /* DCS_TRIG_SINGLE_0 */
879a91eb199SMark Brown #define WM8904_DCS_TRIG_SINGLE_0_WIDTH               1  /* DCS_TRIG_SINGLE_0 */
880a91eb199SMark Brown #define WM8904_DCS_TRIG_SERIES_3                0x0800  /* DCS_TRIG_SERIES_3 */
881a91eb199SMark Brown #define WM8904_DCS_TRIG_SERIES_3_MASK           0x0800  /* DCS_TRIG_SERIES_3 */
882a91eb199SMark Brown #define WM8904_DCS_TRIG_SERIES_3_SHIFT              11  /* DCS_TRIG_SERIES_3 */
883a91eb199SMark Brown #define WM8904_DCS_TRIG_SERIES_3_WIDTH               1  /* DCS_TRIG_SERIES_3 */
884a91eb199SMark Brown #define WM8904_DCS_TRIG_SERIES_2                0x0400  /* DCS_TRIG_SERIES_2 */
885a91eb199SMark Brown #define WM8904_DCS_TRIG_SERIES_2_MASK           0x0400  /* DCS_TRIG_SERIES_2 */
886a91eb199SMark Brown #define WM8904_DCS_TRIG_SERIES_2_SHIFT              10  /* DCS_TRIG_SERIES_2 */
887a91eb199SMark Brown #define WM8904_DCS_TRIG_SERIES_2_WIDTH               1  /* DCS_TRIG_SERIES_2 */
888a91eb199SMark Brown #define WM8904_DCS_TRIG_SERIES_1                0x0200  /* DCS_TRIG_SERIES_1 */
889a91eb199SMark Brown #define WM8904_DCS_TRIG_SERIES_1_MASK           0x0200  /* DCS_TRIG_SERIES_1 */
890a91eb199SMark Brown #define WM8904_DCS_TRIG_SERIES_1_SHIFT               9  /* DCS_TRIG_SERIES_1 */
891a91eb199SMark Brown #define WM8904_DCS_TRIG_SERIES_1_WIDTH               1  /* DCS_TRIG_SERIES_1 */
892a91eb199SMark Brown #define WM8904_DCS_TRIG_SERIES_0                0x0100  /* DCS_TRIG_SERIES_0 */
893a91eb199SMark Brown #define WM8904_DCS_TRIG_SERIES_0_MASK           0x0100  /* DCS_TRIG_SERIES_0 */
894a91eb199SMark Brown #define WM8904_DCS_TRIG_SERIES_0_SHIFT               8  /* DCS_TRIG_SERIES_0 */
895a91eb199SMark Brown #define WM8904_DCS_TRIG_SERIES_0_WIDTH               1  /* DCS_TRIG_SERIES_0 */
896a91eb199SMark Brown #define WM8904_DCS_TRIG_STARTUP_3               0x0080  /* DCS_TRIG_STARTUP_3 */
897a91eb199SMark Brown #define WM8904_DCS_TRIG_STARTUP_3_MASK          0x0080  /* DCS_TRIG_STARTUP_3 */
898a91eb199SMark Brown #define WM8904_DCS_TRIG_STARTUP_3_SHIFT              7  /* DCS_TRIG_STARTUP_3 */
899a91eb199SMark Brown #define WM8904_DCS_TRIG_STARTUP_3_WIDTH              1  /* DCS_TRIG_STARTUP_3 */
900a91eb199SMark Brown #define WM8904_DCS_TRIG_STARTUP_2               0x0040  /* DCS_TRIG_STARTUP_2 */
901a91eb199SMark Brown #define WM8904_DCS_TRIG_STARTUP_2_MASK          0x0040  /* DCS_TRIG_STARTUP_2 */
902a91eb199SMark Brown #define WM8904_DCS_TRIG_STARTUP_2_SHIFT              6  /* DCS_TRIG_STARTUP_2 */
903a91eb199SMark Brown #define WM8904_DCS_TRIG_STARTUP_2_WIDTH              1  /* DCS_TRIG_STARTUP_2 */
904a91eb199SMark Brown #define WM8904_DCS_TRIG_STARTUP_1               0x0020  /* DCS_TRIG_STARTUP_1 */
905a91eb199SMark Brown #define WM8904_DCS_TRIG_STARTUP_1_MASK          0x0020  /* DCS_TRIG_STARTUP_1 */
906a91eb199SMark Brown #define WM8904_DCS_TRIG_STARTUP_1_SHIFT              5  /* DCS_TRIG_STARTUP_1 */
907a91eb199SMark Brown #define WM8904_DCS_TRIG_STARTUP_1_WIDTH              1  /* DCS_TRIG_STARTUP_1 */
908a91eb199SMark Brown #define WM8904_DCS_TRIG_STARTUP_0               0x0010  /* DCS_TRIG_STARTUP_0 */
909a91eb199SMark Brown #define WM8904_DCS_TRIG_STARTUP_0_MASK          0x0010  /* DCS_TRIG_STARTUP_0 */
910a91eb199SMark Brown #define WM8904_DCS_TRIG_STARTUP_0_SHIFT              4  /* DCS_TRIG_STARTUP_0 */
911a91eb199SMark Brown #define WM8904_DCS_TRIG_STARTUP_0_WIDTH              1  /* DCS_TRIG_STARTUP_0 */
912a91eb199SMark Brown #define WM8904_DCS_TRIG_DAC_WR_3                0x0008  /* DCS_TRIG_DAC_WR_3 */
913a91eb199SMark Brown #define WM8904_DCS_TRIG_DAC_WR_3_MASK           0x0008  /* DCS_TRIG_DAC_WR_3 */
914a91eb199SMark Brown #define WM8904_DCS_TRIG_DAC_WR_3_SHIFT               3  /* DCS_TRIG_DAC_WR_3 */
915a91eb199SMark Brown #define WM8904_DCS_TRIG_DAC_WR_3_WIDTH               1  /* DCS_TRIG_DAC_WR_3 */
916a91eb199SMark Brown #define WM8904_DCS_TRIG_DAC_WR_2                0x0004  /* DCS_TRIG_DAC_WR_2 */
917a91eb199SMark Brown #define WM8904_DCS_TRIG_DAC_WR_2_MASK           0x0004  /* DCS_TRIG_DAC_WR_2 */
918a91eb199SMark Brown #define WM8904_DCS_TRIG_DAC_WR_2_SHIFT               2  /* DCS_TRIG_DAC_WR_2 */
919a91eb199SMark Brown #define WM8904_DCS_TRIG_DAC_WR_2_WIDTH               1  /* DCS_TRIG_DAC_WR_2 */
920a91eb199SMark Brown #define WM8904_DCS_TRIG_DAC_WR_1                0x0002  /* DCS_TRIG_DAC_WR_1 */
921a91eb199SMark Brown #define WM8904_DCS_TRIG_DAC_WR_1_MASK           0x0002  /* DCS_TRIG_DAC_WR_1 */
922a91eb199SMark Brown #define WM8904_DCS_TRIG_DAC_WR_1_SHIFT               1  /* DCS_TRIG_DAC_WR_1 */
923a91eb199SMark Brown #define WM8904_DCS_TRIG_DAC_WR_1_WIDTH               1  /* DCS_TRIG_DAC_WR_1 */
924a91eb199SMark Brown #define WM8904_DCS_TRIG_DAC_WR_0                0x0001  /* DCS_TRIG_DAC_WR_0 */
925a91eb199SMark Brown #define WM8904_DCS_TRIG_DAC_WR_0_MASK           0x0001  /* DCS_TRIG_DAC_WR_0 */
926a91eb199SMark Brown #define WM8904_DCS_TRIG_DAC_WR_0_SHIFT               0  /* DCS_TRIG_DAC_WR_0 */
927a91eb199SMark Brown #define WM8904_DCS_TRIG_DAC_WR_0_WIDTH               1  /* DCS_TRIG_DAC_WR_0 */
928a91eb199SMark Brown 
929a91eb199SMark Brown /*
930a91eb199SMark Brown  * R69 (0x45) - DC Servo 2
931a91eb199SMark Brown  */
932a91eb199SMark Brown #define WM8904_DCS_TIMER_PERIOD_23_MASK         0x0F00  /* DCS_TIMER_PERIOD_23 - [11:8] */
933a91eb199SMark Brown #define WM8904_DCS_TIMER_PERIOD_23_SHIFT             8  /* DCS_TIMER_PERIOD_23 - [11:8] */
934a91eb199SMark Brown #define WM8904_DCS_TIMER_PERIOD_23_WIDTH             4  /* DCS_TIMER_PERIOD_23 - [11:8] */
935a91eb199SMark Brown #define WM8904_DCS_TIMER_PERIOD_01_MASK         0x000F  /* DCS_TIMER_PERIOD_01 - [3:0] */
936a91eb199SMark Brown #define WM8904_DCS_TIMER_PERIOD_01_SHIFT             0  /* DCS_TIMER_PERIOD_01 - [3:0] */
937a91eb199SMark Brown #define WM8904_DCS_TIMER_PERIOD_01_WIDTH             4  /* DCS_TIMER_PERIOD_01 - [3:0] */
938a91eb199SMark Brown 
939a91eb199SMark Brown /*
940a91eb199SMark Brown  * R71 (0x47) - DC Servo 4
941a91eb199SMark Brown  */
942a91eb199SMark Brown #define WM8904_DCS_SERIES_NO_23_MASK            0x007F  /* DCS_SERIES_NO_23 - [6:0] */
943a91eb199SMark Brown #define WM8904_DCS_SERIES_NO_23_SHIFT                0  /* DCS_SERIES_NO_23 - [6:0] */
944a91eb199SMark Brown #define WM8904_DCS_SERIES_NO_23_WIDTH                7  /* DCS_SERIES_NO_23 - [6:0] */
945a91eb199SMark Brown 
946a91eb199SMark Brown /*
947a91eb199SMark Brown  * R72 (0x48) - DC Servo 5
948a91eb199SMark Brown  */
949a91eb199SMark Brown #define WM8904_DCS_SERIES_NO_01_MASK            0x007F  /* DCS_SERIES_NO_01 - [6:0] */
950a91eb199SMark Brown #define WM8904_DCS_SERIES_NO_01_SHIFT                0  /* DCS_SERIES_NO_01 - [6:0] */
951a91eb199SMark Brown #define WM8904_DCS_SERIES_NO_01_WIDTH                7  /* DCS_SERIES_NO_01 - [6:0] */
952a91eb199SMark Brown 
953a91eb199SMark Brown /*
954a91eb199SMark Brown  * R73 (0x49) - DC Servo 6
955a91eb199SMark Brown  */
956a91eb199SMark Brown #define WM8904_DCS_DAC_WR_VAL_3_MASK            0x00FF  /* DCS_DAC_WR_VAL_3 - [7:0] */
957a91eb199SMark Brown #define WM8904_DCS_DAC_WR_VAL_3_SHIFT                0  /* DCS_DAC_WR_VAL_3 - [7:0] */
958a91eb199SMark Brown #define WM8904_DCS_DAC_WR_VAL_3_WIDTH                8  /* DCS_DAC_WR_VAL_3 - [7:0] */
959a91eb199SMark Brown 
960a91eb199SMark Brown /*
961a91eb199SMark Brown  * R74 (0x4A) - DC Servo 7
962a91eb199SMark Brown  */
963a91eb199SMark Brown #define WM8904_DCS_DAC_WR_VAL_2_MASK            0x00FF  /* DCS_DAC_WR_VAL_2 - [7:0] */
964a91eb199SMark Brown #define WM8904_DCS_DAC_WR_VAL_2_SHIFT                0  /* DCS_DAC_WR_VAL_2 - [7:0] */
965a91eb199SMark Brown #define WM8904_DCS_DAC_WR_VAL_2_WIDTH                8  /* DCS_DAC_WR_VAL_2 - [7:0] */
966a91eb199SMark Brown 
967a91eb199SMark Brown /*
968a91eb199SMark Brown  * R75 (0x4B) - DC Servo 8
969a91eb199SMark Brown  */
970a91eb199SMark Brown #define WM8904_DCS_DAC_WR_VAL_1_MASK            0x00FF  /* DCS_DAC_WR_VAL_1 - [7:0] */
971a91eb199SMark Brown #define WM8904_DCS_DAC_WR_VAL_1_SHIFT                0  /* DCS_DAC_WR_VAL_1 - [7:0] */
972a91eb199SMark Brown #define WM8904_DCS_DAC_WR_VAL_1_WIDTH                8  /* DCS_DAC_WR_VAL_1 - [7:0] */
973a91eb199SMark Brown 
974a91eb199SMark Brown /*
975a91eb199SMark Brown  * R76 (0x4C) - DC Servo 9
976a91eb199SMark Brown  */
977a91eb199SMark Brown #define WM8904_DCS_DAC_WR_VAL_0_MASK            0x00FF  /* DCS_DAC_WR_VAL_0 - [7:0] */
978a91eb199SMark Brown #define WM8904_DCS_DAC_WR_VAL_0_SHIFT                0  /* DCS_DAC_WR_VAL_0 - [7:0] */
979a91eb199SMark Brown #define WM8904_DCS_DAC_WR_VAL_0_WIDTH                8  /* DCS_DAC_WR_VAL_0 - [7:0] */
980a91eb199SMark Brown 
981a91eb199SMark Brown /*
982a91eb199SMark Brown  * R77 (0x4D) - DC Servo Readback 0
983a91eb199SMark Brown  */
984a91eb199SMark Brown #define WM8904_DCS_CAL_COMPLETE_MASK            0x0F00  /* DCS_CAL_COMPLETE - [11:8] */
985a91eb199SMark Brown #define WM8904_DCS_CAL_COMPLETE_SHIFT                8  /* DCS_CAL_COMPLETE - [11:8] */
986a91eb199SMark Brown #define WM8904_DCS_CAL_COMPLETE_WIDTH                4  /* DCS_CAL_COMPLETE - [11:8] */
987a91eb199SMark Brown #define WM8904_DCS_DAC_WR_COMPLETE_MASK         0x00F0  /* DCS_DAC_WR_COMPLETE - [7:4] */
988a91eb199SMark Brown #define WM8904_DCS_DAC_WR_COMPLETE_SHIFT             4  /* DCS_DAC_WR_COMPLETE - [7:4] */
989a91eb199SMark Brown #define WM8904_DCS_DAC_WR_COMPLETE_WIDTH             4  /* DCS_DAC_WR_COMPLETE - [7:4] */
990a91eb199SMark Brown #define WM8904_DCS_STARTUP_COMPLETE_MASK        0x000F  /* DCS_STARTUP_COMPLETE - [3:0] */
991a91eb199SMark Brown #define WM8904_DCS_STARTUP_COMPLETE_SHIFT            0  /* DCS_STARTUP_COMPLETE - [3:0] */
992a91eb199SMark Brown #define WM8904_DCS_STARTUP_COMPLETE_WIDTH            4  /* DCS_STARTUP_COMPLETE - [3:0] */
993a91eb199SMark Brown 
994a91eb199SMark Brown /*
995a91eb199SMark Brown  * R90 (0x5A) - Analogue HP 0
996a91eb199SMark Brown  */
997a91eb199SMark Brown #define WM8904_HPL_RMV_SHORT                    0x0080  /* HPL_RMV_SHORT */
998a91eb199SMark Brown #define WM8904_HPL_RMV_SHORT_MASK               0x0080  /* HPL_RMV_SHORT */
999a91eb199SMark Brown #define WM8904_HPL_RMV_SHORT_SHIFT                   7  /* HPL_RMV_SHORT */
1000a91eb199SMark Brown #define WM8904_HPL_RMV_SHORT_WIDTH                   1  /* HPL_RMV_SHORT */
1001a91eb199SMark Brown #define WM8904_HPL_ENA_OUTP                     0x0040  /* HPL_ENA_OUTP */
1002a91eb199SMark Brown #define WM8904_HPL_ENA_OUTP_MASK                0x0040  /* HPL_ENA_OUTP */
1003a91eb199SMark Brown #define WM8904_HPL_ENA_OUTP_SHIFT                    6  /* HPL_ENA_OUTP */
1004a91eb199SMark Brown #define WM8904_HPL_ENA_OUTP_WIDTH                    1  /* HPL_ENA_OUTP */
1005a91eb199SMark Brown #define WM8904_HPL_ENA_DLY                      0x0020  /* HPL_ENA_DLY */
1006a91eb199SMark Brown #define WM8904_HPL_ENA_DLY_MASK                 0x0020  /* HPL_ENA_DLY */
1007a91eb199SMark Brown #define WM8904_HPL_ENA_DLY_SHIFT                     5  /* HPL_ENA_DLY */
1008a91eb199SMark Brown #define WM8904_HPL_ENA_DLY_WIDTH                     1  /* HPL_ENA_DLY */
1009a91eb199SMark Brown #define WM8904_HPL_ENA                          0x0010  /* HPL_ENA */
1010a91eb199SMark Brown #define WM8904_HPL_ENA_MASK                     0x0010  /* HPL_ENA */
1011a91eb199SMark Brown #define WM8904_HPL_ENA_SHIFT                         4  /* HPL_ENA */
1012a91eb199SMark Brown #define WM8904_HPL_ENA_WIDTH                         1  /* HPL_ENA */
1013a91eb199SMark Brown #define WM8904_HPR_RMV_SHORT                    0x0008  /* HPR_RMV_SHORT */
1014a91eb199SMark Brown #define WM8904_HPR_RMV_SHORT_MASK               0x0008  /* HPR_RMV_SHORT */
1015a91eb199SMark Brown #define WM8904_HPR_RMV_SHORT_SHIFT                   3  /* HPR_RMV_SHORT */
1016a91eb199SMark Brown #define WM8904_HPR_RMV_SHORT_WIDTH                   1  /* HPR_RMV_SHORT */
1017a91eb199SMark Brown #define WM8904_HPR_ENA_OUTP                     0x0004  /* HPR_ENA_OUTP */
1018a91eb199SMark Brown #define WM8904_HPR_ENA_OUTP_MASK                0x0004  /* HPR_ENA_OUTP */
1019a91eb199SMark Brown #define WM8904_HPR_ENA_OUTP_SHIFT                    2  /* HPR_ENA_OUTP */
1020a91eb199SMark Brown #define WM8904_HPR_ENA_OUTP_WIDTH                    1  /* HPR_ENA_OUTP */
1021a91eb199SMark Brown #define WM8904_HPR_ENA_DLY                      0x0002  /* HPR_ENA_DLY */
1022a91eb199SMark Brown #define WM8904_HPR_ENA_DLY_MASK                 0x0002  /* HPR_ENA_DLY */
1023a91eb199SMark Brown #define WM8904_HPR_ENA_DLY_SHIFT                     1  /* HPR_ENA_DLY */
1024a91eb199SMark Brown #define WM8904_HPR_ENA_DLY_WIDTH                     1  /* HPR_ENA_DLY */
1025a91eb199SMark Brown #define WM8904_HPR_ENA                          0x0001  /* HPR_ENA */
1026a91eb199SMark Brown #define WM8904_HPR_ENA_MASK                     0x0001  /* HPR_ENA */
1027a91eb199SMark Brown #define WM8904_HPR_ENA_SHIFT                         0  /* HPR_ENA */
1028a91eb199SMark Brown #define WM8904_HPR_ENA_WIDTH                         1  /* HPR_ENA */
1029a91eb199SMark Brown 
1030a91eb199SMark Brown /*
1031a91eb199SMark Brown  * R94 (0x5E) - Analogue Lineout 0
1032a91eb199SMark Brown  */
1033a91eb199SMark Brown #define WM8904_LINEOUTL_RMV_SHORT               0x0080  /* LINEOUTL_RMV_SHORT */
1034a91eb199SMark Brown #define WM8904_LINEOUTL_RMV_SHORT_MASK          0x0080  /* LINEOUTL_RMV_SHORT */
1035a91eb199SMark Brown #define WM8904_LINEOUTL_RMV_SHORT_SHIFT              7  /* LINEOUTL_RMV_SHORT */
1036a91eb199SMark Brown #define WM8904_LINEOUTL_RMV_SHORT_WIDTH              1  /* LINEOUTL_RMV_SHORT */
1037a91eb199SMark Brown #define WM8904_LINEOUTL_ENA_OUTP                0x0040  /* LINEOUTL_ENA_OUTP */
1038a91eb199SMark Brown #define WM8904_LINEOUTL_ENA_OUTP_MASK           0x0040  /* LINEOUTL_ENA_OUTP */
1039a91eb199SMark Brown #define WM8904_LINEOUTL_ENA_OUTP_SHIFT               6  /* LINEOUTL_ENA_OUTP */
1040a91eb199SMark Brown #define WM8904_LINEOUTL_ENA_OUTP_WIDTH               1  /* LINEOUTL_ENA_OUTP */
1041a91eb199SMark Brown #define WM8904_LINEOUTL_ENA_DLY                 0x0020  /* LINEOUTL_ENA_DLY */
1042a91eb199SMark Brown #define WM8904_LINEOUTL_ENA_DLY_MASK            0x0020  /* LINEOUTL_ENA_DLY */
1043a91eb199SMark Brown #define WM8904_LINEOUTL_ENA_DLY_SHIFT                5  /* LINEOUTL_ENA_DLY */
1044a91eb199SMark Brown #define WM8904_LINEOUTL_ENA_DLY_WIDTH                1  /* LINEOUTL_ENA_DLY */
1045a91eb199SMark Brown #define WM8904_LINEOUTL_ENA                     0x0010  /* LINEOUTL_ENA */
1046a91eb199SMark Brown #define WM8904_LINEOUTL_ENA_MASK                0x0010  /* LINEOUTL_ENA */
1047a91eb199SMark Brown #define WM8904_LINEOUTL_ENA_SHIFT                    4  /* LINEOUTL_ENA */
1048a91eb199SMark Brown #define WM8904_LINEOUTL_ENA_WIDTH                    1  /* LINEOUTL_ENA */
1049a91eb199SMark Brown #define WM8904_LINEOUTR_RMV_SHORT               0x0008  /* LINEOUTR_RMV_SHORT */
1050a91eb199SMark Brown #define WM8904_LINEOUTR_RMV_SHORT_MASK          0x0008  /* LINEOUTR_RMV_SHORT */
1051a91eb199SMark Brown #define WM8904_LINEOUTR_RMV_SHORT_SHIFT              3  /* LINEOUTR_RMV_SHORT */
1052a91eb199SMark Brown #define WM8904_LINEOUTR_RMV_SHORT_WIDTH              1  /* LINEOUTR_RMV_SHORT */
1053a91eb199SMark Brown #define WM8904_LINEOUTR_ENA_OUTP                0x0004  /* LINEOUTR_ENA_OUTP */
1054a91eb199SMark Brown #define WM8904_LINEOUTR_ENA_OUTP_MASK           0x0004  /* LINEOUTR_ENA_OUTP */
1055a91eb199SMark Brown #define WM8904_LINEOUTR_ENA_OUTP_SHIFT               2  /* LINEOUTR_ENA_OUTP */
1056a91eb199SMark Brown #define WM8904_LINEOUTR_ENA_OUTP_WIDTH               1  /* LINEOUTR_ENA_OUTP */
1057a91eb199SMark Brown #define WM8904_LINEOUTR_ENA_DLY                 0x0002  /* LINEOUTR_ENA_DLY */
1058a91eb199SMark Brown #define WM8904_LINEOUTR_ENA_DLY_MASK            0x0002  /* LINEOUTR_ENA_DLY */
1059a91eb199SMark Brown #define WM8904_LINEOUTR_ENA_DLY_SHIFT                1  /* LINEOUTR_ENA_DLY */
1060a91eb199SMark Brown #define WM8904_LINEOUTR_ENA_DLY_WIDTH                1  /* LINEOUTR_ENA_DLY */
1061a91eb199SMark Brown #define WM8904_LINEOUTR_ENA                     0x0001  /* LINEOUTR_ENA */
1062a91eb199SMark Brown #define WM8904_LINEOUTR_ENA_MASK                0x0001  /* LINEOUTR_ENA */
1063a91eb199SMark Brown #define WM8904_LINEOUTR_ENA_SHIFT                    0  /* LINEOUTR_ENA */
1064a91eb199SMark Brown #define WM8904_LINEOUTR_ENA_WIDTH                    1  /* LINEOUTR_ENA */
1065a91eb199SMark Brown 
1066a91eb199SMark Brown /*
1067a91eb199SMark Brown  * R98 (0x62) - Charge Pump 0
1068a91eb199SMark Brown  */
1069a91eb199SMark Brown #define WM8904_CP_ENA                           0x0001  /* CP_ENA */
1070a91eb199SMark Brown #define WM8904_CP_ENA_MASK                      0x0001  /* CP_ENA */
1071a91eb199SMark Brown #define WM8904_CP_ENA_SHIFT                          0  /* CP_ENA */
1072a91eb199SMark Brown #define WM8904_CP_ENA_WIDTH                          1  /* CP_ENA */
1073a91eb199SMark Brown 
1074a91eb199SMark Brown /*
1075a91eb199SMark Brown  * R104 (0x68) - Class W 0
1076a91eb199SMark Brown  */
1077a91eb199SMark Brown #define WM8904_CP_DYN_PWR                       0x0001  /* CP_DYN_PWR */
1078a91eb199SMark Brown #define WM8904_CP_DYN_PWR_MASK                  0x0001  /* CP_DYN_PWR */
1079a91eb199SMark Brown #define WM8904_CP_DYN_PWR_SHIFT                      0  /* CP_DYN_PWR */
1080a91eb199SMark Brown #define WM8904_CP_DYN_PWR_WIDTH                      1  /* CP_DYN_PWR */
1081a91eb199SMark Brown 
1082a91eb199SMark Brown /*
1083a91eb199SMark Brown  * R108 (0x6C) - Write Sequencer 0
1084a91eb199SMark Brown  */
1085a91eb199SMark Brown #define WM8904_WSEQ_ENA                         0x0100  /* WSEQ_ENA */
1086a91eb199SMark Brown #define WM8904_WSEQ_ENA_MASK                    0x0100  /* WSEQ_ENA */
1087a91eb199SMark Brown #define WM8904_WSEQ_ENA_SHIFT                        8  /* WSEQ_ENA */
1088a91eb199SMark Brown #define WM8904_WSEQ_ENA_WIDTH                        1  /* WSEQ_ENA */
1089a91eb199SMark Brown #define WM8904_WSEQ_WRITE_INDEX_MASK            0x001F  /* WSEQ_WRITE_INDEX - [4:0] */
1090a91eb199SMark Brown #define WM8904_WSEQ_WRITE_INDEX_SHIFT                0  /* WSEQ_WRITE_INDEX - [4:0] */
1091a91eb199SMark Brown #define WM8904_WSEQ_WRITE_INDEX_WIDTH                5  /* WSEQ_WRITE_INDEX - [4:0] */
1092a91eb199SMark Brown 
1093a91eb199SMark Brown /*
1094a91eb199SMark Brown  * R109 (0x6D) - Write Sequencer 1
1095a91eb199SMark Brown  */
1096a91eb199SMark Brown #define WM8904_WSEQ_DATA_WIDTH_MASK             0x7000  /* WSEQ_DATA_WIDTH - [14:12] */
1097a91eb199SMark Brown #define WM8904_WSEQ_DATA_WIDTH_SHIFT                12  /* WSEQ_DATA_WIDTH - [14:12] */
1098a91eb199SMark Brown #define WM8904_WSEQ_DATA_WIDTH_WIDTH                 3  /* WSEQ_DATA_WIDTH - [14:12] */
1099a91eb199SMark Brown #define WM8904_WSEQ_DATA_START_MASK             0x0F00  /* WSEQ_DATA_START - [11:8] */
1100a91eb199SMark Brown #define WM8904_WSEQ_DATA_START_SHIFT                 8  /* WSEQ_DATA_START - [11:8] */
1101a91eb199SMark Brown #define WM8904_WSEQ_DATA_START_WIDTH                 4  /* WSEQ_DATA_START - [11:8] */
1102a91eb199SMark Brown #define WM8904_WSEQ_ADDR_MASK                   0x00FF  /* WSEQ_ADDR - [7:0] */
1103a91eb199SMark Brown #define WM8904_WSEQ_ADDR_SHIFT                       0  /* WSEQ_ADDR - [7:0] */
1104a91eb199SMark Brown #define WM8904_WSEQ_ADDR_WIDTH                       8  /* WSEQ_ADDR - [7:0] */
1105a91eb199SMark Brown 
1106a91eb199SMark Brown /*
1107a91eb199SMark Brown  * R110 (0x6E) - Write Sequencer 2
1108a91eb199SMark Brown  */
1109a91eb199SMark Brown #define WM8904_WSEQ_EOS                         0x4000  /* WSEQ_EOS */
1110a91eb199SMark Brown #define WM8904_WSEQ_EOS_MASK                    0x4000  /* WSEQ_EOS */
1111a91eb199SMark Brown #define WM8904_WSEQ_EOS_SHIFT                       14  /* WSEQ_EOS */
1112a91eb199SMark Brown #define WM8904_WSEQ_EOS_WIDTH                        1  /* WSEQ_EOS */
1113a91eb199SMark Brown #define WM8904_WSEQ_DELAY_MASK                  0x0F00  /* WSEQ_DELAY - [11:8] */
1114a91eb199SMark Brown #define WM8904_WSEQ_DELAY_SHIFT                      8  /* WSEQ_DELAY - [11:8] */
1115a91eb199SMark Brown #define WM8904_WSEQ_DELAY_WIDTH                      4  /* WSEQ_DELAY - [11:8] */
1116a91eb199SMark Brown #define WM8904_WSEQ_DATA_MASK                   0x00FF  /* WSEQ_DATA - [7:0] */
1117a91eb199SMark Brown #define WM8904_WSEQ_DATA_SHIFT                       0  /* WSEQ_DATA - [7:0] */
1118a91eb199SMark Brown #define WM8904_WSEQ_DATA_WIDTH                       8  /* WSEQ_DATA - [7:0] */
1119a91eb199SMark Brown 
1120a91eb199SMark Brown /*
1121a91eb199SMark Brown  * R111 (0x6F) - Write Sequencer 3
1122a91eb199SMark Brown  */
1123a91eb199SMark Brown #define WM8904_WSEQ_ABORT                       0x0200  /* WSEQ_ABORT */
1124a91eb199SMark Brown #define WM8904_WSEQ_ABORT_MASK                  0x0200  /* WSEQ_ABORT */
1125a91eb199SMark Brown #define WM8904_WSEQ_ABORT_SHIFT                      9  /* WSEQ_ABORT */
1126a91eb199SMark Brown #define WM8904_WSEQ_ABORT_WIDTH                      1  /* WSEQ_ABORT */
1127a91eb199SMark Brown #define WM8904_WSEQ_START                       0x0100  /* WSEQ_START */
1128a91eb199SMark Brown #define WM8904_WSEQ_START_MASK                  0x0100  /* WSEQ_START */
1129a91eb199SMark Brown #define WM8904_WSEQ_START_SHIFT                      8  /* WSEQ_START */
1130a91eb199SMark Brown #define WM8904_WSEQ_START_WIDTH                      1  /* WSEQ_START */
1131a91eb199SMark Brown #define WM8904_WSEQ_START_INDEX_MASK            0x003F  /* WSEQ_START_INDEX - [5:0] */
1132a91eb199SMark Brown #define WM8904_WSEQ_START_INDEX_SHIFT                0  /* WSEQ_START_INDEX - [5:0] */
1133a91eb199SMark Brown #define WM8904_WSEQ_START_INDEX_WIDTH                6  /* WSEQ_START_INDEX - [5:0] */
1134a91eb199SMark Brown 
1135a91eb199SMark Brown /*
1136a91eb199SMark Brown  * R112 (0x70) - Write Sequencer 4
1137a91eb199SMark Brown  */
1138a91eb199SMark Brown #define WM8904_WSEQ_CURRENT_INDEX_MASK          0x03F0  /* WSEQ_CURRENT_INDEX - [9:4] */
1139a91eb199SMark Brown #define WM8904_WSEQ_CURRENT_INDEX_SHIFT              4  /* WSEQ_CURRENT_INDEX - [9:4] */
1140a91eb199SMark Brown #define WM8904_WSEQ_CURRENT_INDEX_WIDTH              6  /* WSEQ_CURRENT_INDEX - [9:4] */
1141a91eb199SMark Brown #define WM8904_WSEQ_BUSY                        0x0001  /* WSEQ_BUSY */
1142a91eb199SMark Brown #define WM8904_WSEQ_BUSY_MASK                   0x0001  /* WSEQ_BUSY */
1143a91eb199SMark Brown #define WM8904_WSEQ_BUSY_SHIFT                       0  /* WSEQ_BUSY */
1144a91eb199SMark Brown #define WM8904_WSEQ_BUSY_WIDTH                       1  /* WSEQ_BUSY */
1145a91eb199SMark Brown 
1146a91eb199SMark Brown /*
1147a91eb199SMark Brown  * R116 (0x74) - FLL Control 1
1148a91eb199SMark Brown  */
1149a91eb199SMark Brown #define WM8904_FLL_FRACN_ENA                    0x0004  /* FLL_FRACN_ENA */
1150a91eb199SMark Brown #define WM8904_FLL_FRACN_ENA_MASK               0x0004  /* FLL_FRACN_ENA */
1151a91eb199SMark Brown #define WM8904_FLL_FRACN_ENA_SHIFT                   2  /* FLL_FRACN_ENA */
1152a91eb199SMark Brown #define WM8904_FLL_FRACN_ENA_WIDTH                   1  /* FLL_FRACN_ENA */
1153a91eb199SMark Brown #define WM8904_FLL_OSC_ENA                      0x0002  /* FLL_OSC_ENA */
1154a91eb199SMark Brown #define WM8904_FLL_OSC_ENA_MASK                 0x0002  /* FLL_OSC_ENA */
1155a91eb199SMark Brown #define WM8904_FLL_OSC_ENA_SHIFT                     1  /* FLL_OSC_ENA */
1156a91eb199SMark Brown #define WM8904_FLL_OSC_ENA_WIDTH                     1  /* FLL_OSC_ENA */
1157a91eb199SMark Brown #define WM8904_FLL_ENA                          0x0001  /* FLL_ENA */
1158a91eb199SMark Brown #define WM8904_FLL_ENA_MASK                     0x0001  /* FLL_ENA */
1159a91eb199SMark Brown #define WM8904_FLL_ENA_SHIFT                         0  /* FLL_ENA */
1160a91eb199SMark Brown #define WM8904_FLL_ENA_WIDTH                         1  /* FLL_ENA */
1161a91eb199SMark Brown 
1162a91eb199SMark Brown /*
1163a91eb199SMark Brown  * R117 (0x75) - FLL Control 2
1164a91eb199SMark Brown  */
1165a91eb199SMark Brown #define WM8904_FLL_OUTDIV_MASK                  0x3F00  /* FLL_OUTDIV - [13:8] */
1166a91eb199SMark Brown #define WM8904_FLL_OUTDIV_SHIFT                      8  /* FLL_OUTDIV - [13:8] */
1167a91eb199SMark Brown #define WM8904_FLL_OUTDIV_WIDTH                      6  /* FLL_OUTDIV - [13:8] */
1168a91eb199SMark Brown #define WM8904_FLL_CTRL_RATE_MASK               0x0070  /* FLL_CTRL_RATE - [6:4] */
1169a91eb199SMark Brown #define WM8904_FLL_CTRL_RATE_SHIFT                   4  /* FLL_CTRL_RATE - [6:4] */
1170a91eb199SMark Brown #define WM8904_FLL_CTRL_RATE_WIDTH                   3  /* FLL_CTRL_RATE - [6:4] */
1171a91eb199SMark Brown #define WM8904_FLL_FRATIO_MASK                  0x0007  /* FLL_FRATIO - [2:0] */
1172a91eb199SMark Brown #define WM8904_FLL_FRATIO_SHIFT                      0  /* FLL_FRATIO - [2:0] */
1173a91eb199SMark Brown #define WM8904_FLL_FRATIO_WIDTH                      3  /* FLL_FRATIO - [2:0] */
1174a91eb199SMark Brown 
1175a91eb199SMark Brown /*
1176a91eb199SMark Brown  * R118 (0x76) - FLL Control 3
1177a91eb199SMark Brown  */
1178a91eb199SMark Brown #define WM8904_FLL_K_MASK                       0xFFFF  /* FLL_K - [15:0] */
1179a91eb199SMark Brown #define WM8904_FLL_K_SHIFT                           0  /* FLL_K - [15:0] */
1180a91eb199SMark Brown #define WM8904_FLL_K_WIDTH                          16  /* FLL_K - [15:0] */
1181a91eb199SMark Brown 
1182a91eb199SMark Brown /*
1183a91eb199SMark Brown  * R119 (0x77) - FLL Control 4
1184a91eb199SMark Brown  */
1185a91eb199SMark Brown #define WM8904_FLL_N_MASK                       0x7FE0  /* FLL_N - [14:5] */
1186a91eb199SMark Brown #define WM8904_FLL_N_SHIFT                           5  /* FLL_N - [14:5] */
1187a91eb199SMark Brown #define WM8904_FLL_N_WIDTH                          10  /* FLL_N - [14:5] */
1188a91eb199SMark Brown #define WM8904_FLL_GAIN_MASK                    0x000F  /* FLL_GAIN - [3:0] */
1189a91eb199SMark Brown #define WM8904_FLL_GAIN_SHIFT                        0  /* FLL_GAIN - [3:0] */
1190a91eb199SMark Brown #define WM8904_FLL_GAIN_WIDTH                        4  /* FLL_GAIN - [3:0] */
1191a91eb199SMark Brown 
1192a91eb199SMark Brown /*
1193a91eb199SMark Brown  * R120 (0x78) - FLL Control 5
1194a91eb199SMark Brown  */
1195a91eb199SMark Brown #define WM8904_FLL_CLK_REF_DIV_MASK             0x0018  /* FLL_CLK_REF_DIV - [4:3] */
1196a91eb199SMark Brown #define WM8904_FLL_CLK_REF_DIV_SHIFT                 3  /* FLL_CLK_REF_DIV - [4:3] */
1197a91eb199SMark Brown #define WM8904_FLL_CLK_REF_DIV_WIDTH                 2  /* FLL_CLK_REF_DIV - [4:3] */
1198a91eb199SMark Brown #define WM8904_FLL_CLK_REF_SRC_MASK             0x0003  /* FLL_CLK_REF_SRC - [1:0] */
1199a91eb199SMark Brown #define WM8904_FLL_CLK_REF_SRC_SHIFT                 0  /* FLL_CLK_REF_SRC - [1:0] */
1200a91eb199SMark Brown #define WM8904_FLL_CLK_REF_SRC_WIDTH                 2  /* FLL_CLK_REF_SRC - [1:0] */
1201a91eb199SMark Brown 
1202a91eb199SMark Brown /*
1203a91eb199SMark Brown  * R121 (0x79) - GPIO Control 1
1204a91eb199SMark Brown  */
1205a91eb199SMark Brown #define WM8904_GPIO1_PU                         0x0020  /* GPIO1_PU */
1206a91eb199SMark Brown #define WM8904_GPIO1_PU_MASK                    0x0020  /* GPIO1_PU */
1207a91eb199SMark Brown #define WM8904_GPIO1_PU_SHIFT                        5  /* GPIO1_PU */
1208a91eb199SMark Brown #define WM8904_GPIO1_PU_WIDTH                        1  /* GPIO1_PU */
1209a91eb199SMark Brown #define WM8904_GPIO1_PD                         0x0010  /* GPIO1_PD */
1210a91eb199SMark Brown #define WM8904_GPIO1_PD_MASK                    0x0010  /* GPIO1_PD */
1211a91eb199SMark Brown #define WM8904_GPIO1_PD_SHIFT                        4  /* GPIO1_PD */
1212a91eb199SMark Brown #define WM8904_GPIO1_PD_WIDTH                        1  /* GPIO1_PD */
1213a91eb199SMark Brown #define WM8904_GPIO1_SEL_MASK                   0x000F  /* GPIO1_SEL - [3:0] */
1214a91eb199SMark Brown #define WM8904_GPIO1_SEL_SHIFT                       0  /* GPIO1_SEL - [3:0] */
1215a91eb199SMark Brown #define WM8904_GPIO1_SEL_WIDTH                       4  /* GPIO1_SEL - [3:0] */
1216a91eb199SMark Brown 
1217a91eb199SMark Brown /*
1218a91eb199SMark Brown  * R122 (0x7A) - GPIO Control 2
1219a91eb199SMark Brown  */
1220a91eb199SMark Brown #define WM8904_GPIO2_PU                         0x0020  /* GPIO2_PU */
1221a91eb199SMark Brown #define WM8904_GPIO2_PU_MASK                    0x0020  /* GPIO2_PU */
1222a91eb199SMark Brown #define WM8904_GPIO2_PU_SHIFT                        5  /* GPIO2_PU */
1223a91eb199SMark Brown #define WM8904_GPIO2_PU_WIDTH                        1  /* GPIO2_PU */
1224a91eb199SMark Brown #define WM8904_GPIO2_PD                         0x0010  /* GPIO2_PD */
1225a91eb199SMark Brown #define WM8904_GPIO2_PD_MASK                    0x0010  /* GPIO2_PD */
1226a91eb199SMark Brown #define WM8904_GPIO2_PD_SHIFT                        4  /* GPIO2_PD */
1227a91eb199SMark Brown #define WM8904_GPIO2_PD_WIDTH                        1  /* GPIO2_PD */
1228a91eb199SMark Brown #define WM8904_GPIO2_SEL_MASK                   0x000F  /* GPIO2_SEL - [3:0] */
1229a91eb199SMark Brown #define WM8904_GPIO2_SEL_SHIFT                       0  /* GPIO2_SEL - [3:0] */
1230a91eb199SMark Brown #define WM8904_GPIO2_SEL_WIDTH                       4  /* GPIO2_SEL - [3:0] */
1231a91eb199SMark Brown 
1232a91eb199SMark Brown /*
1233a91eb199SMark Brown  * R123 (0x7B) - GPIO Control 3
1234a91eb199SMark Brown  */
1235a91eb199SMark Brown #define WM8904_GPIO3_PU                         0x0020  /* GPIO3_PU */
1236a91eb199SMark Brown #define WM8904_GPIO3_PU_MASK                    0x0020  /* GPIO3_PU */
1237a91eb199SMark Brown #define WM8904_GPIO3_PU_SHIFT                        5  /* GPIO3_PU */
1238a91eb199SMark Brown #define WM8904_GPIO3_PU_WIDTH                        1  /* GPIO3_PU */
1239a91eb199SMark Brown #define WM8904_GPIO3_PD                         0x0010  /* GPIO3_PD */
1240a91eb199SMark Brown #define WM8904_GPIO3_PD_MASK                    0x0010  /* GPIO3_PD */
1241a91eb199SMark Brown #define WM8904_GPIO3_PD_SHIFT                        4  /* GPIO3_PD */
1242a91eb199SMark Brown #define WM8904_GPIO3_PD_WIDTH                        1  /* GPIO3_PD */
1243a91eb199SMark Brown #define WM8904_GPIO3_SEL_MASK                   0x000F  /* GPIO3_SEL - [3:0] */
1244a91eb199SMark Brown #define WM8904_GPIO3_SEL_SHIFT                       0  /* GPIO3_SEL - [3:0] */
1245a91eb199SMark Brown #define WM8904_GPIO3_SEL_WIDTH                       4  /* GPIO3_SEL - [3:0] */
1246a91eb199SMark Brown 
1247a91eb199SMark Brown /*
1248a91eb199SMark Brown  * R124 (0x7C) - GPIO Control 4
1249a91eb199SMark Brown  */
1250a91eb199SMark Brown #define WM8904_GPI7_ENA                         0x0200  /* GPI7_ENA */
1251a91eb199SMark Brown #define WM8904_GPI7_ENA_MASK                    0x0200  /* GPI7_ENA */
1252a91eb199SMark Brown #define WM8904_GPI7_ENA_SHIFT                        9  /* GPI7_ENA */
1253a91eb199SMark Brown #define WM8904_GPI7_ENA_WIDTH                        1  /* GPI7_ENA */
1254a91eb199SMark Brown #define WM8904_GPI8_ENA                         0x0100  /* GPI8_ENA */
1255a91eb199SMark Brown #define WM8904_GPI8_ENA_MASK                    0x0100  /* GPI8_ENA */
1256a91eb199SMark Brown #define WM8904_GPI8_ENA_SHIFT                        8  /* GPI8_ENA */
1257a91eb199SMark Brown #define WM8904_GPI8_ENA_WIDTH                        1  /* GPI8_ENA */
1258a91eb199SMark Brown #define WM8904_GPIO_BCLK_MODE_ENA               0x0080  /* GPIO_BCLK_MODE_ENA */
1259a91eb199SMark Brown #define WM8904_GPIO_BCLK_MODE_ENA_MASK          0x0080  /* GPIO_BCLK_MODE_ENA */
1260a91eb199SMark Brown #define WM8904_GPIO_BCLK_MODE_ENA_SHIFT              7  /* GPIO_BCLK_MODE_ENA */
1261a91eb199SMark Brown #define WM8904_GPIO_BCLK_MODE_ENA_WIDTH              1  /* GPIO_BCLK_MODE_ENA */
1262a91eb199SMark Brown #define WM8904_GPIO_BCLK_SEL_MASK               0x000F  /* GPIO_BCLK_SEL - [3:0] */
1263a91eb199SMark Brown #define WM8904_GPIO_BCLK_SEL_SHIFT                   0  /* GPIO_BCLK_SEL - [3:0] */
1264a91eb199SMark Brown #define WM8904_GPIO_BCLK_SEL_WIDTH                   4  /* GPIO_BCLK_SEL - [3:0] */
1265a91eb199SMark Brown 
1266a91eb199SMark Brown /*
1267a91eb199SMark Brown  * R126 (0x7E) - Digital Pulls
1268a91eb199SMark Brown  */
1269a91eb199SMark Brown #define WM8904_MCLK_PU                          0x0080  /* MCLK_PU */
1270a91eb199SMark Brown #define WM8904_MCLK_PU_MASK                     0x0080  /* MCLK_PU */
1271a91eb199SMark Brown #define WM8904_MCLK_PU_SHIFT                         7  /* MCLK_PU */
1272a91eb199SMark Brown #define WM8904_MCLK_PU_WIDTH                         1  /* MCLK_PU */
1273a91eb199SMark Brown #define WM8904_MCLK_PD                          0x0040  /* MCLK_PD */
1274a91eb199SMark Brown #define WM8904_MCLK_PD_MASK                     0x0040  /* MCLK_PD */
1275a91eb199SMark Brown #define WM8904_MCLK_PD_SHIFT                         6  /* MCLK_PD */
1276a91eb199SMark Brown #define WM8904_MCLK_PD_WIDTH                         1  /* MCLK_PD */
1277a91eb199SMark Brown #define WM8904_DACDAT_PU                        0x0020  /* DACDAT_PU */
1278a91eb199SMark Brown #define WM8904_DACDAT_PU_MASK                   0x0020  /* DACDAT_PU */
1279a91eb199SMark Brown #define WM8904_DACDAT_PU_SHIFT                       5  /* DACDAT_PU */
1280a91eb199SMark Brown #define WM8904_DACDAT_PU_WIDTH                       1  /* DACDAT_PU */
1281a91eb199SMark Brown #define WM8904_DACDAT_PD                        0x0010  /* DACDAT_PD */
1282a91eb199SMark Brown #define WM8904_DACDAT_PD_MASK                   0x0010  /* DACDAT_PD */
1283a91eb199SMark Brown #define WM8904_DACDAT_PD_SHIFT                       4  /* DACDAT_PD */
1284a91eb199SMark Brown #define WM8904_DACDAT_PD_WIDTH                       1  /* DACDAT_PD */
1285a91eb199SMark Brown #define WM8904_LRCLK_PU                         0x0008  /* LRCLK_PU */
1286a91eb199SMark Brown #define WM8904_LRCLK_PU_MASK                    0x0008  /* LRCLK_PU */
1287a91eb199SMark Brown #define WM8904_LRCLK_PU_SHIFT                        3  /* LRCLK_PU */
1288a91eb199SMark Brown #define WM8904_LRCLK_PU_WIDTH                        1  /* LRCLK_PU */
1289a91eb199SMark Brown #define WM8904_LRCLK_PD                         0x0004  /* LRCLK_PD */
1290a91eb199SMark Brown #define WM8904_LRCLK_PD_MASK                    0x0004  /* LRCLK_PD */
1291a91eb199SMark Brown #define WM8904_LRCLK_PD_SHIFT                        2  /* LRCLK_PD */
1292a91eb199SMark Brown #define WM8904_LRCLK_PD_WIDTH                        1  /* LRCLK_PD */
1293a91eb199SMark Brown #define WM8904_BCLK_PU                          0x0002  /* BCLK_PU */
1294a91eb199SMark Brown #define WM8904_BCLK_PU_MASK                     0x0002  /* BCLK_PU */
1295a91eb199SMark Brown #define WM8904_BCLK_PU_SHIFT                         1  /* BCLK_PU */
1296a91eb199SMark Brown #define WM8904_BCLK_PU_WIDTH                         1  /* BCLK_PU */
1297a91eb199SMark Brown #define WM8904_BCLK_PD                          0x0001  /* BCLK_PD */
1298a91eb199SMark Brown #define WM8904_BCLK_PD_MASK                     0x0001  /* BCLK_PD */
1299a91eb199SMark Brown #define WM8904_BCLK_PD_SHIFT                         0  /* BCLK_PD */
1300a91eb199SMark Brown #define WM8904_BCLK_PD_WIDTH                         1  /* BCLK_PD */
1301a91eb199SMark Brown 
1302a91eb199SMark Brown /*
1303a91eb199SMark Brown  * R127 (0x7F) - Interrupt Status
1304a91eb199SMark Brown  */
1305a91eb199SMark Brown #define WM8904_IRQ                              0x0400  /* IRQ */
1306a91eb199SMark Brown #define WM8904_IRQ_MASK                         0x0400  /* IRQ */
1307a91eb199SMark Brown #define WM8904_IRQ_SHIFT                            10  /* IRQ */
1308a91eb199SMark Brown #define WM8904_IRQ_WIDTH                             1  /* IRQ */
1309a91eb199SMark Brown #define WM8904_GPIO_BCLK_EINT                   0x0200  /* GPIO_BCLK_EINT */
1310a91eb199SMark Brown #define WM8904_GPIO_BCLK_EINT_MASK              0x0200  /* GPIO_BCLK_EINT */
1311a91eb199SMark Brown #define WM8904_GPIO_BCLK_EINT_SHIFT                  9  /* GPIO_BCLK_EINT */
1312a91eb199SMark Brown #define WM8904_GPIO_BCLK_EINT_WIDTH                  1  /* GPIO_BCLK_EINT */
1313a91eb199SMark Brown #define WM8904_WSEQ_EINT                        0x0100  /* WSEQ_EINT */
1314a91eb199SMark Brown #define WM8904_WSEQ_EINT_MASK                   0x0100  /* WSEQ_EINT */
1315a91eb199SMark Brown #define WM8904_WSEQ_EINT_SHIFT                       8  /* WSEQ_EINT */
1316a91eb199SMark Brown #define WM8904_WSEQ_EINT_WIDTH                       1  /* WSEQ_EINT */
1317a91eb199SMark Brown #define WM8904_GPIO3_EINT                       0x0080  /* GPIO3_EINT */
1318a91eb199SMark Brown #define WM8904_GPIO3_EINT_MASK                  0x0080  /* GPIO3_EINT */
1319a91eb199SMark Brown #define WM8904_GPIO3_EINT_SHIFT                      7  /* GPIO3_EINT */
1320a91eb199SMark Brown #define WM8904_GPIO3_EINT_WIDTH                      1  /* GPIO3_EINT */
1321a91eb199SMark Brown #define WM8904_GPIO2_EINT                       0x0040  /* GPIO2_EINT */
1322a91eb199SMark Brown #define WM8904_GPIO2_EINT_MASK                  0x0040  /* GPIO2_EINT */
1323a91eb199SMark Brown #define WM8904_GPIO2_EINT_SHIFT                      6  /* GPIO2_EINT */
1324a91eb199SMark Brown #define WM8904_GPIO2_EINT_WIDTH                      1  /* GPIO2_EINT */
1325a91eb199SMark Brown #define WM8904_GPIO1_EINT                       0x0020  /* GPIO1_EINT */
1326a91eb199SMark Brown #define WM8904_GPIO1_EINT_MASK                  0x0020  /* GPIO1_EINT */
1327a91eb199SMark Brown #define WM8904_GPIO1_EINT_SHIFT                      5  /* GPIO1_EINT */
1328a91eb199SMark Brown #define WM8904_GPIO1_EINT_WIDTH                      1  /* GPIO1_EINT */
1329a91eb199SMark Brown #define WM8904_GPI8_EINT                        0x0010  /* GPI8_EINT */
1330a91eb199SMark Brown #define WM8904_GPI8_EINT_MASK                   0x0010  /* GPI8_EINT */
1331a91eb199SMark Brown #define WM8904_GPI8_EINT_SHIFT                       4  /* GPI8_EINT */
1332a91eb199SMark Brown #define WM8904_GPI8_EINT_WIDTH                       1  /* GPI8_EINT */
1333a91eb199SMark Brown #define WM8904_GPI7_EINT                        0x0008  /* GPI7_EINT */
1334a91eb199SMark Brown #define WM8904_GPI7_EINT_MASK                   0x0008  /* GPI7_EINT */
1335a91eb199SMark Brown #define WM8904_GPI7_EINT_SHIFT                       3  /* GPI7_EINT */
1336a91eb199SMark Brown #define WM8904_GPI7_EINT_WIDTH                       1  /* GPI7_EINT */
1337a91eb199SMark Brown #define WM8904_FLL_LOCK_EINT                    0x0004  /* FLL_LOCK_EINT */
1338a91eb199SMark Brown #define WM8904_FLL_LOCK_EINT_MASK               0x0004  /* FLL_LOCK_EINT */
1339a91eb199SMark Brown #define WM8904_FLL_LOCK_EINT_SHIFT                   2  /* FLL_LOCK_EINT */
1340a91eb199SMark Brown #define WM8904_FLL_LOCK_EINT_WIDTH                   1  /* FLL_LOCK_EINT */
1341a91eb199SMark Brown #define WM8904_MIC_SHRT_EINT                    0x0002  /* MIC_SHRT_EINT */
1342a91eb199SMark Brown #define WM8904_MIC_SHRT_EINT_MASK               0x0002  /* MIC_SHRT_EINT */
1343a91eb199SMark Brown #define WM8904_MIC_SHRT_EINT_SHIFT                   1  /* MIC_SHRT_EINT */
1344a91eb199SMark Brown #define WM8904_MIC_SHRT_EINT_WIDTH                   1  /* MIC_SHRT_EINT */
1345a91eb199SMark Brown #define WM8904_MIC_DET_EINT                     0x0001  /* MIC_DET_EINT */
1346a91eb199SMark Brown #define WM8904_MIC_DET_EINT_MASK                0x0001  /* MIC_DET_EINT */
1347a91eb199SMark Brown #define WM8904_MIC_DET_EINT_SHIFT                    0  /* MIC_DET_EINT */
1348a91eb199SMark Brown #define WM8904_MIC_DET_EINT_WIDTH                    1  /* MIC_DET_EINT */
1349a91eb199SMark Brown 
1350a91eb199SMark Brown /*
1351a91eb199SMark Brown  * R128 (0x80) - Interrupt Status Mask
1352a91eb199SMark Brown  */
1353a91eb199SMark Brown #define WM8904_IM_GPIO_BCLK_EINT                0x0200  /* IM_GPIO_BCLK_EINT */
1354a91eb199SMark Brown #define WM8904_IM_GPIO_BCLK_EINT_MASK           0x0200  /* IM_GPIO_BCLK_EINT */
1355a91eb199SMark Brown #define WM8904_IM_GPIO_BCLK_EINT_SHIFT               9  /* IM_GPIO_BCLK_EINT */
1356a91eb199SMark Brown #define WM8904_IM_GPIO_BCLK_EINT_WIDTH               1  /* IM_GPIO_BCLK_EINT */
1357a91eb199SMark Brown #define WM8904_IM_WSEQ_EINT                     0x0100  /* IM_WSEQ_EINT */
1358a91eb199SMark Brown #define WM8904_IM_WSEQ_EINT_MASK                0x0100  /* IM_WSEQ_EINT */
1359a91eb199SMark Brown #define WM8904_IM_WSEQ_EINT_SHIFT                    8  /* IM_WSEQ_EINT */
1360a91eb199SMark Brown #define WM8904_IM_WSEQ_EINT_WIDTH                    1  /* IM_WSEQ_EINT */
1361a91eb199SMark Brown #define WM8904_IM_GPIO3_EINT                    0x0080  /* IM_GPIO3_EINT */
1362a91eb199SMark Brown #define WM8904_IM_GPIO3_EINT_MASK               0x0080  /* IM_GPIO3_EINT */
1363a91eb199SMark Brown #define WM8904_IM_GPIO3_EINT_SHIFT                   7  /* IM_GPIO3_EINT */
1364a91eb199SMark Brown #define WM8904_IM_GPIO3_EINT_WIDTH                   1  /* IM_GPIO3_EINT */
1365a91eb199SMark Brown #define WM8904_IM_GPIO2_EINT                    0x0040  /* IM_GPIO2_EINT */
1366a91eb199SMark Brown #define WM8904_IM_GPIO2_EINT_MASK               0x0040  /* IM_GPIO2_EINT */
1367a91eb199SMark Brown #define WM8904_IM_GPIO2_EINT_SHIFT                   6  /* IM_GPIO2_EINT */
1368a91eb199SMark Brown #define WM8904_IM_GPIO2_EINT_WIDTH                   1  /* IM_GPIO2_EINT */
1369a91eb199SMark Brown #define WM8904_IM_GPIO1_EINT                    0x0020  /* IM_GPIO1_EINT */
1370a91eb199SMark Brown #define WM8904_IM_GPIO1_EINT_MASK               0x0020  /* IM_GPIO1_EINT */
1371a91eb199SMark Brown #define WM8904_IM_GPIO1_EINT_SHIFT                   5  /* IM_GPIO1_EINT */
1372a91eb199SMark Brown #define WM8904_IM_GPIO1_EINT_WIDTH                   1  /* IM_GPIO1_EINT */
1373a91eb199SMark Brown #define WM8904_IM_GPI8_EINT                     0x0010  /* IM_GPI8_EINT */
1374a91eb199SMark Brown #define WM8904_IM_GPI8_EINT_MASK                0x0010  /* IM_GPI8_EINT */
1375a91eb199SMark Brown #define WM8904_IM_GPI8_EINT_SHIFT                    4  /* IM_GPI8_EINT */
1376a91eb199SMark Brown #define WM8904_IM_GPI8_EINT_WIDTH                    1  /* IM_GPI8_EINT */
1377a91eb199SMark Brown #define WM8904_IM_GPI7_EINT                     0x0008  /* IM_GPI7_EINT */
1378a91eb199SMark Brown #define WM8904_IM_GPI7_EINT_MASK                0x0008  /* IM_GPI7_EINT */
1379a91eb199SMark Brown #define WM8904_IM_GPI7_EINT_SHIFT                    3  /* IM_GPI7_EINT */
1380a91eb199SMark Brown #define WM8904_IM_GPI7_EINT_WIDTH                    1  /* IM_GPI7_EINT */
1381a91eb199SMark Brown #define WM8904_IM_FLL_LOCK_EINT                 0x0004  /* IM_FLL_LOCK_EINT */
1382a91eb199SMark Brown #define WM8904_IM_FLL_LOCK_EINT_MASK            0x0004  /* IM_FLL_LOCK_EINT */
1383a91eb199SMark Brown #define WM8904_IM_FLL_LOCK_EINT_SHIFT                2  /* IM_FLL_LOCK_EINT */
1384a91eb199SMark Brown #define WM8904_IM_FLL_LOCK_EINT_WIDTH                1  /* IM_FLL_LOCK_EINT */
1385a91eb199SMark Brown #define WM8904_IM_MIC_SHRT_EINT                 0x0002  /* IM_MIC_SHRT_EINT */
1386a91eb199SMark Brown #define WM8904_IM_MIC_SHRT_EINT_MASK            0x0002  /* IM_MIC_SHRT_EINT */
1387a91eb199SMark Brown #define WM8904_IM_MIC_SHRT_EINT_SHIFT                1  /* IM_MIC_SHRT_EINT */
1388a91eb199SMark Brown #define WM8904_IM_MIC_SHRT_EINT_WIDTH                1  /* IM_MIC_SHRT_EINT */
1389a91eb199SMark Brown #define WM8904_IM_MIC_DET_EINT                  0x0001  /* IM_MIC_DET_EINT */
1390a91eb199SMark Brown #define WM8904_IM_MIC_DET_EINT_MASK             0x0001  /* IM_MIC_DET_EINT */
1391a91eb199SMark Brown #define WM8904_IM_MIC_DET_EINT_SHIFT                 0  /* IM_MIC_DET_EINT */
1392a91eb199SMark Brown #define WM8904_IM_MIC_DET_EINT_WIDTH                 1  /* IM_MIC_DET_EINT */
1393a91eb199SMark Brown 
1394a91eb199SMark Brown /*
1395a91eb199SMark Brown  * R129 (0x81) - Interrupt Polarity
1396a91eb199SMark Brown  */
1397a91eb199SMark Brown #define WM8904_GPIO_BCLK_EINT_POL               0x0200  /* GPIO_BCLK_EINT_POL */
1398a91eb199SMark Brown #define WM8904_GPIO_BCLK_EINT_POL_MASK          0x0200  /* GPIO_BCLK_EINT_POL */
1399a91eb199SMark Brown #define WM8904_GPIO_BCLK_EINT_POL_SHIFT              9  /* GPIO_BCLK_EINT_POL */
1400a91eb199SMark Brown #define WM8904_GPIO_BCLK_EINT_POL_WIDTH              1  /* GPIO_BCLK_EINT_POL */
1401a91eb199SMark Brown #define WM8904_WSEQ_EINT_POL                    0x0100  /* WSEQ_EINT_POL */
1402a91eb199SMark Brown #define WM8904_WSEQ_EINT_POL_MASK               0x0100  /* WSEQ_EINT_POL */
1403a91eb199SMark Brown #define WM8904_WSEQ_EINT_POL_SHIFT                   8  /* WSEQ_EINT_POL */
1404a91eb199SMark Brown #define WM8904_WSEQ_EINT_POL_WIDTH                   1  /* WSEQ_EINT_POL */
1405a91eb199SMark Brown #define WM8904_GPIO3_EINT_POL                   0x0080  /* GPIO3_EINT_POL */
1406a91eb199SMark Brown #define WM8904_GPIO3_EINT_POL_MASK              0x0080  /* GPIO3_EINT_POL */
1407a91eb199SMark Brown #define WM8904_GPIO3_EINT_POL_SHIFT                  7  /* GPIO3_EINT_POL */
1408a91eb199SMark Brown #define WM8904_GPIO3_EINT_POL_WIDTH                  1  /* GPIO3_EINT_POL */
1409a91eb199SMark Brown #define WM8904_GPIO2_EINT_POL                   0x0040  /* GPIO2_EINT_POL */
1410a91eb199SMark Brown #define WM8904_GPIO2_EINT_POL_MASK              0x0040  /* GPIO2_EINT_POL */
1411a91eb199SMark Brown #define WM8904_GPIO2_EINT_POL_SHIFT                  6  /* GPIO2_EINT_POL */
1412a91eb199SMark Brown #define WM8904_GPIO2_EINT_POL_WIDTH                  1  /* GPIO2_EINT_POL */
1413a91eb199SMark Brown #define WM8904_GPIO1_EINT_POL                   0x0020  /* GPIO1_EINT_POL */
1414a91eb199SMark Brown #define WM8904_GPIO1_EINT_POL_MASK              0x0020  /* GPIO1_EINT_POL */
1415a91eb199SMark Brown #define WM8904_GPIO1_EINT_POL_SHIFT                  5  /* GPIO1_EINT_POL */
1416a91eb199SMark Brown #define WM8904_GPIO1_EINT_POL_WIDTH                  1  /* GPIO1_EINT_POL */
1417a91eb199SMark Brown #define WM8904_GPI8_EINT_POL                    0x0010  /* GPI8_EINT_POL */
1418a91eb199SMark Brown #define WM8904_GPI8_EINT_POL_MASK               0x0010  /* GPI8_EINT_POL */
1419a91eb199SMark Brown #define WM8904_GPI8_EINT_POL_SHIFT                   4  /* GPI8_EINT_POL */
1420a91eb199SMark Brown #define WM8904_GPI8_EINT_POL_WIDTH                   1  /* GPI8_EINT_POL */
1421a91eb199SMark Brown #define WM8904_GPI7_EINT_POL                    0x0008  /* GPI7_EINT_POL */
1422a91eb199SMark Brown #define WM8904_GPI7_EINT_POL_MASK               0x0008  /* GPI7_EINT_POL */
1423a91eb199SMark Brown #define WM8904_GPI7_EINT_POL_SHIFT                   3  /* GPI7_EINT_POL */
1424a91eb199SMark Brown #define WM8904_GPI7_EINT_POL_WIDTH                   1  /* GPI7_EINT_POL */
1425a91eb199SMark Brown #define WM8904_FLL_LOCK_EINT_POL                0x0004  /* FLL_LOCK_EINT_POL */
1426a91eb199SMark Brown #define WM8904_FLL_LOCK_EINT_POL_MASK           0x0004  /* FLL_LOCK_EINT_POL */
1427a91eb199SMark Brown #define WM8904_FLL_LOCK_EINT_POL_SHIFT               2  /* FLL_LOCK_EINT_POL */
1428a91eb199SMark Brown #define WM8904_FLL_LOCK_EINT_POL_WIDTH               1  /* FLL_LOCK_EINT_POL */
1429a91eb199SMark Brown #define WM8904_MIC_SHRT_EINT_POL                0x0002  /* MIC_SHRT_EINT_POL */
1430a91eb199SMark Brown #define WM8904_MIC_SHRT_EINT_POL_MASK           0x0002  /* MIC_SHRT_EINT_POL */
1431a91eb199SMark Brown #define WM8904_MIC_SHRT_EINT_POL_SHIFT               1  /* MIC_SHRT_EINT_POL */
1432a91eb199SMark Brown #define WM8904_MIC_SHRT_EINT_POL_WIDTH               1  /* MIC_SHRT_EINT_POL */
1433a91eb199SMark Brown #define WM8904_MIC_DET_EINT_POL                 0x0001  /* MIC_DET_EINT_POL */
1434a91eb199SMark Brown #define WM8904_MIC_DET_EINT_POL_MASK            0x0001  /* MIC_DET_EINT_POL */
1435a91eb199SMark Brown #define WM8904_MIC_DET_EINT_POL_SHIFT                0  /* MIC_DET_EINT_POL */
1436a91eb199SMark Brown #define WM8904_MIC_DET_EINT_POL_WIDTH                1  /* MIC_DET_EINT_POL */
1437a91eb199SMark Brown 
1438a91eb199SMark Brown /*
1439a91eb199SMark Brown  * R130 (0x82) - Interrupt Debounce
1440a91eb199SMark Brown  */
1441a91eb199SMark Brown #define WM8904_GPIO_BCLK_EINT_DB                0x0200  /* GPIO_BCLK_EINT_DB */
1442a91eb199SMark Brown #define WM8904_GPIO_BCLK_EINT_DB_MASK           0x0200  /* GPIO_BCLK_EINT_DB */
1443a91eb199SMark Brown #define WM8904_GPIO_BCLK_EINT_DB_SHIFT               9  /* GPIO_BCLK_EINT_DB */
1444a91eb199SMark Brown #define WM8904_GPIO_BCLK_EINT_DB_WIDTH               1  /* GPIO_BCLK_EINT_DB */
1445a91eb199SMark Brown #define WM8904_WSEQ_EINT_DB                     0x0100  /* WSEQ_EINT_DB */
1446a91eb199SMark Brown #define WM8904_WSEQ_EINT_DB_MASK                0x0100  /* WSEQ_EINT_DB */
1447a91eb199SMark Brown #define WM8904_WSEQ_EINT_DB_SHIFT                    8  /* WSEQ_EINT_DB */
1448a91eb199SMark Brown #define WM8904_WSEQ_EINT_DB_WIDTH                    1  /* WSEQ_EINT_DB */
1449a91eb199SMark Brown #define WM8904_GPIO3_EINT_DB                    0x0080  /* GPIO3_EINT_DB */
1450a91eb199SMark Brown #define WM8904_GPIO3_EINT_DB_MASK               0x0080  /* GPIO3_EINT_DB */
1451a91eb199SMark Brown #define WM8904_GPIO3_EINT_DB_SHIFT                   7  /* GPIO3_EINT_DB */
1452a91eb199SMark Brown #define WM8904_GPIO3_EINT_DB_WIDTH                   1  /* GPIO3_EINT_DB */
1453a91eb199SMark Brown #define WM8904_GPIO2_EINT_DB                    0x0040  /* GPIO2_EINT_DB */
1454a91eb199SMark Brown #define WM8904_GPIO2_EINT_DB_MASK               0x0040  /* GPIO2_EINT_DB */
1455a91eb199SMark Brown #define WM8904_GPIO2_EINT_DB_SHIFT                   6  /* GPIO2_EINT_DB */
1456a91eb199SMark Brown #define WM8904_GPIO2_EINT_DB_WIDTH                   1  /* GPIO2_EINT_DB */
1457a91eb199SMark Brown #define WM8904_GPIO1_EINT_DB                    0x0020  /* GPIO1_EINT_DB */
1458a91eb199SMark Brown #define WM8904_GPIO1_EINT_DB_MASK               0x0020  /* GPIO1_EINT_DB */
1459a91eb199SMark Brown #define WM8904_GPIO1_EINT_DB_SHIFT                   5  /* GPIO1_EINT_DB */
1460a91eb199SMark Brown #define WM8904_GPIO1_EINT_DB_WIDTH                   1  /* GPIO1_EINT_DB */
1461a91eb199SMark Brown #define WM8904_GPI8_EINT_DB                     0x0010  /* GPI8_EINT_DB */
1462a91eb199SMark Brown #define WM8904_GPI8_EINT_DB_MASK                0x0010  /* GPI8_EINT_DB */
1463a91eb199SMark Brown #define WM8904_GPI8_EINT_DB_SHIFT                    4  /* GPI8_EINT_DB */
1464a91eb199SMark Brown #define WM8904_GPI8_EINT_DB_WIDTH                    1  /* GPI8_EINT_DB */
1465a91eb199SMark Brown #define WM8904_GPI7_EINT_DB                     0x0008  /* GPI7_EINT_DB */
1466a91eb199SMark Brown #define WM8904_GPI7_EINT_DB_MASK                0x0008  /* GPI7_EINT_DB */
1467a91eb199SMark Brown #define WM8904_GPI7_EINT_DB_SHIFT                    3  /* GPI7_EINT_DB */
1468a91eb199SMark Brown #define WM8904_GPI7_EINT_DB_WIDTH                    1  /* GPI7_EINT_DB */
1469a91eb199SMark Brown #define WM8904_FLL_LOCK_EINT_DB                 0x0004  /* FLL_LOCK_EINT_DB */
1470a91eb199SMark Brown #define WM8904_FLL_LOCK_EINT_DB_MASK            0x0004  /* FLL_LOCK_EINT_DB */
1471a91eb199SMark Brown #define WM8904_FLL_LOCK_EINT_DB_SHIFT                2  /* FLL_LOCK_EINT_DB */
1472a91eb199SMark Brown #define WM8904_FLL_LOCK_EINT_DB_WIDTH                1  /* FLL_LOCK_EINT_DB */
1473a91eb199SMark Brown #define WM8904_MIC_SHRT_EINT_DB                 0x0002  /* MIC_SHRT_EINT_DB */
1474a91eb199SMark Brown #define WM8904_MIC_SHRT_EINT_DB_MASK            0x0002  /* MIC_SHRT_EINT_DB */
1475a91eb199SMark Brown #define WM8904_MIC_SHRT_EINT_DB_SHIFT                1  /* MIC_SHRT_EINT_DB */
1476a91eb199SMark Brown #define WM8904_MIC_SHRT_EINT_DB_WIDTH                1  /* MIC_SHRT_EINT_DB */
1477a91eb199SMark Brown #define WM8904_MIC_DET_EINT_DB                  0x0001  /* MIC_DET_EINT_DB */
1478a91eb199SMark Brown #define WM8904_MIC_DET_EINT_DB_MASK             0x0001  /* MIC_DET_EINT_DB */
1479a91eb199SMark Brown #define WM8904_MIC_DET_EINT_DB_SHIFT                 0  /* MIC_DET_EINT_DB */
1480a91eb199SMark Brown #define WM8904_MIC_DET_EINT_DB_WIDTH                 1  /* MIC_DET_EINT_DB */
1481a91eb199SMark Brown 
1482a91eb199SMark Brown /*
1483a91eb199SMark Brown  * R134 (0x86) - EQ1
1484a91eb199SMark Brown  */
1485a91eb199SMark Brown #define WM8904_EQ_ENA                           0x0001  /* EQ_ENA */
1486a91eb199SMark Brown #define WM8904_EQ_ENA_MASK                      0x0001  /* EQ_ENA */
1487a91eb199SMark Brown #define WM8904_EQ_ENA_SHIFT                          0  /* EQ_ENA */
1488a91eb199SMark Brown #define WM8904_EQ_ENA_WIDTH                          1  /* EQ_ENA */
1489a91eb199SMark Brown 
1490a91eb199SMark Brown /*
1491a91eb199SMark Brown  * R135 (0x87) - EQ2
1492a91eb199SMark Brown  */
1493a91eb199SMark Brown #define WM8904_EQ_B1_GAIN_MASK                  0x001F  /* EQ_B1_GAIN - [4:0] */
1494a91eb199SMark Brown #define WM8904_EQ_B1_GAIN_SHIFT                      0  /* EQ_B1_GAIN - [4:0] */
1495a91eb199SMark Brown #define WM8904_EQ_B1_GAIN_WIDTH                      5  /* EQ_B1_GAIN - [4:0] */
1496a91eb199SMark Brown 
1497a91eb199SMark Brown /*
1498a91eb199SMark Brown  * R136 (0x88) - EQ3
1499a91eb199SMark Brown  */
1500a91eb199SMark Brown #define WM8904_EQ_B2_GAIN_MASK                  0x001F  /* EQ_B2_GAIN - [4:0] */
1501a91eb199SMark Brown #define WM8904_EQ_B2_GAIN_SHIFT                      0  /* EQ_B2_GAIN - [4:0] */
1502a91eb199SMark Brown #define WM8904_EQ_B2_GAIN_WIDTH                      5  /* EQ_B2_GAIN - [4:0] */
1503a91eb199SMark Brown 
1504a91eb199SMark Brown /*
1505a91eb199SMark Brown  * R137 (0x89) - EQ4
1506a91eb199SMark Brown  */
1507a91eb199SMark Brown #define WM8904_EQ_B3_GAIN_MASK                  0x001F  /* EQ_B3_GAIN - [4:0] */
1508a91eb199SMark Brown #define WM8904_EQ_B3_GAIN_SHIFT                      0  /* EQ_B3_GAIN - [4:0] */
1509a91eb199SMark Brown #define WM8904_EQ_B3_GAIN_WIDTH                      5  /* EQ_B3_GAIN - [4:0] */
1510a91eb199SMark Brown 
1511a91eb199SMark Brown /*
1512a91eb199SMark Brown  * R138 (0x8A) - EQ5
1513a91eb199SMark Brown  */
1514a91eb199SMark Brown #define WM8904_EQ_B4_GAIN_MASK                  0x001F  /* EQ_B4_GAIN - [4:0] */
1515a91eb199SMark Brown #define WM8904_EQ_B4_GAIN_SHIFT                      0  /* EQ_B4_GAIN - [4:0] */
1516a91eb199SMark Brown #define WM8904_EQ_B4_GAIN_WIDTH                      5  /* EQ_B4_GAIN - [4:0] */
1517a91eb199SMark Brown 
1518a91eb199SMark Brown /*
1519a91eb199SMark Brown  * R139 (0x8B) - EQ6
1520a91eb199SMark Brown  */
1521a91eb199SMark Brown #define WM8904_EQ_B5_GAIN_MASK                  0x001F  /* EQ_B5_GAIN - [4:0] */
1522a91eb199SMark Brown #define WM8904_EQ_B5_GAIN_SHIFT                      0  /* EQ_B5_GAIN - [4:0] */
1523a91eb199SMark Brown #define WM8904_EQ_B5_GAIN_WIDTH                      5  /* EQ_B5_GAIN - [4:0] */
1524a91eb199SMark Brown 
1525a91eb199SMark Brown /*
1526a91eb199SMark Brown  * R140 (0x8C) - EQ7
1527a91eb199SMark Brown  */
1528a91eb199SMark Brown #define WM8904_EQ_B1_A_MASK                     0xFFFF  /* EQ_B1_A - [15:0] */
1529a91eb199SMark Brown #define WM8904_EQ_B1_A_SHIFT                         0  /* EQ_B1_A - [15:0] */
1530a91eb199SMark Brown #define WM8904_EQ_B1_A_WIDTH                        16  /* EQ_B1_A - [15:0] */
1531a91eb199SMark Brown 
1532a91eb199SMark Brown /*
1533a91eb199SMark Brown  * R141 (0x8D) - EQ8
1534a91eb199SMark Brown  */
1535a91eb199SMark Brown #define WM8904_EQ_B1_B_MASK                     0xFFFF  /* EQ_B1_B - [15:0] */
1536a91eb199SMark Brown #define WM8904_EQ_B1_B_SHIFT                         0  /* EQ_B1_B - [15:0] */
1537a91eb199SMark Brown #define WM8904_EQ_B1_B_WIDTH                        16  /* EQ_B1_B - [15:0] */
1538a91eb199SMark Brown 
1539a91eb199SMark Brown /*
1540a91eb199SMark Brown  * R142 (0x8E) - EQ9
1541a91eb199SMark Brown  */
1542a91eb199SMark Brown #define WM8904_EQ_B1_PG_MASK                    0xFFFF  /* EQ_B1_PG - [15:0] */
1543a91eb199SMark Brown #define WM8904_EQ_B1_PG_SHIFT                        0  /* EQ_B1_PG - [15:0] */
1544a91eb199SMark Brown #define WM8904_EQ_B1_PG_WIDTH                       16  /* EQ_B1_PG - [15:0] */
1545a91eb199SMark Brown 
1546a91eb199SMark Brown /*
1547a91eb199SMark Brown  * R143 (0x8F) - EQ10
1548a91eb199SMark Brown  */
1549a91eb199SMark Brown #define WM8904_EQ_B2_A_MASK                     0xFFFF  /* EQ_B2_A - [15:0] */
1550a91eb199SMark Brown #define WM8904_EQ_B2_A_SHIFT                         0  /* EQ_B2_A - [15:0] */
1551a91eb199SMark Brown #define WM8904_EQ_B2_A_WIDTH                        16  /* EQ_B2_A - [15:0] */
1552a91eb199SMark Brown 
1553a91eb199SMark Brown /*
1554a91eb199SMark Brown  * R144 (0x90) - EQ11
1555a91eb199SMark Brown  */
1556a91eb199SMark Brown #define WM8904_EQ_B2_B_MASK                     0xFFFF  /* EQ_B2_B - [15:0] */
1557a91eb199SMark Brown #define WM8904_EQ_B2_B_SHIFT                         0  /* EQ_B2_B - [15:0] */
1558a91eb199SMark Brown #define WM8904_EQ_B2_B_WIDTH                        16  /* EQ_B2_B - [15:0] */
1559a91eb199SMark Brown 
1560a91eb199SMark Brown /*
1561a91eb199SMark Brown  * R145 (0x91) - EQ12
1562a91eb199SMark Brown  */
1563a91eb199SMark Brown #define WM8904_EQ_B2_C_MASK                     0xFFFF  /* EQ_B2_C - [15:0] */
1564a91eb199SMark Brown #define WM8904_EQ_B2_C_SHIFT                         0  /* EQ_B2_C - [15:0] */
1565a91eb199SMark Brown #define WM8904_EQ_B2_C_WIDTH                        16  /* EQ_B2_C - [15:0] */
1566a91eb199SMark Brown 
1567a91eb199SMark Brown /*
1568a91eb199SMark Brown  * R146 (0x92) - EQ13
1569a91eb199SMark Brown  */
1570a91eb199SMark Brown #define WM8904_EQ_B2_PG_MASK                    0xFFFF  /* EQ_B2_PG - [15:0] */
1571a91eb199SMark Brown #define WM8904_EQ_B2_PG_SHIFT                        0  /* EQ_B2_PG - [15:0] */
1572a91eb199SMark Brown #define WM8904_EQ_B2_PG_WIDTH                       16  /* EQ_B2_PG - [15:0] */
1573a91eb199SMark Brown 
1574a91eb199SMark Brown /*
1575a91eb199SMark Brown  * R147 (0x93) - EQ14
1576a91eb199SMark Brown  */
1577a91eb199SMark Brown #define WM8904_EQ_B3_A_MASK                     0xFFFF  /* EQ_B3_A - [15:0] */
1578a91eb199SMark Brown #define WM8904_EQ_B3_A_SHIFT                         0  /* EQ_B3_A - [15:0] */
1579a91eb199SMark Brown #define WM8904_EQ_B3_A_WIDTH                        16  /* EQ_B3_A - [15:0] */
1580a91eb199SMark Brown 
1581a91eb199SMark Brown /*
1582a91eb199SMark Brown  * R148 (0x94) - EQ15
1583a91eb199SMark Brown  */
1584a91eb199SMark Brown #define WM8904_EQ_B3_B_MASK                     0xFFFF  /* EQ_B3_B - [15:0] */
1585a91eb199SMark Brown #define WM8904_EQ_B3_B_SHIFT                         0  /* EQ_B3_B - [15:0] */
1586a91eb199SMark Brown #define WM8904_EQ_B3_B_WIDTH                        16  /* EQ_B3_B - [15:0] */
1587a91eb199SMark Brown 
1588a91eb199SMark Brown /*
1589a91eb199SMark Brown  * R149 (0x95) - EQ16
1590a91eb199SMark Brown  */
1591a91eb199SMark Brown #define WM8904_EQ_B3_C_MASK                     0xFFFF  /* EQ_B3_C - [15:0] */
1592a91eb199SMark Brown #define WM8904_EQ_B3_C_SHIFT                         0  /* EQ_B3_C - [15:0] */
1593a91eb199SMark Brown #define WM8904_EQ_B3_C_WIDTH                        16  /* EQ_B3_C - [15:0] */
1594a91eb199SMark Brown 
1595a91eb199SMark Brown /*
1596a91eb199SMark Brown  * R150 (0x96) - EQ17
1597a91eb199SMark Brown  */
1598a91eb199SMark Brown #define WM8904_EQ_B3_PG_MASK                    0xFFFF  /* EQ_B3_PG - [15:0] */
1599a91eb199SMark Brown #define WM8904_EQ_B3_PG_SHIFT                        0  /* EQ_B3_PG - [15:0] */
1600a91eb199SMark Brown #define WM8904_EQ_B3_PG_WIDTH                       16  /* EQ_B3_PG - [15:0] */
1601a91eb199SMark Brown 
1602a91eb199SMark Brown /*
1603a91eb199SMark Brown  * R151 (0x97) - EQ18
1604a91eb199SMark Brown  */
1605a91eb199SMark Brown #define WM8904_EQ_B4_A_MASK                     0xFFFF  /* EQ_B4_A - [15:0] */
1606a91eb199SMark Brown #define WM8904_EQ_B4_A_SHIFT                         0  /* EQ_B4_A - [15:0] */
1607a91eb199SMark Brown #define WM8904_EQ_B4_A_WIDTH                        16  /* EQ_B4_A - [15:0] */
1608a91eb199SMark Brown 
1609a91eb199SMark Brown /*
1610a91eb199SMark Brown  * R152 (0x98) - EQ19
1611a91eb199SMark Brown  */
1612a91eb199SMark Brown #define WM8904_EQ_B4_B_MASK                     0xFFFF  /* EQ_B4_B - [15:0] */
1613a91eb199SMark Brown #define WM8904_EQ_B4_B_SHIFT                         0  /* EQ_B4_B - [15:0] */
1614a91eb199SMark Brown #define WM8904_EQ_B4_B_WIDTH                        16  /* EQ_B4_B - [15:0] */
1615a91eb199SMark Brown 
1616a91eb199SMark Brown /*
1617a91eb199SMark Brown  * R153 (0x99) - EQ20
1618a91eb199SMark Brown  */
1619a91eb199SMark Brown #define WM8904_EQ_B4_C_MASK                     0xFFFF  /* EQ_B4_C - [15:0] */
1620a91eb199SMark Brown #define WM8904_EQ_B4_C_SHIFT                         0  /* EQ_B4_C - [15:0] */
1621a91eb199SMark Brown #define WM8904_EQ_B4_C_WIDTH                        16  /* EQ_B4_C - [15:0] */
1622a91eb199SMark Brown 
1623a91eb199SMark Brown /*
1624a91eb199SMark Brown  * R154 (0x9A) - EQ21
1625a91eb199SMark Brown  */
1626a91eb199SMark Brown #define WM8904_EQ_B4_PG_MASK                    0xFFFF  /* EQ_B4_PG - [15:0] */
1627a91eb199SMark Brown #define WM8904_EQ_B4_PG_SHIFT                        0  /* EQ_B4_PG - [15:0] */
1628a91eb199SMark Brown #define WM8904_EQ_B4_PG_WIDTH                       16  /* EQ_B4_PG - [15:0] */
1629a91eb199SMark Brown 
1630a91eb199SMark Brown /*
1631a91eb199SMark Brown  * R155 (0x9B) - EQ22
1632a91eb199SMark Brown  */
1633a91eb199SMark Brown #define WM8904_EQ_B5_A_MASK                     0xFFFF  /* EQ_B5_A - [15:0] */
1634a91eb199SMark Brown #define WM8904_EQ_B5_A_SHIFT                         0  /* EQ_B5_A - [15:0] */
1635a91eb199SMark Brown #define WM8904_EQ_B5_A_WIDTH                        16  /* EQ_B5_A - [15:0] */
1636a91eb199SMark Brown 
1637a91eb199SMark Brown /*
1638a91eb199SMark Brown  * R156 (0x9C) - EQ23
1639a91eb199SMark Brown  */
1640a91eb199SMark Brown #define WM8904_EQ_B5_B_MASK                     0xFFFF  /* EQ_B5_B - [15:0] */
1641a91eb199SMark Brown #define WM8904_EQ_B5_B_SHIFT                         0  /* EQ_B5_B - [15:0] */
1642a91eb199SMark Brown #define WM8904_EQ_B5_B_WIDTH                        16  /* EQ_B5_B - [15:0] */
1643a91eb199SMark Brown 
1644a91eb199SMark Brown /*
1645a91eb199SMark Brown  * R157 (0x9D) - EQ24
1646a91eb199SMark Brown  */
1647a91eb199SMark Brown #define WM8904_EQ_B5_PG_MASK                    0xFFFF  /* EQ_B5_PG - [15:0] */
1648a91eb199SMark Brown #define WM8904_EQ_B5_PG_SHIFT                        0  /* EQ_B5_PG - [15:0] */
1649a91eb199SMark Brown #define WM8904_EQ_B5_PG_WIDTH                       16  /* EQ_B5_PG - [15:0] */
1650a91eb199SMark Brown 
1651a91eb199SMark Brown /*
1652a91eb199SMark Brown  * R161 (0xA1) - Control Interface Test 1
1653a91eb199SMark Brown  */
1654a91eb199SMark Brown #define WM8904_USER_KEY                         0x0002  /* USER_KEY */
1655a91eb199SMark Brown #define WM8904_USER_KEY_MASK                    0x0002  /* USER_KEY */
1656a91eb199SMark Brown #define WM8904_USER_KEY_SHIFT                        1  /* USER_KEY */
1657a91eb199SMark Brown #define WM8904_USER_KEY_WIDTH                        1  /* USER_KEY */
1658a91eb199SMark Brown 
1659a91eb199SMark Brown /*
1660a91eb199SMark Brown  * R204 (0xCC) - Analogue Output Bias 0
1661a91eb199SMark Brown  */
1662a91eb199SMark Brown #define WM8904_PGA_BIAS_MASK                    0x0070  /* PGA_BIAS - [6:4] */
1663a91eb199SMark Brown #define WM8904_PGA_BIAS_SHIFT                        4  /* PGA_BIAS - [6:4] */
1664a91eb199SMark Brown #define WM8904_PGA_BIAS_WIDTH                        3  /* PGA_BIAS - [6:4] */
1665a91eb199SMark Brown 
1666a91eb199SMark Brown /*
1667a91eb199SMark Brown  * R247 (0xF7) - FLL NCO Test 0
1668a91eb199SMark Brown  */
1669a91eb199SMark Brown #define WM8904_FLL_FRC_NCO                      0x0001  /* FLL_FRC_NCO */
1670a91eb199SMark Brown #define WM8904_FLL_FRC_NCO_MASK                 0x0001  /* FLL_FRC_NCO */
1671a91eb199SMark Brown #define WM8904_FLL_FRC_NCO_SHIFT                     0  /* FLL_FRC_NCO */
1672a91eb199SMark Brown #define WM8904_FLL_FRC_NCO_WIDTH                     1  /* FLL_FRC_NCO */
1673a91eb199SMark Brown 
1674a91eb199SMark Brown /*
1675a91eb199SMark Brown  * R248 (0xF8) - FLL NCO Test 1
1676a91eb199SMark Brown  */
1677a91eb199SMark Brown #define WM8904_FLL_FRC_NCO_VAL_MASK             0x003F  /* FLL_FRC_NCO_VAL - [5:0] */
1678a91eb199SMark Brown #define WM8904_FLL_FRC_NCO_VAL_SHIFT                 0  /* FLL_FRC_NCO_VAL - [5:0] */
1679a91eb199SMark Brown #define WM8904_FLL_FRC_NCO_VAL_WIDTH                 6  /* FLL_FRC_NCO_VAL - [5:0] */
1680a91eb199SMark Brown 
1681a91eb199SMark Brown #endif
1682