1f1c0a02fSMark Brown /* 2f1c0a02fSMark Brown * wm8903.h - WM8903 audio codec interface 3f1c0a02fSMark Brown * 4f1c0a02fSMark Brown * Copyright 2008 Wolfson Microelectronics PLC. 5f1c0a02fSMark Brown * Author: Mark Brown <broonie@opensource.wolfsonmicro.com> 6f1c0a02fSMark Brown * 7f1c0a02fSMark Brown * This program is free software; you can redistribute it and/or modify it 8f1c0a02fSMark Brown * under the terms of the GNU General Public License as published by the 9f1c0a02fSMark Brown * Free Software Foundation; either version 2 of the License, or (at your 10f1c0a02fSMark Brown * option) any later version. 11f1c0a02fSMark Brown */ 12f1c0a02fSMark Brown 13f1c0a02fSMark Brown #ifndef _WM8903_H 14f1c0a02fSMark Brown #define _WM8903_H 15f1c0a02fSMark Brown 16f1c0a02fSMark Brown #include <linux/i2c.h> 17f1c0a02fSMark Brown 18f1c0a02fSMark Brown extern struct snd_soc_dai wm8903_dai; 19f1c0a02fSMark Brown extern struct snd_soc_codec_device soc_codec_dev_wm8903; 20f1c0a02fSMark Brown 21f1c0a02fSMark Brown struct wm8903_setup_data { 22f1c0a02fSMark Brown int i2c_bus; 23f1c0a02fSMark Brown int i2c_address; 24f1c0a02fSMark Brown }; 25f1c0a02fSMark Brown 26f1c0a02fSMark Brown #define WM8903_MCLK_DIV_2 1 27f1c0a02fSMark Brown #define WM8903_CLK_SYS 2 28f1c0a02fSMark Brown #define WM8903_BCLK 3 29f1c0a02fSMark Brown #define WM8903_LRCLK 4 30f1c0a02fSMark Brown 31f1c0a02fSMark Brown /* 32f1c0a02fSMark Brown * Register values. 33f1c0a02fSMark Brown */ 34f1c0a02fSMark Brown #define WM8903_SW_RESET_AND_ID 0x00 35f1c0a02fSMark Brown #define WM8903_REVISION_NUMBER 0x01 36f1c0a02fSMark Brown #define WM8903_BIAS_CONTROL_0 0x04 37f1c0a02fSMark Brown #define WM8903_VMID_CONTROL_0 0x05 38f1c0a02fSMark Brown #define WM8903_MIC_BIAS_CONTROL_0 0x06 39f1c0a02fSMark Brown #define WM8903_ANALOGUE_DAC_0 0x08 40f1c0a02fSMark Brown #define WM8903_ANALOGUE_ADC_0 0x0A 41f1c0a02fSMark Brown #define WM8903_POWER_MANAGEMENT_0 0x0C 42f1c0a02fSMark Brown #define WM8903_POWER_MANAGEMENT_1 0x0D 43f1c0a02fSMark Brown #define WM8903_POWER_MANAGEMENT_2 0x0E 44f1c0a02fSMark Brown #define WM8903_POWER_MANAGEMENT_3 0x0F 45f1c0a02fSMark Brown #define WM8903_POWER_MANAGEMENT_4 0x10 46f1c0a02fSMark Brown #define WM8903_POWER_MANAGEMENT_5 0x11 47f1c0a02fSMark Brown #define WM8903_POWER_MANAGEMENT_6 0x12 48f1c0a02fSMark Brown #define WM8903_CLOCK_RATES_0 0x14 49f1c0a02fSMark Brown #define WM8903_CLOCK_RATES_1 0x15 50f1c0a02fSMark Brown #define WM8903_CLOCK_RATES_2 0x16 51f1c0a02fSMark Brown #define WM8903_AUDIO_INTERFACE_0 0x18 52f1c0a02fSMark Brown #define WM8903_AUDIO_INTERFACE_1 0x19 53f1c0a02fSMark Brown #define WM8903_AUDIO_INTERFACE_2 0x1A 54f1c0a02fSMark Brown #define WM8903_AUDIO_INTERFACE_3 0x1B 55f1c0a02fSMark Brown #define WM8903_DAC_DIGITAL_VOLUME_LEFT 0x1E 56f1c0a02fSMark Brown #define WM8903_DAC_DIGITAL_VOLUME_RIGHT 0x1F 57f1c0a02fSMark Brown #define WM8903_DAC_DIGITAL_0 0x20 58f1c0a02fSMark Brown #define WM8903_DAC_DIGITAL_1 0x21 59f1c0a02fSMark Brown #define WM8903_ADC_DIGITAL_VOLUME_LEFT 0x24 60f1c0a02fSMark Brown #define WM8903_ADC_DIGITAL_VOLUME_RIGHT 0x25 61f1c0a02fSMark Brown #define WM8903_ADC_DIGITAL_0 0x26 62f1c0a02fSMark Brown #define WM8903_DIGITAL_MICROPHONE_0 0x27 63f1c0a02fSMark Brown #define WM8903_DRC_0 0x28 64f1c0a02fSMark Brown #define WM8903_DRC_1 0x29 65f1c0a02fSMark Brown #define WM8903_DRC_2 0x2A 66f1c0a02fSMark Brown #define WM8903_DRC_3 0x2B 67f1c0a02fSMark Brown #define WM8903_ANALOGUE_LEFT_INPUT_0 0x2C 68f1c0a02fSMark Brown #define WM8903_ANALOGUE_RIGHT_INPUT_0 0x2D 69f1c0a02fSMark Brown #define WM8903_ANALOGUE_LEFT_INPUT_1 0x2E 70f1c0a02fSMark Brown #define WM8903_ANALOGUE_RIGHT_INPUT_1 0x2F 71f1c0a02fSMark Brown #define WM8903_ANALOGUE_LEFT_MIX_0 0x32 72f1c0a02fSMark Brown #define WM8903_ANALOGUE_RIGHT_MIX_0 0x33 73f1c0a02fSMark Brown #define WM8903_ANALOGUE_SPK_MIX_LEFT_0 0x34 74f1c0a02fSMark Brown #define WM8903_ANALOGUE_SPK_MIX_LEFT_1 0x35 75f1c0a02fSMark Brown #define WM8903_ANALOGUE_SPK_MIX_RIGHT_0 0x36 76f1c0a02fSMark Brown #define WM8903_ANALOGUE_SPK_MIX_RIGHT_1 0x37 77f1c0a02fSMark Brown #define WM8903_ANALOGUE_OUT1_LEFT 0x39 78f1c0a02fSMark Brown #define WM8903_ANALOGUE_OUT1_RIGHT 0x3A 79f1c0a02fSMark Brown #define WM8903_ANALOGUE_OUT2_LEFT 0x3B 80f1c0a02fSMark Brown #define WM8903_ANALOGUE_OUT2_RIGHT 0x3C 81f1c0a02fSMark Brown #define WM8903_ANALOGUE_OUT3_LEFT 0x3E 82f1c0a02fSMark Brown #define WM8903_ANALOGUE_OUT3_RIGHT 0x3F 83f1c0a02fSMark Brown #define WM8903_ANALOGUE_SPK_OUTPUT_CONTROL_0 0x41 84f1c0a02fSMark Brown #define WM8903_DC_SERVO_0 0x43 85f1c0a02fSMark Brown #define WM8903_DC_SERVO_2 0x45 86f1c0a02fSMark Brown #define WM8903_ANALOGUE_HP_0 0x5A 87f1c0a02fSMark Brown #define WM8903_ANALOGUE_LINEOUT_0 0x5E 88f1c0a02fSMark Brown #define WM8903_CHARGE_PUMP_0 0x62 89f1c0a02fSMark Brown #define WM8903_CLASS_W_0 0x68 90f1c0a02fSMark Brown #define WM8903_WRITE_SEQUENCER_0 0x6C 91f1c0a02fSMark Brown #define WM8903_WRITE_SEQUENCER_1 0x6D 92f1c0a02fSMark Brown #define WM8903_WRITE_SEQUENCER_2 0x6E 93f1c0a02fSMark Brown #define WM8903_WRITE_SEQUENCER_3 0x6F 94f1c0a02fSMark Brown #define WM8903_WRITE_SEQUENCER_4 0x70 95f1c0a02fSMark Brown #define WM8903_CONTROL_INTERFACE 0x72 96f1c0a02fSMark Brown #define WM8903_GPIO_CONTROL_1 0x74 97f1c0a02fSMark Brown #define WM8903_GPIO_CONTROL_2 0x75 98f1c0a02fSMark Brown #define WM8903_GPIO_CONTROL_3 0x76 99f1c0a02fSMark Brown #define WM8903_GPIO_CONTROL_4 0x77 100f1c0a02fSMark Brown #define WM8903_GPIO_CONTROL_5 0x78 101f1c0a02fSMark Brown #define WM8903_INTERRUPT_STATUS_1 0x79 102f1c0a02fSMark Brown #define WM8903_INTERRUPT_STATUS_1_MASK 0x7A 103f1c0a02fSMark Brown #define WM8903_INTERRUPT_POLARITY_1 0x7B 104f1c0a02fSMark Brown #define WM8903_INTERRUPT_CONTROL 0x7E 105f1c0a02fSMark Brown #define WM8903_CONTROL_INTERFACE_TEST_1 0x81 106f1c0a02fSMark Brown #define WM8903_CHARGE_PUMP_TEST_1 0x95 107f1c0a02fSMark Brown #define WM8903_CLOCK_RATE_TEST_4 0xA4 108f1c0a02fSMark Brown #define WM8903_ANALOGUE_OUTPUT_BIAS_0 0xAC 109f1c0a02fSMark Brown 110f1c0a02fSMark Brown #define WM8903_REGISTER_COUNT 75 111f1c0a02fSMark Brown #define WM8903_MAX_REGISTER 0xAC 112f1c0a02fSMark Brown 113f1c0a02fSMark Brown /* 114f1c0a02fSMark Brown * Field Definitions. 115f1c0a02fSMark Brown */ 116f1c0a02fSMark Brown 117f1c0a02fSMark Brown /* 118f1c0a02fSMark Brown * R0 (0x00) - SW Reset and ID 119f1c0a02fSMark Brown */ 120f1c0a02fSMark Brown #define WM8903_SW_RESET_DEV_ID1_MASK 0xFFFF /* SW_RESET_DEV_ID1 - [15:0] */ 121f1c0a02fSMark Brown #define WM8903_SW_RESET_DEV_ID1_SHIFT 0 /* SW_RESET_DEV_ID1 - [15:0] */ 122f1c0a02fSMark Brown #define WM8903_SW_RESET_DEV_ID1_WIDTH 16 /* SW_RESET_DEV_ID1 - [15:0] */ 123f1c0a02fSMark Brown 124f1c0a02fSMark Brown /* 125f1c0a02fSMark Brown * R1 (0x01) - Revision Number 126f1c0a02fSMark Brown */ 127f1c0a02fSMark Brown #define WM8903_CHIP_REV_MASK 0x000F /* CHIP_REV - [3:0] */ 128f1c0a02fSMark Brown #define WM8903_CHIP_REV_SHIFT 0 /* CHIP_REV - [3:0] */ 129f1c0a02fSMark Brown #define WM8903_CHIP_REV_WIDTH 4 /* CHIP_REV - [3:0] */ 130f1c0a02fSMark Brown 131f1c0a02fSMark Brown /* 132f1c0a02fSMark Brown * R4 (0x04) - Bias Control 0 133f1c0a02fSMark Brown */ 134f1c0a02fSMark Brown #define WM8903_POBCTRL 0x0010 /* POBCTRL */ 135f1c0a02fSMark Brown #define WM8903_POBCTRL_MASK 0x0010 /* POBCTRL */ 136f1c0a02fSMark Brown #define WM8903_POBCTRL_SHIFT 4 /* POBCTRL */ 137f1c0a02fSMark Brown #define WM8903_POBCTRL_WIDTH 1 /* POBCTRL */ 138f1c0a02fSMark Brown #define WM8903_ISEL_MASK 0x000C /* ISEL - [3:2] */ 139f1c0a02fSMark Brown #define WM8903_ISEL_SHIFT 2 /* ISEL - [3:2] */ 140f1c0a02fSMark Brown #define WM8903_ISEL_WIDTH 2 /* ISEL - [3:2] */ 141f1c0a02fSMark Brown #define WM8903_STARTUP_BIAS_ENA 0x0002 /* STARTUP_BIAS_ENA */ 142f1c0a02fSMark Brown #define WM8903_STARTUP_BIAS_ENA_MASK 0x0002 /* STARTUP_BIAS_ENA */ 143f1c0a02fSMark Brown #define WM8903_STARTUP_BIAS_ENA_SHIFT 1 /* STARTUP_BIAS_ENA */ 144f1c0a02fSMark Brown #define WM8903_STARTUP_BIAS_ENA_WIDTH 1 /* STARTUP_BIAS_ENA */ 145f1c0a02fSMark Brown #define WM8903_BIAS_ENA 0x0001 /* BIAS_ENA */ 146f1c0a02fSMark Brown #define WM8903_BIAS_ENA_MASK 0x0001 /* BIAS_ENA */ 147f1c0a02fSMark Brown #define WM8903_BIAS_ENA_SHIFT 0 /* BIAS_ENA */ 148f1c0a02fSMark Brown #define WM8903_BIAS_ENA_WIDTH 1 /* BIAS_ENA */ 149f1c0a02fSMark Brown 150f1c0a02fSMark Brown /* 151f1c0a02fSMark Brown * R5 (0x05) - VMID Control 0 152f1c0a02fSMark Brown */ 153f1c0a02fSMark Brown #define WM8903_VMID_TIE_ENA 0x0080 /* VMID_TIE_ENA */ 154f1c0a02fSMark Brown #define WM8903_VMID_TIE_ENA_MASK 0x0080 /* VMID_TIE_ENA */ 155f1c0a02fSMark Brown #define WM8903_VMID_TIE_ENA_SHIFT 7 /* VMID_TIE_ENA */ 156f1c0a02fSMark Brown #define WM8903_VMID_TIE_ENA_WIDTH 1 /* VMID_TIE_ENA */ 157f1c0a02fSMark Brown #define WM8903_BUFIO_ENA 0x0040 /* BUFIO_ENA */ 158f1c0a02fSMark Brown #define WM8903_BUFIO_ENA_MASK 0x0040 /* BUFIO_ENA */ 159f1c0a02fSMark Brown #define WM8903_BUFIO_ENA_SHIFT 6 /* BUFIO_ENA */ 160f1c0a02fSMark Brown #define WM8903_BUFIO_ENA_WIDTH 1 /* BUFIO_ENA */ 161f1c0a02fSMark Brown #define WM8903_VMID_IO_ENA 0x0020 /* VMID_IO_ENA */ 162f1c0a02fSMark Brown #define WM8903_VMID_IO_ENA_MASK 0x0020 /* VMID_IO_ENA */ 163f1c0a02fSMark Brown #define WM8903_VMID_IO_ENA_SHIFT 5 /* VMID_IO_ENA */ 164f1c0a02fSMark Brown #define WM8903_VMID_IO_ENA_WIDTH 1 /* VMID_IO_ENA */ 165f1c0a02fSMark Brown #define WM8903_VMID_SOFT_MASK 0x0018 /* VMID_SOFT - [4:3] */ 166f1c0a02fSMark Brown #define WM8903_VMID_SOFT_SHIFT 3 /* VMID_SOFT - [4:3] */ 167f1c0a02fSMark Brown #define WM8903_VMID_SOFT_WIDTH 2 /* VMID_SOFT - [4:3] */ 168f1c0a02fSMark Brown #define WM8903_VMID_RES_MASK 0x0006 /* VMID_RES - [2:1] */ 169f1c0a02fSMark Brown #define WM8903_VMID_RES_SHIFT 1 /* VMID_RES - [2:1] */ 170f1c0a02fSMark Brown #define WM8903_VMID_RES_WIDTH 2 /* VMID_RES - [2:1] */ 171f1c0a02fSMark Brown #define WM8903_VMID_BUF_ENA 0x0001 /* VMID_BUF_ENA */ 172f1c0a02fSMark Brown #define WM8903_VMID_BUF_ENA_MASK 0x0001 /* VMID_BUF_ENA */ 173f1c0a02fSMark Brown #define WM8903_VMID_BUF_ENA_SHIFT 0 /* VMID_BUF_ENA */ 174f1c0a02fSMark Brown #define WM8903_VMID_BUF_ENA_WIDTH 1 /* VMID_BUF_ENA */ 175f1c0a02fSMark Brown 176f1c0a02fSMark Brown #define WM8903_VMID_RES_50K 2 177f1c0a02fSMark Brown #define WM8903_VMID_RES_250K 3 178f1c0a02fSMark Brown #define WM8903_VMID_RES_5K 4 179f1c0a02fSMark Brown 180f1c0a02fSMark Brown /* 181f1c0a02fSMark Brown * R6 (0x06) - Mic Bias Control 0 182f1c0a02fSMark Brown */ 183f1c0a02fSMark Brown #define WM8903_MICDET_HYST_ENA 0x0080 /* MICDET_HYST_ENA */ 184f1c0a02fSMark Brown #define WM8903_MICDET_HYST_ENA_MASK 0x0080 /* MICDET_HYST_ENA */ 185f1c0a02fSMark Brown #define WM8903_MICDET_HYST_ENA_SHIFT 7 /* MICDET_HYST_ENA */ 186f1c0a02fSMark Brown #define WM8903_MICDET_HYST_ENA_WIDTH 1 /* MICDET_HYST_ENA */ 187f1c0a02fSMark Brown #define WM8903_MICDET_THR_MASK 0x0070 /* MICDET_THR - [6:4] */ 188f1c0a02fSMark Brown #define WM8903_MICDET_THR_SHIFT 4 /* MICDET_THR - [6:4] */ 189f1c0a02fSMark Brown #define WM8903_MICDET_THR_WIDTH 3 /* MICDET_THR - [6:4] */ 190f1c0a02fSMark Brown #define WM8903_MICSHORT_THR_MASK 0x000C /* MICSHORT_THR - [3:2] */ 191f1c0a02fSMark Brown #define WM8903_MICSHORT_THR_SHIFT 2 /* MICSHORT_THR - [3:2] */ 192f1c0a02fSMark Brown #define WM8903_MICSHORT_THR_WIDTH 2 /* MICSHORT_THR - [3:2] */ 193f1c0a02fSMark Brown #define WM8903_MICDET_ENA 0x0002 /* MICDET_ENA */ 194f1c0a02fSMark Brown #define WM8903_MICDET_ENA_MASK 0x0002 /* MICDET_ENA */ 195f1c0a02fSMark Brown #define WM8903_MICDET_ENA_SHIFT 1 /* MICDET_ENA */ 196f1c0a02fSMark Brown #define WM8903_MICDET_ENA_WIDTH 1 /* MICDET_ENA */ 197f1c0a02fSMark Brown #define WM8903_MICBIAS_ENA 0x0001 /* MICBIAS_ENA */ 198f1c0a02fSMark Brown #define WM8903_MICBIAS_ENA_MASK 0x0001 /* MICBIAS_ENA */ 199f1c0a02fSMark Brown #define WM8903_MICBIAS_ENA_SHIFT 0 /* MICBIAS_ENA */ 200f1c0a02fSMark Brown #define WM8903_MICBIAS_ENA_WIDTH 1 /* MICBIAS_ENA */ 201f1c0a02fSMark Brown 202f1c0a02fSMark Brown /* 203f1c0a02fSMark Brown * R8 (0x08) - Analogue DAC 0 204f1c0a02fSMark Brown */ 205f1c0a02fSMark Brown #define WM8903_DACBIAS_SEL_MASK 0x0018 /* DACBIAS_SEL - [4:3] */ 206f1c0a02fSMark Brown #define WM8903_DACBIAS_SEL_SHIFT 3 /* DACBIAS_SEL - [4:3] */ 207f1c0a02fSMark Brown #define WM8903_DACBIAS_SEL_WIDTH 2 /* DACBIAS_SEL - [4:3] */ 208f1c0a02fSMark Brown #define WM8903_DACVMID_BIAS_SEL_MASK 0x0006 /* DACVMID_BIAS_SEL - [2:1] */ 209f1c0a02fSMark Brown #define WM8903_DACVMID_BIAS_SEL_SHIFT 1 /* DACVMID_BIAS_SEL - [2:1] */ 210f1c0a02fSMark Brown #define WM8903_DACVMID_BIAS_SEL_WIDTH 2 /* DACVMID_BIAS_SEL - [2:1] */ 211f1c0a02fSMark Brown 212f1c0a02fSMark Brown /* 213f1c0a02fSMark Brown * R10 (0x0A) - Analogue ADC 0 214f1c0a02fSMark Brown */ 215f1c0a02fSMark Brown #define WM8903_ADC_OSR128 0x0001 /* ADC_OSR128 */ 216f1c0a02fSMark Brown #define WM8903_ADC_OSR128_MASK 0x0001 /* ADC_OSR128 */ 217f1c0a02fSMark Brown #define WM8903_ADC_OSR128_SHIFT 0 /* ADC_OSR128 */ 218f1c0a02fSMark Brown #define WM8903_ADC_OSR128_WIDTH 1 /* ADC_OSR128 */ 219f1c0a02fSMark Brown 220f1c0a02fSMark Brown /* 221f1c0a02fSMark Brown * R12 (0x0C) - Power Management 0 222f1c0a02fSMark Brown */ 223f1c0a02fSMark Brown #define WM8903_INL_ENA 0x0002 /* INL_ENA */ 224f1c0a02fSMark Brown #define WM8903_INL_ENA_MASK 0x0002 /* INL_ENA */ 225f1c0a02fSMark Brown #define WM8903_INL_ENA_SHIFT 1 /* INL_ENA */ 226f1c0a02fSMark Brown #define WM8903_INL_ENA_WIDTH 1 /* INL_ENA */ 227f1c0a02fSMark Brown #define WM8903_INR_ENA 0x0001 /* INR_ENA */ 228f1c0a02fSMark Brown #define WM8903_INR_ENA_MASK 0x0001 /* INR_ENA */ 229f1c0a02fSMark Brown #define WM8903_INR_ENA_SHIFT 0 /* INR_ENA */ 230f1c0a02fSMark Brown #define WM8903_INR_ENA_WIDTH 1 /* INR_ENA */ 231f1c0a02fSMark Brown 232f1c0a02fSMark Brown /* 233f1c0a02fSMark Brown * R13 (0x0D) - Power Management 1 234f1c0a02fSMark Brown */ 235f1c0a02fSMark Brown #define WM8903_MIXOUTL_ENA 0x0002 /* MIXOUTL_ENA */ 236f1c0a02fSMark Brown #define WM8903_MIXOUTL_ENA_MASK 0x0002 /* MIXOUTL_ENA */ 237f1c0a02fSMark Brown #define WM8903_MIXOUTL_ENA_SHIFT 1 /* MIXOUTL_ENA */ 238f1c0a02fSMark Brown #define WM8903_MIXOUTL_ENA_WIDTH 1 /* MIXOUTL_ENA */ 239f1c0a02fSMark Brown #define WM8903_MIXOUTR_ENA 0x0001 /* MIXOUTR_ENA */ 240f1c0a02fSMark Brown #define WM8903_MIXOUTR_ENA_MASK 0x0001 /* MIXOUTR_ENA */ 241f1c0a02fSMark Brown #define WM8903_MIXOUTR_ENA_SHIFT 0 /* MIXOUTR_ENA */ 242f1c0a02fSMark Brown #define WM8903_MIXOUTR_ENA_WIDTH 1 /* MIXOUTR_ENA */ 243f1c0a02fSMark Brown 244f1c0a02fSMark Brown /* 245f1c0a02fSMark Brown * R14 (0x0E) - Power Management 2 246f1c0a02fSMark Brown */ 247f1c0a02fSMark Brown #define WM8903_HPL_PGA_ENA 0x0002 /* HPL_PGA_ENA */ 248f1c0a02fSMark Brown #define WM8903_HPL_PGA_ENA_MASK 0x0002 /* HPL_PGA_ENA */ 249f1c0a02fSMark Brown #define WM8903_HPL_PGA_ENA_SHIFT 1 /* HPL_PGA_ENA */ 250f1c0a02fSMark Brown #define WM8903_HPL_PGA_ENA_WIDTH 1 /* HPL_PGA_ENA */ 251f1c0a02fSMark Brown #define WM8903_HPR_PGA_ENA 0x0001 /* HPR_PGA_ENA */ 252f1c0a02fSMark Brown #define WM8903_HPR_PGA_ENA_MASK 0x0001 /* HPR_PGA_ENA */ 253f1c0a02fSMark Brown #define WM8903_HPR_PGA_ENA_SHIFT 0 /* HPR_PGA_ENA */ 254f1c0a02fSMark Brown #define WM8903_HPR_PGA_ENA_WIDTH 1 /* HPR_PGA_ENA */ 255f1c0a02fSMark Brown 256f1c0a02fSMark Brown /* 257f1c0a02fSMark Brown * R15 (0x0F) - Power Management 3 258f1c0a02fSMark Brown */ 259f1c0a02fSMark Brown #define WM8903_LINEOUTL_PGA_ENA 0x0002 /* LINEOUTL_PGA_ENA */ 260f1c0a02fSMark Brown #define WM8903_LINEOUTL_PGA_ENA_MASK 0x0002 /* LINEOUTL_PGA_ENA */ 261f1c0a02fSMark Brown #define WM8903_LINEOUTL_PGA_ENA_SHIFT 1 /* LINEOUTL_PGA_ENA */ 262f1c0a02fSMark Brown #define WM8903_LINEOUTL_PGA_ENA_WIDTH 1 /* LINEOUTL_PGA_ENA */ 263f1c0a02fSMark Brown #define WM8903_LINEOUTR_PGA_ENA 0x0001 /* LINEOUTR_PGA_ENA */ 264f1c0a02fSMark Brown #define WM8903_LINEOUTR_PGA_ENA_MASK 0x0001 /* LINEOUTR_PGA_ENA */ 265f1c0a02fSMark Brown #define WM8903_LINEOUTR_PGA_ENA_SHIFT 0 /* LINEOUTR_PGA_ENA */ 266f1c0a02fSMark Brown #define WM8903_LINEOUTR_PGA_ENA_WIDTH 1 /* LINEOUTR_PGA_ENA */ 267f1c0a02fSMark Brown 268f1c0a02fSMark Brown /* 269f1c0a02fSMark Brown * R16 (0x10) - Power Management 4 270f1c0a02fSMark Brown */ 271f1c0a02fSMark Brown #define WM8903_MIXSPKL_ENA 0x0002 /* MIXSPKL_ENA */ 272f1c0a02fSMark Brown #define WM8903_MIXSPKL_ENA_MASK 0x0002 /* MIXSPKL_ENA */ 273f1c0a02fSMark Brown #define WM8903_MIXSPKL_ENA_SHIFT 1 /* MIXSPKL_ENA */ 274f1c0a02fSMark Brown #define WM8903_MIXSPKL_ENA_WIDTH 1 /* MIXSPKL_ENA */ 275f1c0a02fSMark Brown #define WM8903_MIXSPKR_ENA 0x0001 /* MIXSPKR_ENA */ 276f1c0a02fSMark Brown #define WM8903_MIXSPKR_ENA_MASK 0x0001 /* MIXSPKR_ENA */ 277f1c0a02fSMark Brown #define WM8903_MIXSPKR_ENA_SHIFT 0 /* MIXSPKR_ENA */ 278f1c0a02fSMark Brown #define WM8903_MIXSPKR_ENA_WIDTH 1 /* MIXSPKR_ENA */ 279f1c0a02fSMark Brown 280f1c0a02fSMark Brown /* 281f1c0a02fSMark Brown * R17 (0x11) - Power Management 5 282f1c0a02fSMark Brown */ 283f1c0a02fSMark Brown #define WM8903_SPKL_ENA 0x0002 /* SPKL_ENA */ 284f1c0a02fSMark Brown #define WM8903_SPKL_ENA_MASK 0x0002 /* SPKL_ENA */ 285f1c0a02fSMark Brown #define WM8903_SPKL_ENA_SHIFT 1 /* SPKL_ENA */ 286f1c0a02fSMark Brown #define WM8903_SPKL_ENA_WIDTH 1 /* SPKL_ENA */ 287f1c0a02fSMark Brown #define WM8903_SPKR_ENA 0x0001 /* SPKR_ENA */ 288f1c0a02fSMark Brown #define WM8903_SPKR_ENA_MASK 0x0001 /* SPKR_ENA */ 289f1c0a02fSMark Brown #define WM8903_SPKR_ENA_SHIFT 0 /* SPKR_ENA */ 290f1c0a02fSMark Brown #define WM8903_SPKR_ENA_WIDTH 1 /* SPKR_ENA */ 291f1c0a02fSMark Brown 292f1c0a02fSMark Brown /* 293f1c0a02fSMark Brown * R18 (0x12) - Power Management 6 294f1c0a02fSMark Brown */ 295f1c0a02fSMark Brown #define WM8903_DACL_ENA 0x0008 /* DACL_ENA */ 296f1c0a02fSMark Brown #define WM8903_DACL_ENA_MASK 0x0008 /* DACL_ENA */ 297f1c0a02fSMark Brown #define WM8903_DACL_ENA_SHIFT 3 /* DACL_ENA */ 298f1c0a02fSMark Brown #define WM8903_DACL_ENA_WIDTH 1 /* DACL_ENA */ 299f1c0a02fSMark Brown #define WM8903_DACR_ENA 0x0004 /* DACR_ENA */ 300f1c0a02fSMark Brown #define WM8903_DACR_ENA_MASK 0x0004 /* DACR_ENA */ 301f1c0a02fSMark Brown #define WM8903_DACR_ENA_SHIFT 2 /* DACR_ENA */ 302f1c0a02fSMark Brown #define WM8903_DACR_ENA_WIDTH 1 /* DACR_ENA */ 303f1c0a02fSMark Brown #define WM8903_ADCL_ENA 0x0002 /* ADCL_ENA */ 304f1c0a02fSMark Brown #define WM8903_ADCL_ENA_MASK 0x0002 /* ADCL_ENA */ 305f1c0a02fSMark Brown #define WM8903_ADCL_ENA_SHIFT 1 /* ADCL_ENA */ 306f1c0a02fSMark Brown #define WM8903_ADCL_ENA_WIDTH 1 /* ADCL_ENA */ 307f1c0a02fSMark Brown #define WM8903_ADCR_ENA 0x0001 /* ADCR_ENA */ 308f1c0a02fSMark Brown #define WM8903_ADCR_ENA_MASK 0x0001 /* ADCR_ENA */ 309f1c0a02fSMark Brown #define WM8903_ADCR_ENA_SHIFT 0 /* ADCR_ENA */ 310f1c0a02fSMark Brown #define WM8903_ADCR_ENA_WIDTH 1 /* ADCR_ENA */ 311f1c0a02fSMark Brown 312f1c0a02fSMark Brown /* 313f1c0a02fSMark Brown * R20 (0x14) - Clock Rates 0 314f1c0a02fSMark Brown */ 315f1c0a02fSMark Brown #define WM8903_MCLKDIV2 0x0001 /* MCLKDIV2 */ 316f1c0a02fSMark Brown #define WM8903_MCLKDIV2_MASK 0x0001 /* MCLKDIV2 */ 317f1c0a02fSMark Brown #define WM8903_MCLKDIV2_SHIFT 0 /* MCLKDIV2 */ 318f1c0a02fSMark Brown #define WM8903_MCLKDIV2_WIDTH 1 /* MCLKDIV2 */ 319f1c0a02fSMark Brown 320f1c0a02fSMark Brown /* 321f1c0a02fSMark Brown * R21 (0x15) - Clock Rates 1 322f1c0a02fSMark Brown */ 323f1c0a02fSMark Brown #define WM8903_CLK_SYS_RATE_MASK 0x3C00 /* CLK_SYS_RATE - [13:10] */ 324f1c0a02fSMark Brown #define WM8903_CLK_SYS_RATE_SHIFT 10 /* CLK_SYS_RATE - [13:10] */ 325f1c0a02fSMark Brown #define WM8903_CLK_SYS_RATE_WIDTH 4 /* CLK_SYS_RATE - [13:10] */ 326f1c0a02fSMark Brown #define WM8903_CLK_SYS_MODE_MASK 0x0300 /* CLK_SYS_MODE - [9:8] */ 327f1c0a02fSMark Brown #define WM8903_CLK_SYS_MODE_SHIFT 8 /* CLK_SYS_MODE - [9:8] */ 328f1c0a02fSMark Brown #define WM8903_CLK_SYS_MODE_WIDTH 2 /* CLK_SYS_MODE - [9:8] */ 329f1c0a02fSMark Brown #define WM8903_SAMPLE_RATE_MASK 0x000F /* SAMPLE_RATE - [3:0] */ 330f1c0a02fSMark Brown #define WM8903_SAMPLE_RATE_SHIFT 0 /* SAMPLE_RATE - [3:0] */ 331f1c0a02fSMark Brown #define WM8903_SAMPLE_RATE_WIDTH 4 /* SAMPLE_RATE - [3:0] */ 332f1c0a02fSMark Brown 333f1c0a02fSMark Brown /* 334f1c0a02fSMark Brown * R22 (0x16) - Clock Rates 2 335f1c0a02fSMark Brown */ 336f1c0a02fSMark Brown #define WM8903_CLK_SYS_ENA 0x0004 /* CLK_SYS_ENA */ 337f1c0a02fSMark Brown #define WM8903_CLK_SYS_ENA_MASK 0x0004 /* CLK_SYS_ENA */ 338f1c0a02fSMark Brown #define WM8903_CLK_SYS_ENA_SHIFT 2 /* CLK_SYS_ENA */ 339f1c0a02fSMark Brown #define WM8903_CLK_SYS_ENA_WIDTH 1 /* CLK_SYS_ENA */ 340f1c0a02fSMark Brown #define WM8903_CLK_DSP_ENA 0x0002 /* CLK_DSP_ENA */ 341f1c0a02fSMark Brown #define WM8903_CLK_DSP_ENA_MASK 0x0002 /* CLK_DSP_ENA */ 342f1c0a02fSMark Brown #define WM8903_CLK_DSP_ENA_SHIFT 1 /* CLK_DSP_ENA */ 343f1c0a02fSMark Brown #define WM8903_CLK_DSP_ENA_WIDTH 1 /* CLK_DSP_ENA */ 344f1c0a02fSMark Brown #define WM8903_TO_ENA 0x0001 /* TO_ENA */ 345f1c0a02fSMark Brown #define WM8903_TO_ENA_MASK 0x0001 /* TO_ENA */ 346f1c0a02fSMark Brown #define WM8903_TO_ENA_SHIFT 0 /* TO_ENA */ 347f1c0a02fSMark Brown #define WM8903_TO_ENA_WIDTH 1 /* TO_ENA */ 348f1c0a02fSMark Brown 349f1c0a02fSMark Brown /* 350f1c0a02fSMark Brown * R24 (0x18) - Audio Interface 0 351f1c0a02fSMark Brown */ 352f1c0a02fSMark Brown #define WM8903_DACL_DATINV 0x1000 /* DACL_DATINV */ 353f1c0a02fSMark Brown #define WM8903_DACL_DATINV_MASK 0x1000 /* DACL_DATINV */ 354f1c0a02fSMark Brown #define WM8903_DACL_DATINV_SHIFT 12 /* DACL_DATINV */ 355f1c0a02fSMark Brown #define WM8903_DACL_DATINV_WIDTH 1 /* DACL_DATINV */ 356f1c0a02fSMark Brown #define WM8903_DACR_DATINV 0x0800 /* DACR_DATINV */ 357f1c0a02fSMark Brown #define WM8903_DACR_DATINV_MASK 0x0800 /* DACR_DATINV */ 358f1c0a02fSMark Brown #define WM8903_DACR_DATINV_SHIFT 11 /* DACR_DATINV */ 359f1c0a02fSMark Brown #define WM8903_DACR_DATINV_WIDTH 1 /* DACR_DATINV */ 360f1c0a02fSMark Brown #define WM8903_DAC_BOOST_MASK 0x0600 /* DAC_BOOST - [10:9] */ 361f1c0a02fSMark Brown #define WM8903_DAC_BOOST_SHIFT 9 /* DAC_BOOST - [10:9] */ 362f1c0a02fSMark Brown #define WM8903_DAC_BOOST_WIDTH 2 /* DAC_BOOST - [10:9] */ 363f1c0a02fSMark Brown #define WM8903_LOOPBACK 0x0100 /* LOOPBACK */ 364f1c0a02fSMark Brown #define WM8903_LOOPBACK_MASK 0x0100 /* LOOPBACK */ 365f1c0a02fSMark Brown #define WM8903_LOOPBACK_SHIFT 8 /* LOOPBACK */ 366f1c0a02fSMark Brown #define WM8903_LOOPBACK_WIDTH 1 /* LOOPBACK */ 367f1c0a02fSMark Brown #define WM8903_AIFADCL_SRC 0x0080 /* AIFADCL_SRC */ 368f1c0a02fSMark Brown #define WM8903_AIFADCL_SRC_MASK 0x0080 /* AIFADCL_SRC */ 369f1c0a02fSMark Brown #define WM8903_AIFADCL_SRC_SHIFT 7 /* AIFADCL_SRC */ 370f1c0a02fSMark Brown #define WM8903_AIFADCL_SRC_WIDTH 1 /* AIFADCL_SRC */ 371f1c0a02fSMark Brown #define WM8903_AIFADCR_SRC 0x0040 /* AIFADCR_SRC */ 372f1c0a02fSMark Brown #define WM8903_AIFADCR_SRC_MASK 0x0040 /* AIFADCR_SRC */ 373f1c0a02fSMark Brown #define WM8903_AIFADCR_SRC_SHIFT 6 /* AIFADCR_SRC */ 374f1c0a02fSMark Brown #define WM8903_AIFADCR_SRC_WIDTH 1 /* AIFADCR_SRC */ 375f1c0a02fSMark Brown #define WM8903_AIFDACL_SRC 0x0020 /* AIFDACL_SRC */ 376f1c0a02fSMark Brown #define WM8903_AIFDACL_SRC_MASK 0x0020 /* AIFDACL_SRC */ 377f1c0a02fSMark Brown #define WM8903_AIFDACL_SRC_SHIFT 5 /* AIFDACL_SRC */ 378f1c0a02fSMark Brown #define WM8903_AIFDACL_SRC_WIDTH 1 /* AIFDACL_SRC */ 379f1c0a02fSMark Brown #define WM8903_AIFDACR_SRC 0x0010 /* AIFDACR_SRC */ 380f1c0a02fSMark Brown #define WM8903_AIFDACR_SRC_MASK 0x0010 /* AIFDACR_SRC */ 381f1c0a02fSMark Brown #define WM8903_AIFDACR_SRC_SHIFT 4 /* AIFDACR_SRC */ 382f1c0a02fSMark Brown #define WM8903_AIFDACR_SRC_WIDTH 1 /* AIFDACR_SRC */ 383f1c0a02fSMark Brown #define WM8903_ADC_COMP 0x0008 /* ADC_COMP */ 384f1c0a02fSMark Brown #define WM8903_ADC_COMP_MASK 0x0008 /* ADC_COMP */ 385f1c0a02fSMark Brown #define WM8903_ADC_COMP_SHIFT 3 /* ADC_COMP */ 386f1c0a02fSMark Brown #define WM8903_ADC_COMP_WIDTH 1 /* ADC_COMP */ 387f1c0a02fSMark Brown #define WM8903_ADC_COMPMODE 0x0004 /* ADC_COMPMODE */ 388f1c0a02fSMark Brown #define WM8903_ADC_COMPMODE_MASK 0x0004 /* ADC_COMPMODE */ 389f1c0a02fSMark Brown #define WM8903_ADC_COMPMODE_SHIFT 2 /* ADC_COMPMODE */ 390f1c0a02fSMark Brown #define WM8903_ADC_COMPMODE_WIDTH 1 /* ADC_COMPMODE */ 391f1c0a02fSMark Brown #define WM8903_DAC_COMP 0x0002 /* DAC_COMP */ 392f1c0a02fSMark Brown #define WM8903_DAC_COMP_MASK 0x0002 /* DAC_COMP */ 393f1c0a02fSMark Brown #define WM8903_DAC_COMP_SHIFT 1 /* DAC_COMP */ 394f1c0a02fSMark Brown #define WM8903_DAC_COMP_WIDTH 1 /* DAC_COMP */ 395f1c0a02fSMark Brown #define WM8903_DAC_COMPMODE 0x0001 /* DAC_COMPMODE */ 396f1c0a02fSMark Brown #define WM8903_DAC_COMPMODE_MASK 0x0001 /* DAC_COMPMODE */ 397f1c0a02fSMark Brown #define WM8903_DAC_COMPMODE_SHIFT 0 /* DAC_COMPMODE */ 398f1c0a02fSMark Brown #define WM8903_DAC_COMPMODE_WIDTH 1 /* DAC_COMPMODE */ 399f1c0a02fSMark Brown 400f1c0a02fSMark Brown /* 401f1c0a02fSMark Brown * R25 (0x19) - Audio Interface 1 402f1c0a02fSMark Brown */ 403f1c0a02fSMark Brown #define WM8903_AIFDAC_TDM 0x2000 /* AIFDAC_TDM */ 404f1c0a02fSMark Brown #define WM8903_AIFDAC_TDM_MASK 0x2000 /* AIFDAC_TDM */ 405f1c0a02fSMark Brown #define WM8903_AIFDAC_TDM_SHIFT 13 /* AIFDAC_TDM */ 406f1c0a02fSMark Brown #define WM8903_AIFDAC_TDM_WIDTH 1 /* AIFDAC_TDM */ 407f1c0a02fSMark Brown #define WM8903_AIFDAC_TDM_CHAN 0x1000 /* AIFDAC_TDM_CHAN */ 408f1c0a02fSMark Brown #define WM8903_AIFDAC_TDM_CHAN_MASK 0x1000 /* AIFDAC_TDM_CHAN */ 409f1c0a02fSMark Brown #define WM8903_AIFDAC_TDM_CHAN_SHIFT 12 /* AIFDAC_TDM_CHAN */ 410f1c0a02fSMark Brown #define WM8903_AIFDAC_TDM_CHAN_WIDTH 1 /* AIFDAC_TDM_CHAN */ 411f1c0a02fSMark Brown #define WM8903_AIFADC_TDM 0x0800 /* AIFADC_TDM */ 412f1c0a02fSMark Brown #define WM8903_AIFADC_TDM_MASK 0x0800 /* AIFADC_TDM */ 413f1c0a02fSMark Brown #define WM8903_AIFADC_TDM_SHIFT 11 /* AIFADC_TDM */ 414f1c0a02fSMark Brown #define WM8903_AIFADC_TDM_WIDTH 1 /* AIFADC_TDM */ 415f1c0a02fSMark Brown #define WM8903_AIFADC_TDM_CHAN 0x0400 /* AIFADC_TDM_CHAN */ 416f1c0a02fSMark Brown #define WM8903_AIFADC_TDM_CHAN_MASK 0x0400 /* AIFADC_TDM_CHAN */ 417f1c0a02fSMark Brown #define WM8903_AIFADC_TDM_CHAN_SHIFT 10 /* AIFADC_TDM_CHAN */ 418f1c0a02fSMark Brown #define WM8903_AIFADC_TDM_CHAN_WIDTH 1 /* AIFADC_TDM_CHAN */ 419f1c0a02fSMark Brown #define WM8903_LRCLK_DIR 0x0200 /* LRCLK_DIR */ 420f1c0a02fSMark Brown #define WM8903_LRCLK_DIR_MASK 0x0200 /* LRCLK_DIR */ 421f1c0a02fSMark Brown #define WM8903_LRCLK_DIR_SHIFT 9 /* LRCLK_DIR */ 422f1c0a02fSMark Brown #define WM8903_LRCLK_DIR_WIDTH 1 /* LRCLK_DIR */ 423f1c0a02fSMark Brown #define WM8903_AIF_BCLK_INV 0x0080 /* AIF_BCLK_INV */ 424f1c0a02fSMark Brown #define WM8903_AIF_BCLK_INV_MASK 0x0080 /* AIF_BCLK_INV */ 425f1c0a02fSMark Brown #define WM8903_AIF_BCLK_INV_SHIFT 7 /* AIF_BCLK_INV */ 426f1c0a02fSMark Brown #define WM8903_AIF_BCLK_INV_WIDTH 1 /* AIF_BCLK_INV */ 427f1c0a02fSMark Brown #define WM8903_BCLK_DIR 0x0040 /* BCLK_DIR */ 428f1c0a02fSMark Brown #define WM8903_BCLK_DIR_MASK 0x0040 /* BCLK_DIR */ 429f1c0a02fSMark Brown #define WM8903_BCLK_DIR_SHIFT 6 /* BCLK_DIR */ 430f1c0a02fSMark Brown #define WM8903_BCLK_DIR_WIDTH 1 /* BCLK_DIR */ 431f1c0a02fSMark Brown #define WM8903_AIF_LRCLK_INV 0x0010 /* AIF_LRCLK_INV */ 432f1c0a02fSMark Brown #define WM8903_AIF_LRCLK_INV_MASK 0x0010 /* AIF_LRCLK_INV */ 433f1c0a02fSMark Brown #define WM8903_AIF_LRCLK_INV_SHIFT 4 /* AIF_LRCLK_INV */ 434f1c0a02fSMark Brown #define WM8903_AIF_LRCLK_INV_WIDTH 1 /* AIF_LRCLK_INV */ 435f1c0a02fSMark Brown #define WM8903_AIF_WL_MASK 0x000C /* AIF_WL - [3:2] */ 436f1c0a02fSMark Brown #define WM8903_AIF_WL_SHIFT 2 /* AIF_WL - [3:2] */ 437f1c0a02fSMark Brown #define WM8903_AIF_WL_WIDTH 2 /* AIF_WL - [3:2] */ 438f1c0a02fSMark Brown #define WM8903_AIF_FMT_MASK 0x0003 /* AIF_FMT - [1:0] */ 439f1c0a02fSMark Brown #define WM8903_AIF_FMT_SHIFT 0 /* AIF_FMT - [1:0] */ 440f1c0a02fSMark Brown #define WM8903_AIF_FMT_WIDTH 2 /* AIF_FMT - [1:0] */ 441f1c0a02fSMark Brown 442f1c0a02fSMark Brown /* 443f1c0a02fSMark Brown * R26 (0x1A) - Audio Interface 2 444f1c0a02fSMark Brown */ 445f1c0a02fSMark Brown #define WM8903_BCLK_DIV_MASK 0x001F /* BCLK_DIV - [4:0] */ 446f1c0a02fSMark Brown #define WM8903_BCLK_DIV_SHIFT 0 /* BCLK_DIV - [4:0] */ 447f1c0a02fSMark Brown #define WM8903_BCLK_DIV_WIDTH 5 /* BCLK_DIV - [4:0] */ 448f1c0a02fSMark Brown 449f1c0a02fSMark Brown /* 450f1c0a02fSMark Brown * R27 (0x1B) - Audio Interface 3 451f1c0a02fSMark Brown */ 452f1c0a02fSMark Brown #define WM8903_LRCLK_RATE_MASK 0x07FF /* LRCLK_RATE - [10:0] */ 453f1c0a02fSMark Brown #define WM8903_LRCLK_RATE_SHIFT 0 /* LRCLK_RATE - [10:0] */ 454f1c0a02fSMark Brown #define WM8903_LRCLK_RATE_WIDTH 11 /* LRCLK_RATE - [10:0] */ 455f1c0a02fSMark Brown 456f1c0a02fSMark Brown /* 457f1c0a02fSMark Brown * R30 (0x1E) - DAC Digital Volume Left 458f1c0a02fSMark Brown */ 459f1c0a02fSMark Brown #define WM8903_DACVU 0x0100 /* DACVU */ 460f1c0a02fSMark Brown #define WM8903_DACVU_MASK 0x0100 /* DACVU */ 461f1c0a02fSMark Brown #define WM8903_DACVU_SHIFT 8 /* DACVU */ 462f1c0a02fSMark Brown #define WM8903_DACVU_WIDTH 1 /* DACVU */ 463f1c0a02fSMark Brown #define WM8903_DACL_VOL_MASK 0x00FF /* DACL_VOL - [7:0] */ 464f1c0a02fSMark Brown #define WM8903_DACL_VOL_SHIFT 0 /* DACL_VOL - [7:0] */ 465f1c0a02fSMark Brown #define WM8903_DACL_VOL_WIDTH 8 /* DACL_VOL - [7:0] */ 466f1c0a02fSMark Brown 467f1c0a02fSMark Brown /* 468f1c0a02fSMark Brown * R31 (0x1F) - DAC Digital Volume Right 469f1c0a02fSMark Brown */ 470f1c0a02fSMark Brown #define WM8903_DACVU 0x0100 /* DACVU */ 471f1c0a02fSMark Brown #define WM8903_DACVU_MASK 0x0100 /* DACVU */ 472f1c0a02fSMark Brown #define WM8903_DACVU_SHIFT 8 /* DACVU */ 473f1c0a02fSMark Brown #define WM8903_DACVU_WIDTH 1 /* DACVU */ 474f1c0a02fSMark Brown #define WM8903_DACR_VOL_MASK 0x00FF /* DACR_VOL - [7:0] */ 475f1c0a02fSMark Brown #define WM8903_DACR_VOL_SHIFT 0 /* DACR_VOL - [7:0] */ 476f1c0a02fSMark Brown #define WM8903_DACR_VOL_WIDTH 8 /* DACR_VOL - [7:0] */ 477f1c0a02fSMark Brown 478f1c0a02fSMark Brown /* 479f1c0a02fSMark Brown * R32 (0x20) - DAC Digital 0 480f1c0a02fSMark Brown */ 481f1c0a02fSMark Brown #define WM8903_ADCL_DAC_SVOL_MASK 0x0F00 /* ADCL_DAC_SVOL - [11:8] */ 482f1c0a02fSMark Brown #define WM8903_ADCL_DAC_SVOL_SHIFT 8 /* ADCL_DAC_SVOL - [11:8] */ 483f1c0a02fSMark Brown #define WM8903_ADCL_DAC_SVOL_WIDTH 4 /* ADCL_DAC_SVOL - [11:8] */ 484f1c0a02fSMark Brown #define WM8903_ADCR_DAC_SVOL_MASK 0x00F0 /* ADCR_DAC_SVOL - [7:4] */ 485f1c0a02fSMark Brown #define WM8903_ADCR_DAC_SVOL_SHIFT 4 /* ADCR_DAC_SVOL - [7:4] */ 486f1c0a02fSMark Brown #define WM8903_ADCR_DAC_SVOL_WIDTH 4 /* ADCR_DAC_SVOL - [7:4] */ 487f1c0a02fSMark Brown #define WM8903_ADC_TO_DACL_MASK 0x000C /* ADC_TO_DACL - [3:2] */ 488f1c0a02fSMark Brown #define WM8903_ADC_TO_DACL_SHIFT 2 /* ADC_TO_DACL - [3:2] */ 489f1c0a02fSMark Brown #define WM8903_ADC_TO_DACL_WIDTH 2 /* ADC_TO_DACL - [3:2] */ 490f1c0a02fSMark Brown #define WM8903_ADC_TO_DACR_MASK 0x0003 /* ADC_TO_DACR - [1:0] */ 491f1c0a02fSMark Brown #define WM8903_ADC_TO_DACR_SHIFT 0 /* ADC_TO_DACR - [1:0] */ 492f1c0a02fSMark Brown #define WM8903_ADC_TO_DACR_WIDTH 2 /* ADC_TO_DACR - [1:0] */ 493f1c0a02fSMark Brown 494f1c0a02fSMark Brown /* 495f1c0a02fSMark Brown * R33 (0x21) - DAC Digital 1 496f1c0a02fSMark Brown */ 497f1c0a02fSMark Brown #define WM8903_DAC_MONO 0x1000 /* DAC_MONO */ 498f1c0a02fSMark Brown #define WM8903_DAC_MONO_MASK 0x1000 /* DAC_MONO */ 499f1c0a02fSMark Brown #define WM8903_DAC_MONO_SHIFT 12 /* DAC_MONO */ 500f1c0a02fSMark Brown #define WM8903_DAC_MONO_WIDTH 1 /* DAC_MONO */ 501f1c0a02fSMark Brown #define WM8903_DAC_SB_FILT 0x0800 /* DAC_SB_FILT */ 502f1c0a02fSMark Brown #define WM8903_DAC_SB_FILT_MASK 0x0800 /* DAC_SB_FILT */ 503f1c0a02fSMark Brown #define WM8903_DAC_SB_FILT_SHIFT 11 /* DAC_SB_FILT */ 504f1c0a02fSMark Brown #define WM8903_DAC_SB_FILT_WIDTH 1 /* DAC_SB_FILT */ 505f1c0a02fSMark Brown #define WM8903_DAC_MUTERATE 0x0400 /* DAC_MUTERATE */ 506f1c0a02fSMark Brown #define WM8903_DAC_MUTERATE_MASK 0x0400 /* DAC_MUTERATE */ 507f1c0a02fSMark Brown #define WM8903_DAC_MUTERATE_SHIFT 10 /* DAC_MUTERATE */ 508f1c0a02fSMark Brown #define WM8903_DAC_MUTERATE_WIDTH 1 /* DAC_MUTERATE */ 509f1c0a02fSMark Brown #define WM8903_DAC_MUTEMODE 0x0200 /* DAC_MUTEMODE */ 510f1c0a02fSMark Brown #define WM8903_DAC_MUTEMODE_MASK 0x0200 /* DAC_MUTEMODE */ 511f1c0a02fSMark Brown #define WM8903_DAC_MUTEMODE_SHIFT 9 /* DAC_MUTEMODE */ 512f1c0a02fSMark Brown #define WM8903_DAC_MUTEMODE_WIDTH 1 /* DAC_MUTEMODE */ 513f1c0a02fSMark Brown #define WM8903_DAC_MUTE 0x0008 /* DAC_MUTE */ 514f1c0a02fSMark Brown #define WM8903_DAC_MUTE_MASK 0x0008 /* DAC_MUTE */ 515f1c0a02fSMark Brown #define WM8903_DAC_MUTE_SHIFT 3 /* DAC_MUTE */ 516f1c0a02fSMark Brown #define WM8903_DAC_MUTE_WIDTH 1 /* DAC_MUTE */ 517f1c0a02fSMark Brown #define WM8903_DEEMPH_MASK 0x0006 /* DEEMPH - [2:1] */ 518f1c0a02fSMark Brown #define WM8903_DEEMPH_SHIFT 1 /* DEEMPH - [2:1] */ 519f1c0a02fSMark Brown #define WM8903_DEEMPH_WIDTH 2 /* DEEMPH - [2:1] */ 520f1c0a02fSMark Brown 521f1c0a02fSMark Brown /* 522f1c0a02fSMark Brown * R36 (0x24) - ADC Digital Volume Left 523f1c0a02fSMark Brown */ 524f1c0a02fSMark Brown #define WM8903_ADCVU 0x0100 /* ADCVU */ 525f1c0a02fSMark Brown #define WM8903_ADCVU_MASK 0x0100 /* ADCVU */ 526f1c0a02fSMark Brown #define WM8903_ADCVU_SHIFT 8 /* ADCVU */ 527f1c0a02fSMark Brown #define WM8903_ADCVU_WIDTH 1 /* ADCVU */ 528f1c0a02fSMark Brown #define WM8903_ADCL_VOL_MASK 0x00FF /* ADCL_VOL - [7:0] */ 529f1c0a02fSMark Brown #define WM8903_ADCL_VOL_SHIFT 0 /* ADCL_VOL - [7:0] */ 530f1c0a02fSMark Brown #define WM8903_ADCL_VOL_WIDTH 8 /* ADCL_VOL - [7:0] */ 531f1c0a02fSMark Brown 532f1c0a02fSMark Brown /* 533f1c0a02fSMark Brown * R37 (0x25) - ADC Digital Volume Right 534f1c0a02fSMark Brown */ 535f1c0a02fSMark Brown #define WM8903_ADCVU 0x0100 /* ADCVU */ 536f1c0a02fSMark Brown #define WM8903_ADCVU_MASK 0x0100 /* ADCVU */ 537f1c0a02fSMark Brown #define WM8903_ADCVU_SHIFT 8 /* ADCVU */ 538f1c0a02fSMark Brown #define WM8903_ADCVU_WIDTH 1 /* ADCVU */ 539f1c0a02fSMark Brown #define WM8903_ADCR_VOL_MASK 0x00FF /* ADCR_VOL - [7:0] */ 540f1c0a02fSMark Brown #define WM8903_ADCR_VOL_SHIFT 0 /* ADCR_VOL - [7:0] */ 541f1c0a02fSMark Brown #define WM8903_ADCR_VOL_WIDTH 8 /* ADCR_VOL - [7:0] */ 542f1c0a02fSMark Brown 543f1c0a02fSMark Brown /* 544f1c0a02fSMark Brown * R38 (0x26) - ADC Digital 0 545f1c0a02fSMark Brown */ 546f1c0a02fSMark Brown #define WM8903_ADC_HPF_CUT_MASK 0x0060 /* ADC_HPF_CUT - [6:5] */ 547f1c0a02fSMark Brown #define WM8903_ADC_HPF_CUT_SHIFT 5 /* ADC_HPF_CUT - [6:5] */ 548f1c0a02fSMark Brown #define WM8903_ADC_HPF_CUT_WIDTH 2 /* ADC_HPF_CUT - [6:5] */ 549f1c0a02fSMark Brown #define WM8903_ADC_HPF_ENA 0x0010 /* ADC_HPF_ENA */ 550f1c0a02fSMark Brown #define WM8903_ADC_HPF_ENA_MASK 0x0010 /* ADC_HPF_ENA */ 551f1c0a02fSMark Brown #define WM8903_ADC_HPF_ENA_SHIFT 4 /* ADC_HPF_ENA */ 552f1c0a02fSMark Brown #define WM8903_ADC_HPF_ENA_WIDTH 1 /* ADC_HPF_ENA */ 553f1c0a02fSMark Brown #define WM8903_ADCL_DATINV 0x0002 /* ADCL_DATINV */ 554f1c0a02fSMark Brown #define WM8903_ADCL_DATINV_MASK 0x0002 /* ADCL_DATINV */ 555f1c0a02fSMark Brown #define WM8903_ADCL_DATINV_SHIFT 1 /* ADCL_DATINV */ 556f1c0a02fSMark Brown #define WM8903_ADCL_DATINV_WIDTH 1 /* ADCL_DATINV */ 557f1c0a02fSMark Brown #define WM8903_ADCR_DATINV 0x0001 /* ADCR_DATINV */ 558f1c0a02fSMark Brown #define WM8903_ADCR_DATINV_MASK 0x0001 /* ADCR_DATINV */ 559f1c0a02fSMark Brown #define WM8903_ADCR_DATINV_SHIFT 0 /* ADCR_DATINV */ 560f1c0a02fSMark Brown #define WM8903_ADCR_DATINV_WIDTH 1 /* ADCR_DATINV */ 561f1c0a02fSMark Brown 562f1c0a02fSMark Brown /* 563f1c0a02fSMark Brown * R39 (0x27) - Digital Microphone 0 564f1c0a02fSMark Brown */ 565f1c0a02fSMark Brown #define WM8903_DIGMIC_MODE_SEL 0x0100 /* DIGMIC_MODE_SEL */ 566f1c0a02fSMark Brown #define WM8903_DIGMIC_MODE_SEL_MASK 0x0100 /* DIGMIC_MODE_SEL */ 567f1c0a02fSMark Brown #define WM8903_DIGMIC_MODE_SEL_SHIFT 8 /* DIGMIC_MODE_SEL */ 568f1c0a02fSMark Brown #define WM8903_DIGMIC_MODE_SEL_WIDTH 1 /* DIGMIC_MODE_SEL */ 569f1c0a02fSMark Brown #define WM8903_DIGMIC_CLK_SEL_L_MASK 0x00C0 /* DIGMIC_CLK_SEL_L - [7:6] */ 570f1c0a02fSMark Brown #define WM8903_DIGMIC_CLK_SEL_L_SHIFT 6 /* DIGMIC_CLK_SEL_L - [7:6] */ 571f1c0a02fSMark Brown #define WM8903_DIGMIC_CLK_SEL_L_WIDTH 2 /* DIGMIC_CLK_SEL_L - [7:6] */ 572f1c0a02fSMark Brown #define WM8903_DIGMIC_CLK_SEL_R_MASK 0x0030 /* DIGMIC_CLK_SEL_R - [5:4] */ 573f1c0a02fSMark Brown #define WM8903_DIGMIC_CLK_SEL_R_SHIFT 4 /* DIGMIC_CLK_SEL_R - [5:4] */ 574f1c0a02fSMark Brown #define WM8903_DIGMIC_CLK_SEL_R_WIDTH 2 /* DIGMIC_CLK_SEL_R - [5:4] */ 575f1c0a02fSMark Brown #define WM8903_DIGMIC_CLK_SEL_RT_MASK 0x000C /* DIGMIC_CLK_SEL_RT - [3:2] */ 576f1c0a02fSMark Brown #define WM8903_DIGMIC_CLK_SEL_RT_SHIFT 2 /* DIGMIC_CLK_SEL_RT - [3:2] */ 577f1c0a02fSMark Brown #define WM8903_DIGMIC_CLK_SEL_RT_WIDTH 2 /* DIGMIC_CLK_SEL_RT - [3:2] */ 578f1c0a02fSMark Brown #define WM8903_DIGMIC_CLK_SEL_MASK 0x0003 /* DIGMIC_CLK_SEL - [1:0] */ 579f1c0a02fSMark Brown #define WM8903_DIGMIC_CLK_SEL_SHIFT 0 /* DIGMIC_CLK_SEL - [1:0] */ 580f1c0a02fSMark Brown #define WM8903_DIGMIC_CLK_SEL_WIDTH 2 /* DIGMIC_CLK_SEL - [1:0] */ 581f1c0a02fSMark Brown 582f1c0a02fSMark Brown /* 583f1c0a02fSMark Brown * R40 (0x28) - DRC 0 584f1c0a02fSMark Brown */ 585f1c0a02fSMark Brown #define WM8903_DRC_ENA 0x8000 /* DRC_ENA */ 586f1c0a02fSMark Brown #define WM8903_DRC_ENA_MASK 0x8000 /* DRC_ENA */ 587f1c0a02fSMark Brown #define WM8903_DRC_ENA_SHIFT 15 /* DRC_ENA */ 588f1c0a02fSMark Brown #define WM8903_DRC_ENA_WIDTH 1 /* DRC_ENA */ 589f1c0a02fSMark Brown #define WM8903_DRC_THRESH_HYST_MASK 0x1800 /* DRC_THRESH_HYST - [12:11] */ 590f1c0a02fSMark Brown #define WM8903_DRC_THRESH_HYST_SHIFT 11 /* DRC_THRESH_HYST - [12:11] */ 591f1c0a02fSMark Brown #define WM8903_DRC_THRESH_HYST_WIDTH 2 /* DRC_THRESH_HYST - [12:11] */ 592f1c0a02fSMark Brown #define WM8903_DRC_STARTUP_GAIN_MASK 0x07C0 /* DRC_STARTUP_GAIN - [10:6] */ 593f1c0a02fSMark Brown #define WM8903_DRC_STARTUP_GAIN_SHIFT 6 /* DRC_STARTUP_GAIN - [10:6] */ 594f1c0a02fSMark Brown #define WM8903_DRC_STARTUP_GAIN_WIDTH 5 /* DRC_STARTUP_GAIN - [10:6] */ 595f1c0a02fSMark Brown #define WM8903_DRC_FF_DELAY 0x0020 /* DRC_FF_DELAY */ 596f1c0a02fSMark Brown #define WM8903_DRC_FF_DELAY_MASK 0x0020 /* DRC_FF_DELAY */ 597f1c0a02fSMark Brown #define WM8903_DRC_FF_DELAY_SHIFT 5 /* DRC_FF_DELAY */ 598f1c0a02fSMark Brown #define WM8903_DRC_FF_DELAY_WIDTH 1 /* DRC_FF_DELAY */ 599f1c0a02fSMark Brown #define WM8903_DRC_SMOOTH_ENA 0x0008 /* DRC_SMOOTH_ENA */ 600f1c0a02fSMark Brown #define WM8903_DRC_SMOOTH_ENA_MASK 0x0008 /* DRC_SMOOTH_ENA */ 601f1c0a02fSMark Brown #define WM8903_DRC_SMOOTH_ENA_SHIFT 3 /* DRC_SMOOTH_ENA */ 602f1c0a02fSMark Brown #define WM8903_DRC_SMOOTH_ENA_WIDTH 1 /* DRC_SMOOTH_ENA */ 603f1c0a02fSMark Brown #define WM8903_DRC_QR_ENA 0x0004 /* DRC_QR_ENA */ 604f1c0a02fSMark Brown #define WM8903_DRC_QR_ENA_MASK 0x0004 /* DRC_QR_ENA */ 605f1c0a02fSMark Brown #define WM8903_DRC_QR_ENA_SHIFT 2 /* DRC_QR_ENA */ 606f1c0a02fSMark Brown #define WM8903_DRC_QR_ENA_WIDTH 1 /* DRC_QR_ENA */ 607f1c0a02fSMark Brown #define WM8903_DRC_ANTICLIP_ENA 0x0002 /* DRC_ANTICLIP_ENA */ 608f1c0a02fSMark Brown #define WM8903_DRC_ANTICLIP_ENA_MASK 0x0002 /* DRC_ANTICLIP_ENA */ 609f1c0a02fSMark Brown #define WM8903_DRC_ANTICLIP_ENA_SHIFT 1 /* DRC_ANTICLIP_ENA */ 610f1c0a02fSMark Brown #define WM8903_DRC_ANTICLIP_ENA_WIDTH 1 /* DRC_ANTICLIP_ENA */ 611f1c0a02fSMark Brown #define WM8903_DRC_HYST_ENA 0x0001 /* DRC_HYST_ENA */ 612f1c0a02fSMark Brown #define WM8903_DRC_HYST_ENA_MASK 0x0001 /* DRC_HYST_ENA */ 613f1c0a02fSMark Brown #define WM8903_DRC_HYST_ENA_SHIFT 0 /* DRC_HYST_ENA */ 614f1c0a02fSMark Brown #define WM8903_DRC_HYST_ENA_WIDTH 1 /* DRC_HYST_ENA */ 615f1c0a02fSMark Brown 616f1c0a02fSMark Brown /* 617f1c0a02fSMark Brown * R41 (0x29) - DRC 1 618f1c0a02fSMark Brown */ 619f1c0a02fSMark Brown #define WM8903_DRC_ATTACK_RATE_MASK 0xF000 /* DRC_ATTACK_RATE - [15:12] */ 620f1c0a02fSMark Brown #define WM8903_DRC_ATTACK_RATE_SHIFT 12 /* DRC_ATTACK_RATE - [15:12] */ 621f1c0a02fSMark Brown #define WM8903_DRC_ATTACK_RATE_WIDTH 4 /* DRC_ATTACK_RATE - [15:12] */ 622f1c0a02fSMark Brown #define WM8903_DRC_DECAY_RATE_MASK 0x0F00 /* DRC_DECAY_RATE - [11:8] */ 623f1c0a02fSMark Brown #define WM8903_DRC_DECAY_RATE_SHIFT 8 /* DRC_DECAY_RATE - [11:8] */ 624f1c0a02fSMark Brown #define WM8903_DRC_DECAY_RATE_WIDTH 4 /* DRC_DECAY_RATE - [11:8] */ 625f1c0a02fSMark Brown #define WM8903_DRC_THRESH_QR_MASK 0x00C0 /* DRC_THRESH_QR - [7:6] */ 626f1c0a02fSMark Brown #define WM8903_DRC_THRESH_QR_SHIFT 6 /* DRC_THRESH_QR - [7:6] */ 627f1c0a02fSMark Brown #define WM8903_DRC_THRESH_QR_WIDTH 2 /* DRC_THRESH_QR - [7:6] */ 628f1c0a02fSMark Brown #define WM8903_DRC_RATE_QR_MASK 0x0030 /* DRC_RATE_QR - [5:4] */ 629f1c0a02fSMark Brown #define WM8903_DRC_RATE_QR_SHIFT 4 /* DRC_RATE_QR - [5:4] */ 630f1c0a02fSMark Brown #define WM8903_DRC_RATE_QR_WIDTH 2 /* DRC_RATE_QR - [5:4] */ 631f1c0a02fSMark Brown #define WM8903_DRC_MINGAIN_MASK 0x000C /* DRC_MINGAIN - [3:2] */ 632f1c0a02fSMark Brown #define WM8903_DRC_MINGAIN_SHIFT 2 /* DRC_MINGAIN - [3:2] */ 633f1c0a02fSMark Brown #define WM8903_DRC_MINGAIN_WIDTH 2 /* DRC_MINGAIN - [3:2] */ 634f1c0a02fSMark Brown #define WM8903_DRC_MAXGAIN_MASK 0x0003 /* DRC_MAXGAIN - [1:0] */ 635f1c0a02fSMark Brown #define WM8903_DRC_MAXGAIN_SHIFT 0 /* DRC_MAXGAIN - [1:0] */ 636f1c0a02fSMark Brown #define WM8903_DRC_MAXGAIN_WIDTH 2 /* DRC_MAXGAIN - [1:0] */ 637f1c0a02fSMark Brown 638f1c0a02fSMark Brown /* 639f1c0a02fSMark Brown * R42 (0x2A) - DRC 2 640f1c0a02fSMark Brown */ 641f1c0a02fSMark Brown #define WM8903_DRC_R0_SLOPE_COMP_MASK 0x0038 /* DRC_R0_SLOPE_COMP - [5:3] */ 642f1c0a02fSMark Brown #define WM8903_DRC_R0_SLOPE_COMP_SHIFT 3 /* DRC_R0_SLOPE_COMP - [5:3] */ 643f1c0a02fSMark Brown #define WM8903_DRC_R0_SLOPE_COMP_WIDTH 3 /* DRC_R0_SLOPE_COMP - [5:3] */ 644f1c0a02fSMark Brown #define WM8903_DRC_R1_SLOPE_COMP_MASK 0x0007 /* DRC_R1_SLOPE_COMP - [2:0] */ 645f1c0a02fSMark Brown #define WM8903_DRC_R1_SLOPE_COMP_SHIFT 0 /* DRC_R1_SLOPE_COMP - [2:0] */ 646f1c0a02fSMark Brown #define WM8903_DRC_R1_SLOPE_COMP_WIDTH 3 /* DRC_R1_SLOPE_COMP - [2:0] */ 647f1c0a02fSMark Brown 648f1c0a02fSMark Brown /* 649f1c0a02fSMark Brown * R43 (0x2B) - DRC 3 650f1c0a02fSMark Brown */ 651f1c0a02fSMark Brown #define WM8903_DRC_THRESH_COMP_MASK 0x07E0 /* DRC_THRESH_COMP - [10:5] */ 652f1c0a02fSMark Brown #define WM8903_DRC_THRESH_COMP_SHIFT 5 /* DRC_THRESH_COMP - [10:5] */ 653f1c0a02fSMark Brown #define WM8903_DRC_THRESH_COMP_WIDTH 6 /* DRC_THRESH_COMP - [10:5] */ 654f1c0a02fSMark Brown #define WM8903_DRC_AMP_COMP_MASK 0x001F /* DRC_AMP_COMP - [4:0] */ 655f1c0a02fSMark Brown #define WM8903_DRC_AMP_COMP_SHIFT 0 /* DRC_AMP_COMP - [4:0] */ 656f1c0a02fSMark Brown #define WM8903_DRC_AMP_COMP_WIDTH 5 /* DRC_AMP_COMP - [4:0] */ 657f1c0a02fSMark Brown 658f1c0a02fSMark Brown /* 659f1c0a02fSMark Brown * R44 (0x2C) - Analogue Left Input 0 660f1c0a02fSMark Brown */ 661f1c0a02fSMark Brown #define WM8903_LINMUTE 0x0080 /* LINMUTE */ 662f1c0a02fSMark Brown #define WM8903_LINMUTE_MASK 0x0080 /* LINMUTE */ 663f1c0a02fSMark Brown #define WM8903_LINMUTE_SHIFT 7 /* LINMUTE */ 664f1c0a02fSMark Brown #define WM8903_LINMUTE_WIDTH 1 /* LINMUTE */ 665f1c0a02fSMark Brown #define WM8903_LIN_VOL_MASK 0x001F /* LIN_VOL - [4:0] */ 666f1c0a02fSMark Brown #define WM8903_LIN_VOL_SHIFT 0 /* LIN_VOL - [4:0] */ 667f1c0a02fSMark Brown #define WM8903_LIN_VOL_WIDTH 5 /* LIN_VOL - [4:0] */ 668f1c0a02fSMark Brown 669f1c0a02fSMark Brown /* 670f1c0a02fSMark Brown * R45 (0x2D) - Analogue Right Input 0 671f1c0a02fSMark Brown */ 672f1c0a02fSMark Brown #define WM8903_RINMUTE 0x0080 /* RINMUTE */ 673f1c0a02fSMark Brown #define WM8903_RINMUTE_MASK 0x0080 /* RINMUTE */ 674f1c0a02fSMark Brown #define WM8903_RINMUTE_SHIFT 7 /* RINMUTE */ 675f1c0a02fSMark Brown #define WM8903_RINMUTE_WIDTH 1 /* RINMUTE */ 676f1c0a02fSMark Brown #define WM8903_RIN_VOL_MASK 0x001F /* RIN_VOL - [4:0] */ 677f1c0a02fSMark Brown #define WM8903_RIN_VOL_SHIFT 0 /* RIN_VOL - [4:0] */ 678f1c0a02fSMark Brown #define WM8903_RIN_VOL_WIDTH 5 /* RIN_VOL - [4:0] */ 679f1c0a02fSMark Brown 680f1c0a02fSMark Brown /* 681f1c0a02fSMark Brown * R46 (0x2E) - Analogue Left Input 1 682f1c0a02fSMark Brown */ 683f1c0a02fSMark Brown #define WM8903_INL_CM_ENA 0x0040 /* INL_CM_ENA */ 684f1c0a02fSMark Brown #define WM8903_INL_CM_ENA_MASK 0x0040 /* INL_CM_ENA */ 685f1c0a02fSMark Brown #define WM8903_INL_CM_ENA_SHIFT 6 /* INL_CM_ENA */ 686f1c0a02fSMark Brown #define WM8903_INL_CM_ENA_WIDTH 1 /* INL_CM_ENA */ 687f1c0a02fSMark Brown #define WM8903_L_IP_SEL_N_MASK 0x0030 /* L_IP_SEL_N - [5:4] */ 688f1c0a02fSMark Brown #define WM8903_L_IP_SEL_N_SHIFT 4 /* L_IP_SEL_N - [5:4] */ 689f1c0a02fSMark Brown #define WM8903_L_IP_SEL_N_WIDTH 2 /* L_IP_SEL_N - [5:4] */ 690f1c0a02fSMark Brown #define WM8903_L_IP_SEL_P_MASK 0x000C /* L_IP_SEL_P - [3:2] */ 691f1c0a02fSMark Brown #define WM8903_L_IP_SEL_P_SHIFT 2 /* L_IP_SEL_P - [3:2] */ 692f1c0a02fSMark Brown #define WM8903_L_IP_SEL_P_WIDTH 2 /* L_IP_SEL_P - [3:2] */ 693f1c0a02fSMark Brown #define WM8903_L_MODE_MASK 0x0003 /* L_MODE - [1:0] */ 694f1c0a02fSMark Brown #define WM8903_L_MODE_SHIFT 0 /* L_MODE - [1:0] */ 695f1c0a02fSMark Brown #define WM8903_L_MODE_WIDTH 2 /* L_MODE - [1:0] */ 696f1c0a02fSMark Brown 697f1c0a02fSMark Brown /* 698f1c0a02fSMark Brown * R47 (0x2F) - Analogue Right Input 1 699f1c0a02fSMark Brown */ 700f1c0a02fSMark Brown #define WM8903_INR_CM_ENA 0x0040 /* INR_CM_ENA */ 701f1c0a02fSMark Brown #define WM8903_INR_CM_ENA_MASK 0x0040 /* INR_CM_ENA */ 702f1c0a02fSMark Brown #define WM8903_INR_CM_ENA_SHIFT 6 /* INR_CM_ENA */ 703f1c0a02fSMark Brown #define WM8903_INR_CM_ENA_WIDTH 1 /* INR_CM_ENA */ 704f1c0a02fSMark Brown #define WM8903_R_IP_SEL_N_MASK 0x0030 /* R_IP_SEL_N - [5:4] */ 705f1c0a02fSMark Brown #define WM8903_R_IP_SEL_N_SHIFT 4 /* R_IP_SEL_N - [5:4] */ 706f1c0a02fSMark Brown #define WM8903_R_IP_SEL_N_WIDTH 2 /* R_IP_SEL_N - [5:4] */ 707f1c0a02fSMark Brown #define WM8903_R_IP_SEL_P_MASK 0x000C /* R_IP_SEL_P - [3:2] */ 708f1c0a02fSMark Brown #define WM8903_R_IP_SEL_P_SHIFT 2 /* R_IP_SEL_P - [3:2] */ 709f1c0a02fSMark Brown #define WM8903_R_IP_SEL_P_WIDTH 2 /* R_IP_SEL_P - [3:2] */ 710f1c0a02fSMark Brown #define WM8903_R_MODE_MASK 0x0003 /* R_MODE - [1:0] */ 711f1c0a02fSMark Brown #define WM8903_R_MODE_SHIFT 0 /* R_MODE - [1:0] */ 712f1c0a02fSMark Brown #define WM8903_R_MODE_WIDTH 2 /* R_MODE - [1:0] */ 713f1c0a02fSMark Brown 714f1c0a02fSMark Brown /* 715f1c0a02fSMark Brown * R50 (0x32) - Analogue Left Mix 0 716f1c0a02fSMark Brown */ 717f1c0a02fSMark Brown #define WM8903_DACL_TO_MIXOUTL 0x0008 /* DACL_TO_MIXOUTL */ 718f1c0a02fSMark Brown #define WM8903_DACL_TO_MIXOUTL_MASK 0x0008 /* DACL_TO_MIXOUTL */ 719f1c0a02fSMark Brown #define WM8903_DACL_TO_MIXOUTL_SHIFT 3 /* DACL_TO_MIXOUTL */ 720f1c0a02fSMark Brown #define WM8903_DACL_TO_MIXOUTL_WIDTH 1 /* DACL_TO_MIXOUTL */ 721f1c0a02fSMark Brown #define WM8903_DACR_TO_MIXOUTL 0x0004 /* DACR_TO_MIXOUTL */ 722f1c0a02fSMark Brown #define WM8903_DACR_TO_MIXOUTL_MASK 0x0004 /* DACR_TO_MIXOUTL */ 723f1c0a02fSMark Brown #define WM8903_DACR_TO_MIXOUTL_SHIFT 2 /* DACR_TO_MIXOUTL */ 724f1c0a02fSMark Brown #define WM8903_DACR_TO_MIXOUTL_WIDTH 1 /* DACR_TO_MIXOUTL */ 725f1c0a02fSMark Brown #define WM8903_BYPASSL_TO_MIXOUTL 0x0002 /* BYPASSL_TO_MIXOUTL */ 726f1c0a02fSMark Brown #define WM8903_BYPASSL_TO_MIXOUTL_MASK 0x0002 /* BYPASSL_TO_MIXOUTL */ 727f1c0a02fSMark Brown #define WM8903_BYPASSL_TO_MIXOUTL_SHIFT 1 /* BYPASSL_TO_MIXOUTL */ 728f1c0a02fSMark Brown #define WM8903_BYPASSL_TO_MIXOUTL_WIDTH 1 /* BYPASSL_TO_MIXOUTL */ 729f1c0a02fSMark Brown #define WM8903_BYPASSR_TO_MIXOUTL 0x0001 /* BYPASSR_TO_MIXOUTL */ 730f1c0a02fSMark Brown #define WM8903_BYPASSR_TO_MIXOUTL_MASK 0x0001 /* BYPASSR_TO_MIXOUTL */ 731f1c0a02fSMark Brown #define WM8903_BYPASSR_TO_MIXOUTL_SHIFT 0 /* BYPASSR_TO_MIXOUTL */ 732f1c0a02fSMark Brown #define WM8903_BYPASSR_TO_MIXOUTL_WIDTH 1 /* BYPASSR_TO_MIXOUTL */ 733f1c0a02fSMark Brown 734f1c0a02fSMark Brown /* 735f1c0a02fSMark Brown * R51 (0x33) - Analogue Right Mix 0 736f1c0a02fSMark Brown */ 737f1c0a02fSMark Brown #define WM8903_DACL_TO_MIXOUTR 0x0008 /* DACL_TO_MIXOUTR */ 738f1c0a02fSMark Brown #define WM8903_DACL_TO_MIXOUTR_MASK 0x0008 /* DACL_TO_MIXOUTR */ 739f1c0a02fSMark Brown #define WM8903_DACL_TO_MIXOUTR_SHIFT 3 /* DACL_TO_MIXOUTR */ 740f1c0a02fSMark Brown #define WM8903_DACL_TO_MIXOUTR_WIDTH 1 /* DACL_TO_MIXOUTR */ 741f1c0a02fSMark Brown #define WM8903_DACR_TO_MIXOUTR 0x0004 /* DACR_TO_MIXOUTR */ 742f1c0a02fSMark Brown #define WM8903_DACR_TO_MIXOUTR_MASK 0x0004 /* DACR_TO_MIXOUTR */ 743f1c0a02fSMark Brown #define WM8903_DACR_TO_MIXOUTR_SHIFT 2 /* DACR_TO_MIXOUTR */ 744f1c0a02fSMark Brown #define WM8903_DACR_TO_MIXOUTR_WIDTH 1 /* DACR_TO_MIXOUTR */ 745f1c0a02fSMark Brown #define WM8903_BYPASSL_TO_MIXOUTR 0x0002 /* BYPASSL_TO_MIXOUTR */ 746f1c0a02fSMark Brown #define WM8903_BYPASSL_TO_MIXOUTR_MASK 0x0002 /* BYPASSL_TO_MIXOUTR */ 747f1c0a02fSMark Brown #define WM8903_BYPASSL_TO_MIXOUTR_SHIFT 1 /* BYPASSL_TO_MIXOUTR */ 748f1c0a02fSMark Brown #define WM8903_BYPASSL_TO_MIXOUTR_WIDTH 1 /* BYPASSL_TO_MIXOUTR */ 749f1c0a02fSMark Brown #define WM8903_BYPASSR_TO_MIXOUTR 0x0001 /* BYPASSR_TO_MIXOUTR */ 750f1c0a02fSMark Brown #define WM8903_BYPASSR_TO_MIXOUTR_MASK 0x0001 /* BYPASSR_TO_MIXOUTR */ 751f1c0a02fSMark Brown #define WM8903_BYPASSR_TO_MIXOUTR_SHIFT 0 /* BYPASSR_TO_MIXOUTR */ 752f1c0a02fSMark Brown #define WM8903_BYPASSR_TO_MIXOUTR_WIDTH 1 /* BYPASSR_TO_MIXOUTR */ 753f1c0a02fSMark Brown 754f1c0a02fSMark Brown /* 755f1c0a02fSMark Brown * R52 (0x34) - Analogue Spk Mix Left 0 756f1c0a02fSMark Brown */ 757f1c0a02fSMark Brown #define WM8903_DACL_TO_MIXSPKL 0x0008 /* DACL_TO_MIXSPKL */ 758f1c0a02fSMark Brown #define WM8903_DACL_TO_MIXSPKL_MASK 0x0008 /* DACL_TO_MIXSPKL */ 759f1c0a02fSMark Brown #define WM8903_DACL_TO_MIXSPKL_SHIFT 3 /* DACL_TO_MIXSPKL */ 760f1c0a02fSMark Brown #define WM8903_DACL_TO_MIXSPKL_WIDTH 1 /* DACL_TO_MIXSPKL */ 761f1c0a02fSMark Brown #define WM8903_DACR_TO_MIXSPKL 0x0004 /* DACR_TO_MIXSPKL */ 762f1c0a02fSMark Brown #define WM8903_DACR_TO_MIXSPKL_MASK 0x0004 /* DACR_TO_MIXSPKL */ 763f1c0a02fSMark Brown #define WM8903_DACR_TO_MIXSPKL_SHIFT 2 /* DACR_TO_MIXSPKL */ 764f1c0a02fSMark Brown #define WM8903_DACR_TO_MIXSPKL_WIDTH 1 /* DACR_TO_MIXSPKL */ 765f1c0a02fSMark Brown #define WM8903_BYPASSL_TO_MIXSPKL 0x0002 /* BYPASSL_TO_MIXSPKL */ 766f1c0a02fSMark Brown #define WM8903_BYPASSL_TO_MIXSPKL_MASK 0x0002 /* BYPASSL_TO_MIXSPKL */ 767f1c0a02fSMark Brown #define WM8903_BYPASSL_TO_MIXSPKL_SHIFT 1 /* BYPASSL_TO_MIXSPKL */ 768f1c0a02fSMark Brown #define WM8903_BYPASSL_TO_MIXSPKL_WIDTH 1 /* BYPASSL_TO_MIXSPKL */ 769f1c0a02fSMark Brown #define WM8903_BYPASSR_TO_MIXSPKL 0x0001 /* BYPASSR_TO_MIXSPKL */ 770f1c0a02fSMark Brown #define WM8903_BYPASSR_TO_MIXSPKL_MASK 0x0001 /* BYPASSR_TO_MIXSPKL */ 771f1c0a02fSMark Brown #define WM8903_BYPASSR_TO_MIXSPKL_SHIFT 0 /* BYPASSR_TO_MIXSPKL */ 772f1c0a02fSMark Brown #define WM8903_BYPASSR_TO_MIXSPKL_WIDTH 1 /* BYPASSR_TO_MIXSPKL */ 773f1c0a02fSMark Brown 774f1c0a02fSMark Brown /* 775f1c0a02fSMark Brown * R53 (0x35) - Analogue Spk Mix Left 1 776f1c0a02fSMark Brown */ 777f1c0a02fSMark Brown #define WM8903_DACL_MIXSPKL_VOL 0x0008 /* DACL_MIXSPKL_VOL */ 778f1c0a02fSMark Brown #define WM8903_DACL_MIXSPKL_VOL_MASK 0x0008 /* DACL_MIXSPKL_VOL */ 779f1c0a02fSMark Brown #define WM8903_DACL_MIXSPKL_VOL_SHIFT 3 /* DACL_MIXSPKL_VOL */ 780f1c0a02fSMark Brown #define WM8903_DACL_MIXSPKL_VOL_WIDTH 1 /* DACL_MIXSPKL_VOL */ 781f1c0a02fSMark Brown #define WM8903_DACR_MIXSPKL_VOL 0x0004 /* DACR_MIXSPKL_VOL */ 782f1c0a02fSMark Brown #define WM8903_DACR_MIXSPKL_VOL_MASK 0x0004 /* DACR_MIXSPKL_VOL */ 783f1c0a02fSMark Brown #define WM8903_DACR_MIXSPKL_VOL_SHIFT 2 /* DACR_MIXSPKL_VOL */ 784f1c0a02fSMark Brown #define WM8903_DACR_MIXSPKL_VOL_WIDTH 1 /* DACR_MIXSPKL_VOL */ 785f1c0a02fSMark Brown #define WM8903_BYPASSL_MIXSPKL_VOL 0x0002 /* BYPASSL_MIXSPKL_VOL */ 786f1c0a02fSMark Brown #define WM8903_BYPASSL_MIXSPKL_VOL_MASK 0x0002 /* BYPASSL_MIXSPKL_VOL */ 787f1c0a02fSMark Brown #define WM8903_BYPASSL_MIXSPKL_VOL_SHIFT 1 /* BYPASSL_MIXSPKL_VOL */ 788f1c0a02fSMark Brown #define WM8903_BYPASSL_MIXSPKL_VOL_WIDTH 1 /* BYPASSL_MIXSPKL_VOL */ 789f1c0a02fSMark Brown #define WM8903_BYPASSR_MIXSPKL_VOL 0x0001 /* BYPASSR_MIXSPKL_VOL */ 790f1c0a02fSMark Brown #define WM8903_BYPASSR_MIXSPKL_VOL_MASK 0x0001 /* BYPASSR_MIXSPKL_VOL */ 791f1c0a02fSMark Brown #define WM8903_BYPASSR_MIXSPKL_VOL_SHIFT 0 /* BYPASSR_MIXSPKL_VOL */ 792f1c0a02fSMark Brown #define WM8903_BYPASSR_MIXSPKL_VOL_WIDTH 1 /* BYPASSR_MIXSPKL_VOL */ 793f1c0a02fSMark Brown 794f1c0a02fSMark Brown /* 795f1c0a02fSMark Brown * R54 (0x36) - Analogue Spk Mix Right 0 796f1c0a02fSMark Brown */ 797f1c0a02fSMark Brown #define WM8903_DACL_TO_MIXSPKR 0x0008 /* DACL_TO_MIXSPKR */ 798f1c0a02fSMark Brown #define WM8903_DACL_TO_MIXSPKR_MASK 0x0008 /* DACL_TO_MIXSPKR */ 799f1c0a02fSMark Brown #define WM8903_DACL_TO_MIXSPKR_SHIFT 3 /* DACL_TO_MIXSPKR */ 800f1c0a02fSMark Brown #define WM8903_DACL_TO_MIXSPKR_WIDTH 1 /* DACL_TO_MIXSPKR */ 801f1c0a02fSMark Brown #define WM8903_DACR_TO_MIXSPKR 0x0004 /* DACR_TO_MIXSPKR */ 802f1c0a02fSMark Brown #define WM8903_DACR_TO_MIXSPKR_MASK 0x0004 /* DACR_TO_MIXSPKR */ 803f1c0a02fSMark Brown #define WM8903_DACR_TO_MIXSPKR_SHIFT 2 /* DACR_TO_MIXSPKR */ 804f1c0a02fSMark Brown #define WM8903_DACR_TO_MIXSPKR_WIDTH 1 /* DACR_TO_MIXSPKR */ 805f1c0a02fSMark Brown #define WM8903_BYPASSL_TO_MIXSPKR 0x0002 /* BYPASSL_TO_MIXSPKR */ 806f1c0a02fSMark Brown #define WM8903_BYPASSL_TO_MIXSPKR_MASK 0x0002 /* BYPASSL_TO_MIXSPKR */ 807f1c0a02fSMark Brown #define WM8903_BYPASSL_TO_MIXSPKR_SHIFT 1 /* BYPASSL_TO_MIXSPKR */ 808f1c0a02fSMark Brown #define WM8903_BYPASSL_TO_MIXSPKR_WIDTH 1 /* BYPASSL_TO_MIXSPKR */ 809f1c0a02fSMark Brown #define WM8903_BYPASSR_TO_MIXSPKR 0x0001 /* BYPASSR_TO_MIXSPKR */ 810f1c0a02fSMark Brown #define WM8903_BYPASSR_TO_MIXSPKR_MASK 0x0001 /* BYPASSR_TO_MIXSPKR */ 811f1c0a02fSMark Brown #define WM8903_BYPASSR_TO_MIXSPKR_SHIFT 0 /* BYPASSR_TO_MIXSPKR */ 812f1c0a02fSMark Brown #define WM8903_BYPASSR_TO_MIXSPKR_WIDTH 1 /* BYPASSR_TO_MIXSPKR */ 813f1c0a02fSMark Brown 814f1c0a02fSMark Brown /* 815f1c0a02fSMark Brown * R55 (0x37) - Analogue Spk Mix Right 1 816f1c0a02fSMark Brown */ 817f1c0a02fSMark Brown #define WM8903_DACL_MIXSPKR_VOL 0x0008 /* DACL_MIXSPKR_VOL */ 818f1c0a02fSMark Brown #define WM8903_DACL_MIXSPKR_VOL_MASK 0x0008 /* DACL_MIXSPKR_VOL */ 819f1c0a02fSMark Brown #define WM8903_DACL_MIXSPKR_VOL_SHIFT 3 /* DACL_MIXSPKR_VOL */ 820f1c0a02fSMark Brown #define WM8903_DACL_MIXSPKR_VOL_WIDTH 1 /* DACL_MIXSPKR_VOL */ 821f1c0a02fSMark Brown #define WM8903_DACR_MIXSPKR_VOL 0x0004 /* DACR_MIXSPKR_VOL */ 822f1c0a02fSMark Brown #define WM8903_DACR_MIXSPKR_VOL_MASK 0x0004 /* DACR_MIXSPKR_VOL */ 823f1c0a02fSMark Brown #define WM8903_DACR_MIXSPKR_VOL_SHIFT 2 /* DACR_MIXSPKR_VOL */ 824f1c0a02fSMark Brown #define WM8903_DACR_MIXSPKR_VOL_WIDTH 1 /* DACR_MIXSPKR_VOL */ 825f1c0a02fSMark Brown #define WM8903_BYPASSL_MIXSPKR_VOL 0x0002 /* BYPASSL_MIXSPKR_VOL */ 826f1c0a02fSMark Brown #define WM8903_BYPASSL_MIXSPKR_VOL_MASK 0x0002 /* BYPASSL_MIXSPKR_VOL */ 827f1c0a02fSMark Brown #define WM8903_BYPASSL_MIXSPKR_VOL_SHIFT 1 /* BYPASSL_MIXSPKR_VOL */ 828f1c0a02fSMark Brown #define WM8903_BYPASSL_MIXSPKR_VOL_WIDTH 1 /* BYPASSL_MIXSPKR_VOL */ 829f1c0a02fSMark Brown #define WM8903_BYPASSR_MIXSPKR_VOL 0x0001 /* BYPASSR_MIXSPKR_VOL */ 830f1c0a02fSMark Brown #define WM8903_BYPASSR_MIXSPKR_VOL_MASK 0x0001 /* BYPASSR_MIXSPKR_VOL */ 831f1c0a02fSMark Brown #define WM8903_BYPASSR_MIXSPKR_VOL_SHIFT 0 /* BYPASSR_MIXSPKR_VOL */ 832f1c0a02fSMark Brown #define WM8903_BYPASSR_MIXSPKR_VOL_WIDTH 1 /* BYPASSR_MIXSPKR_VOL */ 833f1c0a02fSMark Brown 834f1c0a02fSMark Brown /* 835f1c0a02fSMark Brown * R57 (0x39) - Analogue OUT1 Left 836f1c0a02fSMark Brown */ 837f1c0a02fSMark Brown #define WM8903_HPL_MUTE 0x0100 /* HPL_MUTE */ 838f1c0a02fSMark Brown #define WM8903_HPL_MUTE_MASK 0x0100 /* HPL_MUTE */ 839f1c0a02fSMark Brown #define WM8903_HPL_MUTE_SHIFT 8 /* HPL_MUTE */ 840f1c0a02fSMark Brown #define WM8903_HPL_MUTE_WIDTH 1 /* HPL_MUTE */ 841f1c0a02fSMark Brown #define WM8903_HPOUTVU 0x0080 /* HPOUTVU */ 842f1c0a02fSMark Brown #define WM8903_HPOUTVU_MASK 0x0080 /* HPOUTVU */ 843f1c0a02fSMark Brown #define WM8903_HPOUTVU_SHIFT 7 /* HPOUTVU */ 844f1c0a02fSMark Brown #define WM8903_HPOUTVU_WIDTH 1 /* HPOUTVU */ 845f1c0a02fSMark Brown #define WM8903_HPOUTLZC 0x0040 /* HPOUTLZC */ 846f1c0a02fSMark Brown #define WM8903_HPOUTLZC_MASK 0x0040 /* HPOUTLZC */ 847f1c0a02fSMark Brown #define WM8903_HPOUTLZC_SHIFT 6 /* HPOUTLZC */ 848f1c0a02fSMark Brown #define WM8903_HPOUTLZC_WIDTH 1 /* HPOUTLZC */ 849f1c0a02fSMark Brown #define WM8903_HPOUTL_VOL_MASK 0x003F /* HPOUTL_VOL - [5:0] */ 850f1c0a02fSMark Brown #define WM8903_HPOUTL_VOL_SHIFT 0 /* HPOUTL_VOL - [5:0] */ 851f1c0a02fSMark Brown #define WM8903_HPOUTL_VOL_WIDTH 6 /* HPOUTL_VOL - [5:0] */ 852f1c0a02fSMark Brown 853f1c0a02fSMark Brown /* 854f1c0a02fSMark Brown * R58 (0x3A) - Analogue OUT1 Right 855f1c0a02fSMark Brown */ 856f1c0a02fSMark Brown #define WM8903_HPR_MUTE 0x0100 /* HPR_MUTE */ 857f1c0a02fSMark Brown #define WM8903_HPR_MUTE_MASK 0x0100 /* HPR_MUTE */ 858f1c0a02fSMark Brown #define WM8903_HPR_MUTE_SHIFT 8 /* HPR_MUTE */ 859f1c0a02fSMark Brown #define WM8903_HPR_MUTE_WIDTH 1 /* HPR_MUTE */ 860f1c0a02fSMark Brown #define WM8903_HPOUTVU 0x0080 /* HPOUTVU */ 861f1c0a02fSMark Brown #define WM8903_HPOUTVU_MASK 0x0080 /* HPOUTVU */ 862f1c0a02fSMark Brown #define WM8903_HPOUTVU_SHIFT 7 /* HPOUTVU */ 863f1c0a02fSMark Brown #define WM8903_HPOUTVU_WIDTH 1 /* HPOUTVU */ 864f1c0a02fSMark Brown #define WM8903_HPOUTRZC 0x0040 /* HPOUTRZC */ 865f1c0a02fSMark Brown #define WM8903_HPOUTRZC_MASK 0x0040 /* HPOUTRZC */ 866f1c0a02fSMark Brown #define WM8903_HPOUTRZC_SHIFT 6 /* HPOUTRZC */ 867f1c0a02fSMark Brown #define WM8903_HPOUTRZC_WIDTH 1 /* HPOUTRZC */ 868f1c0a02fSMark Brown #define WM8903_HPOUTR_VOL_MASK 0x003F /* HPOUTR_VOL - [5:0] */ 869f1c0a02fSMark Brown #define WM8903_HPOUTR_VOL_SHIFT 0 /* HPOUTR_VOL - [5:0] */ 870f1c0a02fSMark Brown #define WM8903_HPOUTR_VOL_WIDTH 6 /* HPOUTR_VOL - [5:0] */ 871f1c0a02fSMark Brown 872f1c0a02fSMark Brown /* 873f1c0a02fSMark Brown * R59 (0x3B) - Analogue OUT2 Left 874f1c0a02fSMark Brown */ 875f1c0a02fSMark Brown #define WM8903_LINEOUTL_MUTE 0x0100 /* LINEOUTL_MUTE */ 876f1c0a02fSMark Brown #define WM8903_LINEOUTL_MUTE_MASK 0x0100 /* LINEOUTL_MUTE */ 877f1c0a02fSMark Brown #define WM8903_LINEOUTL_MUTE_SHIFT 8 /* LINEOUTL_MUTE */ 878f1c0a02fSMark Brown #define WM8903_LINEOUTL_MUTE_WIDTH 1 /* LINEOUTL_MUTE */ 879f1c0a02fSMark Brown #define WM8903_LINEOUTVU 0x0080 /* LINEOUTVU */ 880f1c0a02fSMark Brown #define WM8903_LINEOUTVU_MASK 0x0080 /* LINEOUTVU */ 881f1c0a02fSMark Brown #define WM8903_LINEOUTVU_SHIFT 7 /* LINEOUTVU */ 882f1c0a02fSMark Brown #define WM8903_LINEOUTVU_WIDTH 1 /* LINEOUTVU */ 883f1c0a02fSMark Brown #define WM8903_LINEOUTLZC 0x0040 /* LINEOUTLZC */ 884f1c0a02fSMark Brown #define WM8903_LINEOUTLZC_MASK 0x0040 /* LINEOUTLZC */ 885f1c0a02fSMark Brown #define WM8903_LINEOUTLZC_SHIFT 6 /* LINEOUTLZC */ 886f1c0a02fSMark Brown #define WM8903_LINEOUTLZC_WIDTH 1 /* LINEOUTLZC */ 887f1c0a02fSMark Brown #define WM8903_LINEOUTL_VOL_MASK 0x003F /* LINEOUTL_VOL - [5:0] */ 888f1c0a02fSMark Brown #define WM8903_LINEOUTL_VOL_SHIFT 0 /* LINEOUTL_VOL - [5:0] */ 889f1c0a02fSMark Brown #define WM8903_LINEOUTL_VOL_WIDTH 6 /* LINEOUTL_VOL - [5:0] */ 890f1c0a02fSMark Brown 891f1c0a02fSMark Brown /* 892f1c0a02fSMark Brown * R60 (0x3C) - Analogue OUT2 Right 893f1c0a02fSMark Brown */ 894f1c0a02fSMark Brown #define WM8903_LINEOUTR_MUTE 0x0100 /* LINEOUTR_MUTE */ 895f1c0a02fSMark Brown #define WM8903_LINEOUTR_MUTE_MASK 0x0100 /* LINEOUTR_MUTE */ 896f1c0a02fSMark Brown #define WM8903_LINEOUTR_MUTE_SHIFT 8 /* LINEOUTR_MUTE */ 897f1c0a02fSMark Brown #define WM8903_LINEOUTR_MUTE_WIDTH 1 /* LINEOUTR_MUTE */ 898f1c0a02fSMark Brown #define WM8903_LINEOUTVU 0x0080 /* LINEOUTVU */ 899f1c0a02fSMark Brown #define WM8903_LINEOUTVU_MASK 0x0080 /* LINEOUTVU */ 900f1c0a02fSMark Brown #define WM8903_LINEOUTVU_SHIFT 7 /* LINEOUTVU */ 901f1c0a02fSMark Brown #define WM8903_LINEOUTVU_WIDTH 1 /* LINEOUTVU */ 902f1c0a02fSMark Brown #define WM8903_LINEOUTRZC 0x0040 /* LINEOUTRZC */ 903f1c0a02fSMark Brown #define WM8903_LINEOUTRZC_MASK 0x0040 /* LINEOUTRZC */ 904f1c0a02fSMark Brown #define WM8903_LINEOUTRZC_SHIFT 6 /* LINEOUTRZC */ 905f1c0a02fSMark Brown #define WM8903_LINEOUTRZC_WIDTH 1 /* LINEOUTRZC */ 906f1c0a02fSMark Brown #define WM8903_LINEOUTR_VOL_MASK 0x003F /* LINEOUTR_VOL - [5:0] */ 907f1c0a02fSMark Brown #define WM8903_LINEOUTR_VOL_SHIFT 0 /* LINEOUTR_VOL - [5:0] */ 908f1c0a02fSMark Brown #define WM8903_LINEOUTR_VOL_WIDTH 6 /* LINEOUTR_VOL - [5:0] */ 909f1c0a02fSMark Brown 910f1c0a02fSMark Brown /* 911f1c0a02fSMark Brown * R62 (0x3E) - Analogue OUT3 Left 912f1c0a02fSMark Brown */ 913f1c0a02fSMark Brown #define WM8903_SPKL_MUTE 0x0100 /* SPKL_MUTE */ 914f1c0a02fSMark Brown #define WM8903_SPKL_MUTE_MASK 0x0100 /* SPKL_MUTE */ 915f1c0a02fSMark Brown #define WM8903_SPKL_MUTE_SHIFT 8 /* SPKL_MUTE */ 916f1c0a02fSMark Brown #define WM8903_SPKL_MUTE_WIDTH 1 /* SPKL_MUTE */ 917f1c0a02fSMark Brown #define WM8903_SPKVU 0x0080 /* SPKVU */ 918f1c0a02fSMark Brown #define WM8903_SPKVU_MASK 0x0080 /* SPKVU */ 919f1c0a02fSMark Brown #define WM8903_SPKVU_SHIFT 7 /* SPKVU */ 920f1c0a02fSMark Brown #define WM8903_SPKVU_WIDTH 1 /* SPKVU */ 921f1c0a02fSMark Brown #define WM8903_SPKLZC 0x0040 /* SPKLZC */ 922f1c0a02fSMark Brown #define WM8903_SPKLZC_MASK 0x0040 /* SPKLZC */ 923f1c0a02fSMark Brown #define WM8903_SPKLZC_SHIFT 6 /* SPKLZC */ 924f1c0a02fSMark Brown #define WM8903_SPKLZC_WIDTH 1 /* SPKLZC */ 925f1c0a02fSMark Brown #define WM8903_SPKL_VOL_MASK 0x003F /* SPKL_VOL - [5:0] */ 926f1c0a02fSMark Brown #define WM8903_SPKL_VOL_SHIFT 0 /* SPKL_VOL - [5:0] */ 927f1c0a02fSMark Brown #define WM8903_SPKL_VOL_WIDTH 6 /* SPKL_VOL - [5:0] */ 928f1c0a02fSMark Brown 929f1c0a02fSMark Brown /* 930f1c0a02fSMark Brown * R63 (0x3F) - Analogue OUT3 Right 931f1c0a02fSMark Brown */ 932f1c0a02fSMark Brown #define WM8903_SPKR_MUTE 0x0100 /* SPKR_MUTE */ 933f1c0a02fSMark Brown #define WM8903_SPKR_MUTE_MASK 0x0100 /* SPKR_MUTE */ 934f1c0a02fSMark Brown #define WM8903_SPKR_MUTE_SHIFT 8 /* SPKR_MUTE */ 935f1c0a02fSMark Brown #define WM8903_SPKR_MUTE_WIDTH 1 /* SPKR_MUTE */ 936f1c0a02fSMark Brown #define WM8903_SPKVU 0x0080 /* SPKVU */ 937f1c0a02fSMark Brown #define WM8903_SPKVU_MASK 0x0080 /* SPKVU */ 938f1c0a02fSMark Brown #define WM8903_SPKVU_SHIFT 7 /* SPKVU */ 939f1c0a02fSMark Brown #define WM8903_SPKVU_WIDTH 1 /* SPKVU */ 940f1c0a02fSMark Brown #define WM8903_SPKRZC 0x0040 /* SPKRZC */ 941f1c0a02fSMark Brown #define WM8903_SPKRZC_MASK 0x0040 /* SPKRZC */ 942f1c0a02fSMark Brown #define WM8903_SPKRZC_SHIFT 6 /* SPKRZC */ 943f1c0a02fSMark Brown #define WM8903_SPKRZC_WIDTH 1 /* SPKRZC */ 944f1c0a02fSMark Brown #define WM8903_SPKR_VOL_MASK 0x003F /* SPKR_VOL - [5:0] */ 945f1c0a02fSMark Brown #define WM8903_SPKR_VOL_SHIFT 0 /* SPKR_VOL - [5:0] */ 946f1c0a02fSMark Brown #define WM8903_SPKR_VOL_WIDTH 6 /* SPKR_VOL - [5:0] */ 947f1c0a02fSMark Brown 948f1c0a02fSMark Brown /* 949f1c0a02fSMark Brown * R65 (0x41) - Analogue SPK Output Control 0 950f1c0a02fSMark Brown */ 951f1c0a02fSMark Brown #define WM8903_SPK_DISCHARGE 0x0002 /* SPK_DISCHARGE */ 952f1c0a02fSMark Brown #define WM8903_SPK_DISCHARGE_MASK 0x0002 /* SPK_DISCHARGE */ 953f1c0a02fSMark Brown #define WM8903_SPK_DISCHARGE_SHIFT 1 /* SPK_DISCHARGE */ 954f1c0a02fSMark Brown #define WM8903_SPK_DISCHARGE_WIDTH 1 /* SPK_DISCHARGE */ 955f1c0a02fSMark Brown #define WM8903_VROI 0x0001 /* VROI */ 956f1c0a02fSMark Brown #define WM8903_VROI_MASK 0x0001 /* VROI */ 957f1c0a02fSMark Brown #define WM8903_VROI_SHIFT 0 /* VROI */ 958f1c0a02fSMark Brown #define WM8903_VROI_WIDTH 1 /* VROI */ 959f1c0a02fSMark Brown 960f1c0a02fSMark Brown /* 961f1c0a02fSMark Brown * R67 (0x43) - DC Servo 0 962f1c0a02fSMark Brown */ 963f1c0a02fSMark Brown #define WM8903_DCS_MASTER_ENA 0x0010 /* DCS_MASTER_ENA */ 964f1c0a02fSMark Brown #define WM8903_DCS_MASTER_ENA_MASK 0x0010 /* DCS_MASTER_ENA */ 965f1c0a02fSMark Brown #define WM8903_DCS_MASTER_ENA_SHIFT 4 /* DCS_MASTER_ENA */ 966f1c0a02fSMark Brown #define WM8903_DCS_MASTER_ENA_WIDTH 1 /* DCS_MASTER_ENA */ 967f1c0a02fSMark Brown #define WM8903_DCS_ENA_MASK 0x000F /* DCS_ENA - [3:0] */ 968f1c0a02fSMark Brown #define WM8903_DCS_ENA_SHIFT 0 /* DCS_ENA - [3:0] */ 969f1c0a02fSMark Brown #define WM8903_DCS_ENA_WIDTH 4 /* DCS_ENA - [3:0] */ 970f1c0a02fSMark Brown 971f1c0a02fSMark Brown /* 972f1c0a02fSMark Brown * R69 (0x45) - DC Servo 2 973f1c0a02fSMark Brown */ 974f1c0a02fSMark Brown #define WM8903_DCS_MODE_MASK 0x0003 /* DCS_MODE - [1:0] */ 975f1c0a02fSMark Brown #define WM8903_DCS_MODE_SHIFT 0 /* DCS_MODE - [1:0] */ 976f1c0a02fSMark Brown #define WM8903_DCS_MODE_WIDTH 2 /* DCS_MODE - [1:0] */ 977f1c0a02fSMark Brown 978f1c0a02fSMark Brown /* 979f1c0a02fSMark Brown * R90 (0x5A) - Analogue HP 0 980f1c0a02fSMark Brown */ 981f1c0a02fSMark Brown #define WM8903_HPL_RMV_SHORT 0x0080 /* HPL_RMV_SHORT */ 982f1c0a02fSMark Brown #define WM8903_HPL_RMV_SHORT_MASK 0x0080 /* HPL_RMV_SHORT */ 983f1c0a02fSMark Brown #define WM8903_HPL_RMV_SHORT_SHIFT 7 /* HPL_RMV_SHORT */ 984f1c0a02fSMark Brown #define WM8903_HPL_RMV_SHORT_WIDTH 1 /* HPL_RMV_SHORT */ 985f1c0a02fSMark Brown #define WM8903_HPL_ENA_OUTP 0x0040 /* HPL_ENA_OUTP */ 986f1c0a02fSMark Brown #define WM8903_HPL_ENA_OUTP_MASK 0x0040 /* HPL_ENA_OUTP */ 987f1c0a02fSMark Brown #define WM8903_HPL_ENA_OUTP_SHIFT 6 /* HPL_ENA_OUTP */ 988f1c0a02fSMark Brown #define WM8903_HPL_ENA_OUTP_WIDTH 1 /* HPL_ENA_OUTP */ 989f1c0a02fSMark Brown #define WM8903_HPL_ENA_DLY 0x0020 /* HPL_ENA_DLY */ 990f1c0a02fSMark Brown #define WM8903_HPL_ENA_DLY_MASK 0x0020 /* HPL_ENA_DLY */ 991f1c0a02fSMark Brown #define WM8903_HPL_ENA_DLY_SHIFT 5 /* HPL_ENA_DLY */ 992f1c0a02fSMark Brown #define WM8903_HPL_ENA_DLY_WIDTH 1 /* HPL_ENA_DLY */ 993f1c0a02fSMark Brown #define WM8903_HPL_ENA 0x0010 /* HPL_ENA */ 994f1c0a02fSMark Brown #define WM8903_HPL_ENA_MASK 0x0010 /* HPL_ENA */ 995f1c0a02fSMark Brown #define WM8903_HPL_ENA_SHIFT 4 /* HPL_ENA */ 996f1c0a02fSMark Brown #define WM8903_HPL_ENA_WIDTH 1 /* HPL_ENA */ 997f1c0a02fSMark Brown #define WM8903_HPR_RMV_SHORT 0x0008 /* HPR_RMV_SHORT */ 998f1c0a02fSMark Brown #define WM8903_HPR_RMV_SHORT_MASK 0x0008 /* HPR_RMV_SHORT */ 999f1c0a02fSMark Brown #define WM8903_HPR_RMV_SHORT_SHIFT 3 /* HPR_RMV_SHORT */ 1000f1c0a02fSMark Brown #define WM8903_HPR_RMV_SHORT_WIDTH 1 /* HPR_RMV_SHORT */ 1001f1c0a02fSMark Brown #define WM8903_HPR_ENA_OUTP 0x0004 /* HPR_ENA_OUTP */ 1002f1c0a02fSMark Brown #define WM8903_HPR_ENA_OUTP_MASK 0x0004 /* HPR_ENA_OUTP */ 1003f1c0a02fSMark Brown #define WM8903_HPR_ENA_OUTP_SHIFT 2 /* HPR_ENA_OUTP */ 1004f1c0a02fSMark Brown #define WM8903_HPR_ENA_OUTP_WIDTH 1 /* HPR_ENA_OUTP */ 1005f1c0a02fSMark Brown #define WM8903_HPR_ENA_DLY 0x0002 /* HPR_ENA_DLY */ 1006f1c0a02fSMark Brown #define WM8903_HPR_ENA_DLY_MASK 0x0002 /* HPR_ENA_DLY */ 1007f1c0a02fSMark Brown #define WM8903_HPR_ENA_DLY_SHIFT 1 /* HPR_ENA_DLY */ 1008f1c0a02fSMark Brown #define WM8903_HPR_ENA_DLY_WIDTH 1 /* HPR_ENA_DLY */ 1009f1c0a02fSMark Brown #define WM8903_HPR_ENA 0x0001 /* HPR_ENA */ 1010f1c0a02fSMark Brown #define WM8903_HPR_ENA_MASK 0x0001 /* HPR_ENA */ 1011f1c0a02fSMark Brown #define WM8903_HPR_ENA_SHIFT 0 /* HPR_ENA */ 1012f1c0a02fSMark Brown #define WM8903_HPR_ENA_WIDTH 1 /* HPR_ENA */ 1013f1c0a02fSMark Brown 1014f1c0a02fSMark Brown /* 1015f1c0a02fSMark Brown * R94 (0x5E) - Analogue Lineout 0 1016f1c0a02fSMark Brown */ 1017f1c0a02fSMark Brown #define WM8903_LINEOUTL_RMV_SHORT 0x0080 /* LINEOUTL_RMV_SHORT */ 1018f1c0a02fSMark Brown #define WM8903_LINEOUTL_RMV_SHORT_MASK 0x0080 /* LINEOUTL_RMV_SHORT */ 1019f1c0a02fSMark Brown #define WM8903_LINEOUTL_RMV_SHORT_SHIFT 7 /* LINEOUTL_RMV_SHORT */ 1020f1c0a02fSMark Brown #define WM8903_LINEOUTL_RMV_SHORT_WIDTH 1 /* LINEOUTL_RMV_SHORT */ 1021f1c0a02fSMark Brown #define WM8903_LINEOUTL_ENA_OUTP 0x0040 /* LINEOUTL_ENA_OUTP */ 1022f1c0a02fSMark Brown #define WM8903_LINEOUTL_ENA_OUTP_MASK 0x0040 /* LINEOUTL_ENA_OUTP */ 1023f1c0a02fSMark Brown #define WM8903_LINEOUTL_ENA_OUTP_SHIFT 6 /* LINEOUTL_ENA_OUTP */ 1024f1c0a02fSMark Brown #define WM8903_LINEOUTL_ENA_OUTP_WIDTH 1 /* LINEOUTL_ENA_OUTP */ 1025f1c0a02fSMark Brown #define WM8903_LINEOUTL_ENA_DLY 0x0020 /* LINEOUTL_ENA_DLY */ 1026f1c0a02fSMark Brown #define WM8903_LINEOUTL_ENA_DLY_MASK 0x0020 /* LINEOUTL_ENA_DLY */ 1027f1c0a02fSMark Brown #define WM8903_LINEOUTL_ENA_DLY_SHIFT 5 /* LINEOUTL_ENA_DLY */ 1028f1c0a02fSMark Brown #define WM8903_LINEOUTL_ENA_DLY_WIDTH 1 /* LINEOUTL_ENA_DLY */ 1029f1c0a02fSMark Brown #define WM8903_LINEOUTL_ENA 0x0010 /* LINEOUTL_ENA */ 1030f1c0a02fSMark Brown #define WM8903_LINEOUTL_ENA_MASK 0x0010 /* LINEOUTL_ENA */ 1031f1c0a02fSMark Brown #define WM8903_LINEOUTL_ENA_SHIFT 4 /* LINEOUTL_ENA */ 1032f1c0a02fSMark Brown #define WM8903_LINEOUTL_ENA_WIDTH 1 /* LINEOUTL_ENA */ 1033f1c0a02fSMark Brown #define WM8903_LINEOUTR_RMV_SHORT 0x0008 /* LINEOUTR_RMV_SHORT */ 1034f1c0a02fSMark Brown #define WM8903_LINEOUTR_RMV_SHORT_MASK 0x0008 /* LINEOUTR_RMV_SHORT */ 1035f1c0a02fSMark Brown #define WM8903_LINEOUTR_RMV_SHORT_SHIFT 3 /* LINEOUTR_RMV_SHORT */ 1036f1c0a02fSMark Brown #define WM8903_LINEOUTR_RMV_SHORT_WIDTH 1 /* LINEOUTR_RMV_SHORT */ 1037f1c0a02fSMark Brown #define WM8903_LINEOUTR_ENA_OUTP 0x0004 /* LINEOUTR_ENA_OUTP */ 1038f1c0a02fSMark Brown #define WM8903_LINEOUTR_ENA_OUTP_MASK 0x0004 /* LINEOUTR_ENA_OUTP */ 1039f1c0a02fSMark Brown #define WM8903_LINEOUTR_ENA_OUTP_SHIFT 2 /* LINEOUTR_ENA_OUTP */ 1040f1c0a02fSMark Brown #define WM8903_LINEOUTR_ENA_OUTP_WIDTH 1 /* LINEOUTR_ENA_OUTP */ 1041f1c0a02fSMark Brown #define WM8903_LINEOUTR_ENA_DLY 0x0002 /* LINEOUTR_ENA_DLY */ 1042f1c0a02fSMark Brown #define WM8903_LINEOUTR_ENA_DLY_MASK 0x0002 /* LINEOUTR_ENA_DLY */ 1043f1c0a02fSMark Brown #define WM8903_LINEOUTR_ENA_DLY_SHIFT 1 /* LINEOUTR_ENA_DLY */ 1044f1c0a02fSMark Brown #define WM8903_LINEOUTR_ENA_DLY_WIDTH 1 /* LINEOUTR_ENA_DLY */ 1045f1c0a02fSMark Brown #define WM8903_LINEOUTR_ENA 0x0001 /* LINEOUTR_ENA */ 1046f1c0a02fSMark Brown #define WM8903_LINEOUTR_ENA_MASK 0x0001 /* LINEOUTR_ENA */ 1047f1c0a02fSMark Brown #define WM8903_LINEOUTR_ENA_SHIFT 0 /* LINEOUTR_ENA */ 1048f1c0a02fSMark Brown #define WM8903_LINEOUTR_ENA_WIDTH 1 /* LINEOUTR_ENA */ 1049f1c0a02fSMark Brown 1050f1c0a02fSMark Brown /* 1051f1c0a02fSMark Brown * R98 (0x62) - Charge Pump 0 1052f1c0a02fSMark Brown */ 1053f1c0a02fSMark Brown #define WM8903_CP_ENA 0x0001 /* CP_ENA */ 1054f1c0a02fSMark Brown #define WM8903_CP_ENA_MASK 0x0001 /* CP_ENA */ 1055f1c0a02fSMark Brown #define WM8903_CP_ENA_SHIFT 0 /* CP_ENA */ 1056f1c0a02fSMark Brown #define WM8903_CP_ENA_WIDTH 1 /* CP_ENA */ 1057f1c0a02fSMark Brown 1058f1c0a02fSMark Brown /* 1059f1c0a02fSMark Brown * R104 (0x68) - Class W 0 1060f1c0a02fSMark Brown */ 1061f1c0a02fSMark Brown #define WM8903_CP_DYN_FREQ 0x0002 /* CP_DYN_FREQ */ 1062f1c0a02fSMark Brown #define WM8903_CP_DYN_FREQ_MASK 0x0002 /* CP_DYN_FREQ */ 1063f1c0a02fSMark Brown #define WM8903_CP_DYN_FREQ_SHIFT 1 /* CP_DYN_FREQ */ 1064f1c0a02fSMark Brown #define WM8903_CP_DYN_FREQ_WIDTH 1 /* CP_DYN_FREQ */ 1065f1c0a02fSMark Brown #define WM8903_CP_DYN_V 0x0001 /* CP_DYN_V */ 1066f1c0a02fSMark Brown #define WM8903_CP_DYN_V_MASK 0x0001 /* CP_DYN_V */ 1067f1c0a02fSMark Brown #define WM8903_CP_DYN_V_SHIFT 0 /* CP_DYN_V */ 1068f1c0a02fSMark Brown #define WM8903_CP_DYN_V_WIDTH 1 /* CP_DYN_V */ 1069f1c0a02fSMark Brown 1070f1c0a02fSMark Brown /* 1071f1c0a02fSMark Brown * R108 (0x6C) - Write Sequencer 0 1072f1c0a02fSMark Brown */ 1073f1c0a02fSMark Brown #define WM8903_WSEQ_ENA 0x0100 /* WSEQ_ENA */ 1074f1c0a02fSMark Brown #define WM8903_WSEQ_ENA_MASK 0x0100 /* WSEQ_ENA */ 1075f1c0a02fSMark Brown #define WM8903_WSEQ_ENA_SHIFT 8 /* WSEQ_ENA */ 1076f1c0a02fSMark Brown #define WM8903_WSEQ_ENA_WIDTH 1 /* WSEQ_ENA */ 1077f1c0a02fSMark Brown #define WM8903_WSEQ_WRITE_INDEX_MASK 0x001F /* WSEQ_WRITE_INDEX - [4:0] */ 1078f1c0a02fSMark Brown #define WM8903_WSEQ_WRITE_INDEX_SHIFT 0 /* WSEQ_WRITE_INDEX - [4:0] */ 1079f1c0a02fSMark Brown #define WM8903_WSEQ_WRITE_INDEX_WIDTH 5 /* WSEQ_WRITE_INDEX - [4:0] */ 1080f1c0a02fSMark Brown 1081f1c0a02fSMark Brown /* 1082f1c0a02fSMark Brown * R109 (0x6D) - Write Sequencer 1 1083f1c0a02fSMark Brown */ 1084f1c0a02fSMark Brown #define WM8903_WSEQ_DATA_WIDTH_MASK 0x7000 /* WSEQ_DATA_WIDTH - [14:12] */ 1085f1c0a02fSMark Brown #define WM8903_WSEQ_DATA_WIDTH_SHIFT 12 /* WSEQ_DATA_WIDTH - [14:12] */ 1086f1c0a02fSMark Brown #define WM8903_WSEQ_DATA_WIDTH_WIDTH 3 /* WSEQ_DATA_WIDTH - [14:12] */ 1087f1c0a02fSMark Brown #define WM8903_WSEQ_DATA_START_MASK 0x0F00 /* WSEQ_DATA_START - [11:8] */ 1088f1c0a02fSMark Brown #define WM8903_WSEQ_DATA_START_SHIFT 8 /* WSEQ_DATA_START - [11:8] */ 1089f1c0a02fSMark Brown #define WM8903_WSEQ_DATA_START_WIDTH 4 /* WSEQ_DATA_START - [11:8] */ 1090f1c0a02fSMark Brown #define WM8903_WSEQ_ADDR_MASK 0x00FF /* WSEQ_ADDR - [7:0] */ 1091f1c0a02fSMark Brown #define WM8903_WSEQ_ADDR_SHIFT 0 /* WSEQ_ADDR - [7:0] */ 1092f1c0a02fSMark Brown #define WM8903_WSEQ_ADDR_WIDTH 8 /* WSEQ_ADDR - [7:0] */ 1093f1c0a02fSMark Brown 1094f1c0a02fSMark Brown /* 1095f1c0a02fSMark Brown * R110 (0x6E) - Write Sequencer 2 1096f1c0a02fSMark Brown */ 1097f1c0a02fSMark Brown #define WM8903_WSEQ_EOS 0x4000 /* WSEQ_EOS */ 1098f1c0a02fSMark Brown #define WM8903_WSEQ_EOS_MASK 0x4000 /* WSEQ_EOS */ 1099f1c0a02fSMark Brown #define WM8903_WSEQ_EOS_SHIFT 14 /* WSEQ_EOS */ 1100f1c0a02fSMark Brown #define WM8903_WSEQ_EOS_WIDTH 1 /* WSEQ_EOS */ 1101f1c0a02fSMark Brown #define WM8903_WSEQ_DELAY_MASK 0x0F00 /* WSEQ_DELAY - [11:8] */ 1102f1c0a02fSMark Brown #define WM8903_WSEQ_DELAY_SHIFT 8 /* WSEQ_DELAY - [11:8] */ 1103f1c0a02fSMark Brown #define WM8903_WSEQ_DELAY_WIDTH 4 /* WSEQ_DELAY - [11:8] */ 1104f1c0a02fSMark Brown #define WM8903_WSEQ_DATA_MASK 0x00FF /* WSEQ_DATA - [7:0] */ 1105f1c0a02fSMark Brown #define WM8903_WSEQ_DATA_SHIFT 0 /* WSEQ_DATA - [7:0] */ 1106f1c0a02fSMark Brown #define WM8903_WSEQ_DATA_WIDTH 8 /* WSEQ_DATA - [7:0] */ 1107f1c0a02fSMark Brown 1108f1c0a02fSMark Brown /* 1109f1c0a02fSMark Brown * R111 (0x6F) - Write Sequencer 3 1110f1c0a02fSMark Brown */ 1111f1c0a02fSMark Brown #define WM8903_WSEQ_ABORT 0x0200 /* WSEQ_ABORT */ 1112f1c0a02fSMark Brown #define WM8903_WSEQ_ABORT_MASK 0x0200 /* WSEQ_ABORT */ 1113f1c0a02fSMark Brown #define WM8903_WSEQ_ABORT_SHIFT 9 /* WSEQ_ABORT */ 1114f1c0a02fSMark Brown #define WM8903_WSEQ_ABORT_WIDTH 1 /* WSEQ_ABORT */ 1115f1c0a02fSMark Brown #define WM8903_WSEQ_START 0x0100 /* WSEQ_START */ 1116f1c0a02fSMark Brown #define WM8903_WSEQ_START_MASK 0x0100 /* WSEQ_START */ 1117f1c0a02fSMark Brown #define WM8903_WSEQ_START_SHIFT 8 /* WSEQ_START */ 1118f1c0a02fSMark Brown #define WM8903_WSEQ_START_WIDTH 1 /* WSEQ_START */ 1119f1c0a02fSMark Brown #define WM8903_WSEQ_START_INDEX_MASK 0x003F /* WSEQ_START_INDEX - [5:0] */ 1120f1c0a02fSMark Brown #define WM8903_WSEQ_START_INDEX_SHIFT 0 /* WSEQ_START_INDEX - [5:0] */ 1121f1c0a02fSMark Brown #define WM8903_WSEQ_START_INDEX_WIDTH 6 /* WSEQ_START_INDEX - [5:0] */ 1122f1c0a02fSMark Brown 1123f1c0a02fSMark Brown /* 1124f1c0a02fSMark Brown * R112 (0x70) - Write Sequencer 4 1125f1c0a02fSMark Brown */ 1126f1c0a02fSMark Brown #define WM8903_WSEQ_CURRENT_INDEX_MASK 0x03F0 /* WSEQ_CURRENT_INDEX - [9:4] */ 1127f1c0a02fSMark Brown #define WM8903_WSEQ_CURRENT_INDEX_SHIFT 4 /* WSEQ_CURRENT_INDEX - [9:4] */ 1128f1c0a02fSMark Brown #define WM8903_WSEQ_CURRENT_INDEX_WIDTH 6 /* WSEQ_CURRENT_INDEX - [9:4] */ 1129f1c0a02fSMark Brown #define WM8903_WSEQ_BUSY 0x0001 /* WSEQ_BUSY */ 1130f1c0a02fSMark Brown #define WM8903_WSEQ_BUSY_MASK 0x0001 /* WSEQ_BUSY */ 1131f1c0a02fSMark Brown #define WM8903_WSEQ_BUSY_SHIFT 0 /* WSEQ_BUSY */ 1132f1c0a02fSMark Brown #define WM8903_WSEQ_BUSY_WIDTH 1 /* WSEQ_BUSY */ 1133f1c0a02fSMark Brown 1134f1c0a02fSMark Brown /* 1135f1c0a02fSMark Brown * R114 (0x72) - Control Interface 1136f1c0a02fSMark Brown */ 1137f1c0a02fSMark Brown #define WM8903_MASK_WRITE_ENA 0x0001 /* MASK_WRITE_ENA */ 1138f1c0a02fSMark Brown #define WM8903_MASK_WRITE_ENA_MASK 0x0001 /* MASK_WRITE_ENA */ 1139f1c0a02fSMark Brown #define WM8903_MASK_WRITE_ENA_SHIFT 0 /* MASK_WRITE_ENA */ 1140f1c0a02fSMark Brown #define WM8903_MASK_WRITE_ENA_WIDTH 1 /* MASK_WRITE_ENA */ 1141f1c0a02fSMark Brown 1142f1c0a02fSMark Brown /* 1143f1c0a02fSMark Brown * R116 (0x74) - GPIO Control 1 1144f1c0a02fSMark Brown */ 1145f1c0a02fSMark Brown #define WM8903_GP1_FN_MASK 0x1F00 /* GP1_FN - [12:8] */ 1146f1c0a02fSMark Brown #define WM8903_GP1_FN_SHIFT 8 /* GP1_FN - [12:8] */ 1147f1c0a02fSMark Brown #define WM8903_GP1_FN_WIDTH 5 /* GP1_FN - [12:8] */ 1148f1c0a02fSMark Brown #define WM8903_GP1_DIR 0x0080 /* GP1_DIR */ 1149f1c0a02fSMark Brown #define WM8903_GP1_DIR_MASK 0x0080 /* GP1_DIR */ 1150f1c0a02fSMark Brown #define WM8903_GP1_DIR_SHIFT 7 /* GP1_DIR */ 1151f1c0a02fSMark Brown #define WM8903_GP1_DIR_WIDTH 1 /* GP1_DIR */ 1152f1c0a02fSMark Brown #define WM8903_GP1_OP_CFG 0x0040 /* GP1_OP_CFG */ 1153f1c0a02fSMark Brown #define WM8903_GP1_OP_CFG_MASK 0x0040 /* GP1_OP_CFG */ 1154f1c0a02fSMark Brown #define WM8903_GP1_OP_CFG_SHIFT 6 /* GP1_OP_CFG */ 1155f1c0a02fSMark Brown #define WM8903_GP1_OP_CFG_WIDTH 1 /* GP1_OP_CFG */ 1156f1c0a02fSMark Brown #define WM8903_GP1_IP_CFG 0x0020 /* GP1_IP_CFG */ 1157f1c0a02fSMark Brown #define WM8903_GP1_IP_CFG_MASK 0x0020 /* GP1_IP_CFG */ 1158f1c0a02fSMark Brown #define WM8903_GP1_IP_CFG_SHIFT 5 /* GP1_IP_CFG */ 1159f1c0a02fSMark Brown #define WM8903_GP1_IP_CFG_WIDTH 1 /* GP1_IP_CFG */ 1160f1c0a02fSMark Brown #define WM8903_GP1_LVL 0x0010 /* GP1_LVL */ 1161f1c0a02fSMark Brown #define WM8903_GP1_LVL_MASK 0x0010 /* GP1_LVL */ 1162f1c0a02fSMark Brown #define WM8903_GP1_LVL_SHIFT 4 /* GP1_LVL */ 1163f1c0a02fSMark Brown #define WM8903_GP1_LVL_WIDTH 1 /* GP1_LVL */ 1164f1c0a02fSMark Brown #define WM8903_GP1_PD 0x0008 /* GP1_PD */ 1165f1c0a02fSMark Brown #define WM8903_GP1_PD_MASK 0x0008 /* GP1_PD */ 1166f1c0a02fSMark Brown #define WM8903_GP1_PD_SHIFT 3 /* GP1_PD */ 1167f1c0a02fSMark Brown #define WM8903_GP1_PD_WIDTH 1 /* GP1_PD */ 1168f1c0a02fSMark Brown #define WM8903_GP1_PU 0x0004 /* GP1_PU */ 1169f1c0a02fSMark Brown #define WM8903_GP1_PU_MASK 0x0004 /* GP1_PU */ 1170f1c0a02fSMark Brown #define WM8903_GP1_PU_SHIFT 2 /* GP1_PU */ 1171f1c0a02fSMark Brown #define WM8903_GP1_PU_WIDTH 1 /* GP1_PU */ 1172f1c0a02fSMark Brown #define WM8903_GP1_INTMODE 0x0002 /* GP1_INTMODE */ 1173f1c0a02fSMark Brown #define WM8903_GP1_INTMODE_MASK 0x0002 /* GP1_INTMODE */ 1174f1c0a02fSMark Brown #define WM8903_GP1_INTMODE_SHIFT 1 /* GP1_INTMODE */ 1175f1c0a02fSMark Brown #define WM8903_GP1_INTMODE_WIDTH 1 /* GP1_INTMODE */ 1176f1c0a02fSMark Brown #define WM8903_GP1_DB 0x0001 /* GP1_DB */ 1177f1c0a02fSMark Brown #define WM8903_GP1_DB_MASK 0x0001 /* GP1_DB */ 1178f1c0a02fSMark Brown #define WM8903_GP1_DB_SHIFT 0 /* GP1_DB */ 1179f1c0a02fSMark Brown #define WM8903_GP1_DB_WIDTH 1 /* GP1_DB */ 1180f1c0a02fSMark Brown 1181f1c0a02fSMark Brown /* 1182f1c0a02fSMark Brown * R117 (0x75) - GPIO Control 2 1183f1c0a02fSMark Brown */ 1184f1c0a02fSMark Brown #define WM8903_GP2_FN_MASK 0x1F00 /* GP2_FN - [12:8] */ 1185f1c0a02fSMark Brown #define WM8903_GP2_FN_SHIFT 8 /* GP2_FN - [12:8] */ 1186f1c0a02fSMark Brown #define WM8903_GP2_FN_WIDTH 5 /* GP2_FN - [12:8] */ 1187f1c0a02fSMark Brown #define WM8903_GP2_DIR 0x0080 /* GP2_DIR */ 1188f1c0a02fSMark Brown #define WM8903_GP2_DIR_MASK 0x0080 /* GP2_DIR */ 1189f1c0a02fSMark Brown #define WM8903_GP2_DIR_SHIFT 7 /* GP2_DIR */ 1190f1c0a02fSMark Brown #define WM8903_GP2_DIR_WIDTH 1 /* GP2_DIR */ 1191f1c0a02fSMark Brown #define WM8903_GP2_OP_CFG 0x0040 /* GP2_OP_CFG */ 1192f1c0a02fSMark Brown #define WM8903_GP2_OP_CFG_MASK 0x0040 /* GP2_OP_CFG */ 1193f1c0a02fSMark Brown #define WM8903_GP2_OP_CFG_SHIFT 6 /* GP2_OP_CFG */ 1194f1c0a02fSMark Brown #define WM8903_GP2_OP_CFG_WIDTH 1 /* GP2_OP_CFG */ 1195f1c0a02fSMark Brown #define WM8903_GP2_IP_CFG 0x0020 /* GP2_IP_CFG */ 1196f1c0a02fSMark Brown #define WM8903_GP2_IP_CFG_MASK 0x0020 /* GP2_IP_CFG */ 1197f1c0a02fSMark Brown #define WM8903_GP2_IP_CFG_SHIFT 5 /* GP2_IP_CFG */ 1198f1c0a02fSMark Brown #define WM8903_GP2_IP_CFG_WIDTH 1 /* GP2_IP_CFG */ 1199f1c0a02fSMark Brown #define WM8903_GP2_LVL 0x0010 /* GP2_LVL */ 1200f1c0a02fSMark Brown #define WM8903_GP2_LVL_MASK 0x0010 /* GP2_LVL */ 1201f1c0a02fSMark Brown #define WM8903_GP2_LVL_SHIFT 4 /* GP2_LVL */ 1202f1c0a02fSMark Brown #define WM8903_GP2_LVL_WIDTH 1 /* GP2_LVL */ 1203f1c0a02fSMark Brown #define WM8903_GP2_PD 0x0008 /* GP2_PD */ 1204f1c0a02fSMark Brown #define WM8903_GP2_PD_MASK 0x0008 /* GP2_PD */ 1205f1c0a02fSMark Brown #define WM8903_GP2_PD_SHIFT 3 /* GP2_PD */ 1206f1c0a02fSMark Brown #define WM8903_GP2_PD_WIDTH 1 /* GP2_PD */ 1207f1c0a02fSMark Brown #define WM8903_GP2_PU 0x0004 /* GP2_PU */ 1208f1c0a02fSMark Brown #define WM8903_GP2_PU_MASK 0x0004 /* GP2_PU */ 1209f1c0a02fSMark Brown #define WM8903_GP2_PU_SHIFT 2 /* GP2_PU */ 1210f1c0a02fSMark Brown #define WM8903_GP2_PU_WIDTH 1 /* GP2_PU */ 1211f1c0a02fSMark Brown #define WM8903_GP2_INTMODE 0x0002 /* GP2_INTMODE */ 1212f1c0a02fSMark Brown #define WM8903_GP2_INTMODE_MASK 0x0002 /* GP2_INTMODE */ 1213f1c0a02fSMark Brown #define WM8903_GP2_INTMODE_SHIFT 1 /* GP2_INTMODE */ 1214f1c0a02fSMark Brown #define WM8903_GP2_INTMODE_WIDTH 1 /* GP2_INTMODE */ 1215f1c0a02fSMark Brown #define WM8903_GP2_DB 0x0001 /* GP2_DB */ 1216f1c0a02fSMark Brown #define WM8903_GP2_DB_MASK 0x0001 /* GP2_DB */ 1217f1c0a02fSMark Brown #define WM8903_GP2_DB_SHIFT 0 /* GP2_DB */ 1218f1c0a02fSMark Brown #define WM8903_GP2_DB_WIDTH 1 /* GP2_DB */ 1219f1c0a02fSMark Brown 1220f1c0a02fSMark Brown /* 1221f1c0a02fSMark Brown * R118 (0x76) - GPIO Control 3 1222f1c0a02fSMark Brown */ 1223f1c0a02fSMark Brown #define WM8903_GP3_FN_MASK 0x1F00 /* GP3_FN - [12:8] */ 1224f1c0a02fSMark Brown #define WM8903_GP3_FN_SHIFT 8 /* GP3_FN - [12:8] */ 1225f1c0a02fSMark Brown #define WM8903_GP3_FN_WIDTH 5 /* GP3_FN - [12:8] */ 1226f1c0a02fSMark Brown #define WM8903_GP3_DIR 0x0080 /* GP3_DIR */ 1227f1c0a02fSMark Brown #define WM8903_GP3_DIR_MASK 0x0080 /* GP3_DIR */ 1228f1c0a02fSMark Brown #define WM8903_GP3_DIR_SHIFT 7 /* GP3_DIR */ 1229f1c0a02fSMark Brown #define WM8903_GP3_DIR_WIDTH 1 /* GP3_DIR */ 1230f1c0a02fSMark Brown #define WM8903_GP3_OP_CFG 0x0040 /* GP3_OP_CFG */ 1231f1c0a02fSMark Brown #define WM8903_GP3_OP_CFG_MASK 0x0040 /* GP3_OP_CFG */ 1232f1c0a02fSMark Brown #define WM8903_GP3_OP_CFG_SHIFT 6 /* GP3_OP_CFG */ 1233f1c0a02fSMark Brown #define WM8903_GP3_OP_CFG_WIDTH 1 /* GP3_OP_CFG */ 1234f1c0a02fSMark Brown #define WM8903_GP3_IP_CFG 0x0020 /* GP3_IP_CFG */ 1235f1c0a02fSMark Brown #define WM8903_GP3_IP_CFG_MASK 0x0020 /* GP3_IP_CFG */ 1236f1c0a02fSMark Brown #define WM8903_GP3_IP_CFG_SHIFT 5 /* GP3_IP_CFG */ 1237f1c0a02fSMark Brown #define WM8903_GP3_IP_CFG_WIDTH 1 /* GP3_IP_CFG */ 1238f1c0a02fSMark Brown #define WM8903_GP3_LVL 0x0010 /* GP3_LVL */ 1239f1c0a02fSMark Brown #define WM8903_GP3_LVL_MASK 0x0010 /* GP3_LVL */ 1240f1c0a02fSMark Brown #define WM8903_GP3_LVL_SHIFT 4 /* GP3_LVL */ 1241f1c0a02fSMark Brown #define WM8903_GP3_LVL_WIDTH 1 /* GP3_LVL */ 1242f1c0a02fSMark Brown #define WM8903_GP3_PD 0x0008 /* GP3_PD */ 1243f1c0a02fSMark Brown #define WM8903_GP3_PD_MASK 0x0008 /* GP3_PD */ 1244f1c0a02fSMark Brown #define WM8903_GP3_PD_SHIFT 3 /* GP3_PD */ 1245f1c0a02fSMark Brown #define WM8903_GP3_PD_WIDTH 1 /* GP3_PD */ 1246f1c0a02fSMark Brown #define WM8903_GP3_PU 0x0004 /* GP3_PU */ 1247f1c0a02fSMark Brown #define WM8903_GP3_PU_MASK 0x0004 /* GP3_PU */ 1248f1c0a02fSMark Brown #define WM8903_GP3_PU_SHIFT 2 /* GP3_PU */ 1249f1c0a02fSMark Brown #define WM8903_GP3_PU_WIDTH 1 /* GP3_PU */ 1250f1c0a02fSMark Brown #define WM8903_GP3_INTMODE 0x0002 /* GP3_INTMODE */ 1251f1c0a02fSMark Brown #define WM8903_GP3_INTMODE_MASK 0x0002 /* GP3_INTMODE */ 1252f1c0a02fSMark Brown #define WM8903_GP3_INTMODE_SHIFT 1 /* GP3_INTMODE */ 1253f1c0a02fSMark Brown #define WM8903_GP3_INTMODE_WIDTH 1 /* GP3_INTMODE */ 1254f1c0a02fSMark Brown #define WM8903_GP3_DB 0x0001 /* GP3_DB */ 1255f1c0a02fSMark Brown #define WM8903_GP3_DB_MASK 0x0001 /* GP3_DB */ 1256f1c0a02fSMark Brown #define WM8903_GP3_DB_SHIFT 0 /* GP3_DB */ 1257f1c0a02fSMark Brown #define WM8903_GP3_DB_WIDTH 1 /* GP3_DB */ 1258f1c0a02fSMark Brown 1259f1c0a02fSMark Brown /* 1260f1c0a02fSMark Brown * R119 (0x77) - GPIO Control 4 1261f1c0a02fSMark Brown */ 1262f1c0a02fSMark Brown #define WM8903_GP4_FN_MASK 0x1F00 /* GP4_FN - [12:8] */ 1263f1c0a02fSMark Brown #define WM8903_GP4_FN_SHIFT 8 /* GP4_FN - [12:8] */ 1264f1c0a02fSMark Brown #define WM8903_GP4_FN_WIDTH 5 /* GP4_FN - [12:8] */ 1265f1c0a02fSMark Brown #define WM8903_GP4_DIR 0x0080 /* GP4_DIR */ 1266f1c0a02fSMark Brown #define WM8903_GP4_DIR_MASK 0x0080 /* GP4_DIR */ 1267f1c0a02fSMark Brown #define WM8903_GP4_DIR_SHIFT 7 /* GP4_DIR */ 1268f1c0a02fSMark Brown #define WM8903_GP4_DIR_WIDTH 1 /* GP4_DIR */ 1269f1c0a02fSMark Brown #define WM8903_GP4_OP_CFG 0x0040 /* GP4_OP_CFG */ 1270f1c0a02fSMark Brown #define WM8903_GP4_OP_CFG_MASK 0x0040 /* GP4_OP_CFG */ 1271f1c0a02fSMark Brown #define WM8903_GP4_OP_CFG_SHIFT 6 /* GP4_OP_CFG */ 1272f1c0a02fSMark Brown #define WM8903_GP4_OP_CFG_WIDTH 1 /* GP4_OP_CFG */ 1273f1c0a02fSMark Brown #define WM8903_GP4_IP_CFG 0x0020 /* GP4_IP_CFG */ 1274f1c0a02fSMark Brown #define WM8903_GP4_IP_CFG_MASK 0x0020 /* GP4_IP_CFG */ 1275f1c0a02fSMark Brown #define WM8903_GP4_IP_CFG_SHIFT 5 /* GP4_IP_CFG */ 1276f1c0a02fSMark Brown #define WM8903_GP4_IP_CFG_WIDTH 1 /* GP4_IP_CFG */ 1277f1c0a02fSMark Brown #define WM8903_GP4_LVL 0x0010 /* GP4_LVL */ 1278f1c0a02fSMark Brown #define WM8903_GP4_LVL_MASK 0x0010 /* GP4_LVL */ 1279f1c0a02fSMark Brown #define WM8903_GP4_LVL_SHIFT 4 /* GP4_LVL */ 1280f1c0a02fSMark Brown #define WM8903_GP4_LVL_WIDTH 1 /* GP4_LVL */ 1281f1c0a02fSMark Brown #define WM8903_GP4_PD 0x0008 /* GP4_PD */ 1282f1c0a02fSMark Brown #define WM8903_GP4_PD_MASK 0x0008 /* GP4_PD */ 1283f1c0a02fSMark Brown #define WM8903_GP4_PD_SHIFT 3 /* GP4_PD */ 1284f1c0a02fSMark Brown #define WM8903_GP4_PD_WIDTH 1 /* GP4_PD */ 1285f1c0a02fSMark Brown #define WM8903_GP4_PU 0x0004 /* GP4_PU */ 1286f1c0a02fSMark Brown #define WM8903_GP4_PU_MASK 0x0004 /* GP4_PU */ 1287f1c0a02fSMark Brown #define WM8903_GP4_PU_SHIFT 2 /* GP4_PU */ 1288f1c0a02fSMark Brown #define WM8903_GP4_PU_WIDTH 1 /* GP4_PU */ 1289f1c0a02fSMark Brown #define WM8903_GP4_INTMODE 0x0002 /* GP4_INTMODE */ 1290f1c0a02fSMark Brown #define WM8903_GP4_INTMODE_MASK 0x0002 /* GP4_INTMODE */ 1291f1c0a02fSMark Brown #define WM8903_GP4_INTMODE_SHIFT 1 /* GP4_INTMODE */ 1292f1c0a02fSMark Brown #define WM8903_GP4_INTMODE_WIDTH 1 /* GP4_INTMODE */ 1293f1c0a02fSMark Brown #define WM8903_GP4_DB 0x0001 /* GP4_DB */ 1294f1c0a02fSMark Brown #define WM8903_GP4_DB_MASK 0x0001 /* GP4_DB */ 1295f1c0a02fSMark Brown #define WM8903_GP4_DB_SHIFT 0 /* GP4_DB */ 1296f1c0a02fSMark Brown #define WM8903_GP4_DB_WIDTH 1 /* GP4_DB */ 1297f1c0a02fSMark Brown 1298f1c0a02fSMark Brown /* 1299f1c0a02fSMark Brown * R120 (0x78) - GPIO Control 5 1300f1c0a02fSMark Brown */ 1301f1c0a02fSMark Brown #define WM8903_GP5_FN_MASK 0x1F00 /* GP5_FN - [12:8] */ 1302f1c0a02fSMark Brown #define WM8903_GP5_FN_SHIFT 8 /* GP5_FN - [12:8] */ 1303f1c0a02fSMark Brown #define WM8903_GP5_FN_WIDTH 5 /* GP5_FN - [12:8] */ 1304f1c0a02fSMark Brown #define WM8903_GP5_DIR 0x0080 /* GP5_DIR */ 1305f1c0a02fSMark Brown #define WM8903_GP5_DIR_MASK 0x0080 /* GP5_DIR */ 1306f1c0a02fSMark Brown #define WM8903_GP5_DIR_SHIFT 7 /* GP5_DIR */ 1307f1c0a02fSMark Brown #define WM8903_GP5_DIR_WIDTH 1 /* GP5_DIR */ 1308f1c0a02fSMark Brown #define WM8903_GP5_OP_CFG 0x0040 /* GP5_OP_CFG */ 1309f1c0a02fSMark Brown #define WM8903_GP5_OP_CFG_MASK 0x0040 /* GP5_OP_CFG */ 1310f1c0a02fSMark Brown #define WM8903_GP5_OP_CFG_SHIFT 6 /* GP5_OP_CFG */ 1311f1c0a02fSMark Brown #define WM8903_GP5_OP_CFG_WIDTH 1 /* GP5_OP_CFG */ 1312f1c0a02fSMark Brown #define WM8903_GP5_IP_CFG 0x0020 /* GP5_IP_CFG */ 1313f1c0a02fSMark Brown #define WM8903_GP5_IP_CFG_MASK 0x0020 /* GP5_IP_CFG */ 1314f1c0a02fSMark Brown #define WM8903_GP5_IP_CFG_SHIFT 5 /* GP5_IP_CFG */ 1315f1c0a02fSMark Brown #define WM8903_GP5_IP_CFG_WIDTH 1 /* GP5_IP_CFG */ 1316f1c0a02fSMark Brown #define WM8903_GP5_LVL 0x0010 /* GP5_LVL */ 1317f1c0a02fSMark Brown #define WM8903_GP5_LVL_MASK 0x0010 /* GP5_LVL */ 1318f1c0a02fSMark Brown #define WM8903_GP5_LVL_SHIFT 4 /* GP5_LVL */ 1319f1c0a02fSMark Brown #define WM8903_GP5_LVL_WIDTH 1 /* GP5_LVL */ 1320f1c0a02fSMark Brown #define WM8903_GP5_PD 0x0008 /* GP5_PD */ 1321f1c0a02fSMark Brown #define WM8903_GP5_PD_MASK 0x0008 /* GP5_PD */ 1322f1c0a02fSMark Brown #define WM8903_GP5_PD_SHIFT 3 /* GP5_PD */ 1323f1c0a02fSMark Brown #define WM8903_GP5_PD_WIDTH 1 /* GP5_PD */ 1324f1c0a02fSMark Brown #define WM8903_GP5_PU 0x0004 /* GP5_PU */ 1325f1c0a02fSMark Brown #define WM8903_GP5_PU_MASK 0x0004 /* GP5_PU */ 1326f1c0a02fSMark Brown #define WM8903_GP5_PU_SHIFT 2 /* GP5_PU */ 1327f1c0a02fSMark Brown #define WM8903_GP5_PU_WIDTH 1 /* GP5_PU */ 1328f1c0a02fSMark Brown #define WM8903_GP5_INTMODE 0x0002 /* GP5_INTMODE */ 1329f1c0a02fSMark Brown #define WM8903_GP5_INTMODE_MASK 0x0002 /* GP5_INTMODE */ 1330f1c0a02fSMark Brown #define WM8903_GP5_INTMODE_SHIFT 1 /* GP5_INTMODE */ 1331f1c0a02fSMark Brown #define WM8903_GP5_INTMODE_WIDTH 1 /* GP5_INTMODE */ 1332f1c0a02fSMark Brown #define WM8903_GP5_DB 0x0001 /* GP5_DB */ 1333f1c0a02fSMark Brown #define WM8903_GP5_DB_MASK 0x0001 /* GP5_DB */ 1334f1c0a02fSMark Brown #define WM8903_GP5_DB_SHIFT 0 /* GP5_DB */ 1335f1c0a02fSMark Brown #define WM8903_GP5_DB_WIDTH 1 /* GP5_DB */ 1336f1c0a02fSMark Brown 1337f1c0a02fSMark Brown /* 1338f1c0a02fSMark Brown * R121 (0x79) - Interrupt Status 1 1339f1c0a02fSMark Brown */ 1340f1c0a02fSMark Brown #define WM8903_MICSHRT_EINT 0x8000 /* MICSHRT_EINT */ 1341f1c0a02fSMark Brown #define WM8903_MICSHRT_EINT_MASK 0x8000 /* MICSHRT_EINT */ 1342f1c0a02fSMark Brown #define WM8903_MICSHRT_EINT_SHIFT 15 /* MICSHRT_EINT */ 1343f1c0a02fSMark Brown #define WM8903_MICSHRT_EINT_WIDTH 1 /* MICSHRT_EINT */ 1344f1c0a02fSMark Brown #define WM8903_MICDET_EINT 0x4000 /* MICDET_EINT */ 1345f1c0a02fSMark Brown #define WM8903_MICDET_EINT_MASK 0x4000 /* MICDET_EINT */ 1346f1c0a02fSMark Brown #define WM8903_MICDET_EINT_SHIFT 14 /* MICDET_EINT */ 1347f1c0a02fSMark Brown #define WM8903_MICDET_EINT_WIDTH 1 /* MICDET_EINT */ 1348f1c0a02fSMark Brown #define WM8903_WSEQ_BUSY_EINT 0x2000 /* WSEQ_BUSY_EINT */ 1349f1c0a02fSMark Brown #define WM8903_WSEQ_BUSY_EINT_MASK 0x2000 /* WSEQ_BUSY_EINT */ 1350f1c0a02fSMark Brown #define WM8903_WSEQ_BUSY_EINT_SHIFT 13 /* WSEQ_BUSY_EINT */ 1351f1c0a02fSMark Brown #define WM8903_WSEQ_BUSY_EINT_WIDTH 1 /* WSEQ_BUSY_EINT */ 1352f1c0a02fSMark Brown #define WM8903_GP5_EINT 0x0010 /* GP5_EINT */ 1353f1c0a02fSMark Brown #define WM8903_GP5_EINT_MASK 0x0010 /* GP5_EINT */ 1354f1c0a02fSMark Brown #define WM8903_GP5_EINT_SHIFT 4 /* GP5_EINT */ 1355f1c0a02fSMark Brown #define WM8903_GP5_EINT_WIDTH 1 /* GP5_EINT */ 1356f1c0a02fSMark Brown #define WM8903_GP4_EINT 0x0008 /* GP4_EINT */ 1357f1c0a02fSMark Brown #define WM8903_GP4_EINT_MASK 0x0008 /* GP4_EINT */ 1358f1c0a02fSMark Brown #define WM8903_GP4_EINT_SHIFT 3 /* GP4_EINT */ 1359f1c0a02fSMark Brown #define WM8903_GP4_EINT_WIDTH 1 /* GP4_EINT */ 1360f1c0a02fSMark Brown #define WM8903_GP3_EINT 0x0004 /* GP3_EINT */ 1361f1c0a02fSMark Brown #define WM8903_GP3_EINT_MASK 0x0004 /* GP3_EINT */ 1362f1c0a02fSMark Brown #define WM8903_GP3_EINT_SHIFT 2 /* GP3_EINT */ 1363f1c0a02fSMark Brown #define WM8903_GP3_EINT_WIDTH 1 /* GP3_EINT */ 1364f1c0a02fSMark Brown #define WM8903_GP2_EINT 0x0002 /* GP2_EINT */ 1365f1c0a02fSMark Brown #define WM8903_GP2_EINT_MASK 0x0002 /* GP2_EINT */ 1366f1c0a02fSMark Brown #define WM8903_GP2_EINT_SHIFT 1 /* GP2_EINT */ 1367f1c0a02fSMark Brown #define WM8903_GP2_EINT_WIDTH 1 /* GP2_EINT */ 1368f1c0a02fSMark Brown #define WM8903_GP1_EINT 0x0001 /* GP1_EINT */ 1369f1c0a02fSMark Brown #define WM8903_GP1_EINT_MASK 0x0001 /* GP1_EINT */ 1370f1c0a02fSMark Brown #define WM8903_GP1_EINT_SHIFT 0 /* GP1_EINT */ 1371f1c0a02fSMark Brown #define WM8903_GP1_EINT_WIDTH 1 /* GP1_EINT */ 1372f1c0a02fSMark Brown 1373f1c0a02fSMark Brown /* 1374f1c0a02fSMark Brown * R122 (0x7A) - Interrupt Status 1 Mask 1375f1c0a02fSMark Brown */ 1376f1c0a02fSMark Brown #define WM8903_IM_MICSHRT_EINT 0x8000 /* IM_MICSHRT_EINT */ 1377f1c0a02fSMark Brown #define WM8903_IM_MICSHRT_EINT_MASK 0x8000 /* IM_MICSHRT_EINT */ 1378f1c0a02fSMark Brown #define WM8903_IM_MICSHRT_EINT_SHIFT 15 /* IM_MICSHRT_EINT */ 1379f1c0a02fSMark Brown #define WM8903_IM_MICSHRT_EINT_WIDTH 1 /* IM_MICSHRT_EINT */ 1380f1c0a02fSMark Brown #define WM8903_IM_MICDET_EINT 0x4000 /* IM_MICDET_EINT */ 1381f1c0a02fSMark Brown #define WM8903_IM_MICDET_EINT_MASK 0x4000 /* IM_MICDET_EINT */ 1382f1c0a02fSMark Brown #define WM8903_IM_MICDET_EINT_SHIFT 14 /* IM_MICDET_EINT */ 1383f1c0a02fSMark Brown #define WM8903_IM_MICDET_EINT_WIDTH 1 /* IM_MICDET_EINT */ 1384f1c0a02fSMark Brown #define WM8903_IM_WSEQ_BUSY_EINT 0x2000 /* IM_WSEQ_BUSY_EINT */ 1385f1c0a02fSMark Brown #define WM8903_IM_WSEQ_BUSY_EINT_MASK 0x2000 /* IM_WSEQ_BUSY_EINT */ 1386f1c0a02fSMark Brown #define WM8903_IM_WSEQ_BUSY_EINT_SHIFT 13 /* IM_WSEQ_BUSY_EINT */ 1387f1c0a02fSMark Brown #define WM8903_IM_WSEQ_BUSY_EINT_WIDTH 1 /* IM_WSEQ_BUSY_EINT */ 1388f1c0a02fSMark Brown #define WM8903_IM_GP5_EINT 0x0010 /* IM_GP5_EINT */ 1389f1c0a02fSMark Brown #define WM8903_IM_GP5_EINT_MASK 0x0010 /* IM_GP5_EINT */ 1390f1c0a02fSMark Brown #define WM8903_IM_GP5_EINT_SHIFT 4 /* IM_GP5_EINT */ 1391f1c0a02fSMark Brown #define WM8903_IM_GP5_EINT_WIDTH 1 /* IM_GP5_EINT */ 1392f1c0a02fSMark Brown #define WM8903_IM_GP4_EINT 0x0008 /* IM_GP4_EINT */ 1393f1c0a02fSMark Brown #define WM8903_IM_GP4_EINT_MASK 0x0008 /* IM_GP4_EINT */ 1394f1c0a02fSMark Brown #define WM8903_IM_GP4_EINT_SHIFT 3 /* IM_GP4_EINT */ 1395f1c0a02fSMark Brown #define WM8903_IM_GP4_EINT_WIDTH 1 /* IM_GP4_EINT */ 1396f1c0a02fSMark Brown #define WM8903_IM_GP3_EINT 0x0004 /* IM_GP3_EINT */ 1397f1c0a02fSMark Brown #define WM8903_IM_GP3_EINT_MASK 0x0004 /* IM_GP3_EINT */ 1398f1c0a02fSMark Brown #define WM8903_IM_GP3_EINT_SHIFT 2 /* IM_GP3_EINT */ 1399f1c0a02fSMark Brown #define WM8903_IM_GP3_EINT_WIDTH 1 /* IM_GP3_EINT */ 1400f1c0a02fSMark Brown #define WM8903_IM_GP2_EINT 0x0002 /* IM_GP2_EINT */ 1401f1c0a02fSMark Brown #define WM8903_IM_GP2_EINT_MASK 0x0002 /* IM_GP2_EINT */ 1402f1c0a02fSMark Brown #define WM8903_IM_GP2_EINT_SHIFT 1 /* IM_GP2_EINT */ 1403f1c0a02fSMark Brown #define WM8903_IM_GP2_EINT_WIDTH 1 /* IM_GP2_EINT */ 1404f1c0a02fSMark Brown #define WM8903_IM_GP1_EINT 0x0001 /* IM_GP1_EINT */ 1405f1c0a02fSMark Brown #define WM8903_IM_GP1_EINT_MASK 0x0001 /* IM_GP1_EINT */ 1406f1c0a02fSMark Brown #define WM8903_IM_GP1_EINT_SHIFT 0 /* IM_GP1_EINT */ 1407f1c0a02fSMark Brown #define WM8903_IM_GP1_EINT_WIDTH 1 /* IM_GP1_EINT */ 1408f1c0a02fSMark Brown 1409f1c0a02fSMark Brown /* 1410f1c0a02fSMark Brown * R123 (0x7B) - Interrupt Polarity 1 1411f1c0a02fSMark Brown */ 1412f1c0a02fSMark Brown #define WM8903_MICSHRT_INV 0x8000 /* MICSHRT_INV */ 1413f1c0a02fSMark Brown #define WM8903_MICSHRT_INV_MASK 0x8000 /* MICSHRT_INV */ 1414f1c0a02fSMark Brown #define WM8903_MICSHRT_INV_SHIFT 15 /* MICSHRT_INV */ 1415f1c0a02fSMark Brown #define WM8903_MICSHRT_INV_WIDTH 1 /* MICSHRT_INV */ 1416f1c0a02fSMark Brown #define WM8903_MICDET_INV 0x4000 /* MICDET_INV */ 1417f1c0a02fSMark Brown #define WM8903_MICDET_INV_MASK 0x4000 /* MICDET_INV */ 1418f1c0a02fSMark Brown #define WM8903_MICDET_INV_SHIFT 14 /* MICDET_INV */ 1419f1c0a02fSMark Brown #define WM8903_MICDET_INV_WIDTH 1 /* MICDET_INV */ 1420f1c0a02fSMark Brown 1421f1c0a02fSMark Brown /* 1422f1c0a02fSMark Brown * R126 (0x7E) - Interrupt Control 1423f1c0a02fSMark Brown */ 1424f1c0a02fSMark Brown #define WM8903_IRQ_POL 0x0001 /* IRQ_POL */ 1425f1c0a02fSMark Brown #define WM8903_IRQ_POL_MASK 0x0001 /* IRQ_POL */ 1426f1c0a02fSMark Brown #define WM8903_IRQ_POL_SHIFT 0 /* IRQ_POL */ 1427f1c0a02fSMark Brown #define WM8903_IRQ_POL_WIDTH 1 /* IRQ_POL */ 1428f1c0a02fSMark Brown 1429f1c0a02fSMark Brown /* 1430f1c0a02fSMark Brown * R129 (0x81) - Control Interface Test 1 1431f1c0a02fSMark Brown */ 1432f1c0a02fSMark Brown #define WM8903_USER_KEY 0x0002 /* USER_KEY */ 1433f1c0a02fSMark Brown #define WM8903_USER_KEY_MASK 0x0002 /* USER_KEY */ 1434f1c0a02fSMark Brown #define WM8903_USER_KEY_SHIFT 1 /* USER_KEY */ 1435f1c0a02fSMark Brown #define WM8903_USER_KEY_WIDTH 1 /* USER_KEY */ 1436f1c0a02fSMark Brown #define WM8903_TEST_KEY 0x0001 /* TEST_KEY */ 1437f1c0a02fSMark Brown #define WM8903_TEST_KEY_MASK 0x0001 /* TEST_KEY */ 1438f1c0a02fSMark Brown #define WM8903_TEST_KEY_SHIFT 0 /* TEST_KEY */ 1439f1c0a02fSMark Brown #define WM8903_TEST_KEY_WIDTH 1 /* TEST_KEY */ 1440f1c0a02fSMark Brown 1441f1c0a02fSMark Brown /* 1442f1c0a02fSMark Brown * R149 (0x95) - Charge Pump Test 1 1443f1c0a02fSMark Brown */ 1444f1c0a02fSMark Brown #define WM8903_CP_SW_KELVIN_MODE_MASK 0x0006 /* CP_SW_KELVIN_MODE - [2:1] */ 1445f1c0a02fSMark Brown #define WM8903_CP_SW_KELVIN_MODE_SHIFT 1 /* CP_SW_KELVIN_MODE - [2:1] */ 1446f1c0a02fSMark Brown #define WM8903_CP_SW_KELVIN_MODE_WIDTH 2 /* CP_SW_KELVIN_MODE - [2:1] */ 1447f1c0a02fSMark Brown 1448f1c0a02fSMark Brown /* 1449f1c0a02fSMark Brown * R164 (0xA4) - Clock Rate Test 4 1450f1c0a02fSMark Brown */ 1451f1c0a02fSMark Brown #define WM8903_ADC_DIG_MIC 0x0200 /* ADC_DIG_MIC */ 1452f1c0a02fSMark Brown #define WM8903_ADC_DIG_MIC_MASK 0x0200 /* ADC_DIG_MIC */ 1453f1c0a02fSMark Brown #define WM8903_ADC_DIG_MIC_SHIFT 9 /* ADC_DIG_MIC */ 1454f1c0a02fSMark Brown #define WM8903_ADC_DIG_MIC_WIDTH 1 /* ADC_DIG_MIC */ 1455f1c0a02fSMark Brown 1456f1c0a02fSMark Brown /* 1457f1c0a02fSMark Brown * R172 (0xAC) - Analogue Output Bias 0 1458f1c0a02fSMark Brown */ 1459f1c0a02fSMark Brown #define WM8903_PGA_BIAS_MASK 0x0070 /* PGA_BIAS - [6:4] */ 1460f1c0a02fSMark Brown #define WM8903_PGA_BIAS_SHIFT 4 /* PGA_BIAS - [6:4] */ 1461f1c0a02fSMark Brown #define WM8903_PGA_BIAS_WIDTH 3 /* PGA_BIAS - [6:4] */ 1462f1c0a02fSMark Brown 1463f1c0a02fSMark Brown #endif 1464