1d2912cb1SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 21d471cd1SJavier Martin /* 31d471cd1SJavier Martin * tlv320aic32x4.h 41d471cd1SJavier Martin */ 51d471cd1SJavier Martin 61d471cd1SJavier Martin 71d471cd1SJavier Martin #ifndef _TLV320AIC32X4_H 81d471cd1SJavier Martin #define _TLV320AIC32X4_H 91d471cd1SJavier Martin 103bcfd222SJeremy McDermond struct device; 113bcfd222SJeremy McDermond struct regmap_config; 123bcfd222SJeremy McDermond 133bcfd222SJeremy McDermond extern const struct regmap_config aic32x4_regmap_config; 143bcfd222SJeremy McDermond int aic32x4_probe(struct device *dev, struct regmap *regmap); 153bcfd222SJeremy McDermond int aic32x4_remove(struct device *dev); 16514b044cSAnnaliese McDermond int aic32x4_register_clocks(struct device *dev, const char *mclk_name); 173bcfd222SJeremy McDermond 181d471cd1SJavier Martin /* tlv320aic32x4 register space (in decimal to match datasheet) */ 191d471cd1SJavier Martin 201714196cSAndrew F. Davis #define AIC32X4_REG(page, reg) ((page * 128) + reg) 211d471cd1SJavier Martin 221714196cSAndrew F. Davis #define AIC32X4_PSEL AIC32X4_REG(0, 0) 231714196cSAndrew F. Davis 241714196cSAndrew F. Davis #define AIC32X4_RESET AIC32X4_REG(0, 1) 251714196cSAndrew F. Davis #define AIC32X4_CLKMUX AIC32X4_REG(0, 4) 261714196cSAndrew F. Davis #define AIC32X4_PLLPR AIC32X4_REG(0, 5) 271714196cSAndrew F. Davis #define AIC32X4_PLLJ AIC32X4_REG(0, 6) 281714196cSAndrew F. Davis #define AIC32X4_PLLDMSB AIC32X4_REG(0, 7) 291714196cSAndrew F. Davis #define AIC32X4_PLLDLSB AIC32X4_REG(0, 8) 301714196cSAndrew F. Davis #define AIC32X4_NDAC AIC32X4_REG(0, 11) 311714196cSAndrew F. Davis #define AIC32X4_MDAC AIC32X4_REG(0, 12) 321714196cSAndrew F. Davis #define AIC32X4_DOSRMSB AIC32X4_REG(0, 13) 331714196cSAndrew F. Davis #define AIC32X4_DOSRLSB AIC32X4_REG(0, 14) 341714196cSAndrew F. Davis #define AIC32X4_NADC AIC32X4_REG(0, 18) 351714196cSAndrew F. Davis #define AIC32X4_MADC AIC32X4_REG(0, 19) 361714196cSAndrew F. Davis #define AIC32X4_AOSR AIC32X4_REG(0, 20) 371714196cSAndrew F. Davis #define AIC32X4_CLKMUX2 AIC32X4_REG(0, 25) 381714196cSAndrew F. Davis #define AIC32X4_CLKOUTM AIC32X4_REG(0, 26) 391714196cSAndrew F. Davis #define AIC32X4_IFACE1 AIC32X4_REG(0, 27) 401714196cSAndrew F. Davis #define AIC32X4_IFACE2 AIC32X4_REG(0, 28) 411714196cSAndrew F. Davis #define AIC32X4_IFACE3 AIC32X4_REG(0, 29) 421714196cSAndrew F. Davis #define AIC32X4_BCLKN AIC32X4_REG(0, 30) 431714196cSAndrew F. Davis #define AIC32X4_IFACE4 AIC32X4_REG(0, 31) 441714196cSAndrew F. Davis #define AIC32X4_IFACE5 AIC32X4_REG(0, 32) 451714196cSAndrew F. Davis #define AIC32X4_IFACE6 AIC32X4_REG(0, 33) 461714196cSAndrew F. Davis #define AIC32X4_GPIOCTL AIC32X4_REG(0, 52) 471714196cSAndrew F. Davis #define AIC32X4_DOUTCTL AIC32X4_REG(0, 53) 481714196cSAndrew F. Davis #define AIC32X4_DINCTL AIC32X4_REG(0, 54) 491714196cSAndrew F. Davis #define AIC32X4_MISOCTL AIC32X4_REG(0, 55) 501714196cSAndrew F. Davis #define AIC32X4_SCLKCTL AIC32X4_REG(0, 56) 511714196cSAndrew F. Davis #define AIC32X4_DACSPB AIC32X4_REG(0, 60) 521714196cSAndrew F. Davis #define AIC32X4_ADCSPB AIC32X4_REG(0, 61) 531714196cSAndrew F. Davis #define AIC32X4_DACSETUP AIC32X4_REG(0, 63) 541714196cSAndrew F. Davis #define AIC32X4_DACMUTE AIC32X4_REG(0, 64) 551714196cSAndrew F. Davis #define AIC32X4_LDACVOL AIC32X4_REG(0, 65) 561714196cSAndrew F. Davis #define AIC32X4_RDACVOL AIC32X4_REG(0, 66) 571714196cSAndrew F. Davis #define AIC32X4_ADCSETUP AIC32X4_REG(0, 81) 581714196cSAndrew F. Davis #define AIC32X4_ADCFGA AIC32X4_REG(0, 82) 591714196cSAndrew F. Davis #define AIC32X4_LADCVOL AIC32X4_REG(0, 83) 601714196cSAndrew F. Davis #define AIC32X4_RADCVOL AIC32X4_REG(0, 84) 611714196cSAndrew F. Davis #define AIC32X4_LAGC1 AIC32X4_REG(0, 86) 621714196cSAndrew F. Davis #define AIC32X4_LAGC2 AIC32X4_REG(0, 87) 631714196cSAndrew F. Davis #define AIC32X4_LAGC3 AIC32X4_REG(0, 88) 641714196cSAndrew F. Davis #define AIC32X4_LAGC4 AIC32X4_REG(0, 89) 651714196cSAndrew F. Davis #define AIC32X4_LAGC5 AIC32X4_REG(0, 90) 661714196cSAndrew F. Davis #define AIC32X4_LAGC6 AIC32X4_REG(0, 91) 671714196cSAndrew F. Davis #define AIC32X4_LAGC7 AIC32X4_REG(0, 92) 681714196cSAndrew F. Davis #define AIC32X4_RAGC1 AIC32X4_REG(0, 94) 691714196cSAndrew F. Davis #define AIC32X4_RAGC2 AIC32X4_REG(0, 95) 701714196cSAndrew F. Davis #define AIC32X4_RAGC3 AIC32X4_REG(0, 96) 711714196cSAndrew F. Davis #define AIC32X4_RAGC4 AIC32X4_REG(0, 97) 721714196cSAndrew F. Davis #define AIC32X4_RAGC5 AIC32X4_REG(0, 98) 731714196cSAndrew F. Davis #define AIC32X4_RAGC6 AIC32X4_REG(0, 99) 741714196cSAndrew F. Davis #define AIC32X4_RAGC7 AIC32X4_REG(0, 100) 751714196cSAndrew F. Davis 761714196cSAndrew F. Davis #define AIC32X4_PWRCFG AIC32X4_REG(1, 1) 771714196cSAndrew F. Davis #define AIC32X4_LDOCTL AIC32X4_REG(1, 2) 78d3e6e374SAnnaliese McDermond #define AIC32X4_LPLAYBACK AIC32X4_REG(1, 3) 79d3e6e374SAnnaliese McDermond #define AIC32X4_RPLAYBACK AIC32X4_REG(1, 4) 801714196cSAndrew F. Davis #define AIC32X4_OUTPWRCTL AIC32X4_REG(1, 9) 811714196cSAndrew F. Davis #define AIC32X4_CMMODE AIC32X4_REG(1, 10) 821714196cSAndrew F. Davis #define AIC32X4_HPLROUTE AIC32X4_REG(1, 12) 831714196cSAndrew F. Davis #define AIC32X4_HPRROUTE AIC32X4_REG(1, 13) 841714196cSAndrew F. Davis #define AIC32X4_LOLROUTE AIC32X4_REG(1, 14) 851714196cSAndrew F. Davis #define AIC32X4_LORROUTE AIC32X4_REG(1, 15) 861714196cSAndrew F. Davis #define AIC32X4_HPLGAIN AIC32X4_REG(1, 16) 871714196cSAndrew F. Davis #define AIC32X4_HPRGAIN AIC32X4_REG(1, 17) 881714196cSAndrew F. Davis #define AIC32X4_LOLGAIN AIC32X4_REG(1, 18) 891714196cSAndrew F. Davis #define AIC32X4_LORGAIN AIC32X4_REG(1, 19) 901714196cSAndrew F. Davis #define AIC32X4_HEADSTART AIC32X4_REG(1, 20) 911714196cSAndrew F. Davis #define AIC32X4_MICBIAS AIC32X4_REG(1, 51) 921714196cSAndrew F. Davis #define AIC32X4_LMICPGAPIN AIC32X4_REG(1, 52) 931714196cSAndrew F. Davis #define AIC32X4_LMICPGANIN AIC32X4_REG(1, 54) 941714196cSAndrew F. Davis #define AIC32X4_RMICPGAPIN AIC32X4_REG(1, 55) 951714196cSAndrew F. Davis #define AIC32X4_RMICPGANIN AIC32X4_REG(1, 57) 961714196cSAndrew F. Davis #define AIC32X4_FLOATINGINPUT AIC32X4_REG(1, 58) 971714196cSAndrew F. Davis #define AIC32X4_LMICPGAVOL AIC32X4_REG(1, 59) 981714196cSAndrew F. Davis #define AIC32X4_RMICPGAVOL AIC32X4_REG(1, 60) 99ec96690dSMiquel Raynal #define AIC32X4_REFPOWERUP AIC32X4_REG(1, 123) 1001d471cd1SJavier Martin 1010fe7aa39SAndrew F. Davis /* Bits, masks, and shifts */ 1021d471cd1SJavier Martin 1030fe7aa39SAndrew F. Davis /* AIC32X4_CLKMUX */ 1040fe7aa39SAndrew F. Davis #define AIC32X4_PLL_CLKIN_MASK GENMASK(3, 2) 1050fe7aa39SAndrew F. Davis #define AIC32X4_PLL_CLKIN_SHIFT (2) 1060fe7aa39SAndrew F. Davis #define AIC32X4_PLL_CLKIN_MCLK (0x00) 1070fe7aa39SAndrew F. Davis #define AIC32X4_PLL_CLKIN_BCKL (0x01) 1080fe7aa39SAndrew F. Davis #define AIC32X4_PLL_CLKIN_GPIO1 (0x02) 1090fe7aa39SAndrew F. Davis #define AIC32X4_PLL_CLKIN_DIN (0x03) 1100fe7aa39SAndrew F. Davis #define AIC32X4_CODEC_CLKIN_MASK GENMASK(1, 0) 1110fe7aa39SAndrew F. Davis #define AIC32X4_CODEC_CLKIN_SHIFT (0) 1120fe7aa39SAndrew F. Davis #define AIC32X4_CODEC_CLKIN_MCLK (0x00) 1130fe7aa39SAndrew F. Davis #define AIC32X4_CODEC_CLKIN_BCLK (0x01) 1140fe7aa39SAndrew F. Davis #define AIC32X4_CODEC_CLKIN_GPIO1 (0x02) 1150fe7aa39SAndrew F. Davis #define AIC32X4_CODEC_CLKIN_PLL (0x03) 116a405387cSJavier Martin 1170fe7aa39SAndrew F. Davis /* AIC32X4_PLLPR */ 1180fe7aa39SAndrew F. Davis #define AIC32X4_PLLEN BIT(7) 11964aab899SAndrew F. Davis #define AIC32X4_PLL_P_MASK GENMASK(6, 4) 12064aab899SAndrew F. Davis #define AIC32X4_PLL_P_SHIFT (4) 12164aab899SAndrew F. Davis #define AIC32X4_PLL_R_MASK GENMASK(3, 0) 1221d471cd1SJavier Martin 1230fe7aa39SAndrew F. Davis /* AIC32X4_NDAC */ 1240fe7aa39SAndrew F. Davis #define AIC32X4_NDACEN BIT(7) 12564aab899SAndrew F. Davis #define AIC32X4_NDAC_MASK GENMASK(6, 0) 1261d471cd1SJavier Martin 1270fe7aa39SAndrew F. Davis /* AIC32X4_MDAC */ 1280fe7aa39SAndrew F. Davis #define AIC32X4_MDACEN BIT(7) 12964aab899SAndrew F. Davis #define AIC32X4_MDAC_MASK GENMASK(6, 0) 1301d471cd1SJavier Martin 1310fe7aa39SAndrew F. Davis /* AIC32X4_NADC */ 1320fe7aa39SAndrew F. Davis #define AIC32X4_NADCEN BIT(7) 13364aab899SAndrew F. Davis #define AIC32X4_NADC_MASK GENMASK(6, 0) 1341d471cd1SJavier Martin 1350fe7aa39SAndrew F. Davis /* AIC32X4_MADC */ 1360fe7aa39SAndrew F. Davis #define AIC32X4_MADCEN BIT(7) 13764aab899SAndrew F. Davis #define AIC32X4_MADC_MASK GENMASK(6, 0) 1381d471cd1SJavier Martin 1390fe7aa39SAndrew F. Davis /* AIC32X4_BCLKN */ 1400fe7aa39SAndrew F. Davis #define AIC32X4_BCLKEN BIT(7) 14164aab899SAndrew F. Davis #define AIC32X4_BCLK_MASK GENMASK(6, 0) 1421d471cd1SJavier Martin 1430fe7aa39SAndrew F. Davis /* AIC32X4_IFACE1 */ 1440fe7aa39SAndrew F. Davis #define AIC32X4_IFACE1_DATATYPE_MASK GENMASK(7, 6) 1450fe7aa39SAndrew F. Davis #define AIC32X4_IFACE1_DATATYPE_SHIFT (6) 1460fe7aa39SAndrew F. Davis #define AIC32X4_I2S_MODE (0x00) 1470fe7aa39SAndrew F. Davis #define AIC32X4_DSP_MODE (0x01) 1480fe7aa39SAndrew F. Davis #define AIC32X4_RIGHT_JUSTIFIED_MODE (0x02) 1490fe7aa39SAndrew F. Davis #define AIC32X4_LEFT_JUSTIFIED_MODE (0x03) 1500fe7aa39SAndrew F. Davis #define AIC32X4_IFACE1_DATALEN_MASK GENMASK(5, 4) 1510fe7aa39SAndrew F. Davis #define AIC32X4_IFACE1_DATALEN_SHIFT (4) 1520fe7aa39SAndrew F. Davis #define AIC32X4_WORD_LEN_16BITS (0x00) 1530fe7aa39SAndrew F. Davis #define AIC32X4_WORD_LEN_20BITS (0x01) 1540fe7aa39SAndrew F. Davis #define AIC32X4_WORD_LEN_24BITS (0x02) 1550fe7aa39SAndrew F. Davis #define AIC32X4_WORD_LEN_32BITS (0x03) 1560fe7aa39SAndrew F. Davis #define AIC32X4_IFACE1_MASTER_MASK GENMASK(3, 2) 1570fe7aa39SAndrew F. Davis #define AIC32X4_BCLKMASTER BIT(2) 1580fe7aa39SAndrew F. Davis #define AIC32X4_WCLKMASTER BIT(3) 1590fe7aa39SAndrew F. Davis 1600fe7aa39SAndrew F. Davis /* AIC32X4_IFACE2 */ 1610fe7aa39SAndrew F. Davis #define AIC32X4_DATA_OFFSET_MASK GENMASK(7, 0) 1620fe7aa39SAndrew F. Davis 1630fe7aa39SAndrew F. Davis /* AIC32X4_IFACE3 */ 1640fe7aa39SAndrew F. Davis #define AIC32X4_BCLKINV_MASK BIT(3) 1650fe7aa39SAndrew F. Davis #define AIC32X4_BDIVCLK_MASK GENMASK(1, 0) 1660fe7aa39SAndrew F. Davis #define AIC32X4_BDIVCLK_SHIFT (0) 1670fe7aa39SAndrew F. Davis #define AIC32X4_DAC2BCLK (0x00) 1680fe7aa39SAndrew F. Davis #define AIC32X4_DACMOD2BCLK (0x01) 1690fe7aa39SAndrew F. Davis #define AIC32X4_ADC2BCLK (0x02) 1700fe7aa39SAndrew F. Davis #define AIC32X4_ADCMOD2BCLK (0x03) 1710fe7aa39SAndrew F. Davis 1720fe7aa39SAndrew F. Davis /* AIC32X4_DACSETUP */ 1730fe7aa39SAndrew F. Davis #define AIC32X4_DAC_CHAN_MASK GENMASK(5, 2) 1740fe7aa39SAndrew F. Davis #define AIC32X4_LDAC2RCHN BIT(5) 1750fe7aa39SAndrew F. Davis #define AIC32X4_LDAC2LCHN BIT(4) 1760fe7aa39SAndrew F. Davis #define AIC32X4_RDAC2LCHN BIT(3) 1770fe7aa39SAndrew F. Davis #define AIC32X4_RDAC2RCHN BIT(2) 1780fe7aa39SAndrew F. Davis 1790fe7aa39SAndrew F. Davis /* AIC32X4_DACMUTE */ 1800fe7aa39SAndrew F. Davis #define AIC32X4_MUTEON 0x0C 1810fe7aa39SAndrew F. Davis 1820fe7aa39SAndrew F. Davis /* AIC32X4_ADCSETUP */ 1830fe7aa39SAndrew F. Davis #define AIC32X4_LADC_EN BIT(7) 1840fe7aa39SAndrew F. Davis #define AIC32X4_RADC_EN BIT(6) 1850fe7aa39SAndrew F. Davis 1860fe7aa39SAndrew F. Davis /* AIC32X4_PWRCFG */ 1870fe7aa39SAndrew F. Davis #define AIC32X4_AVDDWEAKDISABLE BIT(3) 1880fe7aa39SAndrew F. Davis 1890fe7aa39SAndrew F. Davis /* AIC32X4_LDOCTL */ 1900fe7aa39SAndrew F. Davis #define AIC32X4_LDOCTLEN BIT(0) 1910fe7aa39SAndrew F. Davis 1920fe7aa39SAndrew F. Davis /* AIC32X4_CMMODE */ 1930fe7aa39SAndrew F. Davis #define AIC32X4_LDOIN_18_36 BIT(0) 1940fe7aa39SAndrew F. Davis #define AIC32X4_LDOIN2HP BIT(1) 1950fe7aa39SAndrew F. Davis 1960fe7aa39SAndrew F. Davis /* AIC32X4_MICBIAS */ 1970fe7aa39SAndrew F. Davis #define AIC32X4_MICBIAS_LDOIN BIT(3) 1981d471cd1SJavier Martin #define AIC32X4_MICBIAS_2075V 0x60 19904d979d7Sb-ak #define AIC32x4_MICBIAS_MASK GENMASK(6, 3) 2001d471cd1SJavier Martin 2010fe7aa39SAndrew F. Davis /* AIC32X4_LMICPGANIN */ 2021d471cd1SJavier Martin #define AIC32X4_LMICPGANIN_IN2R_10K 0x10 203609e6025SMarkus Pargmann #define AIC32X4_LMICPGANIN_CM1L_10K 0x40 2040fe7aa39SAndrew F. Davis 2050fe7aa39SAndrew F. Davis /* AIC32X4_RMICPGANIN */ 2061d471cd1SJavier Martin #define AIC32X4_RMICPGANIN_IN1L_10K 0x10 207609e6025SMarkus Pargmann #define AIC32X4_RMICPGANIN_CM1R_10K 0x40 2081d471cd1SJavier Martin 209ec96690dSMiquel Raynal /* AIC32X4_REFPOWERUP */ 210ec96690dSMiquel Raynal #define AIC32X4_REFPOWERUP_SLOW 0x04 211ec96690dSMiquel Raynal #define AIC32X4_REFPOWERUP_40MS 0x05 212ec96690dSMiquel Raynal #define AIC32X4_REFPOWERUP_80MS 0x06 213ec96690dSMiquel Raynal #define AIC32X4_REFPOWERUP_120MS 0x07 214ec96690dSMiquel Raynal 215a51b5006SAnnaliese McDermond /* Common mask and enable for all of the dividers */ 216a51b5006SAnnaliese McDermond #define AIC32X4_DIVEN BIT(7) 217a51b5006SAnnaliese McDermond #define AIC32X4_DIV_MASK GENMASK(6, 0) 218a51b5006SAnnaliese McDermond 219514b044cSAnnaliese McDermond /* Clock Limits */ 22096c3bb00SAnnaliese McDermond #define AIC32X4_MAX_DOSR_FREQ 6200000 22196c3bb00SAnnaliese McDermond #define AIC32X4_MIN_DOSR_FREQ 2800000 22296c3bb00SAnnaliese McDermond #define AIC32X4_MAX_CODEC_CLKIN_FREQ 110000000 223514b044cSAnnaliese McDermond #define AIC32X4_MAX_PLL_CLKIN 20000000 224514b044cSAnnaliese McDermond 2251d471cd1SJavier Martin #endif /* _TLV320AIC32X4_H */ 226