xref: /openbmc/linux/sound/soc/codecs/rt722-sdca.c (revision b084d3f5)
17f5d6036SJack Yu // SPDX-License-Identifier: GPL-2.0-only
27f5d6036SJack Yu //
37f5d6036SJack Yu // rt722-sdca.c -- rt722 SDCA ALSA SoC audio driver
47f5d6036SJack Yu //
57f5d6036SJack Yu // Copyright(c) 2023 Realtek Semiconductor Corp.
67f5d6036SJack Yu //
77f5d6036SJack Yu //
87f5d6036SJack Yu 
97f5d6036SJack Yu #include <linux/bitops.h>
107f5d6036SJack Yu #include <sound/core.h>
117f5d6036SJack Yu #include <linux/delay.h>
127f5d6036SJack Yu #include <linux/init.h>
137f5d6036SJack Yu #include <sound/initval.h>
147f5d6036SJack Yu #include <sound/jack.h>
157f5d6036SJack Yu #include <linux/kernel.h>
167f5d6036SJack Yu #include <linux/module.h>
177f5d6036SJack Yu #include <linux/moduleparam.h>
187f5d6036SJack Yu #include <sound/pcm.h>
197f5d6036SJack Yu #include <linux/pm_runtime.h>
207f5d6036SJack Yu #include <sound/pcm_params.h>
217f5d6036SJack Yu #include <linux/soundwire/sdw_registers.h>
227f5d6036SJack Yu #include <linux/slab.h>
237f5d6036SJack Yu #include <sound/soc-dapm.h>
247f5d6036SJack Yu #include <sound/tlv.h>
257f5d6036SJack Yu 
267f5d6036SJack Yu #include "rt722-sdca.h"
277f5d6036SJack Yu 
rt722_sdca_index_write(struct rt722_sdca_priv * rt722,unsigned int nid,unsigned int reg,unsigned int value)287f5d6036SJack Yu int rt722_sdca_index_write(struct rt722_sdca_priv *rt722,
297f5d6036SJack Yu 		unsigned int nid, unsigned int reg, unsigned int value)
307f5d6036SJack Yu {
317f5d6036SJack Yu 	struct regmap *regmap = rt722->mbq_regmap;
327f5d6036SJack Yu 	unsigned int addr = (nid << 20) | reg;
337f5d6036SJack Yu 	int ret;
347f5d6036SJack Yu 
357f5d6036SJack Yu 	ret = regmap_write(regmap, addr, value);
367f5d6036SJack Yu 	if (ret < 0)
377f5d6036SJack Yu 		dev_err(&rt722->slave->dev,
387f5d6036SJack Yu 			"Failed to set private value: %06x <= %04x ret=%d\n",
397f5d6036SJack Yu 			addr, value, ret);
407f5d6036SJack Yu 
417f5d6036SJack Yu 	return ret;
427f5d6036SJack Yu }
437f5d6036SJack Yu 
rt722_sdca_index_read(struct rt722_sdca_priv * rt722,unsigned int nid,unsigned int reg,unsigned int * value)447f5d6036SJack Yu int rt722_sdca_index_read(struct rt722_sdca_priv *rt722,
457f5d6036SJack Yu 		unsigned int nid, unsigned int reg, unsigned int *value)
467f5d6036SJack Yu {
477f5d6036SJack Yu 	int ret;
487f5d6036SJack Yu 	struct regmap *regmap = rt722->mbq_regmap;
497f5d6036SJack Yu 	unsigned int addr = (nid << 20) | reg;
507f5d6036SJack Yu 
517f5d6036SJack Yu 	ret = regmap_read(regmap, addr, value);
527f5d6036SJack Yu 	if (ret < 0)
537f5d6036SJack Yu 		dev_err(&rt722->slave->dev,
547f5d6036SJack Yu 			"Failed to get private value: %06x => %04x ret=%d\n",
557f5d6036SJack Yu 			addr, *value, ret);
567f5d6036SJack Yu 
577f5d6036SJack Yu 	return ret;
587f5d6036SJack Yu }
597f5d6036SJack Yu 
rt722_sdca_index_update_bits(struct rt722_sdca_priv * rt722,unsigned int nid,unsigned int reg,unsigned int mask,unsigned int val)607f5d6036SJack Yu static int rt722_sdca_index_update_bits(struct rt722_sdca_priv *rt722,
617f5d6036SJack Yu 	unsigned int nid, unsigned int reg, unsigned int mask, unsigned int val)
627f5d6036SJack Yu {
637f5d6036SJack Yu 	unsigned int tmp;
647f5d6036SJack Yu 	int ret;
657f5d6036SJack Yu 
667f5d6036SJack Yu 	ret = rt722_sdca_index_read(rt722, nid, reg, &tmp);
677f5d6036SJack Yu 	if (ret < 0)
687f5d6036SJack Yu 		return ret;
697f5d6036SJack Yu 
707f5d6036SJack Yu 	set_mask_bits(&tmp, mask, val);
717f5d6036SJack Yu 	return rt722_sdca_index_write(rt722, nid, reg, tmp);
727f5d6036SJack Yu }
737f5d6036SJack Yu 
rt722_sdca_btn_type(unsigned char * buffer)747f5d6036SJack Yu static int rt722_sdca_btn_type(unsigned char *buffer)
757f5d6036SJack Yu {
767f5d6036SJack Yu 	if ((*buffer & 0xf0) == 0x10 || (*buffer & 0x0f) == 0x01 || (*(buffer + 1) == 0x01) ||
777f5d6036SJack Yu 		(*(buffer + 1) == 0x10))
787f5d6036SJack Yu 		return SND_JACK_BTN_2;
797f5d6036SJack Yu 	else if ((*buffer & 0xf0) == 0x20 || (*buffer & 0x0f) == 0x02 || (*(buffer + 1) == 0x02) ||
807f5d6036SJack Yu 		(*(buffer + 1) == 0x20))
817f5d6036SJack Yu 		return SND_JACK_BTN_3;
827f5d6036SJack Yu 	else if ((*buffer & 0xf0) == 0x40 || (*buffer & 0x0f) == 0x04 || (*(buffer + 1) == 0x04) ||
837f5d6036SJack Yu 		(*(buffer + 1) == 0x40))
847f5d6036SJack Yu 		return SND_JACK_BTN_0;
857f5d6036SJack Yu 	else if ((*buffer & 0xf0) == 0x80 || (*buffer & 0x0f) == 0x08 || (*(buffer + 1) == 0x08) ||
867f5d6036SJack Yu 		(*(buffer + 1) == 0x80))
877f5d6036SJack Yu 		return SND_JACK_BTN_1;
887f5d6036SJack Yu 
897f5d6036SJack Yu 	return 0;
907f5d6036SJack Yu }
917f5d6036SJack Yu 
rt722_sdca_button_detect(struct rt722_sdca_priv * rt722)927f5d6036SJack Yu static unsigned int rt722_sdca_button_detect(struct rt722_sdca_priv *rt722)
937f5d6036SJack Yu {
947f5d6036SJack Yu 	unsigned int btn_type = 0, offset, idx, val, owner;
957f5d6036SJack Yu 	int ret;
967f5d6036SJack Yu 	unsigned char buf[3];
977f5d6036SJack Yu 
987f5d6036SJack Yu 	/* get current UMP message owner */
997f5d6036SJack Yu 	ret = regmap_read(rt722->regmap,
1007f5d6036SJack Yu 		SDW_SDCA_CTL(FUNC_NUM_HID, RT722_SDCA_ENT_HID01,
1017f5d6036SJack Yu 			RT722_SDCA_CTL_HIDTX_CURRENT_OWNER, 0), &owner);
1027f5d6036SJack Yu 	if (ret < 0)
1037f5d6036SJack Yu 		return 0;
1047f5d6036SJack Yu 
1057f5d6036SJack Yu 	/* if owner is device then there is no button event from device */
1067f5d6036SJack Yu 	if (owner == 1)
1077f5d6036SJack Yu 		return 0;
1087f5d6036SJack Yu 
1097f5d6036SJack Yu 	/* read UMP message offset */
1107f5d6036SJack Yu 	ret = regmap_read(rt722->regmap,
1117f5d6036SJack Yu 		SDW_SDCA_CTL(FUNC_NUM_HID, RT722_SDCA_ENT_HID01,
1127f5d6036SJack Yu 			RT722_SDCA_CTL_HIDTX_MESSAGE_OFFSET, 0), &offset);
1137f5d6036SJack Yu 	if (ret < 0)
1147f5d6036SJack Yu 		goto _end_btn_det_;
1157f5d6036SJack Yu 
1167f5d6036SJack Yu 	for (idx = 0; idx < sizeof(buf); idx++) {
1177f5d6036SJack Yu 		ret = regmap_read(rt722->regmap,
1187f5d6036SJack Yu 			RT722_BUF_ADDR_HID1 + offset + idx, &val);
1197f5d6036SJack Yu 		if (ret < 0)
1207f5d6036SJack Yu 			goto _end_btn_det_;
1217f5d6036SJack Yu 		buf[idx] = val & 0xff;
1227f5d6036SJack Yu 	}
1237f5d6036SJack Yu 
1247f5d6036SJack Yu 	if (buf[0] == 0x11)
1257f5d6036SJack Yu 		btn_type = rt722_sdca_btn_type(&buf[1]);
1267f5d6036SJack Yu 
1277f5d6036SJack Yu _end_btn_det_:
1287f5d6036SJack Yu 	/* Host is owner, so set back to device */
1297f5d6036SJack Yu 	if (owner == 0)
1307f5d6036SJack Yu 		/* set owner to device */
1317f5d6036SJack Yu 		regmap_write(rt722->regmap,
1327f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_HID, RT722_SDCA_ENT_HID01,
1337f5d6036SJack Yu 				RT722_SDCA_CTL_HIDTX_CURRENT_OWNER, 0), 0x01);
1347f5d6036SJack Yu 
1357f5d6036SJack Yu 	return btn_type;
1367f5d6036SJack Yu }
1377f5d6036SJack Yu 
rt722_sdca_headset_detect(struct rt722_sdca_priv * rt722)1387f5d6036SJack Yu static int rt722_sdca_headset_detect(struct rt722_sdca_priv *rt722)
1397f5d6036SJack Yu {
1407f5d6036SJack Yu 	unsigned int det_mode;
1417f5d6036SJack Yu 	int ret;
1427f5d6036SJack Yu 
1437f5d6036SJack Yu 	/* get detected_mode */
1447f5d6036SJack Yu 	ret = regmap_read(rt722->regmap,
1457f5d6036SJack Yu 		SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_GE49,
1467f5d6036SJack Yu 			RT722_SDCA_CTL_DETECTED_MODE, 0), &det_mode);
1477f5d6036SJack Yu 	if (ret < 0)
1487f5d6036SJack Yu 		goto io_error;
1497f5d6036SJack Yu 
1507f5d6036SJack Yu 	switch (det_mode) {
1517f5d6036SJack Yu 	case 0x00:
1527f5d6036SJack Yu 		rt722->jack_type = 0;
1537f5d6036SJack Yu 		break;
1547f5d6036SJack Yu 	case 0x03:
1557f5d6036SJack Yu 		rt722->jack_type = SND_JACK_HEADPHONE;
1567f5d6036SJack Yu 		break;
1577f5d6036SJack Yu 	case 0x05:
1587f5d6036SJack Yu 		rt722->jack_type = SND_JACK_HEADSET;
1597f5d6036SJack Yu 		break;
1607f5d6036SJack Yu 	}
1617f5d6036SJack Yu 
1627f5d6036SJack Yu 	/* write selected_mode */
1637f5d6036SJack Yu 	if (det_mode) {
1647f5d6036SJack Yu 		ret = regmap_write(rt722->regmap,
1657f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_GE49,
1667f5d6036SJack Yu 				RT722_SDCA_CTL_SELECTED_MODE, 0), det_mode);
1677f5d6036SJack Yu 		if (ret < 0)
1687f5d6036SJack Yu 			goto io_error;
1697f5d6036SJack Yu 	}
1707f5d6036SJack Yu 
1717f5d6036SJack Yu 	dev_dbg(&rt722->slave->dev,
1727f5d6036SJack Yu 		"%s, detected_mode=0x%x\n", __func__, det_mode);
1737f5d6036SJack Yu 
1747f5d6036SJack Yu 	return 0;
1757f5d6036SJack Yu 
1767f5d6036SJack Yu io_error:
1777f5d6036SJack Yu 	pr_err_ratelimited("IO error in %s, ret %d\n", __func__, ret);
1787f5d6036SJack Yu 	return ret;
1797f5d6036SJack Yu }
1807f5d6036SJack Yu 
rt722_sdca_jack_detect_handler(struct work_struct * work)1817f5d6036SJack Yu static void rt722_sdca_jack_detect_handler(struct work_struct *work)
1827f5d6036SJack Yu {
1837f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 =
1847f5d6036SJack Yu 		container_of(work, struct rt722_sdca_priv, jack_detect_work.work);
1857f5d6036SJack Yu 	int btn_type = 0, ret;
1867f5d6036SJack Yu 
1877f5d6036SJack Yu 	if (!rt722->hs_jack)
1887f5d6036SJack Yu 		return;
1897f5d6036SJack Yu 
1907f5d6036SJack Yu 	if (!rt722->component->card || !rt722->component->card->instantiated)
1917f5d6036SJack Yu 		return;
1927f5d6036SJack Yu 
1937f5d6036SJack Yu 	/* SDW_SCP_SDCA_INT_SDCA_6 is used for jack detection */
194209fb30eSJack Yu 	if (rt722->scp_sdca_stat1 & SDW_SCP_SDCA_INT_SDCA_6) {
1957f5d6036SJack Yu 		ret = rt722_sdca_headset_detect(rt722);
1967f5d6036SJack Yu 		if (ret < 0)
1977f5d6036SJack Yu 			return;
1987f5d6036SJack Yu 	}
1997f5d6036SJack Yu 
2007f5d6036SJack Yu 	/* SDW_SCP_SDCA_INT_SDCA_8 is used for button detection */
2017f5d6036SJack Yu 	if (rt722->scp_sdca_stat2 & SDW_SCP_SDCA_INT_SDCA_8)
2027f5d6036SJack Yu 		btn_type = rt722_sdca_button_detect(rt722);
2037f5d6036SJack Yu 
2047f5d6036SJack Yu 	if (rt722->jack_type == 0)
2057f5d6036SJack Yu 		btn_type = 0;
2067f5d6036SJack Yu 
2077f5d6036SJack Yu 	dev_dbg(&rt722->slave->dev,
2087f5d6036SJack Yu 		"in %s, jack_type=%d\n", __func__, rt722->jack_type);
2097f5d6036SJack Yu 	dev_dbg(&rt722->slave->dev,
2107f5d6036SJack Yu 		"in %s, btn_type=0x%x\n", __func__, btn_type);
2117f5d6036SJack Yu 	dev_dbg(&rt722->slave->dev,
2127f5d6036SJack Yu 		"in %s, scp_sdca_stat1=0x%x, scp_sdca_stat2=0x%x\n", __func__,
2137f5d6036SJack Yu 		rt722->scp_sdca_stat1, rt722->scp_sdca_stat2);
2147f5d6036SJack Yu 
2157f5d6036SJack Yu 	snd_soc_jack_report(rt722->hs_jack, rt722->jack_type | btn_type,
2167f5d6036SJack Yu 			SND_JACK_HEADSET |
2177f5d6036SJack Yu 			SND_JACK_BTN_0 | SND_JACK_BTN_1 |
2187f5d6036SJack Yu 			SND_JACK_BTN_2 | SND_JACK_BTN_3);
2197f5d6036SJack Yu 
2207f5d6036SJack Yu 	if (btn_type) {
2217f5d6036SJack Yu 		/* button released */
2227f5d6036SJack Yu 		snd_soc_jack_report(rt722->hs_jack, rt722->jack_type,
2237f5d6036SJack Yu 			SND_JACK_HEADSET |
2247f5d6036SJack Yu 			SND_JACK_BTN_0 | SND_JACK_BTN_1 |
2257f5d6036SJack Yu 			SND_JACK_BTN_2 | SND_JACK_BTN_3);
2267f5d6036SJack Yu 
2277f5d6036SJack Yu 		mod_delayed_work(system_power_efficient_wq,
2287f5d6036SJack Yu 			&rt722->jack_btn_check_work, msecs_to_jiffies(200));
2297f5d6036SJack Yu 	}
2307f5d6036SJack Yu }
2317f5d6036SJack Yu 
rt722_sdca_btn_check_handler(struct work_struct * work)2327f5d6036SJack Yu static void rt722_sdca_btn_check_handler(struct work_struct *work)
2337f5d6036SJack Yu {
2347f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 =
2357f5d6036SJack Yu 		container_of(work, struct rt722_sdca_priv, jack_btn_check_work.work);
2367f5d6036SJack Yu 	int btn_type = 0, ret, idx;
2377f5d6036SJack Yu 	unsigned int det_mode, offset, val;
2387f5d6036SJack Yu 	unsigned char buf[3];
2397f5d6036SJack Yu 
2407f5d6036SJack Yu 	ret = regmap_read(rt722->regmap,
2417f5d6036SJack Yu 		SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_GE49,
2427f5d6036SJack Yu 			RT722_SDCA_CTL_DETECTED_MODE, 0), &det_mode);
2437f5d6036SJack Yu 	if (ret < 0)
2447f5d6036SJack Yu 		goto io_error;
2457f5d6036SJack Yu 
2467f5d6036SJack Yu 	/* pin attached */
2477f5d6036SJack Yu 	if (det_mode) {
2487f5d6036SJack Yu 		/* read UMP message offset */
2497f5d6036SJack Yu 		ret = regmap_read(rt722->regmap,
2507f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_HID, RT722_SDCA_ENT_HID01,
2517f5d6036SJack Yu 				RT722_SDCA_CTL_HIDTX_MESSAGE_OFFSET, 0), &offset);
2527f5d6036SJack Yu 		if (ret < 0)
2537f5d6036SJack Yu 			goto io_error;
2547f5d6036SJack Yu 
2557f5d6036SJack Yu 		for (idx = 0; idx < sizeof(buf); idx++) {
2567f5d6036SJack Yu 			ret = regmap_read(rt722->regmap,
2577f5d6036SJack Yu 				RT722_BUF_ADDR_HID1 + offset + idx, &val);
2587f5d6036SJack Yu 			if (ret < 0)
2597f5d6036SJack Yu 				goto io_error;
2607f5d6036SJack Yu 			buf[idx] = val & 0xff;
2617f5d6036SJack Yu 		}
2627f5d6036SJack Yu 
2637f5d6036SJack Yu 		if (buf[0] == 0x11)
2647f5d6036SJack Yu 			btn_type = rt722_sdca_btn_type(&buf[1]);
2657f5d6036SJack Yu 	} else
2667f5d6036SJack Yu 		rt722->jack_type = 0;
2677f5d6036SJack Yu 
2687f5d6036SJack Yu 	dev_dbg(&rt722->slave->dev, "%s, btn_type=0x%x\n",	__func__, btn_type);
2697f5d6036SJack Yu 	snd_soc_jack_report(rt722->hs_jack, rt722->jack_type | btn_type,
2707f5d6036SJack Yu 			SND_JACK_HEADSET |
2717f5d6036SJack Yu 			SND_JACK_BTN_0 | SND_JACK_BTN_1 |
2727f5d6036SJack Yu 			SND_JACK_BTN_2 | SND_JACK_BTN_3);
2737f5d6036SJack Yu 
2747f5d6036SJack Yu 	if (btn_type) {
2757f5d6036SJack Yu 		/* button released */
2767f5d6036SJack Yu 		snd_soc_jack_report(rt722->hs_jack, rt722->jack_type,
2777f5d6036SJack Yu 			SND_JACK_HEADSET |
2787f5d6036SJack Yu 			SND_JACK_BTN_0 | SND_JACK_BTN_1 |
2797f5d6036SJack Yu 			SND_JACK_BTN_2 | SND_JACK_BTN_3);
2807f5d6036SJack Yu 
2817f5d6036SJack Yu 		mod_delayed_work(system_power_efficient_wq,
2827f5d6036SJack Yu 			&rt722->jack_btn_check_work, msecs_to_jiffies(200));
2837f5d6036SJack Yu 	}
2847f5d6036SJack Yu 
2857f5d6036SJack Yu 	return;
2867f5d6036SJack Yu 
2877f5d6036SJack Yu io_error:
2887f5d6036SJack Yu 	pr_err_ratelimited("IO error in %s, ret %d\n", __func__, ret);
2897f5d6036SJack Yu }
2907f5d6036SJack Yu 
rt722_sdca_jack_init(struct rt722_sdca_priv * rt722)2917f5d6036SJack Yu static void rt722_sdca_jack_init(struct rt722_sdca_priv *rt722)
2927f5d6036SJack Yu {
2937f5d6036SJack Yu 	mutex_lock(&rt722->calibrate_mutex);
2947f5d6036SJack Yu 	if (rt722->hs_jack) {
2957f5d6036SJack Yu 		/* set SCP_SDCA_IntMask1[0]=1 */
2967f5d6036SJack Yu 		sdw_write_no_pm(rt722->slave, SDW_SCP_SDCA_INTMASK1,
2977f5d6036SJack Yu 			SDW_SCP_SDCA_INTMASK_SDCA_0 | SDW_SCP_SDCA_INTMASK_SDCA_6);
2987f5d6036SJack Yu 		/* set SCP_SDCA_IntMask2[0]=1 */
2997f5d6036SJack Yu 		sdw_write_no_pm(rt722->slave, SDW_SCP_SDCA_INTMASK2,
3007f5d6036SJack Yu 			SDW_SCP_SDCA_INTMASK_SDCA_8);
3017f5d6036SJack Yu 		dev_dbg(&rt722->slave->dev, "in %s enable\n", __func__);
3027f5d6036SJack Yu 		rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL,
3037f5d6036SJack Yu 			RT722_HDA_LEGACY_UNSOL_CTL, 0x016E);
3047f5d6036SJack Yu 		/* set XU(et03h) & XU(et0Dh) to Not bypassed */
3057f5d6036SJack Yu 		regmap_write(rt722->regmap,
3067f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_XU03,
3077f5d6036SJack Yu 				RT722_SDCA_CTL_SELECTED_MODE, 0), 0);
3087f5d6036SJack Yu 		regmap_write(rt722->regmap,
3097f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_XU0D,
3107f5d6036SJack Yu 				RT722_SDCA_CTL_SELECTED_MODE, 0), 0);
3117f5d6036SJack Yu 		/* trigger GE interrupt */
3127f5d6036SJack Yu 		rt722_sdca_index_update_bits(rt722, RT722_VENDOR_HDA_CTL,
3137f5d6036SJack Yu 			RT722_GE_RELATED_CTL2, 0x4000, 0x4000);
3147f5d6036SJack Yu 	}
3157f5d6036SJack Yu 	mutex_unlock(&rt722->calibrate_mutex);
3167f5d6036SJack Yu }
3177f5d6036SJack Yu 
rt722_sdca_set_jack_detect(struct snd_soc_component * component,struct snd_soc_jack * hs_jack,void * data)3187f5d6036SJack Yu static int rt722_sdca_set_jack_detect(struct snd_soc_component *component,
3197f5d6036SJack Yu 	struct snd_soc_jack *hs_jack, void *data)
3207f5d6036SJack Yu {
3217f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
3227f5d6036SJack Yu 	int ret;
3237f5d6036SJack Yu 
3247f5d6036SJack Yu 	rt722->hs_jack = hs_jack;
3257f5d6036SJack Yu 
3267f5d6036SJack Yu 	ret = pm_runtime_resume_and_get(component->dev);
3277f5d6036SJack Yu 	if (ret < 0) {
3287f5d6036SJack Yu 		if (ret != -EACCES) {
3297f5d6036SJack Yu 			dev_err(component->dev, "%s: failed to resume %d\n", __func__, ret);
3307f5d6036SJack Yu 			return ret;
3317f5d6036SJack Yu 		}
3327f5d6036SJack Yu 		/* pm_runtime not enabled yet */
3337f5d6036SJack Yu 		dev_dbg(component->dev,	"%s: skipping jack init for now\n", __func__);
3347f5d6036SJack Yu 		return 0;
3357f5d6036SJack Yu 	}
3367f5d6036SJack Yu 
3377f5d6036SJack Yu 	rt722_sdca_jack_init(rt722);
3387f5d6036SJack Yu 
3397f5d6036SJack Yu 	pm_runtime_mark_last_busy(component->dev);
3407f5d6036SJack Yu 	pm_runtime_put_autosuspend(component->dev);
3417f5d6036SJack Yu 
3427f5d6036SJack Yu 	return 0;
3437f5d6036SJack Yu }
3447f5d6036SJack Yu 
3457f5d6036SJack Yu /* For SDCA control DAC/ADC Gain */
rt722_sdca_set_gain_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)3467f5d6036SJack Yu static int rt722_sdca_set_gain_put(struct snd_kcontrol *kcontrol,
3477f5d6036SJack Yu 		struct snd_ctl_elem_value *ucontrol)
3487f5d6036SJack Yu {
3497f5d6036SJack Yu 	struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
3507f5d6036SJack Yu 	struct soc_mixer_control *mc =
3517f5d6036SJack Yu 		(struct soc_mixer_control *)kcontrol->private_value;
3527f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
3537f5d6036SJack Yu 	unsigned int read_l, read_r, gain_l_val, gain_r_val;
3547f5d6036SJack Yu 	unsigned int adc_vol_flag = 0, changed = 0;
3557f5d6036SJack Yu 	unsigned int lvalue, rvalue;
3567f5d6036SJack Yu 	const unsigned int interval_offset = 0xc0;
3577f5d6036SJack Yu 	const unsigned int tendB = 0xa00;
3587f5d6036SJack Yu 
3597f5d6036SJack Yu 	if (strstr(ucontrol->id.name, "FU1E Capture Volume") ||
3607f5d6036SJack Yu 		strstr(ucontrol->id.name, "FU0F Capture Volume"))
3617f5d6036SJack Yu 		adc_vol_flag = 1;
3627f5d6036SJack Yu 
3637f5d6036SJack Yu 	regmap_read(rt722->mbq_regmap, mc->reg, &lvalue);
3647f5d6036SJack Yu 	regmap_read(rt722->mbq_regmap, mc->rreg, &rvalue);
3657f5d6036SJack Yu 
3667f5d6036SJack Yu 	/* L Channel */
3677f5d6036SJack Yu 	gain_l_val = ucontrol->value.integer.value[0];
3687f5d6036SJack Yu 	if (gain_l_val > mc->max)
3697f5d6036SJack Yu 		gain_l_val = mc->max;
3707f5d6036SJack Yu 
3717f5d6036SJack Yu 	if (mc->shift == 8) /* boost gain */
3727f5d6036SJack Yu 		gain_l_val = gain_l_val * tendB;
3737f5d6036SJack Yu 	else {
3747f5d6036SJack Yu 		/* ADC/DAC gain */
3757f5d6036SJack Yu 		if (adc_vol_flag)
3767f5d6036SJack Yu 			gain_l_val = 0x1e00 - ((mc->max - gain_l_val) * interval_offset);
3777f5d6036SJack Yu 		else
3787f5d6036SJack Yu 			gain_l_val = 0 - ((mc->max - gain_l_val) * interval_offset);
3797f5d6036SJack Yu 		gain_l_val &= 0xffff;
3807f5d6036SJack Yu 	}
3817f5d6036SJack Yu 
3827f5d6036SJack Yu 	/* R Channel */
3837f5d6036SJack Yu 	gain_r_val = ucontrol->value.integer.value[1];
3847f5d6036SJack Yu 	if (gain_r_val > mc->max)
3857f5d6036SJack Yu 		gain_r_val = mc->max;
3867f5d6036SJack Yu 
3877f5d6036SJack Yu 	if (mc->shift == 8) /* boost gain */
3887f5d6036SJack Yu 		gain_r_val = gain_r_val * tendB;
3897f5d6036SJack Yu 	else {
3907f5d6036SJack Yu 		/* ADC/DAC gain */
3917f5d6036SJack Yu 		if (adc_vol_flag)
3927f5d6036SJack Yu 			gain_r_val = 0x1e00 - ((mc->max - gain_r_val) * interval_offset);
3937f5d6036SJack Yu 		else
3947f5d6036SJack Yu 			gain_r_val = 0 - ((mc->max - gain_r_val) * interval_offset);
3957f5d6036SJack Yu 		gain_r_val &= 0xffff;
3967f5d6036SJack Yu 	}
3977f5d6036SJack Yu 
3987f5d6036SJack Yu 	if (lvalue != gain_l_val || rvalue != gain_r_val)
3997f5d6036SJack Yu 		changed = 1;
4007f5d6036SJack Yu 	else
4017f5d6036SJack Yu 		return 0;
4027f5d6036SJack Yu 
4037f5d6036SJack Yu 	/* Lch*/
4047f5d6036SJack Yu 	regmap_write(rt722->mbq_regmap, mc->reg, gain_l_val);
4057f5d6036SJack Yu 
4067f5d6036SJack Yu 	/* Rch */
4077f5d6036SJack Yu 	regmap_write(rt722->mbq_regmap, mc->rreg, gain_r_val);
4087f5d6036SJack Yu 
4097f5d6036SJack Yu 	regmap_read(rt722->mbq_regmap, mc->reg, &read_l);
4107f5d6036SJack Yu 	regmap_read(rt722->mbq_regmap, mc->rreg, &read_r);
4117f5d6036SJack Yu 	if (read_r == gain_r_val && read_l == gain_l_val)
4127f5d6036SJack Yu 		return changed;
4137f5d6036SJack Yu 
4147f5d6036SJack Yu 	return -EIO;
4157f5d6036SJack Yu }
4167f5d6036SJack Yu 
rt722_sdca_set_gain_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)4177f5d6036SJack Yu static int rt722_sdca_set_gain_get(struct snd_kcontrol *kcontrol,
4187f5d6036SJack Yu 		struct snd_ctl_elem_value *ucontrol)
4197f5d6036SJack Yu {
4207f5d6036SJack Yu 	struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
4217f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
4227f5d6036SJack Yu 	struct soc_mixer_control *mc =
4237f5d6036SJack Yu 		(struct soc_mixer_control *)kcontrol->private_value;
4247f5d6036SJack Yu 	unsigned int read_l, read_r, ctl_l = 0, ctl_r = 0;
4257f5d6036SJack Yu 	unsigned int adc_vol_flag = 0;
4267f5d6036SJack Yu 	const unsigned int interval_offset = 0xc0;
4277f5d6036SJack Yu 	const unsigned int tendB = 0xa00;
4287f5d6036SJack Yu 
4297f5d6036SJack Yu 	if (strstr(ucontrol->id.name, "FU1E Capture Volume") ||
4307f5d6036SJack Yu 		strstr(ucontrol->id.name, "FU0F Capture Volume"))
4317f5d6036SJack Yu 		adc_vol_flag = 1;
4327f5d6036SJack Yu 
4337f5d6036SJack Yu 	regmap_read(rt722->mbq_regmap, mc->reg, &read_l);
4347f5d6036SJack Yu 	regmap_read(rt722->mbq_regmap, mc->rreg, &read_r);
4357f5d6036SJack Yu 
4367f5d6036SJack Yu 	if (mc->shift == 8) /* boost gain */
4377f5d6036SJack Yu 		ctl_l = read_l / tendB;
4387f5d6036SJack Yu 	else {
4397f5d6036SJack Yu 		if (adc_vol_flag)
4407f5d6036SJack Yu 			ctl_l = mc->max - (((0x1e00 - read_l) & 0xffff) / interval_offset);
4417f5d6036SJack Yu 		else
4427f5d6036SJack Yu 			ctl_l = mc->max - (((0 - read_l) & 0xffff) / interval_offset);
4437f5d6036SJack Yu 	}
4447f5d6036SJack Yu 
4457f5d6036SJack Yu 	if (read_l != read_r) {
4467f5d6036SJack Yu 		if (mc->shift == 8) /* boost gain */
4477f5d6036SJack Yu 			ctl_r = read_r / tendB;
4487f5d6036SJack Yu 		else { /* ADC/DAC gain */
4497f5d6036SJack Yu 			if (adc_vol_flag)
4507f5d6036SJack Yu 				ctl_r = mc->max - (((0x1e00 - read_r) & 0xffff) / interval_offset);
4517f5d6036SJack Yu 			else
4527f5d6036SJack Yu 				ctl_r = mc->max - (((0 - read_r) & 0xffff) / interval_offset);
4537f5d6036SJack Yu 		}
4547f5d6036SJack Yu 	} else {
4557f5d6036SJack Yu 		ctl_r = ctl_l;
4567f5d6036SJack Yu 	}
4577f5d6036SJack Yu 
4587f5d6036SJack Yu 	ucontrol->value.integer.value[0] = ctl_l;
4597f5d6036SJack Yu 	ucontrol->value.integer.value[1] = ctl_r;
4607f5d6036SJack Yu 
4617f5d6036SJack Yu 	return 0;
4627f5d6036SJack Yu }
4637f5d6036SJack Yu 
rt722_sdca_set_fu1e_capture_ctl(struct rt722_sdca_priv * rt722)4647f5d6036SJack Yu static int rt722_sdca_set_fu1e_capture_ctl(struct rt722_sdca_priv *rt722)
4657f5d6036SJack Yu {
4667f5d6036SJack Yu 	int err, i;
4677f5d6036SJack Yu 	unsigned int ch_mute;
4687f5d6036SJack Yu 
4697f5d6036SJack Yu 	for (i = 0; i < ARRAY_SIZE(rt722->fu1e_mixer_mute); i++) {
4707f5d6036SJack Yu 		ch_mute = rt722->fu1e_dapm_mute || rt722->fu1e_mixer_mute[i];
4717f5d6036SJack Yu 		err = regmap_write(rt722->regmap,
4727f5d6036SJack Yu 				SDW_SDCA_CTL(FUNC_NUM_MIC_ARRAY, RT722_SDCA_ENT_USER_FU1E,
4737f5d6036SJack Yu 				RT722_SDCA_CTL_FU_MUTE, CH_01) + i, ch_mute);
4747f5d6036SJack Yu 		if (err < 0)
4757f5d6036SJack Yu 			return err;
4767f5d6036SJack Yu 	}
4777f5d6036SJack Yu 
4787f5d6036SJack Yu 	return 0;
4797f5d6036SJack Yu }
4807f5d6036SJack Yu 
rt722_sdca_fu1e_capture_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)4817f5d6036SJack Yu static int rt722_sdca_fu1e_capture_get(struct snd_kcontrol *kcontrol,
4827f5d6036SJack Yu 			struct snd_ctl_elem_value *ucontrol)
4837f5d6036SJack Yu {
4847f5d6036SJack Yu 	struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
4857f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
4867f5d6036SJack Yu 	struct rt722_sdca_dmic_kctrl_priv *p =
4877f5d6036SJack Yu 		(struct rt722_sdca_dmic_kctrl_priv *)kcontrol->private_value;
4887f5d6036SJack Yu 	unsigned int i;
4897f5d6036SJack Yu 
4907f5d6036SJack Yu 	for (i = 0; i < p->count; i++)
4917f5d6036SJack Yu 		ucontrol->value.integer.value[i] = !rt722->fu1e_mixer_mute[i];
4927f5d6036SJack Yu 
4937f5d6036SJack Yu 	return 0;
4947f5d6036SJack Yu }
4957f5d6036SJack Yu 
rt722_sdca_fu1e_capture_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)4967f5d6036SJack Yu static int rt722_sdca_fu1e_capture_put(struct snd_kcontrol *kcontrol,
4977f5d6036SJack Yu 			struct snd_ctl_elem_value *ucontrol)
4987f5d6036SJack Yu {
4997f5d6036SJack Yu 	struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
5007f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
5017f5d6036SJack Yu 	struct rt722_sdca_dmic_kctrl_priv *p =
5027f5d6036SJack Yu 		(struct rt722_sdca_dmic_kctrl_priv *)kcontrol->private_value;
5037f5d6036SJack Yu 	int err, changed = 0, i;
5047f5d6036SJack Yu 
5057f5d6036SJack Yu 	for (i = 0; i < p->count; i++) {
5067f5d6036SJack Yu 		if (rt722->fu1e_mixer_mute[i] != !ucontrol->value.integer.value[i])
5077f5d6036SJack Yu 			changed = 1;
5087f5d6036SJack Yu 		rt722->fu1e_mixer_mute[i] = !ucontrol->value.integer.value[i];
5097f5d6036SJack Yu 	}
5107f5d6036SJack Yu 
5117f5d6036SJack Yu 	err = rt722_sdca_set_fu1e_capture_ctl(rt722);
5127f5d6036SJack Yu 	if (err < 0)
5137f5d6036SJack Yu 		return err;
5147f5d6036SJack Yu 
5157f5d6036SJack Yu 	return changed;
5167f5d6036SJack Yu }
5177f5d6036SJack Yu 
rt722_sdca_set_fu0f_capture_ctl(struct rt722_sdca_priv * rt722)5187f5d6036SJack Yu static int rt722_sdca_set_fu0f_capture_ctl(struct rt722_sdca_priv *rt722)
5197f5d6036SJack Yu {
5207f5d6036SJack Yu 	int err;
5217f5d6036SJack Yu 	unsigned int ch_l, ch_r;
5227f5d6036SJack Yu 
5237f5d6036SJack Yu 	ch_l = (rt722->fu0f_dapm_mute || rt722->fu0f_mixer_l_mute) ? 0x01 : 0x00;
5247f5d6036SJack Yu 	ch_r = (rt722->fu0f_dapm_mute || rt722->fu0f_mixer_r_mute) ? 0x01 : 0x00;
5257f5d6036SJack Yu 
5267f5d6036SJack Yu 	err = regmap_write(rt722->regmap,
5277f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_USER_FU0F,
5287f5d6036SJack Yu 			RT722_SDCA_CTL_FU_MUTE, CH_L), ch_l);
5297f5d6036SJack Yu 	if (err < 0)
5307f5d6036SJack Yu 		return err;
5317f5d6036SJack Yu 
5327f5d6036SJack Yu 	err = regmap_write(rt722->regmap,
5337f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_USER_FU0F,
5347f5d6036SJack Yu 			RT722_SDCA_CTL_FU_MUTE, CH_R), ch_r);
5357f5d6036SJack Yu 	if (err < 0)
5367f5d6036SJack Yu 		return err;
5377f5d6036SJack Yu 
5387f5d6036SJack Yu 	return 0;
5397f5d6036SJack Yu }
5407f5d6036SJack Yu 
rt722_sdca_fu0f_capture_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5417f5d6036SJack Yu static int rt722_sdca_fu0f_capture_get(struct snd_kcontrol *kcontrol,
5427f5d6036SJack Yu 			struct snd_ctl_elem_value *ucontrol)
5437f5d6036SJack Yu {
5447f5d6036SJack Yu 	struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
5457f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
5467f5d6036SJack Yu 
5477f5d6036SJack Yu 	ucontrol->value.integer.value[0] = !rt722->fu0f_mixer_l_mute;
5487f5d6036SJack Yu 	ucontrol->value.integer.value[1] = !rt722->fu0f_mixer_r_mute;
5497f5d6036SJack Yu 	return 0;
5507f5d6036SJack Yu }
5517f5d6036SJack Yu 
rt722_sdca_fu0f_capture_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5527f5d6036SJack Yu static int rt722_sdca_fu0f_capture_put(struct snd_kcontrol *kcontrol,
5537f5d6036SJack Yu 			struct snd_ctl_elem_value *ucontrol)
5547f5d6036SJack Yu {
5557f5d6036SJack Yu 	struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
5567f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
5577f5d6036SJack Yu 	int err, changed = 0;
5587f5d6036SJack Yu 
5597f5d6036SJack Yu 	if (rt722->fu0f_mixer_l_mute != !ucontrol->value.integer.value[0] ||
5607f5d6036SJack Yu 		rt722->fu0f_mixer_r_mute != !ucontrol->value.integer.value[1])
5617f5d6036SJack Yu 		changed = 1;
5627f5d6036SJack Yu 
5637f5d6036SJack Yu 	rt722->fu0f_mixer_l_mute = !ucontrol->value.integer.value[0];
5647f5d6036SJack Yu 	rt722->fu0f_mixer_r_mute = !ucontrol->value.integer.value[1];
5657f5d6036SJack Yu 	err = rt722_sdca_set_fu0f_capture_ctl(rt722);
5667f5d6036SJack Yu 	if (err < 0)
5677f5d6036SJack Yu 		return err;
5687f5d6036SJack Yu 
5697f5d6036SJack Yu 	return changed;
5707f5d6036SJack Yu }
5717f5d6036SJack Yu 
rt722_sdca_fu_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)5727f5d6036SJack Yu static int rt722_sdca_fu_info(struct snd_kcontrol *kcontrol,
5737f5d6036SJack Yu 	struct snd_ctl_elem_info *uinfo)
5747f5d6036SJack Yu {
5757f5d6036SJack Yu 	struct rt722_sdca_dmic_kctrl_priv *p =
5767f5d6036SJack Yu 		(struct rt722_sdca_dmic_kctrl_priv *)kcontrol->private_value;
5777f5d6036SJack Yu 
5787f5d6036SJack Yu 	if (p->max == 1)
5797f5d6036SJack Yu 		uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
5807f5d6036SJack Yu 	else
5817f5d6036SJack Yu 		uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
5827f5d6036SJack Yu 	uinfo->count = p->count;
5837f5d6036SJack Yu 	uinfo->value.integer.min = 0;
5847f5d6036SJack Yu 	uinfo->value.integer.max = p->max;
5857f5d6036SJack Yu 	return 0;
5867f5d6036SJack Yu }
5877f5d6036SJack Yu 
rt722_sdca_dmic_set_gain_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5887f5d6036SJack Yu static int rt722_sdca_dmic_set_gain_get(struct snd_kcontrol *kcontrol,
5897f5d6036SJack Yu 		struct snd_ctl_elem_value *ucontrol)
5907f5d6036SJack Yu {
5917f5d6036SJack Yu 	struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
5927f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
5937f5d6036SJack Yu 	struct rt722_sdca_dmic_kctrl_priv *p =
5947f5d6036SJack Yu 		(struct rt722_sdca_dmic_kctrl_priv *)kcontrol->private_value;
5957f5d6036SJack Yu 	unsigned int boost_step = 0x0a00;
5967f5d6036SJack Yu 	unsigned int vol_max = 0x1e00;
5977f5d6036SJack Yu 	unsigned int regvalue, ctl, i;
5987f5d6036SJack Yu 	unsigned int adc_vol_flag = 0;
5997f5d6036SJack Yu 	const unsigned int interval_offset = 0xc0;
6007f5d6036SJack Yu 
6017f5d6036SJack Yu 	if (strstr(ucontrol->id.name, "FU1E Capture Volume"))
6027f5d6036SJack Yu 		adc_vol_flag = 1;
6037f5d6036SJack Yu 
6047f5d6036SJack Yu 	/* check all channels */
6057f5d6036SJack Yu 	for (i = 0; i < p->count; i++) {
6067f5d6036SJack Yu 		regmap_read(rt722->mbq_regmap, p->reg_base + i, &regvalue);
6077f5d6036SJack Yu 
6087f5d6036SJack Yu 		if (!adc_vol_flag) /* boost gain */
6097f5d6036SJack Yu 			ctl = regvalue / boost_step;
6107f5d6036SJack Yu 		else { /* ADC gain */
6117f5d6036SJack Yu 			if (adc_vol_flag)
6127f5d6036SJack Yu 				ctl = p->max - (((vol_max - regvalue) & 0xffff) / interval_offset);
6137f5d6036SJack Yu 			else
6147f5d6036SJack Yu 				ctl = p->max - (((0 - regvalue) & 0xffff) / interval_offset);
6157f5d6036SJack Yu 		}
6167f5d6036SJack Yu 
6177f5d6036SJack Yu 		ucontrol->value.integer.value[i] = ctl;
6187f5d6036SJack Yu 	}
6197f5d6036SJack Yu 
6207f5d6036SJack Yu 	return 0;
6217f5d6036SJack Yu }
6227f5d6036SJack Yu 
rt722_sdca_dmic_set_gain_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)6237f5d6036SJack Yu static int rt722_sdca_dmic_set_gain_put(struct snd_kcontrol *kcontrol,
6247f5d6036SJack Yu 		struct snd_ctl_elem_value *ucontrol)
6257f5d6036SJack Yu {
6267f5d6036SJack Yu 	struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
6277f5d6036SJack Yu 	struct rt722_sdca_dmic_kctrl_priv *p =
6287f5d6036SJack Yu 		(struct rt722_sdca_dmic_kctrl_priv *)kcontrol->private_value;
6297f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
6307f5d6036SJack Yu 	unsigned int boost_step = 0x0a00;
6317f5d6036SJack Yu 	unsigned int vol_max = 0x1e00;
6327f5d6036SJack Yu 	unsigned int gain_val[4];
6337f5d6036SJack Yu 	unsigned int i, adc_vol_flag = 0, changed = 0;
6347f5d6036SJack Yu 	unsigned int regvalue[4];
6357f5d6036SJack Yu 	const unsigned int interval_offset = 0xc0;
6367f5d6036SJack Yu 	int err;
6377f5d6036SJack Yu 
6387f5d6036SJack Yu 	if (strstr(ucontrol->id.name, "FU1E Capture Volume"))
6397f5d6036SJack Yu 		adc_vol_flag = 1;
6407f5d6036SJack Yu 
6417f5d6036SJack Yu 	/* check all channels */
6427f5d6036SJack Yu 	for (i = 0; i < p->count; i++) {
6437f5d6036SJack Yu 		regmap_read(rt722->mbq_regmap, p->reg_base + i, &regvalue[i]);
6447f5d6036SJack Yu 
6457f5d6036SJack Yu 		gain_val[i] = ucontrol->value.integer.value[i];
6467f5d6036SJack Yu 		if (gain_val[i] > p->max)
6477f5d6036SJack Yu 			gain_val[i] = p->max;
6487f5d6036SJack Yu 
6497f5d6036SJack Yu 		if (!adc_vol_flag) /* boost gain */
6507f5d6036SJack Yu 			gain_val[i] = gain_val[i] * boost_step;
6517f5d6036SJack Yu 		else { /* ADC gain */
6527f5d6036SJack Yu 			gain_val[i] = vol_max - ((p->max - gain_val[i]) * interval_offset);
6537f5d6036SJack Yu 			gain_val[i] &= 0xffff;
6547f5d6036SJack Yu 		}
6557f5d6036SJack Yu 
6567f5d6036SJack Yu 		if (regvalue[i] != gain_val[i])
6577f5d6036SJack Yu 			changed = 1;
6587f5d6036SJack Yu 	}
6597f5d6036SJack Yu 
6607f5d6036SJack Yu 	if (!changed)
6617f5d6036SJack Yu 		return 0;
6627f5d6036SJack Yu 
6637f5d6036SJack Yu 	for (i = 0; i < p->count; i++) {
6647f5d6036SJack Yu 		err = regmap_write(rt722->mbq_regmap, p->reg_base + i, gain_val[i]);
6657f5d6036SJack Yu 		if (err < 0)
6667f5d6036SJack Yu 			dev_err(&rt722->slave->dev, "%#08x can't be set\n", p->reg_base + i);
6677f5d6036SJack Yu 	}
6687f5d6036SJack Yu 
6697f5d6036SJack Yu 	return changed;
6707f5d6036SJack Yu }
6717f5d6036SJack Yu 
6727f5d6036SJack Yu #define RT722_SDCA_PR_VALUE(xreg_base, xcount, xmax, xinvert) \
6737f5d6036SJack Yu 	((unsigned long)&(struct rt722_sdca_dmic_kctrl_priv) \
6747f5d6036SJack Yu 		{.reg_base = xreg_base, .count = xcount, .max = xmax, \
6757f5d6036SJack Yu 		.invert = xinvert})
6767f5d6036SJack Yu 
6777f5d6036SJack Yu #define RT722_SDCA_FU_CTRL(xname, reg_base, xmax, xinvert, xcount) \
6787f5d6036SJack Yu {	.iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
6797f5d6036SJack Yu 	.info = rt722_sdca_fu_info, \
6807f5d6036SJack Yu 	.get = rt722_sdca_fu1e_capture_get, \
6817f5d6036SJack Yu 	.put = rt722_sdca_fu1e_capture_put, \
6827f5d6036SJack Yu 	.private_value = RT722_SDCA_PR_VALUE(reg_base, xcount, xmax, xinvert)}
6837f5d6036SJack Yu 
6847f5d6036SJack Yu #define RT722_SDCA_EXT_TLV(xname, reg_base, xhandler_get,\
6857f5d6036SJack Yu 	 xhandler_put, xcount, xmax, tlv_array) \
6867f5d6036SJack Yu {	.iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
6877f5d6036SJack Yu 	.access = SNDRV_CTL_ELEM_ACCESS_TLV_READ | \
6887f5d6036SJack Yu 		 SNDRV_CTL_ELEM_ACCESS_READWRITE, \
6897f5d6036SJack Yu 	.tlv.p = (tlv_array), \
6907f5d6036SJack Yu 	.info = rt722_sdca_fu_info, \
6917f5d6036SJack Yu 	.get = xhandler_get, .put = xhandler_put, \
6927f5d6036SJack Yu 	.private_value = RT722_SDCA_PR_VALUE(reg_base, xcount, xmax, 0) }
6937f5d6036SJack Yu 
6947f5d6036SJack Yu static const DECLARE_TLV_DB_SCALE(out_vol_tlv, -6525, 75, 0);
6957f5d6036SJack Yu static const DECLARE_TLV_DB_SCALE(mic_vol_tlv, -1725, 75, 0);
6967f5d6036SJack Yu static const DECLARE_TLV_DB_SCALE(boost_vol_tlv, 0, 1000, 0);
6977f5d6036SJack Yu 
6987f5d6036SJack Yu static const struct snd_kcontrol_new rt722_sdca_controls[] = {
6997f5d6036SJack Yu 	/* Headphone playback settings */
7007f5d6036SJack Yu 	SOC_DOUBLE_R_EXT_TLV("FU05 Playback Volume",
7017f5d6036SJack Yu 		SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_USER_FU05,
7027f5d6036SJack Yu 			RT722_SDCA_CTL_FU_VOLUME, CH_L),
7037f5d6036SJack Yu 		SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_USER_FU05,
7047f5d6036SJack Yu 			RT722_SDCA_CTL_FU_VOLUME, CH_R), 0, 0x57, 0,
7057f5d6036SJack Yu 		rt722_sdca_set_gain_get, rt722_sdca_set_gain_put, out_vol_tlv),
7067f5d6036SJack Yu 	/* Headset mic capture settings */
7077f5d6036SJack Yu 	SOC_DOUBLE_EXT("FU0F Capture Switch", SND_SOC_NOPM, 0, 1, 1, 0,
7087f5d6036SJack Yu 		rt722_sdca_fu0f_capture_get, rt722_sdca_fu0f_capture_put),
7097f5d6036SJack Yu 	SOC_DOUBLE_R_EXT_TLV("FU0F Capture Volume",
7107f5d6036SJack Yu 		SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_USER_FU0F,
7117f5d6036SJack Yu 			RT722_SDCA_CTL_FU_VOLUME, CH_L),
7127f5d6036SJack Yu 		SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_USER_FU0F,
7137f5d6036SJack Yu 			RT722_SDCA_CTL_FU_VOLUME, CH_R), 0, 0x3f, 0,
7147f5d6036SJack Yu 		rt722_sdca_set_gain_get, rt722_sdca_set_gain_put, mic_vol_tlv),
7157f5d6036SJack Yu 	SOC_DOUBLE_R_EXT_TLV("FU33 Boost Volume",
7167f5d6036SJack Yu 		SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_PLATFORM_FU44,
7177f5d6036SJack Yu 			RT722_SDCA_CTL_FU_CH_GAIN, CH_L),
7187f5d6036SJack Yu 		SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_PLATFORM_FU44,
7197f5d6036SJack Yu 			RT722_SDCA_CTL_FU_CH_GAIN, CH_R), 8, 3, 0,
7207f5d6036SJack Yu 		rt722_sdca_set_gain_get, rt722_sdca_set_gain_put, boost_vol_tlv),
7217f5d6036SJack Yu 	/* AMP playback settings */
7227f5d6036SJack Yu 	SOC_DOUBLE_R_EXT_TLV("FU06 Playback Volume",
7237f5d6036SJack Yu 		SDW_SDCA_CTL(FUNC_NUM_AMP, RT722_SDCA_ENT_USER_FU06,
7247f5d6036SJack Yu 			RT722_SDCA_CTL_FU_VOLUME, CH_L),
7257f5d6036SJack Yu 		SDW_SDCA_CTL(FUNC_NUM_AMP, RT722_SDCA_ENT_USER_FU06,
7267f5d6036SJack Yu 			RT722_SDCA_CTL_FU_VOLUME, CH_R), 0, 0x57, 0,
7277f5d6036SJack Yu 		rt722_sdca_set_gain_get, rt722_sdca_set_gain_put, out_vol_tlv),
7287f5d6036SJack Yu 	/* DMIC capture settings */
7297f5d6036SJack Yu 	RT722_SDCA_FU_CTRL("FU1E Capture Switch",
7307f5d6036SJack Yu 		SDW_SDCA_CTL(FUNC_NUM_MIC_ARRAY, RT722_SDCA_ENT_USER_FU1E,
7317f5d6036SJack Yu 			RT722_SDCA_CTL_FU_MUTE, CH_01), 1, 1, 4),
7327f5d6036SJack Yu 	RT722_SDCA_EXT_TLV("FU1E Capture Volume",
7337f5d6036SJack Yu 		SDW_SDCA_CTL(FUNC_NUM_MIC_ARRAY, RT722_SDCA_ENT_USER_FU1E,
7347f5d6036SJack Yu 			RT722_SDCA_CTL_FU_VOLUME, CH_01),
7357f5d6036SJack Yu 		rt722_sdca_dmic_set_gain_get, rt722_sdca_dmic_set_gain_put,
7367f5d6036SJack Yu 			4, 0x3f, mic_vol_tlv),
7377f5d6036SJack Yu 	RT722_SDCA_EXT_TLV("FU15 Boost Volume",
7387f5d6036SJack Yu 		SDW_SDCA_CTL(FUNC_NUM_MIC_ARRAY, RT722_SDCA_ENT_FU15,
7397f5d6036SJack Yu 			RT722_SDCA_CTL_FU_CH_GAIN, CH_01),
7407f5d6036SJack Yu 		rt722_sdca_dmic_set_gain_get, rt722_sdca_dmic_set_gain_put,
7417f5d6036SJack Yu 			4, 3, boost_vol_tlv),
7427f5d6036SJack Yu };
7437f5d6036SJack Yu 
rt722_sdca_adc_mux_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)7447f5d6036SJack Yu static int rt722_sdca_adc_mux_get(struct snd_kcontrol *kcontrol,
7457f5d6036SJack Yu 			struct snd_ctl_elem_value *ucontrol)
7467f5d6036SJack Yu {
7477f5d6036SJack Yu 	struct snd_soc_component *component =
7487f5d6036SJack Yu 		snd_soc_dapm_kcontrol_component(kcontrol);
7497f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
7507f5d6036SJack Yu 	unsigned int val = 0, mask_sft;
7517f5d6036SJack Yu 
7527f5d6036SJack Yu 	if (strstr(ucontrol->id.name, "ADC 22 Mux"))
7537f5d6036SJack Yu 		mask_sft = 12;
7547f5d6036SJack Yu 	else if (strstr(ucontrol->id.name, "ADC 24 Mux"))
7557f5d6036SJack Yu 		mask_sft = 4;
7567f5d6036SJack Yu 	else if (strstr(ucontrol->id.name, "ADC 25 Mux"))
7577f5d6036SJack Yu 		mask_sft = 0;
7587f5d6036SJack Yu 	else
7597f5d6036SJack Yu 		return -EINVAL;
7607f5d6036SJack Yu 
7617f5d6036SJack Yu 	rt722_sdca_index_read(rt722, RT722_VENDOR_HDA_CTL,
7627f5d6036SJack Yu 		RT722_HDA_LEGACY_MUX_CTL0, &val);
7637f5d6036SJack Yu 
7647f5d6036SJack Yu 	ucontrol->value.enumerated.item[0] = (val >> mask_sft) & 0x7;
7657f5d6036SJack Yu 
7667f5d6036SJack Yu 	return 0;
7677f5d6036SJack Yu }
7687f5d6036SJack Yu 
rt722_sdca_adc_mux_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)7697f5d6036SJack Yu static int rt722_sdca_adc_mux_put(struct snd_kcontrol *kcontrol,
7707f5d6036SJack Yu 			struct snd_ctl_elem_value *ucontrol)
7717f5d6036SJack Yu {
7727f5d6036SJack Yu 	struct snd_soc_component *component =
7737f5d6036SJack Yu 		snd_soc_dapm_kcontrol_component(kcontrol);
7747f5d6036SJack Yu 	struct snd_soc_dapm_context *dapm =
7757f5d6036SJack Yu 		snd_soc_dapm_kcontrol_dapm(kcontrol);
7767f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
7777f5d6036SJack Yu 	struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
7787f5d6036SJack Yu 	unsigned int *item = ucontrol->value.enumerated.item;
7797f5d6036SJack Yu 	unsigned int val, val2 = 0, change, mask_sft;
7807f5d6036SJack Yu 
7817f5d6036SJack Yu 	if (item[0] >= e->items)
7827f5d6036SJack Yu 		return -EINVAL;
7837f5d6036SJack Yu 
7847f5d6036SJack Yu 	if (strstr(ucontrol->id.name, "ADC 22 Mux"))
7857f5d6036SJack Yu 		mask_sft = 12;
7867f5d6036SJack Yu 	else if (strstr(ucontrol->id.name, "ADC 24 Mux"))
7877f5d6036SJack Yu 		mask_sft = 4;
7887f5d6036SJack Yu 	else if (strstr(ucontrol->id.name, "ADC 25 Mux"))
7897f5d6036SJack Yu 		mask_sft = 0;
7907f5d6036SJack Yu 	else
7917f5d6036SJack Yu 		return -EINVAL;
7927f5d6036SJack Yu 
7937f5d6036SJack Yu 	val = snd_soc_enum_item_to_val(e, item[0]) << e->shift_l;
7947f5d6036SJack Yu 
7957f5d6036SJack Yu 	rt722_sdca_index_read(rt722, RT722_VENDOR_HDA_CTL,
7967f5d6036SJack Yu 		RT722_HDA_LEGACY_MUX_CTL0, &val2);
7977f5d6036SJack Yu 	val2 = (0x7 << mask_sft) & val2;
7987f5d6036SJack Yu 
7997f5d6036SJack Yu 	if (val == val2)
8007f5d6036SJack Yu 		change = 0;
8017f5d6036SJack Yu 	else
8027f5d6036SJack Yu 		change = 1;
8037f5d6036SJack Yu 
8047f5d6036SJack Yu 	if (change)
8057f5d6036SJack Yu 		rt722_sdca_index_update_bits(rt722, RT722_VENDOR_HDA_CTL,
8067f5d6036SJack Yu 			RT722_HDA_LEGACY_MUX_CTL0, 0x7 << mask_sft,
8077f5d6036SJack Yu 			val << mask_sft);
8087f5d6036SJack Yu 
8097f5d6036SJack Yu 	snd_soc_dapm_mux_update_power(dapm, kcontrol,
8107f5d6036SJack Yu 		item[0], e, NULL);
8117f5d6036SJack Yu 
8127f5d6036SJack Yu 	return change;
8137f5d6036SJack Yu }
8147f5d6036SJack Yu 
8157f5d6036SJack Yu static const char * const adc22_mux_text[] = {
8167f5d6036SJack Yu 	"MIC2",
8177f5d6036SJack Yu 	"LINE1",
8187f5d6036SJack Yu 	"LINE2",
8197f5d6036SJack Yu };
8207f5d6036SJack Yu 
8217f5d6036SJack Yu static const char * const adc07_10_mux_text[] = {
8227f5d6036SJack Yu 	"DMIC1",
8237f5d6036SJack Yu 	"DMIC2",
8247f5d6036SJack Yu };
8257f5d6036SJack Yu 
8267f5d6036SJack Yu static SOC_ENUM_SINGLE_DECL(
8277f5d6036SJack Yu 	rt722_adc22_enum, SND_SOC_NOPM, 0, adc22_mux_text);
8287f5d6036SJack Yu 
8297f5d6036SJack Yu static SOC_ENUM_SINGLE_DECL(
8307f5d6036SJack Yu 	rt722_adc24_enum, SND_SOC_NOPM, 0, adc07_10_mux_text);
8317f5d6036SJack Yu 
8327f5d6036SJack Yu static SOC_ENUM_SINGLE_DECL(
8337f5d6036SJack Yu 	rt722_adc25_enum, SND_SOC_NOPM, 0, adc07_10_mux_text);
8347f5d6036SJack Yu 
8357f5d6036SJack Yu static const struct snd_kcontrol_new rt722_sdca_adc22_mux =
8367f5d6036SJack Yu 	SOC_DAPM_ENUM_EXT("ADC 22 Mux", rt722_adc22_enum,
8377f5d6036SJack Yu 			rt722_sdca_adc_mux_get, rt722_sdca_adc_mux_put);
8387f5d6036SJack Yu 
8397f5d6036SJack Yu static const struct snd_kcontrol_new rt722_sdca_adc24_mux =
8407f5d6036SJack Yu 	SOC_DAPM_ENUM_EXT("ADC 24 Mux", rt722_adc24_enum,
8417f5d6036SJack Yu 			rt722_sdca_adc_mux_get, rt722_sdca_adc_mux_put);
8427f5d6036SJack Yu 
8437f5d6036SJack Yu static const struct snd_kcontrol_new rt722_sdca_adc25_mux =
8447f5d6036SJack Yu 	SOC_DAPM_ENUM_EXT("ADC 25 Mux", rt722_adc25_enum,
8457f5d6036SJack Yu 			rt722_sdca_adc_mux_get, rt722_sdca_adc_mux_put);
8467f5d6036SJack Yu 
rt722_sdca_fu42_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)8477f5d6036SJack Yu static int rt722_sdca_fu42_event(struct snd_soc_dapm_widget *w,
8487f5d6036SJack Yu 	struct snd_kcontrol *kcontrol, int event)
8497f5d6036SJack Yu {
8507f5d6036SJack Yu 	struct snd_soc_component *component =
8517f5d6036SJack Yu 		snd_soc_dapm_to_component(w->dapm);
8527f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
8537f5d6036SJack Yu 	unsigned char unmute = 0x0, mute = 0x1;
8547f5d6036SJack Yu 
8557f5d6036SJack Yu 	switch (event) {
8567f5d6036SJack Yu 	case SND_SOC_DAPM_POST_PMU:
8577f5d6036SJack Yu 		regmap_write(rt722->regmap,
8587f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_USER_FU05,
8597f5d6036SJack Yu 				RT722_SDCA_CTL_FU_MUTE, CH_L), unmute);
8607f5d6036SJack Yu 		regmap_write(rt722->regmap,
8617f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_USER_FU05,
8627f5d6036SJack Yu 				RT722_SDCA_CTL_FU_MUTE, CH_R), unmute);
8637f5d6036SJack Yu 		break;
8647f5d6036SJack Yu 	case SND_SOC_DAPM_PRE_PMD:
8657f5d6036SJack Yu 		regmap_write(rt722->regmap,
8667f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_USER_FU05,
8677f5d6036SJack Yu 				RT722_SDCA_CTL_FU_MUTE, CH_L), mute);
8687f5d6036SJack Yu 		regmap_write(rt722->regmap,
8697f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_USER_FU05,
8707f5d6036SJack Yu 				RT722_SDCA_CTL_FU_MUTE, CH_R), mute);
8717f5d6036SJack Yu 		break;
8727f5d6036SJack Yu 	}
8737f5d6036SJack Yu 	return 0;
8747f5d6036SJack Yu }
8757f5d6036SJack Yu 
rt722_sdca_fu21_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)8767f5d6036SJack Yu static int rt722_sdca_fu21_event(struct snd_soc_dapm_widget *w,
8777f5d6036SJack Yu 	struct snd_kcontrol *kcontrol, int event)
8787f5d6036SJack Yu {
8797f5d6036SJack Yu 	struct snd_soc_component *component =
8807f5d6036SJack Yu 		snd_soc_dapm_to_component(w->dapm);
8817f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
8827f5d6036SJack Yu 	unsigned char unmute = 0x0, mute = 0x1;
8837f5d6036SJack Yu 
8847f5d6036SJack Yu 	switch (event) {
8857f5d6036SJack Yu 	case SND_SOC_DAPM_POST_PMU:
8867f5d6036SJack Yu 		regmap_write(rt722->regmap,
8877f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_AMP, RT722_SDCA_ENT_USER_FU06,
8887f5d6036SJack Yu 				RT722_SDCA_CTL_FU_MUTE, CH_L), unmute);
8897f5d6036SJack Yu 		regmap_write(rt722->regmap,
8907f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_AMP, RT722_SDCA_ENT_USER_FU06,
8917f5d6036SJack Yu 				RT722_SDCA_CTL_FU_MUTE, CH_R), unmute);
8927f5d6036SJack Yu 		break;
8937f5d6036SJack Yu 	case SND_SOC_DAPM_PRE_PMD:
8947f5d6036SJack Yu 		regmap_write(rt722->regmap,
8957f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_AMP, RT722_SDCA_ENT_USER_FU06,
8967f5d6036SJack Yu 				RT722_SDCA_CTL_FU_MUTE, CH_L), mute);
8977f5d6036SJack Yu 		regmap_write(rt722->regmap,
8987f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_AMP, RT722_SDCA_ENT_USER_FU06,
8997f5d6036SJack Yu 				RT722_SDCA_CTL_FU_MUTE, CH_R), mute);
9007f5d6036SJack Yu 		break;
9017f5d6036SJack Yu 	}
9027f5d6036SJack Yu 	return 0;
9037f5d6036SJack Yu }
9047f5d6036SJack Yu 
rt722_sdca_fu113_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)9057f5d6036SJack Yu static int rt722_sdca_fu113_event(struct snd_soc_dapm_widget *w,
9067f5d6036SJack Yu 	struct snd_kcontrol *kcontrol, int event)
9077f5d6036SJack Yu {
9087f5d6036SJack Yu 	struct snd_soc_component *component =
9097f5d6036SJack Yu 		snd_soc_dapm_to_component(w->dapm);
9107f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
9117f5d6036SJack Yu 
9127f5d6036SJack Yu 	switch (event) {
9137f5d6036SJack Yu 	case SND_SOC_DAPM_POST_PMU:
9147f5d6036SJack Yu 		rt722->fu1e_dapm_mute = false;
9157f5d6036SJack Yu 		rt722_sdca_set_fu1e_capture_ctl(rt722);
9167f5d6036SJack Yu 		break;
9177f5d6036SJack Yu 	case SND_SOC_DAPM_PRE_PMD:
9187f5d6036SJack Yu 		rt722->fu1e_dapm_mute = true;
9197f5d6036SJack Yu 		rt722_sdca_set_fu1e_capture_ctl(rt722);
9207f5d6036SJack Yu 		break;
9217f5d6036SJack Yu 	}
9227f5d6036SJack Yu 	return 0;
9237f5d6036SJack Yu }
9247f5d6036SJack Yu 
rt722_sdca_fu36_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)9257f5d6036SJack Yu static int rt722_sdca_fu36_event(struct snd_soc_dapm_widget *w,
9267f5d6036SJack Yu 	struct snd_kcontrol *kcontrol, int event)
9277f5d6036SJack Yu {
9287f5d6036SJack Yu 	struct snd_soc_component *component =
9297f5d6036SJack Yu 		snd_soc_dapm_to_component(w->dapm);
9307f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
9317f5d6036SJack Yu 
9327f5d6036SJack Yu 	switch (event) {
9337f5d6036SJack Yu 	case SND_SOC_DAPM_POST_PMU:
9347f5d6036SJack Yu 		rt722->fu0f_dapm_mute = false;
9357f5d6036SJack Yu 		rt722_sdca_set_fu0f_capture_ctl(rt722);
9367f5d6036SJack Yu 		break;
9377f5d6036SJack Yu 	case SND_SOC_DAPM_PRE_PMD:
9387f5d6036SJack Yu 		rt722->fu0f_dapm_mute = true;
9397f5d6036SJack Yu 		rt722_sdca_set_fu0f_capture_ctl(rt722);
9407f5d6036SJack Yu 		break;
9417f5d6036SJack Yu 	}
9427f5d6036SJack Yu 	return 0;
9437f5d6036SJack Yu }
9447f5d6036SJack Yu 
rt722_sdca_pde47_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)9457f5d6036SJack Yu static int rt722_sdca_pde47_event(struct snd_soc_dapm_widget *w,
9467f5d6036SJack Yu 	struct snd_kcontrol *kcontrol, int event)
9477f5d6036SJack Yu {
9487f5d6036SJack Yu 	struct snd_soc_component *component =
9497f5d6036SJack Yu 		snd_soc_dapm_to_component(w->dapm);
9507f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
9517f5d6036SJack Yu 	unsigned char ps0 = 0x0, ps3 = 0x3;
9527f5d6036SJack Yu 
9537f5d6036SJack Yu 	switch (event) {
9547f5d6036SJack Yu 	case SND_SOC_DAPM_POST_PMU:
9557f5d6036SJack Yu 		regmap_write(rt722->regmap,
9567f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_PDE40,
9577f5d6036SJack Yu 				RT722_SDCA_CTL_REQ_POWER_STATE, 0), ps0);
9587f5d6036SJack Yu 		break;
9597f5d6036SJack Yu 	case SND_SOC_DAPM_PRE_PMD:
9607f5d6036SJack Yu 		regmap_write(rt722->regmap,
9617f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_PDE40,
9627f5d6036SJack Yu 				RT722_SDCA_CTL_REQ_POWER_STATE, 0), ps3);
9637f5d6036SJack Yu 		break;
9647f5d6036SJack Yu 	}
9657f5d6036SJack Yu 	return 0;
9667f5d6036SJack Yu }
9677f5d6036SJack Yu 
rt722_sdca_pde23_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)9687f5d6036SJack Yu static int rt722_sdca_pde23_event(struct snd_soc_dapm_widget *w,
9697f5d6036SJack Yu 	struct snd_kcontrol *kcontrol, int event)
9707f5d6036SJack Yu {
9717f5d6036SJack Yu 	struct snd_soc_component *component =
9727f5d6036SJack Yu 		snd_soc_dapm_to_component(w->dapm);
9737f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
9747f5d6036SJack Yu 	unsigned char ps0 = 0x0, ps3 = 0x3;
9757f5d6036SJack Yu 
9767f5d6036SJack Yu 	switch (event) {
9777f5d6036SJack Yu 	case SND_SOC_DAPM_POST_PMU:
9787f5d6036SJack Yu 		regmap_write(rt722->regmap,
9797f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_AMP, RT722_SDCA_ENT_PDE23,
9807f5d6036SJack Yu 				RT722_SDCA_CTL_REQ_POWER_STATE, 0), ps0);
9817f5d6036SJack Yu 		break;
9827f5d6036SJack Yu 	case SND_SOC_DAPM_PRE_PMD:
9837f5d6036SJack Yu 		regmap_write(rt722->regmap,
9847f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_AMP, RT722_SDCA_ENT_PDE23,
9857f5d6036SJack Yu 				RT722_SDCA_CTL_REQ_POWER_STATE, 0), ps3);
9867f5d6036SJack Yu 		break;
9877f5d6036SJack Yu 	}
9887f5d6036SJack Yu 	return 0;
9897f5d6036SJack Yu }
9907f5d6036SJack Yu 
rt722_sdca_pde11_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)9917f5d6036SJack Yu static int rt722_sdca_pde11_event(struct snd_soc_dapm_widget *w,
9927f5d6036SJack Yu 	struct snd_kcontrol *kcontrol, int event)
9937f5d6036SJack Yu {
9947f5d6036SJack Yu 	struct snd_soc_component *component =
9957f5d6036SJack Yu 		snd_soc_dapm_to_component(w->dapm);
9967f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
9977f5d6036SJack Yu 	unsigned char ps0 = 0x0, ps3 = 0x3;
9987f5d6036SJack Yu 
9997f5d6036SJack Yu 	switch (event) {
10007f5d6036SJack Yu 	case SND_SOC_DAPM_POST_PMU:
10017f5d6036SJack Yu 		regmap_write(rt722->regmap,
10027f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_MIC_ARRAY, RT722_SDCA_ENT_PDE2A,
10037f5d6036SJack Yu 				RT722_SDCA_CTL_REQ_POWER_STATE, 0), ps0);
10047f5d6036SJack Yu 		break;
10057f5d6036SJack Yu 	case SND_SOC_DAPM_PRE_PMD:
10067f5d6036SJack Yu 		regmap_write(rt722->regmap,
10077f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_MIC_ARRAY, RT722_SDCA_ENT_PDE2A,
10087f5d6036SJack Yu 				RT722_SDCA_CTL_REQ_POWER_STATE, 0), ps3);
10097f5d6036SJack Yu 		break;
10107f5d6036SJack Yu 	}
10117f5d6036SJack Yu 	return 0;
10127f5d6036SJack Yu }
10137f5d6036SJack Yu 
rt722_sdca_pde12_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)10147f5d6036SJack Yu static int rt722_sdca_pde12_event(struct snd_soc_dapm_widget *w,
10157f5d6036SJack Yu 	struct snd_kcontrol *kcontrol, int event)
10167f5d6036SJack Yu {
10177f5d6036SJack Yu 	struct snd_soc_component *component =
10187f5d6036SJack Yu 		snd_soc_dapm_to_component(w->dapm);
10197f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
10207f5d6036SJack Yu 	unsigned char ps0 = 0x0, ps3 = 0x3;
10217f5d6036SJack Yu 
10227f5d6036SJack Yu 	switch (event) {
10237f5d6036SJack Yu 	case SND_SOC_DAPM_POST_PMU:
10247f5d6036SJack Yu 		regmap_write(rt722->regmap,
10257f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_PDE12,
10267f5d6036SJack Yu 				RT722_SDCA_CTL_REQ_POWER_STATE, 0), ps0);
10277f5d6036SJack Yu 		break;
10287f5d6036SJack Yu 	case SND_SOC_DAPM_PRE_PMD:
10297f5d6036SJack Yu 		regmap_write(rt722->regmap,
10307f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_PDE12,
10317f5d6036SJack Yu 				RT722_SDCA_CTL_REQ_POWER_STATE, 0), ps3);
10327f5d6036SJack Yu 		break;
10337f5d6036SJack Yu 	}
10347f5d6036SJack Yu 	return 0;
10357f5d6036SJack Yu }
10367f5d6036SJack Yu 
10377f5d6036SJack Yu static const struct snd_soc_dapm_widget rt722_sdca_dapm_widgets[] = {
10387f5d6036SJack Yu 	SND_SOC_DAPM_OUTPUT("HP"),
10397f5d6036SJack Yu 	SND_SOC_DAPM_OUTPUT("SPK"),
10407f5d6036SJack Yu 	SND_SOC_DAPM_INPUT("MIC2"),
10417f5d6036SJack Yu 	SND_SOC_DAPM_INPUT("LINE1"),
10427f5d6036SJack Yu 	SND_SOC_DAPM_INPUT("LINE2"),
10437f5d6036SJack Yu 	SND_SOC_DAPM_INPUT("DMIC1_2"),
10447f5d6036SJack Yu 	SND_SOC_DAPM_INPUT("DMIC3_4"),
10457f5d6036SJack Yu 
10467f5d6036SJack Yu 	SND_SOC_DAPM_SUPPLY("PDE 23", SND_SOC_NOPM, 0, 0,
10477f5d6036SJack Yu 		rt722_sdca_pde23_event,
10487f5d6036SJack Yu 		SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
10497f5d6036SJack Yu 	SND_SOC_DAPM_SUPPLY("PDE 47", SND_SOC_NOPM, 0, 0,
10507f5d6036SJack Yu 		rt722_sdca_pde47_event,
10517f5d6036SJack Yu 		SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
10527f5d6036SJack Yu 	SND_SOC_DAPM_SUPPLY("PDE 11", SND_SOC_NOPM, 0, 0,
10537f5d6036SJack Yu 		rt722_sdca_pde11_event,
10547f5d6036SJack Yu 		SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
10557f5d6036SJack Yu 	SND_SOC_DAPM_SUPPLY("PDE 12", SND_SOC_NOPM, 0, 0,
10567f5d6036SJack Yu 		rt722_sdca_pde12_event,
10577f5d6036SJack Yu 		SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
10587f5d6036SJack Yu 
10597f5d6036SJack Yu 	SND_SOC_DAPM_DAC_E("FU 21", NULL, SND_SOC_NOPM, 0, 0,
10607f5d6036SJack Yu 		rt722_sdca_fu21_event,
10617f5d6036SJack Yu 		SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
10627f5d6036SJack Yu 	SND_SOC_DAPM_DAC_E("FU 42", NULL, SND_SOC_NOPM, 0, 0,
10637f5d6036SJack Yu 		rt722_sdca_fu42_event,
10647f5d6036SJack Yu 		SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
10657f5d6036SJack Yu 	SND_SOC_DAPM_ADC_E("FU 36", NULL, SND_SOC_NOPM, 0, 0,
10667f5d6036SJack Yu 		rt722_sdca_fu36_event,
10677f5d6036SJack Yu 		SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
10687f5d6036SJack Yu 	SND_SOC_DAPM_ADC_E("FU 113", NULL, SND_SOC_NOPM, 0, 0,
10697f5d6036SJack Yu 		rt722_sdca_fu113_event,
10707f5d6036SJack Yu 		SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
10717f5d6036SJack Yu 	SND_SOC_DAPM_MUX("ADC 22 Mux", SND_SOC_NOPM, 0, 0,
10727f5d6036SJack Yu 		&rt722_sdca_adc22_mux),
10737f5d6036SJack Yu 	SND_SOC_DAPM_MUX("ADC 24 Mux", SND_SOC_NOPM, 0, 0,
10747f5d6036SJack Yu 		&rt722_sdca_adc24_mux),
10757f5d6036SJack Yu 	SND_SOC_DAPM_MUX("ADC 25 Mux", SND_SOC_NOPM, 0, 0,
10767f5d6036SJack Yu 		&rt722_sdca_adc25_mux),
10777f5d6036SJack Yu 
10787f5d6036SJack Yu 	SND_SOC_DAPM_AIF_IN("DP1RX", "DP1 Headphone Playback", 0, SND_SOC_NOPM, 0, 0),
10797f5d6036SJack Yu 	SND_SOC_DAPM_AIF_OUT("DP2TX", "DP2 Headset Capture", 0, SND_SOC_NOPM, 0, 0),
10807f5d6036SJack Yu 	SND_SOC_DAPM_AIF_IN("DP3RX", "DP3 Speaker Playback", 0, SND_SOC_NOPM, 0, 0),
10817f5d6036SJack Yu 	SND_SOC_DAPM_AIF_OUT("DP6TX", "DP6 DMic Capture", 0, SND_SOC_NOPM, 0, 0),
10827f5d6036SJack Yu };
10837f5d6036SJack Yu 
10847f5d6036SJack Yu static const struct snd_soc_dapm_route rt722_sdca_audio_map[] = {
10857f5d6036SJack Yu 	{"FU 42", NULL, "DP1RX"},
10867f5d6036SJack Yu 	{"FU 21", NULL, "DP3RX"},
10877f5d6036SJack Yu 
10887f5d6036SJack Yu 	{"ADC 22 Mux", "MIC2", "MIC2"},
10897f5d6036SJack Yu 	{"ADC 22 Mux", "LINE1", "LINE1"},
10907f5d6036SJack Yu 	{"ADC 22 Mux", "LINE2", "LINE2"},
10917f5d6036SJack Yu 	{"ADC 24 Mux", "DMIC1", "DMIC1_2"},
10927f5d6036SJack Yu 	{"ADC 24 Mux", "DMIC2", "DMIC3_4"},
10937f5d6036SJack Yu 	{"ADC 25 Mux", "DMIC1", "DMIC1_2"},
10947f5d6036SJack Yu 	{"ADC 25 Mux", "DMIC2", "DMIC3_4"},
10957f5d6036SJack Yu 	{"FU 36", NULL, "PDE 12"},
10967f5d6036SJack Yu 	{"FU 36", NULL, "ADC 22 Mux"},
10977f5d6036SJack Yu 	{"FU 113", NULL, "PDE 11"},
10987f5d6036SJack Yu 	{"FU 113", NULL, "ADC 24 Mux"},
10997f5d6036SJack Yu 	{"FU 113", NULL, "ADC 25 Mux"},
11007f5d6036SJack Yu 	{"DP2TX", NULL, "FU 36"},
11017f5d6036SJack Yu 	{"DP6TX", NULL, "FU 113"},
11027f5d6036SJack Yu 
11037f5d6036SJack Yu 	{"HP", NULL, "PDE 47"},
11047f5d6036SJack Yu 	{"HP", NULL, "FU 42"},
11057f5d6036SJack Yu 	{"SPK", NULL, "PDE 23"},
11067f5d6036SJack Yu 	{"SPK", NULL, "FU 21"},
11077f5d6036SJack Yu };
11087f5d6036SJack Yu 
rt722_sdca_parse_dt(struct rt722_sdca_priv * rt722,struct device * dev)11097f5d6036SJack Yu static int rt722_sdca_parse_dt(struct rt722_sdca_priv *rt722, struct device *dev)
11107f5d6036SJack Yu {
11117f5d6036SJack Yu 	device_property_read_u32(dev, "realtek,jd-src", &rt722->jd_src);
11127f5d6036SJack Yu 
11137f5d6036SJack Yu 	return 0;
11147f5d6036SJack Yu }
11157f5d6036SJack Yu 
rt722_sdca_probe(struct snd_soc_component * component)11167f5d6036SJack Yu static int rt722_sdca_probe(struct snd_soc_component *component)
11177f5d6036SJack Yu {
11187f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
11197f5d6036SJack Yu 	int ret;
11207f5d6036SJack Yu 
11217f5d6036SJack Yu 	rt722_sdca_parse_dt(rt722, &rt722->slave->dev);
11227f5d6036SJack Yu 	rt722->component = component;
11237f5d6036SJack Yu 
11247f5d6036SJack Yu 	ret = pm_runtime_resume(component->dev);
11257f5d6036SJack Yu 	if (ret < 0 && ret != -EACCES)
11267f5d6036SJack Yu 		return ret;
11277f5d6036SJack Yu 
11287f5d6036SJack Yu 	return 0;
11297f5d6036SJack Yu }
11307f5d6036SJack Yu 
11317f5d6036SJack Yu static const struct snd_soc_component_driver soc_sdca_dev_rt722 = {
11327f5d6036SJack Yu 	.probe = rt722_sdca_probe,
11337f5d6036SJack Yu 	.controls = rt722_sdca_controls,
11347f5d6036SJack Yu 	.num_controls = ARRAY_SIZE(rt722_sdca_controls),
11357f5d6036SJack Yu 	.dapm_widgets = rt722_sdca_dapm_widgets,
11367f5d6036SJack Yu 	.num_dapm_widgets = ARRAY_SIZE(rt722_sdca_dapm_widgets),
11377f5d6036SJack Yu 	.dapm_routes = rt722_sdca_audio_map,
11387f5d6036SJack Yu 	.num_dapm_routes = ARRAY_SIZE(rt722_sdca_audio_map),
11397f5d6036SJack Yu 	.set_jack = rt722_sdca_set_jack_detect,
11407f5d6036SJack Yu 	.endianness = 1,
11417f5d6036SJack Yu };
11427f5d6036SJack Yu 
rt722_sdca_set_sdw_stream(struct snd_soc_dai * dai,void * sdw_stream,int direction)11437f5d6036SJack Yu static int rt722_sdca_set_sdw_stream(struct snd_soc_dai *dai, void *sdw_stream,
11447f5d6036SJack Yu 				int direction)
11457f5d6036SJack Yu {
11467f5d6036SJack Yu 	snd_soc_dai_dma_data_set(dai, direction, sdw_stream);
11477f5d6036SJack Yu 
11487f5d6036SJack Yu 	return 0;
11497f5d6036SJack Yu }
11507f5d6036SJack Yu 
rt722_sdca_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)11517f5d6036SJack Yu static void rt722_sdca_shutdown(struct snd_pcm_substream *substream,
11527f5d6036SJack Yu 				struct snd_soc_dai *dai)
11537f5d6036SJack Yu {
11547f5d6036SJack Yu 	snd_soc_dai_set_dma_data(dai, substream, NULL);
11557f5d6036SJack Yu }
11567f5d6036SJack Yu 
rt722_sdca_pcm_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)11577f5d6036SJack Yu static int rt722_sdca_pcm_hw_params(struct snd_pcm_substream *substream,
11587f5d6036SJack Yu 				struct snd_pcm_hw_params *params,
11597f5d6036SJack Yu 				struct snd_soc_dai *dai)
11607f5d6036SJack Yu {
11617f5d6036SJack Yu 	struct snd_soc_component *component = dai->component;
11627f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
11637f5d6036SJack Yu 	struct sdw_stream_config stream_config;
11647f5d6036SJack Yu 	struct sdw_port_config port_config;
11657f5d6036SJack Yu 	enum sdw_data_direction direction;
11667f5d6036SJack Yu 	struct sdw_stream_runtime *sdw_stream;
11677f5d6036SJack Yu 	int retval, port, num_channels;
11687f5d6036SJack Yu 	unsigned int sampling_rate;
11697f5d6036SJack Yu 
11707f5d6036SJack Yu 	dev_dbg(dai->dev, "%s %s", __func__, dai->name);
11717f5d6036SJack Yu 	sdw_stream = snd_soc_dai_get_dma_data(dai, substream);
11727f5d6036SJack Yu 
11737f5d6036SJack Yu 	if (!sdw_stream)
11747f5d6036SJack Yu 		return -EINVAL;
11757f5d6036SJack Yu 
11767f5d6036SJack Yu 	if (!rt722->slave)
11777f5d6036SJack Yu 		return -EINVAL;
11787f5d6036SJack Yu 
11797f5d6036SJack Yu 	/*
11807f5d6036SJack Yu 	 * RT722_AIF1 with port = 1 for headphone playback
11817f5d6036SJack Yu 	 * RT722_AIF1 with port = 2 for headset-mic capture
11827f5d6036SJack Yu 	 * RT722_AIF2 with port = 3 for speaker playback
11837f5d6036SJack Yu 	 * RT722_AIF3 with port = 6 for digital-mic capture
11847f5d6036SJack Yu 	 */
11857f5d6036SJack Yu 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
11867f5d6036SJack Yu 		direction = SDW_DATA_DIR_RX;
11877f5d6036SJack Yu 		if (dai->id == RT722_AIF1)
11887f5d6036SJack Yu 			port = 1;
11897f5d6036SJack Yu 		else if (dai->id == RT722_AIF2)
11907f5d6036SJack Yu 			port = 3;
11917f5d6036SJack Yu 		else
11927f5d6036SJack Yu 			return -EINVAL;
11937f5d6036SJack Yu 	} else {
11947f5d6036SJack Yu 		direction = SDW_DATA_DIR_TX;
11957f5d6036SJack Yu 		if (dai->id == RT722_AIF1)
11967f5d6036SJack Yu 			port = 2;
11977f5d6036SJack Yu 		else if (dai->id == RT722_AIF3)
11987f5d6036SJack Yu 			port = 6;
11997f5d6036SJack Yu 		else
12007f5d6036SJack Yu 			return -EINVAL;
12017f5d6036SJack Yu 	}
12027f5d6036SJack Yu 	stream_config.frame_rate = params_rate(params);
12037f5d6036SJack Yu 	stream_config.ch_count = params_channels(params);
12047f5d6036SJack Yu 	stream_config.bps = snd_pcm_format_width(params_format(params));
12057f5d6036SJack Yu 	stream_config.direction = direction;
12067f5d6036SJack Yu 
12077f5d6036SJack Yu 	num_channels = params_channels(params);
12087f5d6036SJack Yu 	port_config.ch_mask = GENMASK(num_channels - 1, 0);
12097f5d6036SJack Yu 	port_config.num = port;
12107f5d6036SJack Yu 
12117f5d6036SJack Yu 	retval = sdw_stream_add_slave(rt722->slave, &stream_config,
12127f5d6036SJack Yu 					&port_config, 1, sdw_stream);
12137f5d6036SJack Yu 	if (retval) {
12147f5d6036SJack Yu 		dev_err(dai->dev, "Unable to configure port\n");
12157f5d6036SJack Yu 		return retval;
12167f5d6036SJack Yu 	}
12177f5d6036SJack Yu 
12187f5d6036SJack Yu 	if (params_channels(params) > 16) {
12197f5d6036SJack Yu 		dev_err(component->dev, "Unsupported channels %d\n",
12207f5d6036SJack Yu 			params_channels(params));
12217f5d6036SJack Yu 		return -EINVAL;
12227f5d6036SJack Yu 	}
12237f5d6036SJack Yu 
12247f5d6036SJack Yu 	/* sampling rate configuration */
12257f5d6036SJack Yu 	switch (params_rate(params)) {
12267f5d6036SJack Yu 	case 44100:
12277f5d6036SJack Yu 		sampling_rate = RT722_SDCA_RATE_44100HZ;
12287f5d6036SJack Yu 		break;
12297f5d6036SJack Yu 	case 48000:
12307f5d6036SJack Yu 		sampling_rate = RT722_SDCA_RATE_48000HZ;
12317f5d6036SJack Yu 		break;
12327f5d6036SJack Yu 	case 96000:
12337f5d6036SJack Yu 		sampling_rate = RT722_SDCA_RATE_96000HZ;
12347f5d6036SJack Yu 		break;
12357f5d6036SJack Yu 	case 192000:
12367f5d6036SJack Yu 		sampling_rate = RT722_SDCA_RATE_192000HZ;
12377f5d6036SJack Yu 		break;
12387f5d6036SJack Yu 	default:
12397f5d6036SJack Yu 		dev_err(component->dev, "Rate %d is not supported\n",
12407f5d6036SJack Yu 			params_rate(params));
12417f5d6036SJack Yu 		return -EINVAL;
12427f5d6036SJack Yu 	}
12437f5d6036SJack Yu 
12447f5d6036SJack Yu 	/* set sampling frequency */
12457f5d6036SJack Yu 	if (dai->id == RT722_AIF1) {
12467f5d6036SJack Yu 		regmap_write(rt722->regmap,
12477f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_CS01,
12487f5d6036SJack Yu 				RT722_SDCA_CTL_SAMPLE_FREQ_INDEX, 0), sampling_rate);
12497f5d6036SJack Yu 		regmap_write(rt722->regmap,
12507f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_JACK_CODEC, RT722_SDCA_ENT_CS11,
12517f5d6036SJack Yu 				RT722_SDCA_CTL_SAMPLE_FREQ_INDEX, 0), sampling_rate);
12527f5d6036SJack Yu 	}
12537f5d6036SJack Yu 
12547f5d6036SJack Yu 	if (dai->id == RT722_AIF2)
12557f5d6036SJack Yu 		regmap_write(rt722->regmap,
12567f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_AMP, RT722_SDCA_ENT_CS31,
12577f5d6036SJack Yu 				RT722_SDCA_CTL_SAMPLE_FREQ_INDEX, 0), sampling_rate);
12587f5d6036SJack Yu 
12597f5d6036SJack Yu 	if (dai->id == RT722_AIF3)
12607f5d6036SJack Yu 		regmap_write(rt722->regmap,
12617f5d6036SJack Yu 			SDW_SDCA_CTL(FUNC_NUM_MIC_ARRAY, RT722_SDCA_ENT_CS1F,
12627f5d6036SJack Yu 				RT722_SDCA_CTL_SAMPLE_FREQ_INDEX, 0), sampling_rate);
12637f5d6036SJack Yu 
12647f5d6036SJack Yu 	return 0;
12657f5d6036SJack Yu }
12667f5d6036SJack Yu 
rt722_sdca_pcm_hw_free(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)12677f5d6036SJack Yu static int rt722_sdca_pcm_hw_free(struct snd_pcm_substream *substream,
12687f5d6036SJack Yu 				struct snd_soc_dai *dai)
12697f5d6036SJack Yu {
12707f5d6036SJack Yu 	struct snd_soc_component *component = dai->component;
12717f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = snd_soc_component_get_drvdata(component);
12727f5d6036SJack Yu 	struct sdw_stream_runtime *sdw_stream =
12737f5d6036SJack Yu 		snd_soc_dai_get_dma_data(dai, substream);
12747f5d6036SJack Yu 
12757f5d6036SJack Yu 	if (!rt722->slave)
12767f5d6036SJack Yu 		return -EINVAL;
12777f5d6036SJack Yu 
12787f5d6036SJack Yu 	sdw_stream_remove_slave(rt722->slave, sdw_stream);
12797f5d6036SJack Yu 	return 0;
12807f5d6036SJack Yu }
12817f5d6036SJack Yu 
12827f5d6036SJack Yu #define RT722_STEREO_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 | \
12837f5d6036SJack Yu 			SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
12847f5d6036SJack Yu #define RT722_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
12857f5d6036SJack Yu 			SNDRV_PCM_FMTBIT_S24_LE)
12867f5d6036SJack Yu 
12877f5d6036SJack Yu static const struct snd_soc_dai_ops rt722_sdca_ops = {
12887f5d6036SJack Yu 	.hw_params	= rt722_sdca_pcm_hw_params,
12897f5d6036SJack Yu 	.hw_free	= rt722_sdca_pcm_hw_free,
12907f5d6036SJack Yu 	.set_stream	= rt722_sdca_set_sdw_stream,
12917f5d6036SJack Yu 	.shutdown	= rt722_sdca_shutdown,
12927f5d6036SJack Yu };
12937f5d6036SJack Yu 
12947f5d6036SJack Yu static struct snd_soc_dai_driver rt722_sdca_dai[] = {
12957f5d6036SJack Yu 	{
12967f5d6036SJack Yu 		.name = "rt722-sdca-aif1",
12977f5d6036SJack Yu 		.id = RT722_AIF1,
12987f5d6036SJack Yu 		.playback = {
12997f5d6036SJack Yu 			.stream_name = "DP1 Headphone Playback",
13007f5d6036SJack Yu 			.channels_min = 1,
13017f5d6036SJack Yu 			.channels_max = 2,
13027f5d6036SJack Yu 			.rates = RT722_STEREO_RATES,
13037f5d6036SJack Yu 			.formats = RT722_FORMATS,
13047f5d6036SJack Yu 		},
13057f5d6036SJack Yu 		.capture = {
13067f5d6036SJack Yu 			.stream_name = "DP2 Headset Capture",
13077f5d6036SJack Yu 			.channels_min = 1,
13087f5d6036SJack Yu 			.channels_max = 2,
13097f5d6036SJack Yu 			.rates = RT722_STEREO_RATES,
13107f5d6036SJack Yu 			.formats = RT722_FORMATS,
13117f5d6036SJack Yu 		},
13127f5d6036SJack Yu 		.ops = &rt722_sdca_ops,
13137f5d6036SJack Yu 	},
13147f5d6036SJack Yu 	{
13157f5d6036SJack Yu 		.name = "rt722-sdca-aif2",
13167f5d6036SJack Yu 		.id = RT722_AIF2,
13177f5d6036SJack Yu 		.playback = {
13187f5d6036SJack Yu 			.stream_name = "DP3 Speaker Playback",
13197f5d6036SJack Yu 			.channels_min = 1,
13207f5d6036SJack Yu 			.channels_max = 2,
13217f5d6036SJack Yu 			.rates = RT722_STEREO_RATES,
13227f5d6036SJack Yu 			.formats = RT722_FORMATS,
13237f5d6036SJack Yu 		},
13247f5d6036SJack Yu 		.ops = &rt722_sdca_ops,
13257f5d6036SJack Yu 	},
13267f5d6036SJack Yu 	{
13277f5d6036SJack Yu 		.name = "rt722-sdca-aif3",
13287f5d6036SJack Yu 		.id = RT722_AIF3,
13297f5d6036SJack Yu 		.capture = {
13307f5d6036SJack Yu 			.stream_name = "DP6 DMic Capture",
13317f5d6036SJack Yu 			.channels_min = 1,
1332dace61d6SJack Yu 			.channels_max = 4,
13337f5d6036SJack Yu 			.rates = RT722_STEREO_RATES,
13347f5d6036SJack Yu 			.formats = RT722_FORMATS,
13357f5d6036SJack Yu 		},
13367f5d6036SJack Yu 		.ops = &rt722_sdca_ops,
13377f5d6036SJack Yu 	}
13387f5d6036SJack Yu };
13397f5d6036SJack Yu 
rt722_sdca_init(struct device * dev,struct regmap * regmap,struct regmap * mbq_regmap,struct sdw_slave * slave)13407f5d6036SJack Yu int rt722_sdca_init(struct device *dev, struct regmap *regmap,
13417f5d6036SJack Yu 			struct regmap *mbq_regmap, struct sdw_slave *slave)
13427f5d6036SJack Yu {
13437f5d6036SJack Yu 	struct rt722_sdca_priv *rt722;
13447f5d6036SJack Yu 
13457f5d6036SJack Yu 	rt722 = devm_kzalloc(dev, sizeof(*rt722), GFP_KERNEL);
13467f5d6036SJack Yu 	if (!rt722)
13477f5d6036SJack Yu 		return -ENOMEM;
13487f5d6036SJack Yu 
13497f5d6036SJack Yu 	dev_set_drvdata(dev, rt722);
13507f5d6036SJack Yu 	rt722->slave = slave;
13517f5d6036SJack Yu 	rt722->regmap = regmap;
13527f5d6036SJack Yu 	rt722->mbq_regmap = mbq_regmap;
13537f5d6036SJack Yu 
13547f5d6036SJack Yu 	mutex_init(&rt722->calibrate_mutex);
13557f5d6036SJack Yu 	mutex_init(&rt722->disable_irq_lock);
13567f5d6036SJack Yu 
13577f5d6036SJack Yu 	INIT_DELAYED_WORK(&rt722->jack_detect_work, rt722_sdca_jack_detect_handler);
13587f5d6036SJack Yu 	INIT_DELAYED_WORK(&rt722->jack_btn_check_work, rt722_sdca_btn_check_handler);
13597f5d6036SJack Yu 
13607f5d6036SJack Yu 	/*
13617f5d6036SJack Yu 	 * Mark hw_init to false
13627f5d6036SJack Yu 	 * HW init will be performed when device reports present
13637f5d6036SJack Yu 	 */
13647f5d6036SJack Yu 	rt722->hw_init = false;
13657f5d6036SJack Yu 	rt722->first_hw_init = false;
13667f5d6036SJack Yu 	rt722->fu1e_dapm_mute = true;
13677f5d6036SJack Yu 	rt722->fu0f_dapm_mute = true;
13687f5d6036SJack Yu 	rt722->fu0f_mixer_l_mute = rt722->fu0f_mixer_r_mute = true;
13697f5d6036SJack Yu 	rt722->fu1e_mixer_mute[0] = rt722->fu1e_mixer_mute[1] =
13707f5d6036SJack Yu 		rt722->fu1e_mixer_mute[2] = rt722->fu1e_mixer_mute[3] = true;
13717f5d6036SJack Yu 
13727f5d6036SJack Yu 	return devm_snd_soc_register_component(dev,
13737f5d6036SJack Yu 			&soc_sdca_dev_rt722, rt722_sdca_dai, ARRAY_SIZE(rt722_sdca_dai));
13747f5d6036SJack Yu }
13757f5d6036SJack Yu 
rt722_sdca_dmic_preset(struct rt722_sdca_priv * rt722)13767f5d6036SJack Yu static void rt722_sdca_dmic_preset(struct rt722_sdca_priv *rt722)
13777f5d6036SJack Yu {
13787f5d6036SJack Yu 	/* Set AD07 power entity floating control */
13797f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL,
13807f5d6036SJack Yu 		RT722_ADC0A_08_PDE_FLOAT_CTL, 0x2a29);
13817f5d6036SJack Yu 	/* Set AD10 power entity floating control */
13827f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL,
13837f5d6036SJack Yu 		RT722_ADC10_PDE_FLOAT_CTL, 0x2a00);
13847f5d6036SJack Yu 	/* Set DMIC1/DMIC2 power entity floating control */
13857f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL,
13867f5d6036SJack Yu 		RT722_DMIC1_2_PDE_FLOAT_CTL, 0x2a2a);
13877f5d6036SJack Yu 	/* Set DMIC2 IT entity floating control */
13887f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL,
13897f5d6036SJack Yu 		RT722_DMIC_ENT_FLOAT_CTL, 0x2626);
13907f5d6036SJack Yu 	/* Set AD10 FU entity floating control */
13917f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL,
13927f5d6036SJack Yu 		RT722_ADC_ENT_FLOAT_CTL, 0x1e00);
13937f5d6036SJack Yu 	/* Set DMIC2 FU entity floating control */
13947f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL,
13957f5d6036SJack Yu 		RT722_DMIC_GAIN_ENT_FLOAT_CTL0, 0x1515);
13967f5d6036SJack Yu 	/* Set AD10 FU channel floating control */
13977f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL,
13987f5d6036SJack Yu 		RT722_ADC_VOL_CH_FLOAT_CTL, 0x0304);
13997f5d6036SJack Yu 	/* Set DMIC2 FU channel floating control */
14007f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL,
14017f5d6036SJack Yu 		RT722_DMIC_GAIN_ENT_FLOAT_CTL2, 0x0304);
14027f5d6036SJack Yu 	/* vf71f_r12_07_06 and vf71f_r13_07_06 = 2’b00 */
14037f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL,
14047f5d6036SJack Yu 		RT722_HDA_LEGACY_CONFIG_CTL0, 0x0000);
14057f5d6036SJack Yu 	/* Enable vf707_r12_05/vf707_r13_05 */
14067f5d6036SJack Yu 	regmap_write(rt722->regmap,
14077f5d6036SJack Yu 		SDW_SDCA_CTL(FUNC_NUM_MIC_ARRAY, RT722_SDCA_ENT_IT26,
14087f5d6036SJack Yu 			RT722_SDCA_CTL_VENDOR_DEF, 0), 0x01);
14097f5d6036SJack Yu 	/* Fine tune PDE2A latency */
14107f5d6036SJack Yu 	regmap_write(rt722->regmap, 0x2f5c, 0x25);
14117f5d6036SJack Yu }
14127f5d6036SJack Yu 
rt722_sdca_amp_preset(struct rt722_sdca_priv * rt722)14137f5d6036SJack Yu static void rt722_sdca_amp_preset(struct rt722_sdca_priv *rt722)
14147f5d6036SJack Yu {
14157f5d6036SJack Yu 	/* Set DVQ=01 */
14167f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_REG, RT722_CLSD_CTRL6,
14177f5d6036SJack Yu 		0xc215);
14187f5d6036SJack Yu 	/* Reset dc_cal_top */
14197f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_CALI, RT722_DC_CALIB_CTRL,
14207f5d6036SJack Yu 		0x702c);
14217f5d6036SJack Yu 	/* W1C Trigger Calibration */
14227f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_CALI, RT722_DC_CALIB_CTRL,
14237f5d6036SJack Yu 		0xf02d);
14247f5d6036SJack Yu 	/* Set DAC02/ClassD power entity floating control */
14257f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL, RT722_AMP_PDE_FLOAT_CTL,
14267f5d6036SJack Yu 		0x2323);
14277f5d6036SJack Yu 	/* Set EAPD high */
14287f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL, RT722_EAPD_CTL,
14297f5d6036SJack Yu 		0x0002);
14307f5d6036SJack Yu 	/* Enable vf707_r14 */
14317f5d6036SJack Yu 	regmap_write(rt722->regmap,
14327f5d6036SJack Yu 		SDW_SDCA_CTL(FUNC_NUM_AMP, RT722_SDCA_ENT_OT23,
14337f5d6036SJack Yu 			RT722_SDCA_CTL_VENDOR_DEF, CH_08), 0x04);
14347f5d6036SJack Yu }
14357f5d6036SJack Yu 
rt722_sdca_jack_preset(struct rt722_sdca_priv * rt722)14367f5d6036SJack Yu static void rt722_sdca_jack_preset(struct rt722_sdca_priv *rt722)
14377f5d6036SJack Yu {
14387f5d6036SJack Yu 	int loop_check, chk_cnt = 100, ret;
14397f5d6036SJack Yu 	unsigned int calib_status = 0;
14407f5d6036SJack Yu 
1441b084d3f5SJack Yu 	/* Config analog bias */
1442b084d3f5SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_REG, RT722_ANALOG_BIAS_CTL3,
1443b084d3f5SJack Yu 		0xa081);
1444b084d3f5SJack Yu 	/* GE related settings */
1445b084d3f5SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL, RT722_GE_RELATED_CTL2,
1446b084d3f5SJack Yu 		0xa009);
14477f5d6036SJack Yu 	/* Button A, B, C, D bypass mode */
14487f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL, RT722_UMP_HID_CTL4,
14497f5d6036SJack Yu 		0xcf00);
14507f5d6036SJack Yu 	/* HID1 slot enable */
14517f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL, RT722_UMP_HID_CTL5,
14527f5d6036SJack Yu 		0x000f);
14537f5d6036SJack Yu 	/* Report ID for HID1 */
14547f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL, RT722_UMP_HID_CTL0,
14557f5d6036SJack Yu 		0x1100);
14567f5d6036SJack Yu 	/* OSC/OOC for slot 2, 3 */
14577f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL, RT722_UMP_HID_CTL7,
14587f5d6036SJack Yu 		0x0c12);
14597f5d6036SJack Yu 	/* Set JD de-bounce clock control */
14607f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_REG, RT722_JD_CTRL1,
14617f5d6036SJack Yu 		0x7002);
14627f5d6036SJack Yu 	/* Set DVQ=01 */
14637f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_REG, RT722_CLSD_CTRL6,
14647f5d6036SJack Yu 		0xc215);
14657f5d6036SJack Yu 	/* FSM switch to calibration manual mode */
14667f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_REG, RT722_FSM_CTL,
14677f5d6036SJack Yu 		0x4100);
14687f5d6036SJack Yu 	/* W1C Trigger DC calibration (HP) */
14697f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_CALI, RT722_DAC_DC_CALI_CTL3,
14707f5d6036SJack Yu 		0x008d);
14717f5d6036SJack Yu 	/* check HP calibration FSM status */
14727f5d6036SJack Yu 	for (loop_check = 0; loop_check < chk_cnt; loop_check++) {
14737f5d6036SJack Yu 		ret = rt722_sdca_index_read(rt722, RT722_VENDOR_CALI,
14747f5d6036SJack Yu 			RT722_DAC_DC_CALI_CTL3, &calib_status);
14757f5d6036SJack Yu 		if (ret < 0 || loop_check == chk_cnt)
14767f5d6036SJack Yu 			dev_dbg(&rt722->slave->dev, "calibration failed!, ret=%d\n", ret);
14777f5d6036SJack Yu 		if ((calib_status & 0x0040) == 0x0)
14787f5d6036SJack Yu 			break;
14797f5d6036SJack Yu 	}
14807f5d6036SJack Yu 	/* Set ADC09 power entity floating control */
14817f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL, RT722_ADC0A_08_PDE_FLOAT_CTL,
14827f5d6036SJack Yu 		0x2a12);
14837f5d6036SJack Yu 	/* Set MIC2 and LINE1 power entity floating control */
14847f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL, RT722_MIC2_LINE2_PDE_FLOAT_CTL,
14857f5d6036SJack Yu 		0x3429);
14867f5d6036SJack Yu 	/* Set ET41h and LINE2 power entity floating control */
14877f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL, RT722_ET41_LINE2_PDE_FLOAT_CTL,
14887f5d6036SJack Yu 		0x4112);
14897f5d6036SJack Yu 	/* Set DAC03 and HP power entity floating control */
14907f5d6036SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL, RT722_DAC03_HP_PDE_FLOAT_CTL,
14917f5d6036SJack Yu 		0x4040);
1492b084d3f5SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL, RT722_ENT_FLOAT_CTRL_1,
1493b084d3f5SJack Yu 		0x4141);
1494b084d3f5SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_HDA_CTL, RT722_FLOAT_CTRL_1,
1495b084d3f5SJack Yu 		0x0101);
14967f5d6036SJack Yu 	/* Fine tune PDE40 latency */
14977f5d6036SJack Yu 	regmap_write(rt722->regmap, 0x2f58, 0x07);
1498b084d3f5SJack Yu 	regmap_write(rt722->regmap, 0x2f03, 0x06);
1499b084d3f5SJack Yu 	/* MIC VRefo */
1500b084d3f5SJack Yu 	rt722_sdca_index_update_bits(rt722, RT722_VENDOR_REG,
1501b084d3f5SJack Yu 		RT722_COMBO_JACK_AUTO_CTL1, 0x0200, 0x0200);
1502b084d3f5SJack Yu 	rt722_sdca_index_update_bits(rt722, RT722_VENDOR_REG,
1503b084d3f5SJack Yu 		RT722_VREFO_GAT, 0x4000, 0x4000);
1504b084d3f5SJack Yu 	/* Release HP-JD, EN_CBJ_TIE_GL/R open, en_osw gating auto done bit */
1505b084d3f5SJack Yu 	rt722_sdca_index_write(rt722, RT722_VENDOR_REG, RT722_DIGITAL_MISC_CTRL4,
1506b084d3f5SJack Yu 		0x0010);
15077f5d6036SJack Yu }
15087f5d6036SJack Yu 
rt722_sdca_io_init(struct device * dev,struct sdw_slave * slave)15097f5d6036SJack Yu int rt722_sdca_io_init(struct device *dev, struct sdw_slave *slave)
15107f5d6036SJack Yu {
15117f5d6036SJack Yu 	struct rt722_sdca_priv *rt722 = dev_get_drvdata(dev);
15127f5d6036SJack Yu 
15137f5d6036SJack Yu 	rt722->disable_irq = false;
15147f5d6036SJack Yu 
15157f5d6036SJack Yu 	if (rt722->hw_init)
15167f5d6036SJack Yu 		return 0;
15177f5d6036SJack Yu 
15187f5d6036SJack Yu 	if (rt722->first_hw_init) {
15197f5d6036SJack Yu 		regcache_cache_only(rt722->regmap, false);
15207f5d6036SJack Yu 		regcache_cache_bypass(rt722->regmap, true);
15217f5d6036SJack Yu 		regcache_cache_only(rt722->mbq_regmap, false);
15227f5d6036SJack Yu 		regcache_cache_bypass(rt722->mbq_regmap, true);
15237f5d6036SJack Yu 	} else {
15247f5d6036SJack Yu 		/*
15257f5d6036SJack Yu 		 * PM runtime is only enabled when a Slave reports as Attached
15267f5d6036SJack Yu 		 */
15277f5d6036SJack Yu 
15287f5d6036SJack Yu 		/* set autosuspend parameters */
15297f5d6036SJack Yu 		pm_runtime_set_autosuspend_delay(&slave->dev, 3000);
15307f5d6036SJack Yu 		pm_runtime_use_autosuspend(&slave->dev);
15317f5d6036SJack Yu 
15327f5d6036SJack Yu 		/* update count of parent 'active' children */
15337f5d6036SJack Yu 		pm_runtime_set_active(&slave->dev);
15347f5d6036SJack Yu 
15357f5d6036SJack Yu 		/* make sure the device does not suspend immediately */
15367f5d6036SJack Yu 		pm_runtime_mark_last_busy(&slave->dev);
15377f5d6036SJack Yu 
15387f5d6036SJack Yu 		pm_runtime_enable(&slave->dev);
15397f5d6036SJack Yu 	}
15407f5d6036SJack Yu 
15417f5d6036SJack Yu 	pm_runtime_get_noresume(&slave->dev);
15427f5d6036SJack Yu 
15437f5d6036SJack Yu 	rt722_sdca_dmic_preset(rt722);
15447f5d6036SJack Yu 	rt722_sdca_amp_preset(rt722);
15457f5d6036SJack Yu 	rt722_sdca_jack_preset(rt722);
15467f5d6036SJack Yu 
15477f5d6036SJack Yu 	if (rt722->first_hw_init) {
15487f5d6036SJack Yu 		regcache_cache_bypass(rt722->regmap, false);
15497f5d6036SJack Yu 		regcache_mark_dirty(rt722->regmap);
15507f5d6036SJack Yu 		regcache_cache_bypass(rt722->mbq_regmap, false);
15517f5d6036SJack Yu 		regcache_mark_dirty(rt722->mbq_regmap);
15527f5d6036SJack Yu 	} else
15537f5d6036SJack Yu 		rt722->first_hw_init = true;
15547f5d6036SJack Yu 
15557f5d6036SJack Yu 	/* Mark Slave initialization complete */
15567f5d6036SJack Yu 	rt722->hw_init = true;
15577f5d6036SJack Yu 
15587f5d6036SJack Yu 	pm_runtime_mark_last_busy(&slave->dev);
15597f5d6036SJack Yu 	pm_runtime_put_autosuspend(&slave->dev);
15607f5d6036SJack Yu 
15617f5d6036SJack Yu 	dev_dbg(&slave->dev, "%s hw_init complete\n", __func__);
15627f5d6036SJack Yu 	return 0;
15637f5d6036SJack Yu }
15647f5d6036SJack Yu 
15657f5d6036SJack Yu MODULE_DESCRIPTION("ASoC RT722 SDCA SDW driver");
15667f5d6036SJack Yu MODULE_AUTHOR("Jack Yu <jack.yu@realtek.com>");
15677f5d6036SJack Yu MODULE_LICENSE("GPL");
1568