1 // SPDX-License-Identifier: GPL-2.0 2 // 3 // rt1015.c -- RT1015 ALSA SoC audio amplifier driver 4 // 5 // Copyright 2019 Realtek Semiconductor Corp. 6 // 7 // Author: Jack Yu <jack.yu@realtek.com> 8 // 9 // 10 11 #include <linux/acpi.h> 12 #include <linux/delay.h> 13 #include <linux/firmware.h> 14 #include <linux/fs.h> 15 #include <linux/gpio.h> 16 #include <linux/i2c.h> 17 #include <linux/init.h> 18 #include <linux/module.h> 19 #include <linux/moduleparam.h> 20 #include <linux/platform_device.h> 21 #include <linux/pm.h> 22 #include <linux/regmap.h> 23 #include <sound/core.h> 24 #include <sound/initval.h> 25 #include <sound/pcm.h> 26 #include <sound/pcm_params.h> 27 #include <sound/rt1015.h> 28 #include <sound/soc-dapm.h> 29 #include <sound/soc.h> 30 #include <sound/tlv.h> 31 32 #include "rl6231.h" 33 #include "rt1015.h" 34 35 static const struct rt1015_platform_data i2s_default_platform_data = { 36 .power_up_delay_ms = 50, 37 }; 38 39 static const struct reg_default rt1015_reg[] = { 40 { 0x0000, 0x0000 }, 41 { 0x0004, 0xa000 }, 42 { 0x0006, 0x0003 }, 43 { 0x000a, 0x081e }, 44 { 0x000c, 0x0006 }, 45 { 0x000e, 0x0000 }, 46 { 0x0010, 0x0000 }, 47 { 0x0012, 0x0000 }, 48 { 0x0014, 0x0000 }, 49 { 0x0016, 0x0000 }, 50 { 0x0018, 0x0000 }, 51 { 0x0020, 0x8000 }, 52 { 0x0022, 0x8043 }, 53 { 0x0076, 0x0000 }, 54 { 0x0078, 0x0000 }, 55 { 0x007a, 0x0002 }, 56 { 0x007c, 0x10ec }, 57 { 0x007d, 0x1015 }, 58 { 0x00f0, 0x5000 }, 59 { 0x00f2, 0x004c }, 60 { 0x00f3, 0xecfe }, 61 { 0x00f4, 0x0000 }, 62 { 0x00f6, 0x0400 }, 63 { 0x0100, 0x0028 }, 64 { 0x0102, 0xff02 }, 65 { 0x0104, 0xa213 }, 66 { 0x0106, 0x200c }, 67 { 0x010c, 0x0000 }, 68 { 0x010e, 0x0058 }, 69 { 0x0111, 0x0200 }, 70 { 0x0112, 0x0400 }, 71 { 0x0114, 0x0022 }, 72 { 0x0116, 0x0000 }, 73 { 0x0118, 0x0000 }, 74 { 0x011a, 0x0123 }, 75 { 0x011c, 0x4567 }, 76 { 0x0300, 0x203d }, 77 { 0x0302, 0x001e }, 78 { 0x0311, 0x0000 }, 79 { 0x0313, 0x6014 }, 80 { 0x0314, 0x00a2 }, 81 { 0x031a, 0x00a0 }, 82 { 0x031c, 0x001f }, 83 { 0x031d, 0xffff }, 84 { 0x031e, 0x0000 }, 85 { 0x031f, 0x0000 }, 86 { 0x0320, 0x0000 }, 87 { 0x0321, 0x0000 }, 88 { 0x0322, 0xd7df }, 89 { 0x0328, 0x10b2 }, 90 { 0x0329, 0x0175 }, 91 { 0x032a, 0x36ad }, 92 { 0x032b, 0x7e55 }, 93 { 0x032c, 0x0520 }, 94 { 0x032d, 0xaa00 }, 95 { 0x032e, 0x570e }, 96 { 0x0330, 0xe180 }, 97 { 0x0332, 0x0034 }, 98 { 0x0334, 0x0001 }, 99 { 0x0336, 0x0010 }, 100 { 0x0338, 0x0000 }, 101 { 0x04fa, 0x0030 }, 102 { 0x04fc, 0x35c8 }, 103 { 0x04fe, 0x0800 }, 104 { 0x0500, 0x0400 }, 105 { 0x0502, 0x1000 }, 106 { 0x0504, 0x0000 }, 107 { 0x0506, 0x04ff }, 108 { 0x0508, 0x0010 }, 109 { 0x050a, 0x001a }, 110 { 0x0519, 0x1c68 }, 111 { 0x051a, 0x0ccc }, 112 { 0x051b, 0x0666 }, 113 { 0x051d, 0x0000 }, 114 { 0x051f, 0x0000 }, 115 { 0x0536, 0x061c }, 116 { 0x0538, 0x0000 }, 117 { 0x053a, 0x0000 }, 118 { 0x053c, 0x0000 }, 119 { 0x053d, 0x0000 }, 120 { 0x053e, 0x0000 }, 121 { 0x053f, 0x0000 }, 122 { 0x0540, 0x0000 }, 123 { 0x0541, 0x0000 }, 124 { 0x0542, 0x0000 }, 125 { 0x0543, 0x0000 }, 126 { 0x0544, 0x0000 }, 127 { 0x0568, 0x0000 }, 128 { 0x056a, 0x0000 }, 129 { 0x1000, 0x0040 }, 130 { 0x1002, 0x5405 }, 131 { 0x1006, 0x5515 }, 132 { 0x1007, 0x05f7 }, 133 { 0x1009, 0x0b0a }, 134 { 0x100a, 0x00ef }, 135 { 0x100d, 0x0003 }, 136 { 0x1010, 0xa433 }, 137 { 0x1020, 0x0000 }, 138 { 0x1200, 0x5a01 }, 139 { 0x1202, 0x6524 }, 140 { 0x1204, 0x1f00 }, 141 { 0x1206, 0x0000 }, 142 { 0x1208, 0x0000 }, 143 { 0x120a, 0x0000 }, 144 { 0x120c, 0x0000 }, 145 { 0x120e, 0x0000 }, 146 { 0x1210, 0x0000 }, 147 { 0x1212, 0x0000 }, 148 { 0x1300, 0x10a1 }, 149 { 0x1302, 0x12ff }, 150 { 0x1304, 0x0400 }, 151 { 0x1305, 0x0844 }, 152 { 0x1306, 0x4611 }, 153 { 0x1308, 0x555e }, 154 { 0x130a, 0x0000 }, 155 { 0x130c, 0x2000 }, 156 { 0x130e, 0x0100 }, 157 { 0x130f, 0x0001 }, 158 { 0x1310, 0x0000 }, 159 { 0x1312, 0x0000 }, 160 { 0x1314, 0x0000 }, 161 { 0x1316, 0x0000 }, 162 { 0x1318, 0x0000 }, 163 { 0x131a, 0x0000 }, 164 { 0x1322, 0x0029 }, 165 { 0x1323, 0x4a52 }, 166 { 0x1324, 0x002c }, 167 { 0x1325, 0x0b02 }, 168 { 0x1326, 0x002d }, 169 { 0x1327, 0x6b5a }, 170 { 0x1328, 0x002e }, 171 { 0x1329, 0xcbb2 }, 172 { 0x132a, 0x0030 }, 173 { 0x132b, 0x2c0b }, 174 { 0x1330, 0x0031 }, 175 { 0x1331, 0x8c63 }, 176 { 0x1332, 0x0032 }, 177 { 0x1333, 0xecbb }, 178 { 0x1334, 0x0034 }, 179 { 0x1335, 0x4d13 }, 180 { 0x1336, 0x0037 }, 181 { 0x1337, 0x0dc3 }, 182 { 0x1338, 0x003d }, 183 { 0x1339, 0xef7b }, 184 { 0x133a, 0x0044 }, 185 { 0x133b, 0xd134 }, 186 { 0x133c, 0x0047 }, 187 { 0x133d, 0x91e4 }, 188 { 0x133e, 0x004d }, 189 { 0x133f, 0xc370 }, 190 { 0x1340, 0x0053 }, 191 { 0x1341, 0xf4fd }, 192 { 0x1342, 0x0060 }, 193 { 0x1343, 0x5816 }, 194 { 0x1344, 0x006c }, 195 { 0x1345, 0xbb2e }, 196 { 0x1346, 0x0072 }, 197 { 0x1347, 0xecbb }, 198 { 0x1348, 0x0076 }, 199 { 0x1349, 0x5d97 }, 200 }; 201 202 static bool rt1015_volatile_register(struct device *dev, unsigned int reg) 203 { 204 switch (reg) { 205 case RT1015_RESET: 206 case RT1015_CLK_DET: 207 case RT1015_SIL_DET: 208 case RT1015_VER_ID: 209 case RT1015_VENDOR_ID: 210 case RT1015_DEVICE_ID: 211 case RT1015_PRO_ALT: 212 case RT1015_MAN_I2C: 213 case RT1015_DAC3: 214 case RT1015_VBAT_TEST_OUT1: 215 case RT1015_VBAT_TEST_OUT2: 216 case RT1015_VBAT_PROT_ATT: 217 case RT1015_VBAT_DET_CODE: 218 case RT1015_SMART_BST_CTRL1: 219 case RT1015_SPK_DC_DETECT1: 220 case RT1015_SPK_DC_DETECT4: 221 case RT1015_SPK_DC_DETECT5: 222 case RT1015_DC_CALIB_CLSD1: 223 case RT1015_DC_CALIB_CLSD5: 224 case RT1015_DC_CALIB_CLSD6: 225 case RT1015_DC_CALIB_CLSD7: 226 case RT1015_DC_CALIB_CLSD8: 227 case RT1015_S_BST_TIMING_INTER1: 228 case RT1015_OSCK_STA: 229 case RT1015_MONO_DYNA_CTRL1: 230 case RT1015_MONO_DYNA_CTRL5: 231 return true; 232 233 default: 234 return false; 235 } 236 } 237 238 static bool rt1015_readable_register(struct device *dev, unsigned int reg) 239 { 240 switch (reg) { 241 case RT1015_RESET: 242 case RT1015_CLK2: 243 case RT1015_CLK3: 244 case RT1015_PLL1: 245 case RT1015_PLL2: 246 case RT1015_DUM_RW1: 247 case RT1015_DUM_RW2: 248 case RT1015_DUM_RW3: 249 case RT1015_DUM_RW4: 250 case RT1015_DUM_RW5: 251 case RT1015_DUM_RW6: 252 case RT1015_CLK_DET: 253 case RT1015_SIL_DET: 254 case RT1015_CUSTOMER_ID: 255 case RT1015_PCODE_FWVER: 256 case RT1015_VER_ID: 257 case RT1015_VENDOR_ID: 258 case RT1015_DEVICE_ID: 259 case RT1015_PAD_DRV1: 260 case RT1015_PAD_DRV2: 261 case RT1015_GAT_BOOST: 262 case RT1015_PRO_ALT: 263 case RT1015_OSCK_STA: 264 case RT1015_MAN_I2C: 265 case RT1015_DAC1: 266 case RT1015_DAC2: 267 case RT1015_DAC3: 268 case RT1015_ADC1: 269 case RT1015_ADC2: 270 case RT1015_TDM_MASTER: 271 case RT1015_TDM_TCON: 272 case RT1015_TDM1_1: 273 case RT1015_TDM1_2: 274 case RT1015_TDM1_3: 275 case RT1015_TDM1_4: 276 case RT1015_TDM1_5: 277 case RT1015_MIXER1: 278 case RT1015_MIXER2: 279 case RT1015_ANA_PROTECT1: 280 case RT1015_ANA_CTRL_SEQ1: 281 case RT1015_ANA_CTRL_SEQ2: 282 case RT1015_VBAT_DET_DEB: 283 case RT1015_VBAT_VOLT_DET1: 284 case RT1015_VBAT_VOLT_DET2: 285 case RT1015_VBAT_TEST_OUT1: 286 case RT1015_VBAT_TEST_OUT2: 287 case RT1015_VBAT_PROT_ATT: 288 case RT1015_VBAT_DET_CODE: 289 case RT1015_PWR1: 290 case RT1015_PWR4: 291 case RT1015_PWR5: 292 case RT1015_PWR6: 293 case RT1015_PWR7: 294 case RT1015_PWR8: 295 case RT1015_PWR9: 296 case RT1015_CLASSD_SEQ: 297 case RT1015_SMART_BST_CTRL1: 298 case RT1015_SMART_BST_CTRL2: 299 case RT1015_ANA_CTRL1: 300 case RT1015_ANA_CTRL2: 301 case RT1015_PWR_STATE_CTRL: 302 case RT1015_MONO_DYNA_CTRL: 303 case RT1015_MONO_DYNA_CTRL1: 304 case RT1015_MONO_DYNA_CTRL2: 305 case RT1015_MONO_DYNA_CTRL3: 306 case RT1015_MONO_DYNA_CTRL4: 307 case RT1015_MONO_DYNA_CTRL5: 308 case RT1015_SPK_VOL: 309 case RT1015_SHORT_DETTOP1: 310 case RT1015_SHORT_DETTOP2: 311 case RT1015_SPK_DC_DETECT1: 312 case RT1015_SPK_DC_DETECT2: 313 case RT1015_SPK_DC_DETECT3: 314 case RT1015_SPK_DC_DETECT4: 315 case RT1015_SPK_DC_DETECT5: 316 case RT1015_BAT_RPO_STEP1: 317 case RT1015_BAT_RPO_STEP2: 318 case RT1015_BAT_RPO_STEP3: 319 case RT1015_BAT_RPO_STEP4: 320 case RT1015_BAT_RPO_STEP5: 321 case RT1015_BAT_RPO_STEP6: 322 case RT1015_BAT_RPO_STEP7: 323 case RT1015_BAT_RPO_STEP8: 324 case RT1015_BAT_RPO_STEP9: 325 case RT1015_BAT_RPO_STEP10: 326 case RT1015_BAT_RPO_STEP11: 327 case RT1015_BAT_RPO_STEP12: 328 case RT1015_SPREAD_SPEC1: 329 case RT1015_SPREAD_SPEC2: 330 case RT1015_PAD_STATUS: 331 case RT1015_PADS_PULLING_CTRL1: 332 case RT1015_PADS_DRIVING: 333 case RT1015_SYS_RST1: 334 case RT1015_SYS_RST2: 335 case RT1015_SYS_GATING1: 336 case RT1015_TEST_MODE1: 337 case RT1015_TEST_MODE2: 338 case RT1015_TIMING_CTRL1: 339 case RT1015_PLL_INT: 340 case RT1015_TEST_OUT1: 341 case RT1015_DC_CALIB_CLSD1: 342 case RT1015_DC_CALIB_CLSD2: 343 case RT1015_DC_CALIB_CLSD3: 344 case RT1015_DC_CALIB_CLSD4: 345 case RT1015_DC_CALIB_CLSD5: 346 case RT1015_DC_CALIB_CLSD6: 347 case RT1015_DC_CALIB_CLSD7: 348 case RT1015_DC_CALIB_CLSD8: 349 case RT1015_DC_CALIB_CLSD9: 350 case RT1015_DC_CALIB_CLSD10: 351 case RT1015_CLSD_INTERNAL1: 352 case RT1015_CLSD_INTERNAL2: 353 case RT1015_CLSD_INTERNAL3: 354 case RT1015_CLSD_INTERNAL4: 355 case RT1015_CLSD_INTERNAL5: 356 case RT1015_CLSD_INTERNAL6: 357 case RT1015_CLSD_INTERNAL7: 358 case RT1015_CLSD_INTERNAL8: 359 case RT1015_CLSD_INTERNAL9: 360 case RT1015_CLSD_OCP_CTRL: 361 case RT1015_VREF_LV: 362 case RT1015_MBIAS1: 363 case RT1015_MBIAS2: 364 case RT1015_MBIAS3: 365 case RT1015_MBIAS4: 366 case RT1015_VREF_LV1: 367 case RT1015_S_BST_TIMING_INTER1: 368 case RT1015_S_BST_TIMING_INTER2: 369 case RT1015_S_BST_TIMING_INTER3: 370 case RT1015_S_BST_TIMING_INTER4: 371 case RT1015_S_BST_TIMING_INTER5: 372 case RT1015_S_BST_TIMING_INTER6: 373 case RT1015_S_BST_TIMING_INTER7: 374 case RT1015_S_BST_TIMING_INTER8: 375 case RT1015_S_BST_TIMING_INTER9: 376 case RT1015_S_BST_TIMING_INTER10: 377 case RT1015_S_BST_TIMING_INTER11: 378 case RT1015_S_BST_TIMING_INTER12: 379 case RT1015_S_BST_TIMING_INTER13: 380 case RT1015_S_BST_TIMING_INTER14: 381 case RT1015_S_BST_TIMING_INTER15: 382 case RT1015_S_BST_TIMING_INTER16: 383 case RT1015_S_BST_TIMING_INTER17: 384 case RT1015_S_BST_TIMING_INTER18: 385 case RT1015_S_BST_TIMING_INTER19: 386 case RT1015_S_BST_TIMING_INTER20: 387 case RT1015_S_BST_TIMING_INTER21: 388 case RT1015_S_BST_TIMING_INTER22: 389 case RT1015_S_BST_TIMING_INTER23: 390 case RT1015_S_BST_TIMING_INTER24: 391 case RT1015_S_BST_TIMING_INTER25: 392 case RT1015_S_BST_TIMING_INTER26: 393 case RT1015_S_BST_TIMING_INTER27: 394 case RT1015_S_BST_TIMING_INTER28: 395 case RT1015_S_BST_TIMING_INTER29: 396 case RT1015_S_BST_TIMING_INTER30: 397 case RT1015_S_BST_TIMING_INTER31: 398 case RT1015_S_BST_TIMING_INTER32: 399 case RT1015_S_BST_TIMING_INTER33: 400 case RT1015_S_BST_TIMING_INTER34: 401 case RT1015_S_BST_TIMING_INTER35: 402 case RT1015_S_BST_TIMING_INTER36: 403 return true; 404 405 default: 406 return false; 407 } 408 } 409 410 static const DECLARE_TLV_DB_SCALE(dac_vol_tlv, -9525, 75, 0); 411 412 static const char * const rt1015_din_source_select[] = { 413 "Left", 414 "Right", 415 "Left + Right average", 416 }; 417 418 static SOC_ENUM_SINGLE_DECL(rt1015_mono_lr_sel, RT1015_PAD_DRV2, 4, 419 rt1015_din_source_select); 420 421 static const char * const rt1015_boost_mode[] = { 422 "Bypass", "Adaptive", "Fixed Adaptive" 423 }; 424 425 static SOC_ENUM_SINGLE_DECL(rt1015_boost_mode_enum, 0, 0, 426 rt1015_boost_mode); 427 428 static int rt1015_boost_mode_get(struct snd_kcontrol *kcontrol, 429 struct snd_ctl_elem_value *ucontrol) 430 { 431 struct snd_soc_component *component = 432 snd_soc_kcontrol_component(kcontrol); 433 struct rt1015_priv *rt1015 = 434 snd_soc_component_get_drvdata(component); 435 436 ucontrol->value.integer.value[0] = rt1015->boost_mode; 437 438 return 0; 439 } 440 441 static int rt1015_boost_mode_put(struct snd_kcontrol *kcontrol, 442 struct snd_ctl_elem_value *ucontrol) 443 { 444 struct snd_soc_component *component = 445 snd_soc_kcontrol_component(kcontrol); 446 struct rt1015_priv *rt1015 = 447 snd_soc_component_get_drvdata(component); 448 int boost_mode = ucontrol->value.integer.value[0]; 449 450 switch (boost_mode) { 451 case BYPASS: 452 snd_soc_component_update_bits(component, 453 RT1015_SMART_BST_CTRL1, RT1015_ABST_AUTO_EN_MASK | 454 RT1015_ABST_FIX_TGT_MASK | RT1015_BYPASS_SWR_REG_MASK, 455 RT1015_ABST_REG_MODE | RT1015_ABST_FIX_TGT_DIS | 456 RT1015_BYPASS_SWRREG_BYPASS); 457 break; 458 case ADAPTIVE: 459 snd_soc_component_update_bits(component, 460 RT1015_SMART_BST_CTRL1, RT1015_ABST_AUTO_EN_MASK | 461 RT1015_ABST_FIX_TGT_MASK | RT1015_BYPASS_SWR_REG_MASK, 462 RT1015_ABST_AUTO_MODE | RT1015_ABST_FIX_TGT_DIS | 463 RT1015_BYPASS_SWRREG_PASS); 464 break; 465 case FIXED_ADAPTIVE: 466 snd_soc_component_update_bits(component, 467 RT1015_SMART_BST_CTRL1, RT1015_ABST_AUTO_EN_MASK | 468 RT1015_ABST_FIX_TGT_MASK | RT1015_BYPASS_SWR_REG_MASK, 469 RT1015_ABST_AUTO_MODE | RT1015_ABST_FIX_TGT_EN | 470 RT1015_BYPASS_SWRREG_PASS); 471 break; 472 default: 473 dev_err(component->dev, "Unknown boost control.\n"); 474 return -EINVAL; 475 } 476 477 rt1015->boost_mode = boost_mode; 478 479 return 0; 480 } 481 482 static int rt1015_bypass_boost_get(struct snd_kcontrol *kcontrol, 483 struct snd_ctl_elem_value *ucontrol) 484 { 485 struct snd_soc_component *component = 486 snd_soc_kcontrol_component(kcontrol); 487 struct rt1015_priv *rt1015 = 488 snd_soc_component_get_drvdata(component); 489 490 ucontrol->value.integer.value[0] = rt1015->bypass_boost; 491 492 return 0; 493 } 494 495 static void rt1015_calibrate(struct rt1015_priv *rt1015) 496 { 497 struct snd_soc_component *component = rt1015->component; 498 struct regmap *regmap = rt1015->regmap; 499 500 snd_soc_dapm_mutex_lock(&component->dapm); 501 regcache_cache_bypass(regmap, true); 502 503 regmap_write(regmap, RT1015_CLK_DET, 0x0000); 504 regmap_write(regmap, RT1015_PWR4, 0x00B2); 505 regmap_write(regmap, RT1015_PWR_STATE_CTRL, 0x0009); 506 msleep(100); 507 regmap_write(regmap, RT1015_PWR_STATE_CTRL, 0x000A); 508 msleep(100); 509 regmap_write(regmap, RT1015_PWR_STATE_CTRL, 0x000C); 510 msleep(100); 511 regmap_write(regmap, RT1015_CLSD_INTERNAL8, 0x2028); 512 regmap_write(regmap, RT1015_CLSD_INTERNAL9, 0x0140); 513 regmap_write(regmap, RT1015_PWR_STATE_CTRL, 0x000D); 514 msleep(300); 515 regmap_write(regmap, RT1015_PWR_STATE_CTRL, 0x0008); 516 regmap_write(regmap, RT1015_SYS_RST1, 0x05F5); 517 regmap_write(regmap, RT1015_CLK_DET, 0x8000); 518 519 regcache_cache_bypass(regmap, false); 520 regcache_mark_dirty(regmap); 521 regcache_sync(regmap); 522 snd_soc_dapm_mutex_unlock(&component->dapm); 523 } 524 525 static int rt1015_bypass_boost_put(struct snd_kcontrol *kcontrol, 526 struct snd_ctl_elem_value *ucontrol) 527 { 528 struct snd_soc_component *component = 529 snd_soc_kcontrol_component(kcontrol); 530 struct rt1015_priv *rt1015 = 531 snd_soc_component_get_drvdata(component); 532 533 if (rt1015->dac_is_used) { 534 dev_err(component->dev, "DAC is being used!\n"); 535 return -EBUSY; 536 } 537 538 rt1015->bypass_boost = ucontrol->value.integer.value[0]; 539 if (rt1015->bypass_boost == RT1015_Bypass_Boost && 540 !rt1015->cali_done) { 541 rt1015_calibrate(rt1015); 542 rt1015->cali_done = 1; 543 544 regmap_write(rt1015->regmap, RT1015_MONO_DYNA_CTRL, 0x0010); 545 } 546 547 return 0; 548 } 549 550 static void rt1015_flush_work(struct work_struct *work) 551 { 552 struct rt1015_priv *rt1015 = container_of(work, struct rt1015_priv, 553 flush_work.work); 554 struct snd_soc_component *component = rt1015->component; 555 unsigned int val, i; 556 557 for (i = 0; i < 200; ++i) { 558 usleep_range(1000, 1500); 559 dev_dbg(component->dev, "Flush DAC (retry:%u)\n", i); 560 regmap_read(rt1015->regmap, RT1015_CLK_DET, &val); 561 if (val & 0x800) 562 break; 563 } 564 565 regmap_write(rt1015->regmap, RT1015_SYS_RST1, 0x0597); 566 regmap_write(rt1015->regmap, RT1015_SYS_RST1, 0x05f7); 567 regmap_write(rt1015->regmap, RT1015_MAN_I2C, 0x0028); 568 569 if (val & 0x800) 570 dev_dbg(component->dev, "Flush DAC completed.\n"); 571 else 572 dev_warn(component->dev, "Fail to flush DAC data.\n"); 573 } 574 575 static const struct snd_kcontrol_new rt1015_snd_controls[] = { 576 SOC_SINGLE_TLV("DAC Playback Volume", RT1015_DAC1, RT1015_DAC_VOL_SFT, 577 127, 0, dac_vol_tlv), 578 SOC_DOUBLE("DAC Playback Switch", RT1015_DAC3, 579 RT1015_DA_MUTE_SFT, RT1015_DVOL_MUTE_FLAG_SFT, 1, 1), 580 SOC_ENUM_EXT("Boost Mode", rt1015_boost_mode_enum, 581 rt1015_boost_mode_get, rt1015_boost_mode_put), 582 SOC_ENUM("Mono LR Select", rt1015_mono_lr_sel), 583 SOC_SINGLE_EXT("Bypass Boost", SND_SOC_NOPM, 0, 1, 0, 584 rt1015_bypass_boost_get, rt1015_bypass_boost_put), 585 }; 586 587 static int rt1015_is_sys_clk_from_pll(struct snd_soc_dapm_widget *source, 588 struct snd_soc_dapm_widget *sink) 589 { 590 struct snd_soc_component *component = 591 snd_soc_dapm_to_component(source->dapm); 592 struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component); 593 594 if (rt1015->sysclk_src == RT1015_SCLK_S_PLL) 595 return 1; 596 else 597 return 0; 598 } 599 600 static int r1015_dac_event(struct snd_soc_dapm_widget *w, 601 struct snd_kcontrol *kcontrol, int event) 602 { 603 struct snd_soc_component *component = 604 snd_soc_dapm_to_component(w->dapm); 605 struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component); 606 607 switch (event) { 608 case SND_SOC_DAPM_PRE_PMU: 609 rt1015->dac_is_used = 1; 610 if (rt1015->bypass_boost == RT1015_Enable_Boost) { 611 snd_soc_component_write(component, 612 RT1015_SYS_RST1, 0x05f7); 613 snd_soc_component_write(component, 614 RT1015_SYS_RST2, 0x0b0a); 615 snd_soc_component_write(component, 616 RT1015_GAT_BOOST, 0xacfe); 617 snd_soc_component_write(component, 618 RT1015_PWR9, 0xaa00); 619 snd_soc_component_write(component, 620 RT1015_GAT_BOOST, 0xecfe); 621 } else { 622 snd_soc_component_write(component, 623 0x032d, 0xaa60); 624 snd_soc_component_write(component, 625 RT1015_SYS_RST1, 0x05f7); 626 snd_soc_component_write(component, 627 RT1015_SYS_RST2, 0x0b0a); 628 snd_soc_component_write(component, 629 RT1015_PWR_STATE_CTRL, 0x008e); 630 } 631 break; 632 633 case SND_SOC_DAPM_POST_PMU: 634 regmap_write(rt1015->regmap, RT1015_MAN_I2C, 0x00a8); 635 break; 636 637 case SND_SOC_DAPM_POST_PMD: 638 if (rt1015->bypass_boost == RT1015_Enable_Boost) { 639 snd_soc_component_write(component, 640 RT1015_PWR9, 0xa800); 641 snd_soc_component_write(component, 642 RT1015_SYS_RST1, 0x05f5); 643 snd_soc_component_write(component, 644 RT1015_SYS_RST2, 0x0b9a); 645 } else { 646 snd_soc_component_write(component, 647 0x032d, 0xaa60); 648 snd_soc_component_write(component, 649 RT1015_PWR_STATE_CTRL, 0x0088); 650 snd_soc_component_write(component, 651 RT1015_SYS_RST1, 0x05f5); 652 snd_soc_component_write(component, 653 RT1015_SYS_RST2, 0x0b9a); 654 } 655 rt1015->dac_is_used = 0; 656 657 cancel_delayed_work_sync(&rt1015->flush_work); 658 break; 659 660 default: 661 break; 662 } 663 return 0; 664 } 665 666 static int rt1015_amp_drv_event(struct snd_soc_dapm_widget *w, 667 struct snd_kcontrol *kcontrol, int event) 668 { 669 struct snd_soc_component *component = 670 snd_soc_dapm_to_component(w->dapm); 671 struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component); 672 673 switch (event) { 674 case SND_SOC_DAPM_POST_PMU: 675 if (rt1015->hw_config == RT1015_HW_28) 676 schedule_delayed_work(&rt1015->flush_work, msecs_to_jiffies(10)); 677 msleep(rt1015->pdata.power_up_delay_ms); 678 break; 679 default: 680 break; 681 } 682 return 0; 683 } 684 685 static const struct snd_soc_dapm_widget rt1015_dapm_widgets[] = { 686 SND_SOC_DAPM_SUPPLY("PLL", RT1015_PWR1, RT1015_PWR_PLL_BIT, 0, 687 NULL, 0), 688 SND_SOC_DAPM_AIF_IN("AIFRX", "AIF Playback", 0, SND_SOC_NOPM, 0, 0), 689 SND_SOC_DAPM_DAC_E("DAC", NULL, SND_SOC_NOPM, 0, 0, 690 r1015_dac_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU | 691 SND_SOC_DAPM_POST_PMD), 692 SND_SOC_DAPM_OUT_DRV_E("Amp Drv", SND_SOC_NOPM, 0, 0, NULL, 0, 693 rt1015_amp_drv_event, SND_SOC_DAPM_POST_PMU), 694 SND_SOC_DAPM_OUTPUT("SPO"), 695 }; 696 697 static const struct snd_soc_dapm_route rt1015_dapm_routes[] = { 698 { "DAC", NULL, "AIFRX" }, 699 { "DAC", NULL, "PLL", rt1015_is_sys_clk_from_pll}, 700 { "Amp Drv", NULL, "DAC" }, 701 { "SPO", NULL, "Amp Drv" }, 702 }; 703 704 static int rt1015_hw_params(struct snd_pcm_substream *substream, 705 struct snd_pcm_hw_params *params, struct snd_soc_dai *dai) 706 { 707 struct snd_soc_component *component = dai->component; 708 struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component); 709 int pre_div, bclk_ms, frame_size, lrck; 710 unsigned int val_len = 0; 711 712 lrck = params_rate(params); 713 pre_div = rl6231_get_clk_info(rt1015->sysclk, lrck); 714 if (pre_div < 0) { 715 dev_err(component->dev, "Unsupported clock rate\n"); 716 return -EINVAL; 717 } 718 719 frame_size = snd_soc_params_to_frame_size(params); 720 if (frame_size < 0) { 721 dev_err(component->dev, "Unsupported frame size: %d\n", 722 frame_size); 723 return -EINVAL; 724 } 725 726 bclk_ms = frame_size > 32; 727 728 dev_dbg(component->dev, "bclk_ms is %d and pre_div is %d for iis %d\n", 729 bclk_ms, pre_div, dai->id); 730 731 dev_dbg(component->dev, "lrck is %dHz and pre_div is %d for iis %d\n", 732 lrck, pre_div, dai->id); 733 734 switch (params_width(params)) { 735 case 16: 736 break; 737 case 20: 738 val_len = RT1015_I2S_DL_20; 739 break; 740 case 24: 741 val_len = RT1015_I2S_DL_24; 742 break; 743 case 8: 744 val_len = RT1015_I2S_DL_8; 745 break; 746 default: 747 return -EINVAL; 748 } 749 750 snd_soc_component_update_bits(component, RT1015_TDM_MASTER, 751 RT1015_I2S_DL_MASK, val_len); 752 snd_soc_component_update_bits(component, RT1015_CLK2, 753 RT1015_FS_PD_MASK, pre_div << RT1015_FS_PD_SFT); 754 755 return 0; 756 } 757 758 static int rt1015_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt) 759 { 760 struct snd_soc_component *component = dai->component; 761 unsigned int reg_val = 0, reg_val2 = 0; 762 763 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) { 764 case SND_SOC_DAIFMT_CBM_CFM: 765 reg_val |= RT1015_TCON_TDM_MS_M; 766 break; 767 case SND_SOC_DAIFMT_CBS_CFS: 768 reg_val |= RT1015_TCON_TDM_MS_S; 769 break; 770 default: 771 return -EINVAL; 772 } 773 774 switch (fmt & SND_SOC_DAIFMT_INV_MASK) { 775 case SND_SOC_DAIFMT_NB_NF: 776 break; 777 case SND_SOC_DAIFMT_IB_NF: 778 reg_val2 |= RT1015_TDM_INV_BCLK; 779 break; 780 default: 781 return -EINVAL; 782 } 783 784 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) { 785 case SND_SOC_DAIFMT_I2S: 786 break; 787 788 case SND_SOC_DAIFMT_LEFT_J: 789 reg_val |= RT1015_I2S_M_DF_LEFT; 790 break; 791 792 case SND_SOC_DAIFMT_DSP_A: 793 reg_val |= RT1015_I2S_M_DF_PCM_A; 794 break; 795 796 case SND_SOC_DAIFMT_DSP_B: 797 reg_val |= RT1015_I2S_M_DF_PCM_B; 798 break; 799 800 default: 801 return -EINVAL; 802 } 803 804 snd_soc_component_update_bits(component, RT1015_TDM_MASTER, 805 RT1015_TCON_TDM_MS_MASK | RT1015_I2S_M_DF_MASK, 806 reg_val); 807 snd_soc_component_update_bits(component, RT1015_TDM1_1, 808 RT1015_TDM_INV_BCLK_MASK, reg_val2); 809 810 return 0; 811 } 812 813 static int rt1015_set_component_sysclk(struct snd_soc_component *component, 814 int clk_id, int source, unsigned int freq, int dir) 815 { 816 struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component); 817 unsigned int reg_val = 0; 818 819 if (freq == rt1015->sysclk && clk_id == rt1015->sysclk_src) 820 return 0; 821 822 switch (clk_id) { 823 case RT1015_SCLK_S_MCLK: 824 reg_val |= RT1015_CLK_SYS_PRE_SEL_MCLK; 825 break; 826 827 case RT1015_SCLK_S_PLL: 828 reg_val |= RT1015_CLK_SYS_PRE_SEL_PLL; 829 break; 830 831 default: 832 dev_err(component->dev, "Invalid clock id (%d)\n", clk_id); 833 return -EINVAL; 834 } 835 836 rt1015->sysclk = freq; 837 rt1015->sysclk_src = clk_id; 838 839 dev_dbg(component->dev, "Sysclk is %dHz and clock id is %d\n", 840 freq, clk_id); 841 842 snd_soc_component_update_bits(component, RT1015_CLK2, 843 RT1015_CLK_SYS_PRE_SEL_MASK, reg_val); 844 845 return 0; 846 } 847 848 static int rt1015_set_component_pll(struct snd_soc_component *component, 849 int pll_id, int source, unsigned int freq_in, 850 unsigned int freq_out) 851 { 852 struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component); 853 struct rl6231_pll_code pll_code; 854 int ret; 855 856 if (!freq_in || !freq_out) { 857 dev_dbg(component->dev, "PLL disabled\n"); 858 859 rt1015->pll_in = 0; 860 rt1015->pll_out = 0; 861 862 return 0; 863 } 864 865 if (source == rt1015->pll_src && freq_in == rt1015->pll_in && 866 freq_out == rt1015->pll_out) 867 return 0; 868 869 switch (source) { 870 case RT1015_PLL_S_MCLK: 871 snd_soc_component_update_bits(component, RT1015_CLK2, 872 RT1015_PLL_SEL_MASK, RT1015_PLL_SEL_PLL_SRC2); 873 break; 874 875 case RT1015_PLL_S_BCLK: 876 snd_soc_component_update_bits(component, RT1015_CLK2, 877 RT1015_PLL_SEL_MASK, RT1015_PLL_SEL_BCLK); 878 break; 879 880 default: 881 dev_err(component->dev, "Unknown PLL Source %d\n", source); 882 return -EINVAL; 883 } 884 885 ret = rl6231_pll_calc(freq_in, freq_out, &pll_code); 886 if (ret < 0) { 887 dev_err(component->dev, "Unsupport input clock %d\n", freq_in); 888 return ret; 889 } 890 891 dev_dbg(component->dev, "bypass=%d m=%d n=%d k=%d\n", 892 pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code), 893 pll_code.n_code, pll_code.k_code); 894 895 snd_soc_component_write(component, RT1015_PLL1, 896 (pll_code.m_bp ? 0 : pll_code.m_code) << RT1015_PLL_M_SFT | 897 pll_code.m_bp << RT1015_PLL_M_BP_SFT | pll_code.n_code); 898 snd_soc_component_write(component, RT1015_PLL2, 899 pll_code.k_code); 900 901 rt1015->pll_in = freq_in; 902 rt1015->pll_out = freq_out; 903 rt1015->pll_src = source; 904 905 return 0; 906 } 907 908 static int rt1015_set_tdm_slot(struct snd_soc_dai *dai, 909 unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width) 910 { 911 struct snd_soc_component *component = dai->component; 912 unsigned int val = 0, rx_slotnum, tx_slotnum; 913 int ret = 0, first_bit; 914 915 switch (slots) { 916 case 2: 917 val |= RT1015_I2S_TX_2CH; 918 break; 919 case 4: 920 val |= RT1015_I2S_TX_4CH; 921 break; 922 case 6: 923 val |= RT1015_I2S_TX_6CH; 924 break; 925 case 8: 926 val |= RT1015_I2S_TX_8CH; 927 break; 928 default: 929 ret = -EINVAL; 930 goto _set_tdm_err_; 931 } 932 933 switch (slot_width) { 934 case 16: 935 val |= RT1015_I2S_CH_TX_LEN_16B; 936 break; 937 case 20: 938 val |= RT1015_I2S_CH_TX_LEN_20B; 939 break; 940 case 24: 941 val |= RT1015_I2S_CH_TX_LEN_24B; 942 break; 943 case 32: 944 val |= RT1015_I2S_CH_TX_LEN_32B; 945 break; 946 default: 947 ret = -EINVAL; 948 goto _set_tdm_err_; 949 } 950 951 /* Rx slot configuration */ 952 rx_slotnum = hweight_long(rx_mask); 953 if (rx_slotnum != 1) { 954 ret = -EINVAL; 955 dev_err(component->dev, "too many rx slots or zero slot\n"); 956 goto _set_tdm_err_; 957 } 958 959 /* This is an assumption that the system sends stereo audio to the amplifier typically. 960 * And the stereo audio is placed in slot 0/2/4/6 as the starting slot. 961 * The users could select the channel from L/R/L+R by "Mono LR Select" control. 962 */ 963 first_bit = __ffs(rx_mask); 964 switch (first_bit) { 965 case 0: 966 case 2: 967 case 4: 968 case 6: 969 snd_soc_component_update_bits(component, 970 RT1015_TDM1_4, 971 RT1015_TDM_I2S_TX_L_DAC1_1_MASK | 972 RT1015_TDM_I2S_TX_R_DAC1_1_MASK, 973 (first_bit << RT1015_TDM_I2S_TX_L_DAC1_1_SFT) | 974 ((first_bit+1) << RT1015_TDM_I2S_TX_R_DAC1_1_SFT)); 975 break; 976 case 1: 977 case 3: 978 case 5: 979 case 7: 980 snd_soc_component_update_bits(component, 981 RT1015_TDM1_4, 982 RT1015_TDM_I2S_TX_L_DAC1_1_MASK | 983 RT1015_TDM_I2S_TX_R_DAC1_1_MASK, 984 ((first_bit-1) << RT1015_TDM_I2S_TX_L_DAC1_1_SFT) | 985 (first_bit << RT1015_TDM_I2S_TX_R_DAC1_1_SFT)); 986 break; 987 default: 988 ret = -EINVAL; 989 goto _set_tdm_err_; 990 } 991 992 /* Tx slot configuration */ 993 tx_slotnum = hweight_long(tx_mask); 994 if (tx_slotnum) { 995 ret = -EINVAL; 996 dev_err(component->dev, "doesn't need to support tx slots\n"); 997 goto _set_tdm_err_; 998 } 999 1000 snd_soc_component_update_bits(component, RT1015_TDM1_1, 1001 RT1015_I2S_CH_TX_MASK | RT1015_I2S_CH_RX_MASK | 1002 RT1015_I2S_CH_TX_LEN_MASK | RT1015_I2S_CH_RX_LEN_MASK, val); 1003 1004 _set_tdm_err_: 1005 return ret; 1006 } 1007 1008 static int rt1015_probe(struct snd_soc_component *component) 1009 { 1010 struct rt1015_priv *rt1015 = 1011 snd_soc_component_get_drvdata(component); 1012 1013 rt1015->component = component; 1014 INIT_DELAYED_WORK(&rt1015->flush_work, rt1015_flush_work); 1015 1016 return 0; 1017 } 1018 1019 static void rt1015_remove(struct snd_soc_component *component) 1020 { 1021 struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component); 1022 1023 cancel_delayed_work_sync(&rt1015->flush_work); 1024 regmap_write(rt1015->regmap, RT1015_RESET, 0); 1025 } 1026 1027 #define RT1015_STEREO_RATES SNDRV_PCM_RATE_8000_192000 1028 #define RT1015_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \ 1029 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S8) 1030 1031 static struct snd_soc_dai_ops rt1015_aif_dai_ops = { 1032 .hw_params = rt1015_hw_params, 1033 .set_fmt = rt1015_set_dai_fmt, 1034 .set_tdm_slot = rt1015_set_tdm_slot, 1035 }; 1036 1037 static struct snd_soc_dai_driver rt1015_dai[] = { 1038 { 1039 .name = "rt1015-aif", 1040 .id = 0, 1041 .playback = { 1042 .stream_name = "AIF Playback", 1043 .channels_min = 1, 1044 .channels_max = 4, 1045 .rates = RT1015_STEREO_RATES, 1046 .formats = RT1015_FORMATS, 1047 }, 1048 .ops = &rt1015_aif_dai_ops, 1049 } 1050 }; 1051 1052 #ifdef CONFIG_PM 1053 static int rt1015_suspend(struct snd_soc_component *component) 1054 { 1055 struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component); 1056 1057 regcache_cache_only(rt1015->regmap, true); 1058 regcache_mark_dirty(rt1015->regmap); 1059 1060 return 0; 1061 } 1062 1063 static int rt1015_resume(struct snd_soc_component *component) 1064 { 1065 struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component); 1066 1067 regcache_cache_only(rt1015->regmap, false); 1068 regcache_sync(rt1015->regmap); 1069 1070 if (rt1015->cali_done) 1071 rt1015_calibrate(rt1015); 1072 1073 return 0; 1074 } 1075 #else 1076 #define rt1015_suspend NULL 1077 #define rt1015_resume NULL 1078 #endif 1079 1080 static const struct snd_soc_component_driver soc_component_dev_rt1015 = { 1081 .probe = rt1015_probe, 1082 .remove = rt1015_remove, 1083 .suspend = rt1015_suspend, 1084 .resume = rt1015_resume, 1085 .controls = rt1015_snd_controls, 1086 .num_controls = ARRAY_SIZE(rt1015_snd_controls), 1087 .dapm_widgets = rt1015_dapm_widgets, 1088 .num_dapm_widgets = ARRAY_SIZE(rt1015_dapm_widgets), 1089 .dapm_routes = rt1015_dapm_routes, 1090 .num_dapm_routes = ARRAY_SIZE(rt1015_dapm_routes), 1091 .set_sysclk = rt1015_set_component_sysclk, 1092 .set_pll = rt1015_set_component_pll, 1093 .use_pmdown_time = 1, 1094 .endianness = 1, 1095 .non_legacy_dai_naming = 1, 1096 }; 1097 1098 static const struct regmap_config rt1015_regmap = { 1099 .reg_bits = 16, 1100 .val_bits = 16, 1101 .max_register = RT1015_S_BST_TIMING_INTER36, 1102 .volatile_reg = rt1015_volatile_register, 1103 .readable_reg = rt1015_readable_register, 1104 .cache_type = REGCACHE_RBTREE, 1105 .reg_defaults = rt1015_reg, 1106 .num_reg_defaults = ARRAY_SIZE(rt1015_reg), 1107 }; 1108 1109 static const struct i2c_device_id rt1015_i2c_id[] = { 1110 { "rt1015", 0 }, 1111 { } 1112 }; 1113 MODULE_DEVICE_TABLE(i2c, rt1015_i2c_id); 1114 1115 #if defined(CONFIG_OF) 1116 static const struct of_device_id rt1015_of_match[] = { 1117 { .compatible = "realtek,rt1015", }, 1118 {}, 1119 }; 1120 MODULE_DEVICE_TABLE(of, rt1015_of_match); 1121 #endif 1122 1123 #ifdef CONFIG_ACPI 1124 static struct acpi_device_id rt1015_acpi_match[] = { 1125 {"10EC1015", 0,}, 1126 {}, 1127 }; 1128 MODULE_DEVICE_TABLE(acpi, rt1015_acpi_match); 1129 #endif 1130 1131 static void rt1015_parse_dt(struct rt1015_priv *rt1015, struct device *dev) 1132 { 1133 device_property_read_u32(dev, "realtek,power-up-delay-ms", 1134 &rt1015->pdata.power_up_delay_ms); 1135 } 1136 1137 static int rt1015_i2c_probe(struct i2c_client *i2c, 1138 const struct i2c_device_id *id) 1139 { 1140 struct rt1015_platform_data *pdata = dev_get_platdata(&i2c->dev); 1141 struct rt1015_priv *rt1015; 1142 int ret; 1143 unsigned int val; 1144 1145 rt1015 = devm_kzalloc(&i2c->dev, sizeof(*rt1015), GFP_KERNEL); 1146 if (!rt1015) 1147 return -ENOMEM; 1148 1149 i2c_set_clientdata(i2c, rt1015); 1150 1151 rt1015->pdata = i2s_default_platform_data; 1152 1153 if (pdata) 1154 rt1015->pdata = *pdata; 1155 else 1156 rt1015_parse_dt(rt1015, &i2c->dev); 1157 1158 rt1015->regmap = devm_regmap_init_i2c(i2c, &rt1015_regmap); 1159 if (IS_ERR(rt1015->regmap)) { 1160 ret = PTR_ERR(rt1015->regmap); 1161 dev_err(&i2c->dev, "Failed to allocate register map: %d\n", 1162 ret); 1163 return ret; 1164 } 1165 1166 rt1015->hw_config = (i2c->addr == 0x29) ? RT1015_HW_29 : RT1015_HW_28; 1167 1168 ret = regmap_read(rt1015->regmap, RT1015_DEVICE_ID, &val); 1169 if (ret) { 1170 dev_err(&i2c->dev, 1171 "Failed to read device register: %d\n", ret); 1172 return ret; 1173 } else if ((val != RT1015_DEVICE_ID_VAL) && 1174 (val != RT1015_DEVICE_ID_VAL2)) { 1175 dev_err(&i2c->dev, 1176 "Device with ID register %x is not rt1015\n", val); 1177 return -ENODEV; 1178 } 1179 1180 return devm_snd_soc_register_component(&i2c->dev, 1181 &soc_component_dev_rt1015, 1182 rt1015_dai, ARRAY_SIZE(rt1015_dai)); 1183 } 1184 1185 static void rt1015_i2c_shutdown(struct i2c_client *client) 1186 { 1187 struct rt1015_priv *rt1015 = i2c_get_clientdata(client); 1188 1189 regmap_write(rt1015->regmap, RT1015_RESET, 0); 1190 } 1191 1192 static struct i2c_driver rt1015_i2c_driver = { 1193 .driver = { 1194 .name = "rt1015", 1195 .of_match_table = of_match_ptr(rt1015_of_match), 1196 .acpi_match_table = ACPI_PTR(rt1015_acpi_match), 1197 }, 1198 .probe = rt1015_i2c_probe, 1199 .shutdown = rt1015_i2c_shutdown, 1200 .id_table = rt1015_i2c_id, 1201 }; 1202 module_i2c_driver(rt1015_i2c_driver); 1203 1204 MODULE_DESCRIPTION("ASoC RT1015 driver"); 1205 MODULE_AUTHOR("Jack Yu <jack.yu@realtek.com>"); 1206 MODULE_LICENSE("GPL v2"); 1207