xref: /openbmc/linux/sound/soc/codecs/nau8540.h (revision d2912cb1)
1d2912cb1SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2c1644e3dSJohn Hsu /*
3c1644e3dSJohn Hsu  * NAU85L40 ALSA SoC audio driver
4c1644e3dSJohn Hsu  *
5c1644e3dSJohn Hsu  * Copyright 2016 Nuvoton Technology Corp.
6c1644e3dSJohn Hsu  * Author: John Hsu <KCHSU0@nuvoton.com>
7c1644e3dSJohn Hsu  */
8c1644e3dSJohn Hsu 
9c1644e3dSJohn Hsu #ifndef __NAU8540_H__
10c1644e3dSJohn Hsu #define __NAU8540_H__
11c1644e3dSJohn Hsu 
12c1644e3dSJohn Hsu #define NAU8540_REG_SW_RESET			0x00
13c1644e3dSJohn Hsu #define NAU8540_REG_POWER_MANAGEMENT	0x01
14c1644e3dSJohn Hsu #define NAU8540_REG_CLOCK_CTRL		0x02
15c1644e3dSJohn Hsu #define NAU8540_REG_CLOCK_SRC			0x03
16c1644e3dSJohn Hsu #define NAU8540_REG_FLL1			0x04
17c1644e3dSJohn Hsu #define NAU8540_REG_FLL2			0x05
18c1644e3dSJohn Hsu #define NAU8540_REG_FLL3			0x06
19c1644e3dSJohn Hsu #define NAU8540_REG_FLL4			0x07
20c1644e3dSJohn Hsu #define NAU8540_REG_FLL5			0x08
21c1644e3dSJohn Hsu #define NAU8540_REG_FLL6			0x09
22c1644e3dSJohn Hsu #define NAU8540_REG_FLL_VCO_RSV		0x0A
23c1644e3dSJohn Hsu #define NAU8540_REG_PCM_CTRL0			0x10
24c1644e3dSJohn Hsu #define NAU8540_REG_PCM_CTRL1			0x11
25c1644e3dSJohn Hsu #define NAU8540_REG_PCM_CTRL2			0x12
26c1644e3dSJohn Hsu #define NAU8540_REG_PCM_CTRL3			0x13
27c1644e3dSJohn Hsu #define NAU8540_REG_PCM_CTRL4			0x14
28c1644e3dSJohn Hsu #define NAU8540_REG_ALC_CONTROL_1		0x20
29c1644e3dSJohn Hsu #define NAU8540_REG_ALC_CONTROL_2		0x21
30c1644e3dSJohn Hsu #define NAU8540_REG_ALC_CONTROL_3		0x22
31c1644e3dSJohn Hsu #define NAU8540_REG_ALC_CONTROL_4		0x23
32c1644e3dSJohn Hsu #define NAU8540_REG_ALC_CONTROL_5		0x24
33c1644e3dSJohn Hsu #define NAU8540_REG_ALC_GAIN_CH12		0x2D
34c1644e3dSJohn Hsu #define NAU8540_REG_ALC_GAIN_CH34		0x2E
35c1644e3dSJohn Hsu #define NAU8540_REG_ALC_STATUS		0x2F
36c1644e3dSJohn Hsu #define NAU8540_REG_NOTCH_FIL1_CH1		0x30
37c1644e3dSJohn Hsu #define NAU8540_REG_NOTCH_FIL2_CH1		0x31
38c1644e3dSJohn Hsu #define NAU8540_REG_NOTCH_FIL1_CH2		0x32
39c1644e3dSJohn Hsu #define NAU8540_REG_NOTCH_FIL2_CH2		0x33
40c1644e3dSJohn Hsu #define NAU8540_REG_NOTCH_FIL1_CH3		0x34
41c1644e3dSJohn Hsu #define NAU8540_REG_NOTCH_FIL2_CH3		0x35
42c1644e3dSJohn Hsu #define NAU8540_REG_NOTCH_FIL1_CH4		0x36
43c1644e3dSJohn Hsu #define NAU8540_REG_NOTCH_FIL2_CH4		0x37
44c1644e3dSJohn Hsu #define NAU8540_REG_HPF_FILTER_CH12		0x38
45c1644e3dSJohn Hsu #define NAU8540_REG_HPF_FILTER_CH34		0x39
46c1644e3dSJohn Hsu #define NAU8540_REG_ADC_SAMPLE_RATE		0x3A
47c1644e3dSJohn Hsu #define NAU8540_REG_DIGITAL_GAIN_CH1		0x40
48c1644e3dSJohn Hsu #define NAU8540_REG_DIGITAL_GAIN_CH2		0x41
49c1644e3dSJohn Hsu #define NAU8540_REG_DIGITAL_GAIN_CH3		0x42
50c1644e3dSJohn Hsu #define NAU8540_REG_DIGITAL_GAIN_CH4		0x43
51c1644e3dSJohn Hsu #define NAU8540_REG_DIGITAL_MUX		0x44
52c1644e3dSJohn Hsu #define NAU8540_REG_P2P_CH1			0x48
53c1644e3dSJohn Hsu #define NAU8540_REG_P2P_CH2			0x49
54c1644e3dSJohn Hsu #define NAU8540_REG_P2P_CH3			0x4A
55c1644e3dSJohn Hsu #define NAU8540_REG_P2P_CH4			0x4B
56c1644e3dSJohn Hsu #define NAU8540_REG_PEAK_CH1			0x4C
57c1644e3dSJohn Hsu #define NAU8540_REG_PEAK_CH2			0x4D
58c1644e3dSJohn Hsu #define NAU8540_REG_PEAK_CH3			0x4E
59c1644e3dSJohn Hsu #define NAU8540_REG_PEAK_CH4			0x4F
60c1644e3dSJohn Hsu #define NAU8540_REG_GPIO_CTRL			0x50
61c1644e3dSJohn Hsu #define NAU8540_REG_MISC_CTRL			0x51
62c1644e3dSJohn Hsu #define NAU8540_REG_I2C_CTRL			0x52
63c1644e3dSJohn Hsu #define NAU8540_REG_I2C_DEVICE_ID		0x58
64c1644e3dSJohn Hsu #define NAU8540_REG_RST			0x5A
65c1644e3dSJohn Hsu #define NAU8540_REG_VMID_CTRL			0x60
66c1644e3dSJohn Hsu #define NAU8540_REG_MUTE			0x61
67c1644e3dSJohn Hsu #define NAU8540_REG_ANALOG_ADC1		0x64
68c1644e3dSJohn Hsu #define NAU8540_REG_ANALOG_ADC2		0x65
69c1644e3dSJohn Hsu #define NAU8540_REG_ANALOG_PWR		0x66
70c1644e3dSJohn Hsu #define NAU8540_REG_MIC_BIAS			0x67
71c1644e3dSJohn Hsu #define NAU8540_REG_REFERENCE			0x68
72c1644e3dSJohn Hsu #define NAU8540_REG_FEPGA1			0x69
73c1644e3dSJohn Hsu #define NAU8540_REG_FEPGA2			0x6A
74c1644e3dSJohn Hsu #define NAU8540_REG_FEPGA3			0x6B
75c1644e3dSJohn Hsu #define NAU8540_REG_FEPGA4			0x6C
76c1644e3dSJohn Hsu #define NAU8540_REG_PWR			0x6D
77c1644e3dSJohn Hsu #define NAU8540_REG_MAX			NAU8540_REG_PWR
78c1644e3dSJohn Hsu 
79c1644e3dSJohn Hsu 
80c1644e3dSJohn Hsu /* POWER_MANAGEMENT (0x01) */
81c1644e3dSJohn Hsu #define NAU8540_ADC4_EN		(0x1 << 3)
82c1644e3dSJohn Hsu #define NAU8540_ADC3_EN		(0x1 << 2)
83c1644e3dSJohn Hsu #define NAU8540_ADC2_EN		(0x1 << 1)
84c1644e3dSJohn Hsu #define NAU8540_ADC1_EN		0x1
85c1644e3dSJohn Hsu 
86c1644e3dSJohn Hsu /* CLOCK_CTRL (0x02) */
87c1644e3dSJohn Hsu #define NAU8540_CLK_ADC_EN		(0x1 << 15)
88c1644e3dSJohn Hsu #define NAU8540_CLK_I2S_EN		(0x1 << 1)
89c1644e3dSJohn Hsu 
90c1644e3dSJohn Hsu /* CLOCK_SRC (0x03) */
91c1644e3dSJohn Hsu #define NAU8540_CLK_SRC_SFT		15
92c1644e3dSJohn Hsu #define NAU8540_CLK_SRC_MASK		(1 << NAU8540_CLK_SRC_SFT)
93c1644e3dSJohn Hsu #define NAU8540_CLK_SRC_VCO		(1 << NAU8540_CLK_SRC_SFT)
94c1644e3dSJohn Hsu #define NAU8540_CLK_SRC_MCLK		(0 << NAU8540_CLK_SRC_SFT)
95c1644e3dSJohn Hsu #define NAU8540_CLK_ADC_SRC_SFT	6
96c1644e3dSJohn Hsu #define NAU8540_CLK_ADC_SRC_MASK	(0x3 << NAU8540_CLK_ADC_SRC_SFT)
97c1644e3dSJohn Hsu #define NAU8540_CLK_MCLK_SRC_MASK	0xf
98c1644e3dSJohn Hsu 
99c1644e3dSJohn Hsu /* FLL1 (0x04) */
100fe83b1b7SJohn Hsu #define NAU8540_ICTRL_LATCH_SFT	10
101fe83b1b7SJohn Hsu #define NAU8540_ICTRL_LATCH_MASK	(0x7 << NAU8540_ICTRL_LATCH_SFT)
102c1644e3dSJohn Hsu #define NAU8540_FLL_RATIO_MASK	0x7f
103c1644e3dSJohn Hsu 
104c1644e3dSJohn Hsu /* FLL3 (0x06) */
105fe83b1b7SJohn Hsu #define NAU8540_GAIN_ERR_SFT		12
106fe83b1b7SJohn Hsu #define NAU8540_GAIN_ERR_MASK		(0xf << NAU8540_GAIN_ERR_SFT)
107c1644e3dSJohn Hsu #define NAU8540_FLL_CLK_SRC_SFT	10
108c1644e3dSJohn Hsu #define NAU8540_FLL_CLK_SRC_MASK	(0x3 << NAU8540_FLL_CLK_SRC_SFT)
109c1644e3dSJohn Hsu #define NAU8540_FLL_CLK_SRC_MCLK	(0 << NAU8540_FLL_CLK_SRC_SFT)
110c1644e3dSJohn Hsu #define NAU8540_FLL_CLK_SRC_BLK	(0x2 << NAU8540_FLL_CLK_SRC_SFT)
111c1644e3dSJohn Hsu #define NAU8540_FLL_CLK_SRC_FS		(0x3 << NAU8540_FLL_CLK_SRC_SFT)
112c1644e3dSJohn Hsu #define NAU8540_FLL_INTEGER_MASK	0x3ff
113c1644e3dSJohn Hsu 
114c1644e3dSJohn Hsu /* FLL4 (0x07) */
115c1644e3dSJohn Hsu #define NAU8540_FLL_REF_DIV_SFT	10
116c1644e3dSJohn Hsu #define NAU8540_FLL_REF_DIV_MASK	(0x3 << NAU8540_FLL_REF_DIV_SFT)
117c1644e3dSJohn Hsu 
118c1644e3dSJohn Hsu /* FLL5 (0x08) */
119c1644e3dSJohn Hsu #define NAU8540_FLL_PDB_DAC_EN	(0x1 << 15)
120c1644e3dSJohn Hsu #define NAU8540_FLL_LOOP_FTR_EN	(0x1 << 14)
121c1644e3dSJohn Hsu #define NAU8540_FLL_CLK_SW_MASK	(0x1 << 13)
122c1644e3dSJohn Hsu #define NAU8540_FLL_CLK_SW_N2		(0x1 << 13)
123c1644e3dSJohn Hsu #define NAU8540_FLL_CLK_SW_REF	(0x0 << 13)
124c1644e3dSJohn Hsu #define NAU8540_FLL_FTR_SW_MASK	(0x1 << 12)
125c1644e3dSJohn Hsu #define NAU8540_FLL_FTR_SW_ACCU	(0x1 << 12)
126c1644e3dSJohn Hsu #define NAU8540_FLL_FTR_SW_FILTER	(0x0 << 12)
127c1644e3dSJohn Hsu 
128c1644e3dSJohn Hsu /* FLL6 (0x9) */
129c1644e3dSJohn Hsu #define NAU8540_DCO_EN			(0x1 << 15)
130c1644e3dSJohn Hsu #define NAU8540_SDM_EN			(0x1 << 14)
131fe83b1b7SJohn Hsu #define NAU8540_CUTOFF500		(0x1 << 13)
132c1644e3dSJohn Hsu 
133c1644e3dSJohn Hsu /* PCM_CTRL0 (0x10) */
134c1644e3dSJohn Hsu #define NAU8540_I2S_BP_SFT		7
135c1644e3dSJohn Hsu #define NAU8540_I2S_BP_INV		(0x1 << NAU8540_I2S_BP_SFT)
136c1644e3dSJohn Hsu #define NAU8540_I2S_PCMB_SFT		6
137c1644e3dSJohn Hsu #define NAU8540_I2S_PCMB_EN		(0x1 << NAU8540_I2S_PCMB_SFT)
138c1644e3dSJohn Hsu #define NAU8540_I2S_DL_SFT		2
139c1644e3dSJohn Hsu #define NAU8540_I2S_DL_MASK		(0x3 << NAU8540_I2S_DL_SFT)
140c1644e3dSJohn Hsu #define NAU8540_I2S_DL_16		(0 << NAU8540_I2S_DL_SFT)
141c1644e3dSJohn Hsu #define NAU8540_I2S_DL_20		(0x1 << NAU8540_I2S_DL_SFT)
142c1644e3dSJohn Hsu #define NAU8540_I2S_DL_24		(0x2 << NAU8540_I2S_DL_SFT)
143c1644e3dSJohn Hsu #define NAU8540_I2S_DL_32		(0x3 << NAU8540_I2S_DL_SFT)
144c1644e3dSJohn Hsu #define NAU8540_I2S_DF_MASK		0x3
145c1644e3dSJohn Hsu #define NAU8540_I2S_DF_RIGTH		0
146c1644e3dSJohn Hsu #define NAU8540_I2S_DF_LEFT		0x1
147c1644e3dSJohn Hsu #define NAU8540_I2S_DF_I2S		0x2
148c1644e3dSJohn Hsu #define NAU8540_I2S_DF_PCM_AB		0x3
149c1644e3dSJohn Hsu 
150c1644e3dSJohn Hsu /* PCM_CTRL1 (0x11) */
1516573c051SJohn Hsu #define NAU8540_I2S_DO12_TRI		(0x1 << 15)
152c1644e3dSJohn Hsu #define NAU8540_I2S_LRC_DIV_SFT	12
153c1644e3dSJohn Hsu #define NAU8540_I2S_LRC_DIV_MASK	(0x3 << NAU8540_I2S_LRC_DIV_SFT)
154c1644e3dSJohn Hsu #define NAU8540_I2S_DO12_OE		(0x1 << 4)
155c1644e3dSJohn Hsu #define NAU8540_I2S_MS_SFT		3
156c1644e3dSJohn Hsu #define NAU8540_I2S_MS_MASK		(0x1 << NAU8540_I2S_MS_SFT)
157c1644e3dSJohn Hsu #define NAU8540_I2S_MS_MASTER		(0x1 << NAU8540_I2S_MS_SFT)
158c1644e3dSJohn Hsu #define NAU8540_I2S_MS_SLAVE		(0x0 << NAU8540_I2S_MS_SFT)
159c1644e3dSJohn Hsu #define NAU8540_I2S_BLK_DIV_MASK	0x7
160c1644e3dSJohn Hsu 
161c1644e3dSJohn Hsu /* PCM_CTRL1 (0x12) */
1626573c051SJohn Hsu #define NAU8540_I2S_DO34_TRI		(0x1 << 15)
163c1644e3dSJohn Hsu #define NAU8540_I2S_DO34_OE		(0x1 << 11)
164c1644e3dSJohn Hsu #define NAU8540_I2S_TSLOT_L_MASK	0x3ff
165c1644e3dSJohn Hsu 
166c1644e3dSJohn Hsu /* PCM_CTRL4 (0x14) */
167c1644e3dSJohn Hsu #define NAU8540_TDM_MODE		(0x1 << 15)
168c1644e3dSJohn Hsu #define NAU8540_TDM_OFFSET_EN		(0x1 << 14)
169c1644e3dSJohn Hsu #define NAU8540_TDM_TX_MASK		0xf
170c1644e3dSJohn Hsu 
171c1644e3dSJohn Hsu /* ADC_SAMPLE_RATE (0x3A) */
172e4d0db60SJohn Hsu #define NAU8540_CH_SYNC		(0x1 << 14)
173c1644e3dSJohn Hsu #define NAU8540_ADC_OSR_MASK		0x3
174c1644e3dSJohn Hsu #define NAU8540_ADC_OSR_256		0x3
175c1644e3dSJohn Hsu #define NAU8540_ADC_OSR_128		0x2
176c1644e3dSJohn Hsu #define NAU8540_ADC_OSR_64		0x1
177c1644e3dSJohn Hsu #define NAU8540_ADC_OSR_32		0x0
178c1644e3dSJohn Hsu 
179c1644e3dSJohn Hsu /* VMID_CTRL (0x60) */
180c1644e3dSJohn Hsu #define NAU8540_VMID_EN		(1 << 6)
181c1644e3dSJohn Hsu #define NAU8540_VMID_SEL_SFT		4
182c1644e3dSJohn Hsu #define NAU8540_VMID_SEL_MASK		(0x3 << NAU8540_VMID_SEL_SFT)
183c1644e3dSJohn Hsu 
184c1644e3dSJohn Hsu /* MIC_BIAS (0x67) */
185c1644e3dSJohn Hsu #define NAU8540_PU_PRE			(0x1 << 8)
186c1644e3dSJohn Hsu 
187c1644e3dSJohn Hsu /* REFERENCE (0x68) */
188c1644e3dSJohn Hsu #define NAU8540_PRECHARGE_DIS		(0x1 << 13)
189c1644e3dSJohn Hsu #define NAU8540_GLOBAL_BIAS_EN	(0x1 << 12)
190c1644e3dSJohn Hsu 
19114323ff8SJohn Hsu /* FEPGA1 (0x69) */
19214323ff8SJohn Hsu #define NAU8540_FEPGA1_MODCH2_SHT_SFT	7
19314323ff8SJohn Hsu #define NAU8540_FEPGA1_MODCH2_SHT	(0x1 << NAU8540_FEPGA1_MODCH2_SHT_SFT)
19414323ff8SJohn Hsu #define NAU8540_FEPGA1_MODCH1_SHT_SFT	3
19514323ff8SJohn Hsu #define NAU8540_FEPGA1_MODCH1_SHT	(0x1 << NAU8540_FEPGA1_MODCH1_SHT_SFT)
19614323ff8SJohn Hsu 
19714323ff8SJohn Hsu /* FEPGA2 (0x6A) */
19814323ff8SJohn Hsu #define NAU8540_FEPGA2_MODCH4_SHT_SFT	7
19914323ff8SJohn Hsu #define NAU8540_FEPGA2_MODCH4_SHT	(0x1 << NAU8540_FEPGA2_MODCH4_SHT_SFT)
20014323ff8SJohn Hsu #define NAU8540_FEPGA2_MODCH3_SHT_SFT	3
20114323ff8SJohn Hsu #define NAU8540_FEPGA2_MODCH3_SHT	(0x1 << NAU8540_FEPGA2_MODCH3_SHT_SFT)
20214323ff8SJohn Hsu 
203c1644e3dSJohn Hsu 
204c1644e3dSJohn Hsu /* System Clock Source */
205c1644e3dSJohn Hsu enum {
206c1644e3dSJohn Hsu 	NAU8540_CLK_DIS,
207c1644e3dSJohn Hsu 	NAU8540_CLK_MCLK,
208c1644e3dSJohn Hsu 	NAU8540_CLK_INTERNAL,
209c1644e3dSJohn Hsu 	NAU8540_CLK_FLL_MCLK,
210c1644e3dSJohn Hsu 	NAU8540_CLK_FLL_BLK,
211c1644e3dSJohn Hsu 	NAU8540_CLK_FLL_FS,
212c1644e3dSJohn Hsu };
213c1644e3dSJohn Hsu 
214c1644e3dSJohn Hsu struct nau8540 {
215c1644e3dSJohn Hsu 	struct device *dev;
216c1644e3dSJohn Hsu 	struct regmap *regmap;
217c1644e3dSJohn Hsu };
218c1644e3dSJohn Hsu 
219c1644e3dSJohn Hsu struct nau8540_fll {
220c1644e3dSJohn Hsu 	int mclk_src;
221c1644e3dSJohn Hsu 	int ratio;
222c1644e3dSJohn Hsu 	int fll_frac;
223c1644e3dSJohn Hsu 	int fll_int;
224c1644e3dSJohn Hsu 	int clk_ref_div;
225c1644e3dSJohn Hsu };
226c1644e3dSJohn Hsu 
227c1644e3dSJohn Hsu struct nau8540_fll_attr {
228c1644e3dSJohn Hsu 	unsigned int param;
229c1644e3dSJohn Hsu 	unsigned int val;
230c1644e3dSJohn Hsu };
231c1644e3dSJohn Hsu 
232c1644e3dSJohn Hsu /* over sampling rate */
233c1644e3dSJohn Hsu struct nau8540_osr_attr {
234c1644e3dSJohn Hsu 	unsigned int osr;
235c1644e3dSJohn Hsu 	unsigned int clk_src;
236c1644e3dSJohn Hsu };
237c1644e3dSJohn Hsu 
238c1644e3dSJohn Hsu 
239c1644e3dSJohn Hsu #endif	/* __NAU8540_H__ */
240