xref: /openbmc/linux/sound/soc/codecs/ml26124.h (revision 873e65bc)
1873e65bcSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2d808fe9fSTomoya MORINAGA /*
3d808fe9fSTomoya MORINAGA  * Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
4d808fe9fSTomoya MORINAGA  */
5d808fe9fSTomoya MORINAGA 
6d808fe9fSTomoya MORINAGA #ifndef ML26124_H
7d808fe9fSTomoya MORINAGA #define ML26124_H
8d808fe9fSTomoya MORINAGA 
9d808fe9fSTomoya MORINAGA /* Clock Control Register */
10d808fe9fSTomoya MORINAGA #define ML26124_SMPLING_RATE		0x00
11d808fe9fSTomoya MORINAGA #define ML26124_PLLNL			0x02
12d808fe9fSTomoya MORINAGA #define ML26124_PLLNH			0x04
13d808fe9fSTomoya MORINAGA #define ML26124_PLLML			0x06
14d808fe9fSTomoya MORINAGA #define ML26124_PLLMH			0x08
15d808fe9fSTomoya MORINAGA #define ML26124_PLLDIV			0x0a
16d808fe9fSTomoya MORINAGA #define ML26124_CLK_EN			0x0c
17d808fe9fSTomoya MORINAGA #define ML26124_CLK_CTL			0x0e
18d808fe9fSTomoya MORINAGA 
19d808fe9fSTomoya MORINAGA /* System Control Register */
20d808fe9fSTomoya MORINAGA #define ML26124_SW_RST			0x10
21d808fe9fSTomoya MORINAGA #define ML26124_REC_PLYBAK_RUN		0x12
22d808fe9fSTomoya MORINAGA #define ML26124_MIC_TIM			0x14
23d808fe9fSTomoya MORINAGA 
24d808fe9fSTomoya MORINAGA /* Power Mnagement Register */
25d808fe9fSTomoya MORINAGA #define ML26124_PW_REF_PW_MNG		0x20
26d808fe9fSTomoya MORINAGA #define ML26124_PW_IN_PW_MNG		0x22
27d808fe9fSTomoya MORINAGA #define ML26124_PW_DAC_PW_MNG		0x24
28d808fe9fSTomoya MORINAGA #define ML26124_PW_SPAMP_PW_MNG		0x26
29d808fe9fSTomoya MORINAGA #define ML26124_PW_LOUT_PW_MNG		0x28
30d808fe9fSTomoya MORINAGA #define ML26124_PW_VOUT_PW_MNG		0x2a
31d808fe9fSTomoya MORINAGA #define ML26124_PW_ZCCMP_PW_MNG		0x2e
32d808fe9fSTomoya MORINAGA 
33d808fe9fSTomoya MORINAGA /* Analog Reference Control Register */
34d808fe9fSTomoya MORINAGA #define ML26124_PW_MICBIAS_VOL		0x30
35d808fe9fSTomoya MORINAGA 
36d808fe9fSTomoya MORINAGA /* Input/Output Amplifier Control Register */
37d808fe9fSTomoya MORINAGA #define ML26124_PW_MIC_IN_VOL		0x32
38d808fe9fSTomoya MORINAGA #define ML26124_PW_MIC_BOST_VOL		0x38
39d808fe9fSTomoya MORINAGA #define ML26124_PW_SPK_AMP_VOL		0x3a
40d808fe9fSTomoya MORINAGA #define ML26124_PW_AMP_VOL_FUNC		0x48
41d808fe9fSTomoya MORINAGA #define ML26124_PW_AMP_VOL_FADE		0x4a
42d808fe9fSTomoya MORINAGA 
43d808fe9fSTomoya MORINAGA /* Analog Path Control Register */
44d808fe9fSTomoya MORINAGA #define ML26124_SPK_AMP_OUT		0x54
45d808fe9fSTomoya MORINAGA #define ML26124_MIC_IF_CTL		0x5a
46d808fe9fSTomoya MORINAGA #define ML26124_MIC_SELECT		0xe8
47d808fe9fSTomoya MORINAGA 
48d808fe9fSTomoya MORINAGA /* Audio Interface Control Register */
49d808fe9fSTomoya MORINAGA #define ML26124_SAI_TRANS_CTL		0x60
50d808fe9fSTomoya MORINAGA #define ML26124_SAI_RCV_CTL		0x62
51d808fe9fSTomoya MORINAGA #define ML26124_SAI_MODE_SEL		0x64
52d808fe9fSTomoya MORINAGA 
53d808fe9fSTomoya MORINAGA /* DSP Control Register */
54d808fe9fSTomoya MORINAGA #define ML26124_FILTER_EN		0x66
55d808fe9fSTomoya MORINAGA #define ML26124_DVOL_CTL		0x68
56d808fe9fSTomoya MORINAGA #define ML26124_MIXER_VOL_CTL		0x6a
57d808fe9fSTomoya MORINAGA #define ML26124_RECORD_DIG_VOL		0x6c
58d808fe9fSTomoya MORINAGA #define ML26124_PLBAK_DIG_VOL		0x70
59d808fe9fSTomoya MORINAGA #define ML26124_DIGI_BOOST_VOL		0x72
60d808fe9fSTomoya MORINAGA #define ML26124_EQ_GAIN_BRAND0		0x74
61d808fe9fSTomoya MORINAGA #define ML26124_EQ_GAIN_BRAND1		0x76
62d808fe9fSTomoya MORINAGA #define ML26124_EQ_GAIN_BRAND2		0x78
63d808fe9fSTomoya MORINAGA #define ML26124_EQ_GAIN_BRAND3		0x7a
64d808fe9fSTomoya MORINAGA #define ML26124_EQ_GAIN_BRAND4		0x7c
65d808fe9fSTomoya MORINAGA #define ML26124_HPF2_CUTOFF		0x7e
66d808fe9fSTomoya MORINAGA #define ML26124_EQBRAND0_F0L		0x80
67d808fe9fSTomoya MORINAGA #define ML26124_EQBRAND0_F0H		0x82
68d808fe9fSTomoya MORINAGA #define ML26124_EQBRAND0_F1L		0x84
69d808fe9fSTomoya MORINAGA #define ML26124_EQBRAND0_F1H		0x86
70d808fe9fSTomoya MORINAGA #define ML26124_EQBRAND1_F0L		0x88
71d808fe9fSTomoya MORINAGA #define ML26124_EQBRAND1_F0H		0x8a
72d808fe9fSTomoya MORINAGA #define ML26124_EQBRAND1_F1L		0x8c
73d808fe9fSTomoya MORINAGA #define ML26124_EQBRAND1_F1H		0x8e
74d808fe9fSTomoya MORINAGA #define ML26124_EQBRAND2_F0L		0x90
75d808fe9fSTomoya MORINAGA #define ML26124_EQBRAND2_F0H		0x92
76d808fe9fSTomoya MORINAGA #define ML26124_EQBRAND2_F1L		0x94
77d808fe9fSTomoya MORINAGA #define ML26124_EQBRAND2_F1H		0x96
78d808fe9fSTomoya MORINAGA #define ML26124_EQBRAND3_F0L		0x98
79d808fe9fSTomoya MORINAGA #define ML26124_EQBRAND3_F0H		0x9a
80d808fe9fSTomoya MORINAGA #define ML26124_EQBRAND3_F1L		0x9c
81d808fe9fSTomoya MORINAGA #define ML26124_EQBRAND3_F1H		0x9e
82d808fe9fSTomoya MORINAGA #define ML26124_EQBRAND4_F0L		0xa0
83d808fe9fSTomoya MORINAGA #define ML26124_EQBRAND4_F0H		0xa2
84d808fe9fSTomoya MORINAGA #define ML26124_EQBRAND4_F1L		0xa4
85d808fe9fSTomoya MORINAGA #define ML26124_EQBRAND4_F1H		0xa6
86d808fe9fSTomoya MORINAGA 
87d808fe9fSTomoya MORINAGA /* ALC Control Register */
88d808fe9fSTomoya MORINAGA #define ML26124_ALC_MODE		0xb0
89d808fe9fSTomoya MORINAGA #define ML26124_ALC_ATTACK_TIM		0xb2
90d808fe9fSTomoya MORINAGA #define ML26124_ALC_DECAY_TIM		0xb4
91d808fe9fSTomoya MORINAGA #define ML26124_ALC_HOLD_TIM		0xb6
92d808fe9fSTomoya MORINAGA #define ML26124_ALC_TARGET_LEV		0xb8
93d808fe9fSTomoya MORINAGA #define ML26124_ALC_MAXMIN_GAIN		0xba
94d808fe9fSTomoya MORINAGA #define ML26124_NOIS_GATE_THRSH		0xbc
95d808fe9fSTomoya MORINAGA #define ML26124_ALC_ZERO_TIMOUT		0xbe
96d808fe9fSTomoya MORINAGA 
97d808fe9fSTomoya MORINAGA /* Playback Limiter Control Register */
98d808fe9fSTomoya MORINAGA #define ML26124_PL_ATTACKTIME		0xc0
99d808fe9fSTomoya MORINAGA #define ML26124_PL_DECAYTIME		0xc2
100d808fe9fSTomoya MORINAGA #define ML26124_PL_TARGETTIME		0xc4
101d808fe9fSTomoya MORINAGA #define ML26124_PL_MAXMIN_GAIN		0xc6
102d808fe9fSTomoya MORINAGA #define ML26124_PLYBAK_BOST_VOL		0xc8
103d808fe9fSTomoya MORINAGA #define ML26124_PL_0CROSS_TIMOUT	0xca
104d808fe9fSTomoya MORINAGA 
105d808fe9fSTomoya MORINAGA /* Video Amplifer Control Register */
106d808fe9fSTomoya MORINAGA #define ML26124_VIDEO_AMP_GAIN_CTL	0xd0
107d808fe9fSTomoya MORINAGA #define ML26124_VIDEO_AMP_SETUP1	0xd2
108d808fe9fSTomoya MORINAGA #define ML26124_VIDEO_AMP_CTL2		0xd4
109d808fe9fSTomoya MORINAGA 
110d808fe9fSTomoya MORINAGA /* Clock select for machine driver */
111d808fe9fSTomoya MORINAGA #define ML26124_USE_PLL			0
112d808fe9fSTomoya MORINAGA #define ML26124_USE_MCLKI_256FS		1
113d808fe9fSTomoya MORINAGA #define ML26124_USE_MCLKI_512FS		2
114d808fe9fSTomoya MORINAGA #define ML26124_USE_MCLKI_1024FS	3
115d808fe9fSTomoya MORINAGA 
116d808fe9fSTomoya MORINAGA /* Register Mask */
117d808fe9fSTomoya MORINAGA #define ML26124_R0_MASK	0xf
118d808fe9fSTomoya MORINAGA #define ML26124_R2_MASK	0xff
119d808fe9fSTomoya MORINAGA #define ML26124_R4_MASK	0x1
120d808fe9fSTomoya MORINAGA #define ML26124_R6_MASK	0xf
121d808fe9fSTomoya MORINAGA #define ML26124_R8_MASK	0x3f
122d808fe9fSTomoya MORINAGA #define ML26124_Ra_MASK	0x1f
123d808fe9fSTomoya MORINAGA #define ML26124_Rc_MASK	0x1f
124d808fe9fSTomoya MORINAGA #define ML26124_Re_MASK	0x7
125d808fe9fSTomoya MORINAGA #define ML26124_R10_MASK	0x1
126d808fe9fSTomoya MORINAGA #define ML26124_R12_MASK	0x17
127d808fe9fSTomoya MORINAGA #define ML26124_R14_MASK	0x3f
128d808fe9fSTomoya MORINAGA #define ML26124_R20_MASK	0x47
129d808fe9fSTomoya MORINAGA #define ML26124_R22_MASK	0xa
130d808fe9fSTomoya MORINAGA #define ML26124_R24_MASK	0x2
131d808fe9fSTomoya MORINAGA #define ML26124_R26_MASK	0x1f
132d808fe9fSTomoya MORINAGA #define ML26124_R28_MASK	0x2
133d808fe9fSTomoya MORINAGA #define ML26124_R2a_MASK	0x2
134d808fe9fSTomoya MORINAGA #define ML26124_R2e_MASK	0x2
135d808fe9fSTomoya MORINAGA #define ML26124_R30_MASK	0x7
136d808fe9fSTomoya MORINAGA #define ML26124_R32_MASK	0x3f
137d808fe9fSTomoya MORINAGA #define ML26124_R38_MASK	0x38
138d808fe9fSTomoya MORINAGA #define ML26124_R3a_MASK	0x3f
139d808fe9fSTomoya MORINAGA #define ML26124_R48_MASK	0x3
140d808fe9fSTomoya MORINAGA #define ML26124_R4a_MASK	0x7
141d808fe9fSTomoya MORINAGA #define ML26124_R54_MASK	0x2a
142d808fe9fSTomoya MORINAGA #define ML26124_R5a_MASK	0x3
143d808fe9fSTomoya MORINAGA #define ML26124_Re8_MASK	0x3
144d808fe9fSTomoya MORINAGA #define ML26124_R60_MASK	0xff
145d808fe9fSTomoya MORINAGA #define ML26124_R62_MASK	0xff
146d808fe9fSTomoya MORINAGA #define ML26124_R64_MASK	0x1
147d808fe9fSTomoya MORINAGA #define ML26124_R66_MASK	0xff
148d808fe9fSTomoya MORINAGA #define ML26124_R68_MASK	0x3b
149d808fe9fSTomoya MORINAGA #define ML26124_R6a_MASK	0xf3
150d808fe9fSTomoya MORINAGA #define ML26124_R6c_MASK	0xff
151d808fe9fSTomoya MORINAGA #define ML26124_R70_MASK	0xff
152d808fe9fSTomoya MORINAGA 
153d808fe9fSTomoya MORINAGA #define ML26124_MCLKEN		BIT(0)
154d808fe9fSTomoya MORINAGA #define ML26124_PLLEN		BIT(1)
155d808fe9fSTomoya MORINAGA #define ML26124_PLLOE		BIT(2)
156d808fe9fSTomoya MORINAGA #define ML26124_MCLKOE		BIT(3)
157d808fe9fSTomoya MORINAGA 
158d808fe9fSTomoya MORINAGA #define ML26124_BLT_ALL_ON	0x1f
159d808fe9fSTomoya MORINAGA #define ML26124_BLT_PREAMP_ON	0x13
160d808fe9fSTomoya MORINAGA 
161d808fe9fSTomoya MORINAGA #define ML26124_MICBEN_ON	BIT(2)
162d808fe9fSTomoya MORINAGA 
163d808fe9fSTomoya MORINAGA enum ml26124_regs {
164d808fe9fSTomoya MORINAGA 	ML26124_MCLK = 0,
165d808fe9fSTomoya MORINAGA };
166d808fe9fSTomoya MORINAGA 
167d808fe9fSTomoya MORINAGA enum ml26124_clk_in {
168d808fe9fSTomoya MORINAGA 	ML26124_USE_PLLOUT = 0,
169d808fe9fSTomoya MORINAGA 	ML26124_USE_MCLKI,
170d808fe9fSTomoya MORINAGA };
171d808fe9fSTomoya MORINAGA 
172d808fe9fSTomoya MORINAGA #endif
173