1 /* SPDX-License-Identifier: GPL-2.0-only */ 2 /* 3 * cs42l42.h -- CS42L42 ALSA SoC audio driver header 4 * 5 * Copyright 2016 Cirrus Logic, Inc. 6 * 7 * Author: James Schulman <james.schulman@cirrus.com> 8 * Author: Brian Austin <brian.austin@cirrus.com> 9 * Author: Michael White <michael.white@cirrus.com> 10 */ 11 12 #ifndef __CS42L42_H__ 13 #define __CS42L42_H__ 14 15 #include <sound/jack.h> 16 17 #define CS42L42_PAGE_REGISTER 0x00 /* Page Select Register */ 18 #define CS42L42_WIN_START 0x00 19 #define CS42L42_WIN_LEN 0x100 20 #define CS42L42_RANGE_MIN 0x00 21 #define CS42L42_RANGE_MAX 0x7F 22 23 #define CS42L42_PAGE_10 0x1000 24 #define CS42L42_PAGE_11 0x1100 25 #define CS42L42_PAGE_12 0x1200 26 #define CS42L42_PAGE_13 0x1300 27 #define CS42L42_PAGE_15 0x1500 28 #define CS42L42_PAGE_19 0x1900 29 #define CS42L42_PAGE_1B 0x1B00 30 #define CS42L42_PAGE_1C 0x1C00 31 #define CS42L42_PAGE_1D 0x1D00 32 #define CS42L42_PAGE_1F 0x1F00 33 #define CS42L42_PAGE_20 0x2000 34 #define CS42L42_PAGE_21 0x2100 35 #define CS42L42_PAGE_23 0x2300 36 #define CS42L42_PAGE_24 0x2400 37 #define CS42L42_PAGE_25 0x2500 38 #define CS42L42_PAGE_26 0x2600 39 #define CS42L42_PAGE_28 0x2800 40 #define CS42L42_PAGE_29 0x2900 41 #define CS42L42_PAGE_2A 0x2A00 42 #define CS42L42_PAGE_30 0x3000 43 44 #define CS42L42_CHIP_ID 0x42A42 45 46 /* Page 0x10 Global Registers */ 47 #define CS42L42_DEVID_AB (CS42L42_PAGE_10 + 0x01) 48 #define CS42L42_DEVID_CD (CS42L42_PAGE_10 + 0x02) 49 #define CS42L42_DEVID_E (CS42L42_PAGE_10 + 0x03) 50 #define CS42L42_FABID (CS42L42_PAGE_10 + 0x04) 51 #define CS42L42_REVID (CS42L42_PAGE_10 + 0x05) 52 #define CS42L42_FRZ_CTL (CS42L42_PAGE_10 + 0x06) 53 54 #define CS42L42_SRC_CTL (CS42L42_PAGE_10 + 0x07) 55 #define CS42L42_SRC_BYPASS_DAC_SHIFT 1 56 #define CS42L42_SRC_BYPASS_DAC_MASK (1 << CS42L42_SRC_BYPASS_DAC_SHIFT) 57 58 #define CS42L42_MCLK_STATUS (CS42L42_PAGE_10 + 0x08) 59 60 #define CS42L42_MCLK_CTL (CS42L42_PAGE_10 + 0x09) 61 #define CS42L42_INTERNAL_FS_SHIFT 1 62 #define CS42L42_INTERNAL_FS_MASK (1 << CS42L42_INTERNAL_FS_SHIFT) 63 64 #define CS42L42_SFTRAMP_RATE (CS42L42_PAGE_10 + 0x0A) 65 #define CS42L42_I2C_DEBOUNCE (CS42L42_PAGE_10 + 0x0E) 66 #define CS42L42_I2C_STRETCH (CS42L42_PAGE_10 + 0x0F) 67 #define CS42L42_I2C_TIMEOUT (CS42L42_PAGE_10 + 0x10) 68 69 /* Page 0x11 Power and Headset Detect Registers */ 70 #define CS42L42_PWR_CTL1 (CS42L42_PAGE_11 + 0x01) 71 #define CS42L42_ASP_DAO_PDN_SHIFT 7 72 #define CS42L42_ASP_DAO_PDN_MASK (1 << CS42L42_ASP_DAO_PDN_SHIFT) 73 #define CS42L42_ASP_DAI_PDN_SHIFT 6 74 #define CS42L42_ASP_DAI_PDN_MASK (1 << CS42L42_ASP_DAI_PDN_SHIFT) 75 #define CS42L42_MIXER_PDN_SHIFT 5 76 #define CS42L42_MIXER_PDN_MASK (1 << CS42L42_MIXER_PDN_SHIFT) 77 #define CS42L42_EQ_PDN_SHIFT 4 78 #define CS42L42_EQ_PDN_MASK (1 << CS42L42_EQ_PDN_SHIFT) 79 #define CS42L42_HP_PDN_SHIFT 3 80 #define CS42L42_HP_PDN_MASK (1 << CS42L42_HP_PDN_SHIFT) 81 #define CS42L42_ADC_PDN_SHIFT 2 82 #define CS42L42_ADC_PDN_MASK (1 << CS42L42_ADC_PDN_SHIFT) 83 #define CS42L42_PDN_ALL_SHIFT 0 84 #define CS42L42_PDN_ALL_MASK (1 << CS42L42_PDN_ALL_SHIFT) 85 86 #define CS42L42_PWR_CTL2 (CS42L42_PAGE_11 + 0x02) 87 #define CS42L42_ADC_SRC_PDNB_SHIFT 0 88 #define CS42L42_ADC_SRC_PDNB_MASK (1 << CS42L42_ADC_SRC_PDNB_SHIFT) 89 #define CS42L42_DAC_SRC_PDNB_SHIFT 1 90 #define CS42L42_DAC_SRC_PDNB_MASK (1 << CS42L42_DAC_SRC_PDNB_SHIFT) 91 #define CS42L42_ASP_DAI1_PDN_SHIFT 2 92 #define CS42L42_ASP_DAI1_PDN_MASK (1 << CS42L42_ASP_DAI1_PDN_SHIFT) 93 #define CS42L42_SRC_PDN_OVERRIDE_SHIFT 3 94 #define CS42L42_SRC_PDN_OVERRIDE_MASK (1 << CS42L42_SRC_PDN_OVERRIDE_SHIFT) 95 #define CS42L42_DISCHARGE_FILT_SHIFT 4 96 #define CS42L42_DISCHARGE_FILT_MASK (1 << CS42L42_DISCHARGE_FILT_SHIFT) 97 98 #define CS42L42_PWR_CTL3 (CS42L42_PAGE_11 + 0x03) 99 #define CS42L42_RING_SENSE_PDNB_SHIFT 1 100 #define CS42L42_RING_SENSE_PDNB_MASK (1 << \ 101 CS42L42_RING_SENSE_PDNB_SHIFT) 102 #define CS42L42_VPMON_PDNB_SHIFT 2 103 #define CS42L42_VPMON_PDNB_MASK (1 << \ 104 CS42L42_VPMON_PDNB_SHIFT) 105 #define CS42L42_SW_CLK_STP_STAT_SEL_SHIFT 5 106 #define CS42L42_SW_CLK_STP_STAT_SEL_MASK (3 << \ 107 CS42L42_SW_CLK_STP_STAT_SEL_SHIFT) 108 109 #define CS42L42_RSENSE_CTL1 (CS42L42_PAGE_11 + 0x04) 110 #define CS42L42_RS_TRIM_R_SHIFT 0 111 #define CS42L42_RS_TRIM_R_MASK (1 << \ 112 CS42L42_RS_TRIM_R_SHIFT) 113 #define CS42L42_RS_TRIM_T_SHIFT 1 114 #define CS42L42_RS_TRIM_T_MASK (1 << \ 115 CS42L42_RS_TRIM_T_SHIFT) 116 #define CS42L42_HPREF_RS_SHIFT 2 117 #define CS42L42_HPREF_RS_MASK (1 << \ 118 CS42L42_HPREF_RS_SHIFT) 119 #define CS42L42_HSBIAS_FILT_REF_RS_SHIFT 3 120 #define CS42L42_HSBIAS_FILT_REF_RS_MASK (1 << \ 121 CS42L42_HSBIAS_FILT_REF_RS_SHIFT) 122 #define CS42L42_RING_SENSE_PU_HIZ_SHIFT 6 123 #define CS42L42_RING_SENSE_PU_HIZ_MASK (1 << \ 124 CS42L42_RING_SENSE_PU_HIZ_SHIFT) 125 126 #define CS42L42_RSENSE_CTL2 (CS42L42_PAGE_11 + 0x05) 127 #define CS42L42_TS_RS_GATE_SHIFT 7 128 #define CS42L42_TS_RS_GATE_MAS (1 << CS42L42_TS_RS_GATE_SHIFT) 129 130 #define CS42L42_OSC_SWITCH (CS42L42_PAGE_11 + 0x07) 131 #define CS42L42_SCLK_PRESENT_SHIFT 0 132 #define CS42L42_SCLK_PRESENT_MASK (1 << CS42L42_SCLK_PRESENT_SHIFT) 133 134 #define CS42L42_OSC_SWITCH_STATUS (CS42L42_PAGE_11 + 0x09) 135 #define CS42L42_OSC_SW_SEL_STAT_SHIFT 0 136 #define CS42L42_OSC_SW_SEL_STAT_MASK (3 << CS42L42_OSC_SW_SEL_STAT_SHIFT) 137 #define CS42L42_OSC_PDNB_STAT_SHIFT 2 138 #define CS42L42_OSC_PDNB_STAT_MASK (1 << CS42L42_OSC_SW_SEL_STAT_SHIFT) 139 140 #define CS42L42_RSENSE_CTL3 (CS42L42_PAGE_11 + 0x12) 141 #define CS42L42_RS_RISE_DBNCE_TIME_SHIFT 0 142 #define CS42L42_RS_RISE_DBNCE_TIME_MASK (7 << \ 143 CS42L42_RS_RISE_DBNCE_TIME_SHIFT) 144 #define CS42L42_RS_FALL_DBNCE_TIME_SHIFT 3 145 #define CS42L42_RS_FALL_DBNCE_TIME_MASK (7 << \ 146 CS42L42_RS_FALL_DBNCE_TIME_SHIFT) 147 #define CS42L42_RS_PU_EN_SHIFT 6 148 #define CS42L42_RS_PU_EN_MASK (1 << \ 149 CS42L42_RS_PU_EN_SHIFT) 150 #define CS42L42_RS_INV_SHIFT 7 151 #define CS42L42_RS_INV_MASK (1 << \ 152 CS42L42_RS_INV_SHIFT) 153 154 #define CS42L42_TSENSE_CTL (CS42L42_PAGE_11 + 0x13) 155 #define CS42L42_TS_RISE_DBNCE_TIME_SHIFT 0 156 #define CS42L42_TS_RISE_DBNCE_TIME_MASK (7 << \ 157 CS42L42_TS_RISE_DBNCE_TIME_SHIFT) 158 #define CS42L42_TS_FALL_DBNCE_TIME_SHIFT 3 159 #define CS42L42_TS_FALL_DBNCE_TIME_MASK (7 << \ 160 CS42L42_TS_FALL_DBNCE_TIME_SHIFT) 161 #define CS42L42_TS_INV_SHIFT 7 162 #define CS42L42_TS_INV_MASK (1 << \ 163 CS42L42_TS_INV_SHIFT) 164 165 #define CS42L42_TSRS_INT_DISABLE (CS42L42_PAGE_11 + 0x14) 166 #define CS42L42_D_RS_PLUG_DBNC_SHIFT 0 167 #define CS42L42_D_RS_PLUG_DBNC_MASK (1 << CS42L42_D_RS_PLUG_DBNC_SHIFT) 168 #define CS42L42_D_RS_UNPLUG_DBNC_SHIFT 1 169 #define CS42L42_D_RS_UNPLUG_DBNC_MASK (1 << CS42L42_D_RS_UNPLUG_DBNC_SHIFT) 170 #define CS42L42_D_TS_PLUG_DBNC_SHIFT 2 171 #define CS42L42_D_TS_PLUG_DBNC_MASK (1 << CS42L42_D_TS_PLUG_DBNC_SHIFT) 172 #define CS42L42_D_TS_UNPLUG_DBNC_SHIFT 3 173 #define CS42L42_D_TS_UNPLUG_DBNC_MASK (1 << CS42L42_D_TS_UNPLUG_DBNC_SHIFT) 174 175 #define CS42L42_TRSENSE_STATUS (CS42L42_PAGE_11 + 0x15) 176 #define CS42L42_RS_PLUG_DBNC_SHIFT 0 177 #define CS42L42_RS_PLUG_DBNC_MASK (1 << CS42L42_RS_PLUG_DBNC_SHIFT) 178 #define CS42L42_RS_UNPLUG_DBNC_SHIFT 1 179 #define CS42L42_RS_UNPLUG_DBNC_MASK (1 << CS42L42_RS_UNPLUG_DBNC_SHIFT) 180 #define CS42L42_TS_PLUG_DBNC_SHIFT 2 181 #define CS42L42_TS_PLUG_DBNC_MASK (1 << CS42L42_TS_PLUG_DBNC_SHIFT) 182 #define CS42L42_TS_UNPLUG_DBNC_SHIFT 3 183 #define CS42L42_TS_UNPLUG_DBNC_MASK (1 << CS42L42_TS_UNPLUG_DBNC_SHIFT) 184 185 #define CS42L42_HSDET_CTL1 (CS42L42_PAGE_11 + 0x1F) 186 #define CS42L42_HSDET_COMP1_LVL_SHIFT 0 187 #define CS42L42_HSDET_COMP1_LVL_MASK (15 << CS42L42_HSDET_COMP1_LVL_SHIFT) 188 #define CS42L42_HSDET_COMP2_LVL_SHIFT 4 189 #define CS42L42_HSDET_COMP2_LVL_MASK (15 << CS42L42_HSDET_COMP2_LVL_SHIFT) 190 191 #define CS42L42_HSDET_COMP1_LVL_VAL 12 /* 1.25V Comparator */ 192 #define CS42L42_HSDET_COMP2_LVL_VAL 2 /* 1.75V Comparator */ 193 #define CS42L42_HSDET_COMP1_LVL_DEFAULT 7 /* 1V Comparator */ 194 #define CS42L42_HSDET_COMP2_LVL_DEFAULT 7 /* 2V Comparator */ 195 196 #define CS42L42_HSDET_CTL2 (CS42L42_PAGE_11 + 0x20) 197 #define CS42L42_HSDET_AUTO_TIME_SHIFT 0 198 #define CS42L42_HSDET_AUTO_TIME_MASK (3 << CS42L42_HSDET_AUTO_TIME_SHIFT) 199 #define CS42L42_HSBIAS_REF_SHIFT 3 200 #define CS42L42_HSBIAS_REF_MASK (1 << CS42L42_HSBIAS_REF_SHIFT) 201 #define CS42L42_HSDET_SET_SHIFT 4 202 #define CS42L42_HSDET_SET_MASK (3 << CS42L42_HSDET_SET_SHIFT) 203 #define CS42L42_HSDET_CTRL_SHIFT 6 204 #define CS42L42_HSDET_CTRL_MASK (3 << CS42L42_HSDET_CTRL_SHIFT) 205 206 #define CS42L42_HS_SWITCH_CTL (CS42L42_PAGE_11 + 0x21) 207 #define CS42L42_SW_GNDHS_HS4_SHIFT 0 208 #define CS42L42_SW_GNDHS_HS4_MASK (1 << CS42L42_SW_GNDHS_HS4_SHIFT) 209 #define CS42L42_SW_GNDHS_HS3_SHIFT 1 210 #define CS42L42_SW_GNDHS_HS3_MASK (1 << CS42L42_SW_GNDHS_HS3_SHIFT) 211 #define CS42L42_SW_HSB_HS4_SHIFT 2 212 #define CS42L42_SW_HSB_HS4_MASK (1 << CS42L42_SW_HSB_HS4_SHIFT) 213 #define CS42L42_SW_HSB_HS3_SHIFT 3 214 #define CS42L42_SW_HSB_HS3_MASK (1 << CS42L42_SW_HSB_HS3_SHIFT) 215 #define CS42L42_SW_HSB_FILT_HS4_SHIFT 4 216 #define CS42L42_SW_HSB_FILT_HS4_MASK (1 << CS42L42_SW_HSB_FILT_HS4_SHIFT) 217 #define CS42L42_SW_HSB_FILT_HS3_SHIFT 5 218 #define CS42L42_SW_HSB_FILT_HS3_MASK (1 << CS42L42_SW_HSB_FILT_HS3_SHIFT) 219 #define CS42L42_SW_REF_HS4_SHIFT 6 220 #define CS42L42_SW_REF_HS4_MASK (1 << CS42L42_SW_REF_HS4_SHIFT) 221 #define CS42L42_SW_REF_HS3_SHIFT 7 222 #define CS42L42_SW_REF_HS3_MASK (1 << CS42L42_SW_REF_HS3_SHIFT) 223 224 #define CS42L42_HS_DET_STATUS (CS42L42_PAGE_11 + 0x24) 225 #define CS42L42_HSDET_TYPE_SHIFT 0 226 #define CS42L42_HSDET_TYPE_MASK (3 << CS42L42_HSDET_TYPE_SHIFT) 227 #define CS42L42_HSDET_COMP1_OUT_SHIFT 6 228 #define CS42L42_HSDET_COMP1_OUT_MASK (1 << CS42L42_HSDET_COMP1_OUT_SHIFT) 229 #define CS42L42_HSDET_COMP2_OUT_SHIFT 7 230 #define CS42L42_HSDET_COMP2_OUT_MASK (1 << CS42L42_HSDET_COMP2_OUT_SHIFT) 231 #define CS42L42_PLUG_CTIA 0 232 #define CS42L42_PLUG_OMTP 1 233 #define CS42L42_PLUG_HEADPHONE 2 234 #define CS42L42_PLUG_INVALID 3 235 236 #define CS42L42_HSDET_SW_COMP1 ((0 << CS42L42_SW_GNDHS_HS4_SHIFT) | \ 237 (1 << CS42L42_SW_GNDHS_HS3_SHIFT) | \ 238 (1 << CS42L42_SW_HSB_HS4_SHIFT) | \ 239 (0 << CS42L42_SW_HSB_HS3_SHIFT) | \ 240 (0 << CS42L42_SW_HSB_FILT_HS4_SHIFT) | \ 241 (1 << CS42L42_SW_HSB_FILT_HS3_SHIFT) | \ 242 (0 << CS42L42_SW_REF_HS4_SHIFT) | \ 243 (1 << CS42L42_SW_REF_HS3_SHIFT)) 244 #define CS42L42_HSDET_SW_COMP2 ((1 << CS42L42_SW_GNDHS_HS4_SHIFT) | \ 245 (0 << CS42L42_SW_GNDHS_HS3_SHIFT) | \ 246 (0 << CS42L42_SW_HSB_HS4_SHIFT) | \ 247 (1 << CS42L42_SW_HSB_HS3_SHIFT) | \ 248 (1 << CS42L42_SW_HSB_FILT_HS4_SHIFT) | \ 249 (0 << CS42L42_SW_HSB_FILT_HS3_SHIFT) | \ 250 (1 << CS42L42_SW_REF_HS4_SHIFT) | \ 251 (0 << CS42L42_SW_REF_HS3_SHIFT)) 252 #define CS42L42_HSDET_SW_TYPE1 ((0 << CS42L42_SW_GNDHS_HS4_SHIFT) | \ 253 (1 << CS42L42_SW_GNDHS_HS3_SHIFT) | \ 254 (1 << CS42L42_SW_HSB_HS4_SHIFT) | \ 255 (0 << CS42L42_SW_HSB_HS3_SHIFT) | \ 256 (0 << CS42L42_SW_HSB_FILT_HS4_SHIFT) | \ 257 (1 << CS42L42_SW_HSB_FILT_HS3_SHIFT) | \ 258 (0 << CS42L42_SW_REF_HS4_SHIFT) | \ 259 (1 << CS42L42_SW_REF_HS3_SHIFT)) 260 #define CS42L42_HSDET_SW_TYPE2 ((1 << CS42L42_SW_GNDHS_HS4_SHIFT) | \ 261 (0 << CS42L42_SW_GNDHS_HS3_SHIFT) | \ 262 (0 << CS42L42_SW_HSB_HS4_SHIFT) | \ 263 (1 << CS42L42_SW_HSB_HS3_SHIFT) | \ 264 (1 << CS42L42_SW_HSB_FILT_HS4_SHIFT) | \ 265 (0 << CS42L42_SW_HSB_FILT_HS3_SHIFT) | \ 266 (1 << CS42L42_SW_REF_HS4_SHIFT) | \ 267 (0 << CS42L42_SW_REF_HS3_SHIFT)) 268 #define CS42L42_HSDET_SW_TYPE3 ((1 << CS42L42_SW_GNDHS_HS4_SHIFT) | \ 269 (1 << CS42L42_SW_GNDHS_HS3_SHIFT) | \ 270 (0 << CS42L42_SW_HSB_HS4_SHIFT) | \ 271 (0 << CS42L42_SW_HSB_HS3_SHIFT) | \ 272 (1 << CS42L42_SW_HSB_FILT_HS4_SHIFT) | \ 273 (1 << CS42L42_SW_HSB_FILT_HS3_SHIFT) | \ 274 (1 << CS42L42_SW_REF_HS4_SHIFT) | \ 275 (1 << CS42L42_SW_REF_HS3_SHIFT)) 276 #define CS42L42_HSDET_SW_TYPE4 ((0 << CS42L42_SW_GNDHS_HS4_SHIFT) | \ 277 (1 << CS42L42_SW_GNDHS_HS3_SHIFT) | \ 278 (1 << CS42L42_SW_HSB_HS4_SHIFT) | \ 279 (0 << CS42L42_SW_HSB_HS3_SHIFT) | \ 280 (0 << CS42L42_SW_HSB_FILT_HS4_SHIFT) | \ 281 (1 << CS42L42_SW_HSB_FILT_HS3_SHIFT) | \ 282 (0 << CS42L42_SW_REF_HS4_SHIFT) | \ 283 (1 << CS42L42_SW_REF_HS3_SHIFT)) 284 285 #define CS42L42_HSDET_COMP_TYPE1 1 286 #define CS42L42_HSDET_COMP_TYPE2 2 287 #define CS42L42_HSDET_COMP_TYPE3 0 288 #define CS42L42_HSDET_COMP_TYPE4 3 289 290 #define CS42L42_HS_CLAMP_DISABLE (CS42L42_PAGE_11 + 0x29) 291 #define CS42L42_HS_CLAMP_DISABLE_SHIFT 0 292 #define CS42L42_HS_CLAMP_DISABLE_MASK (1 << CS42L42_HS_CLAMP_DISABLE_SHIFT) 293 294 /* Page 0x12 Clocking Registers */ 295 #define CS42L42_MCLK_SRC_SEL (CS42L42_PAGE_12 + 0x01) 296 #define CS42L42_MCLKDIV_SHIFT 1 297 #define CS42L42_MCLKDIV_MASK (1 << CS42L42_MCLKDIV_SHIFT) 298 #define CS42L42_MCLK_SRC_SEL_SHIFT 0 299 #define CS42L42_MCLK_SRC_SEL_MASK (1 << CS42L42_MCLK_SRC_SEL_SHIFT) 300 301 #define CS42L42_SPDIF_CLK_CFG (CS42L42_PAGE_12 + 0x02) 302 #define CS42L42_FSYNC_PW_LOWER (CS42L42_PAGE_12 + 0x03) 303 304 #define CS42L42_FSYNC_PW_UPPER (CS42L42_PAGE_12 + 0x04) 305 #define CS42L42_FSYNC_PULSE_WIDTH_SHIFT 0 306 #define CS42L42_FSYNC_PULSE_WIDTH_MASK (0xff << \ 307 CS42L42_FSYNC_PULSE_WIDTH_SHIFT) 308 309 #define CS42L42_FSYNC_P_LOWER (CS42L42_PAGE_12 + 0x05) 310 311 #define CS42L42_FSYNC_P_UPPER (CS42L42_PAGE_12 + 0x06) 312 #define CS42L42_FSYNC_PERIOD_SHIFT 0 313 #define CS42L42_FSYNC_PERIOD_MASK (0xff << CS42L42_FSYNC_PERIOD_SHIFT) 314 315 #define CS42L42_ASP_CLK_CFG (CS42L42_PAGE_12 + 0x07) 316 #define CS42L42_ASP_SCLK_EN_SHIFT 5 317 #define CS42L42_ASP_SCLK_EN_MASK (1 << CS42L42_ASP_SCLK_EN_SHIFT) 318 #define CS42L42_ASP_MASTER_MODE 0x01 319 #define CS42L42_ASP_SLAVE_MODE 0x00 320 #define CS42L42_ASP_MODE_SHIFT 4 321 #define CS42L42_ASP_MODE_MASK (1 << CS42L42_ASP_MODE_SHIFT) 322 #define CS42L42_ASP_SCPOL_SHIFT 2 323 #define CS42L42_ASP_SCPOL_MASK (3 << CS42L42_ASP_SCPOL_SHIFT) 324 #define CS42L42_ASP_SCPOL_NOR 3 325 #define CS42L42_ASP_LCPOL_SHIFT 0 326 #define CS42L42_ASP_LCPOL_MASK (3 << CS42L42_ASP_LCPOL_SHIFT) 327 #define CS42L42_ASP_LCPOL_INV 3 328 329 #define CS42L42_ASP_FRM_CFG (CS42L42_PAGE_12 + 0x08) 330 #define CS42L42_ASP_STP_SHIFT 4 331 #define CS42L42_ASP_STP_MASK (1 << CS42L42_ASP_STP_SHIFT) 332 #define CS42L42_ASP_5050_SHIFT 3 333 #define CS42L42_ASP_5050_MASK (1 << CS42L42_ASP_5050_SHIFT) 334 #define CS42L42_ASP_FSD_SHIFT 0 335 #define CS42L42_ASP_FSD_MASK (7 << CS42L42_ASP_FSD_SHIFT) 336 #define CS42L42_ASP_FSD_0_5 1 337 #define CS42L42_ASP_FSD_1_0 2 338 #define CS42L42_ASP_FSD_1_5 3 339 #define CS42L42_ASP_FSD_2_0 4 340 341 #define CS42L42_FS_RATE_EN (CS42L42_PAGE_12 + 0x09) 342 #define CS42L42_FS_EN_SHIFT 0 343 #define CS42L42_FS_EN_MASK (0xf << CS42L42_FS_EN_SHIFT) 344 #define CS42L42_FS_EN_IASRC_96K 0x1 345 #define CS42L42_FS_EN_OASRC_96K 0x2 346 347 #define CS42L42_IN_ASRC_CLK (CS42L42_PAGE_12 + 0x0A) 348 #define CS42L42_CLK_IASRC_SEL_SHIFT 0 349 #define CS42L42_CLK_IASRC_SEL_MASK (1 << CS42L42_CLK_IASRC_SEL_SHIFT) 350 #define CS42L42_CLK_IASRC_SEL_6 0 351 #define CS42L42_CLK_IASRC_SEL_12 1 352 353 #define CS42L42_OUT_ASRC_CLK (CS42L42_PAGE_12 + 0x0B) 354 #define CS42L42_CLK_OASRC_SEL_SHIFT 0 355 #define CS42L42_CLK_OASRC_SEL_MASK (1 << CS42L42_CLK_OASRC_SEL_SHIFT) 356 #define CS42L42_CLK_OASRC_SEL_12 1 357 358 #define CS42L42_PLL_DIV_CFG1 (CS42L42_PAGE_12 + 0x0C) 359 #define CS42L42_SCLK_PREDIV_SHIFT 0 360 #define CS42L42_SCLK_PREDIV_MASK (3 << CS42L42_SCLK_PREDIV_SHIFT) 361 362 /* Page 0x13 Interrupt Registers */ 363 /* Interrupts */ 364 #define CS42L42_ADC_OVFL_STATUS (CS42L42_PAGE_13 + 0x01) 365 #define CS42L42_MIXER_STATUS (CS42L42_PAGE_13 + 0x02) 366 #define CS42L42_SRC_STATUS (CS42L42_PAGE_13 + 0x03) 367 #define CS42L42_ASP_RX_STATUS (CS42L42_PAGE_13 + 0x04) 368 #define CS42L42_ASP_TX_STATUS (CS42L42_PAGE_13 + 0x05) 369 #define CS42L42_CODEC_STATUS (CS42L42_PAGE_13 + 0x08) 370 #define CS42L42_DET_INT_STATUS1 (CS42L42_PAGE_13 + 0x09) 371 #define CS42L42_DET_INT_STATUS2 (CS42L42_PAGE_13 + 0x0A) 372 #define CS42L42_SRCPL_INT_STATUS (CS42L42_PAGE_13 + 0x0B) 373 #define CS42L42_VPMON_STATUS (CS42L42_PAGE_13 + 0x0D) 374 #define CS42L42_PLL_LOCK_STATUS (CS42L42_PAGE_13 + 0x0E) 375 #define CS42L42_TSRS_PLUG_STATUS (CS42L42_PAGE_13 + 0x0F) 376 /* Masks */ 377 #define CS42L42_ADC_OVFL_INT_MASK (CS42L42_PAGE_13 + 0x16) 378 #define CS42L42_ADC_OVFL_SHIFT 0 379 #define CS42L42_ADC_OVFL_MASK (1 << CS42L42_ADC_OVFL_SHIFT) 380 #define CS42L42_ADC_OVFL_VAL_MASK CS42L42_ADC_OVFL_MASK 381 382 #define CS42L42_MIXER_INT_MASK (CS42L42_PAGE_13 + 0x17) 383 #define CS42L42_MIX_CHB_OVFL_SHIFT 0 384 #define CS42L42_MIX_CHB_OVFL_MASK (1 << CS42L42_MIX_CHB_OVFL_SHIFT) 385 #define CS42L42_MIX_CHA_OVFL_SHIFT 1 386 #define CS42L42_MIX_CHA_OVFL_MASK (1 << CS42L42_MIX_CHA_OVFL_SHIFT) 387 #define CS42L42_EQ_OVFL_SHIFT 2 388 #define CS42L42_EQ_OVFL_MASK (1 << CS42L42_EQ_OVFL_SHIFT) 389 #define CS42L42_EQ_BIQUAD_OVFL_SHIFT 3 390 #define CS42L42_EQ_BIQUAD_OVFL_MASK (1 << CS42L42_EQ_BIQUAD_OVFL_SHIFT) 391 #define CS42L42_MIXER_VAL_MASK (CS42L42_MIX_CHB_OVFL_MASK | \ 392 CS42L42_MIX_CHA_OVFL_MASK | \ 393 CS42L42_EQ_OVFL_MASK | \ 394 CS42L42_EQ_BIQUAD_OVFL_MASK) 395 396 #define CS42L42_SRC_INT_MASK (CS42L42_PAGE_13 + 0x18) 397 #define CS42L42_SRC_ILK_SHIFT 0 398 #define CS42L42_SRC_ILK_MASK (1 << CS42L42_SRC_ILK_SHIFT) 399 #define CS42L42_SRC_OLK_SHIFT 1 400 #define CS42L42_SRC_OLK_MASK (1 << CS42L42_SRC_OLK_SHIFT) 401 #define CS42L42_SRC_IUNLK_SHIFT 2 402 #define CS42L42_SRC_IUNLK_MASK (1 << CS42L42_SRC_IUNLK_SHIFT) 403 #define CS42L42_SRC_OUNLK_SHIFT 3 404 #define CS42L42_SRC_OUNLK_MASK (1 << CS42L42_SRC_OUNLK_SHIFT) 405 #define CS42L42_SRC_VAL_MASK (CS42L42_SRC_ILK_MASK | \ 406 CS42L42_SRC_OLK_MASK | \ 407 CS42L42_SRC_IUNLK_MASK | \ 408 CS42L42_SRC_OUNLK_MASK) 409 410 #define CS42L42_ASP_RX_INT_MASK (CS42L42_PAGE_13 + 0x19) 411 #define CS42L42_ASPRX_NOLRCK_SHIFT 0 412 #define CS42L42_ASPRX_NOLRCK_MASK (1 << CS42L42_ASPRX_NOLRCK_SHIFT) 413 #define CS42L42_ASPRX_EARLY_SHIFT 1 414 #define CS42L42_ASPRX_EARLY_MASK (1 << CS42L42_ASPRX_EARLY_SHIFT) 415 #define CS42L42_ASPRX_LATE_SHIFT 2 416 #define CS42L42_ASPRX_LATE_MASK (1 << CS42L42_ASPRX_LATE_SHIFT) 417 #define CS42L42_ASPRX_ERROR_SHIFT 3 418 #define CS42L42_ASPRX_ERROR_MASK (1 << CS42L42_ASPRX_ERROR_SHIFT) 419 #define CS42L42_ASPRX_OVLD_SHIFT 4 420 #define CS42L42_ASPRX_OVLD_MASK (1 << CS42L42_ASPRX_OVLD_SHIFT) 421 #define CS42L42_ASP_RX_VAL_MASK (CS42L42_ASPRX_NOLRCK_MASK | \ 422 CS42L42_ASPRX_EARLY_MASK | \ 423 CS42L42_ASPRX_LATE_MASK | \ 424 CS42L42_ASPRX_ERROR_MASK | \ 425 CS42L42_ASPRX_OVLD_MASK) 426 427 #define CS42L42_ASP_TX_INT_MASK (CS42L42_PAGE_13 + 0x1A) 428 #define CS42L42_ASPTX_NOLRCK_SHIFT 0 429 #define CS42L42_ASPTX_NOLRCK_MASK (1 << CS42L42_ASPTX_NOLRCK_SHIFT) 430 #define CS42L42_ASPTX_EARLY_SHIFT 1 431 #define CS42L42_ASPTX_EARLY_MASK (1 << CS42L42_ASPTX_EARLY_SHIFT) 432 #define CS42L42_ASPTX_LATE_SHIFT 2 433 #define CS42L42_ASPTX_LATE_MASK (1 << CS42L42_ASPTX_LATE_SHIFT) 434 #define CS42L42_ASPTX_SMERROR_SHIFT 3 435 #define CS42L42_ASPTX_SMERROR_MASK (1 << CS42L42_ASPTX_SMERROR_SHIFT) 436 #define CS42L42_ASP_TX_VAL_MASK (CS42L42_ASPTX_NOLRCK_MASK | \ 437 CS42L42_ASPTX_EARLY_MASK | \ 438 CS42L42_ASPTX_LATE_MASK | \ 439 CS42L42_ASPTX_SMERROR_MASK) 440 441 #define CS42L42_CODEC_INT_MASK (CS42L42_PAGE_13 + 0x1B) 442 #define CS42L42_PDN_DONE_SHIFT 0 443 #define CS42L42_PDN_DONE_MASK (1 << CS42L42_PDN_DONE_SHIFT) 444 #define CS42L42_HSDET_AUTO_DONE_SHIFT 1 445 #define CS42L42_HSDET_AUTO_DONE_MASK (1 << CS42L42_HSDET_AUTO_DONE_SHIFT) 446 #define CS42L42_CODEC_VAL_MASK (CS42L42_PDN_DONE_MASK | \ 447 CS42L42_HSDET_AUTO_DONE_MASK) 448 449 #define CS42L42_SRCPL_INT_MASK (CS42L42_PAGE_13 + 0x1C) 450 #define CS42L42_SRCPL_ADC_LK_SHIFT 0 451 #define CS42L42_SRCPL_ADC_LK_MASK (1 << CS42L42_SRCPL_ADC_LK_SHIFT) 452 #define CS42L42_SRCPL_DAC_LK_SHIFT 2 453 #define CS42L42_SRCPL_DAC_LK_MASK (1 << CS42L42_SRCPL_DAC_LK_SHIFT) 454 #define CS42L42_SRCPL_ADC_UNLK_SHIFT 5 455 #define CS42L42_SRCPL_ADC_UNLK_MASK (1 << CS42L42_SRCPL_ADC_UNLK_SHIFT) 456 #define CS42L42_SRCPL_DAC_UNLK_SHIFT 6 457 #define CS42L42_SRCPL_DAC_UNLK_MASK (1 << CS42L42_SRCPL_DAC_UNLK_SHIFT) 458 #define CS42L42_SRCPL_VAL_MASK (CS42L42_SRCPL_ADC_LK_MASK | \ 459 CS42L42_SRCPL_DAC_LK_MASK | \ 460 CS42L42_SRCPL_ADC_UNLK_MASK | \ 461 CS42L42_SRCPL_DAC_UNLK_MASK) 462 463 #define CS42L42_VPMON_INT_MASK (CS42L42_PAGE_13 + 0x1E) 464 #define CS42L42_VPMON_SHIFT 0 465 #define CS42L42_VPMON_MASK (1 << CS42L42_VPMON_SHIFT) 466 #define CS42L42_VPMON_VAL_MASK CS42L42_VPMON_MASK 467 468 #define CS42L42_PLL_LOCK_INT_MASK (CS42L42_PAGE_13 + 0x1F) 469 #define CS42L42_PLL_LOCK_SHIFT 0 470 #define CS42L42_PLL_LOCK_MASK (1 << CS42L42_PLL_LOCK_SHIFT) 471 #define CS42L42_PLL_LOCK_VAL_MASK CS42L42_PLL_LOCK_MASK 472 473 #define CS42L42_TSRS_PLUG_INT_MASK (CS42L42_PAGE_13 + 0x20) 474 #define CS42L42_RS_PLUG_SHIFT 0 475 #define CS42L42_RS_PLUG_MASK (1 << CS42L42_RS_PLUG_SHIFT) 476 #define CS42L42_RS_UNPLUG_SHIFT 1 477 #define CS42L42_RS_UNPLUG_MASK (1 << CS42L42_RS_UNPLUG_SHIFT) 478 #define CS42L42_TS_PLUG_SHIFT 2 479 #define CS42L42_TS_PLUG_MASK (1 << CS42L42_TS_PLUG_SHIFT) 480 #define CS42L42_TS_UNPLUG_SHIFT 3 481 #define CS42L42_TS_UNPLUG_MASK (1 << CS42L42_TS_UNPLUG_SHIFT) 482 #define CS42L42_TSRS_PLUG_VAL_MASK (CS42L42_RS_PLUG_MASK | \ 483 CS42L42_RS_UNPLUG_MASK | \ 484 CS42L42_TS_PLUG_MASK | \ 485 CS42L42_TS_UNPLUG_MASK) 486 #define CS42L42_TS_PLUG 3 487 #define CS42L42_TS_UNPLUG 0 488 #define CS42L42_TS_TRANS 1 489 490 /* Page 0x15 Fractional-N PLL Registers */ 491 #define CS42L42_PLL_CTL1 (CS42L42_PAGE_15 + 0x01) 492 #define CS42L42_PLL_START_SHIFT 0 493 #define CS42L42_PLL_START_MASK (1 << CS42L42_PLL_START_SHIFT) 494 495 #define CS42L42_PLL_DIV_FRAC0 (CS42L42_PAGE_15 + 0x02) 496 #define CS42L42_PLL_DIV_FRAC_SHIFT 0 497 #define CS42L42_PLL_DIV_FRAC_MASK (0xff << CS42L42_PLL_DIV_FRAC_SHIFT) 498 499 #define CS42L42_PLL_DIV_FRAC1 (CS42L42_PAGE_15 + 0x03) 500 #define CS42L42_PLL_DIV_FRAC2 (CS42L42_PAGE_15 + 0x04) 501 502 #define CS42L42_PLL_DIV_INT (CS42L42_PAGE_15 + 0x05) 503 #define CS42L42_PLL_DIV_INT_SHIFT 0 504 #define CS42L42_PLL_DIV_INT_MASK (0xff << CS42L42_PLL_DIV_INT_SHIFT) 505 506 #define CS42L42_PLL_CTL3 (CS42L42_PAGE_15 + 0x08) 507 #define CS42L42_PLL_DIVOUT_SHIFT 0 508 #define CS42L42_PLL_DIVOUT_MASK (0xff << CS42L42_PLL_DIVOUT_SHIFT) 509 510 #define CS42L42_PLL_CAL_RATIO (CS42L42_PAGE_15 + 0x0A) 511 #define CS42L42_PLL_CAL_RATIO_SHIFT 0 512 #define CS42L42_PLL_CAL_RATIO_MASK (0xff << CS42L42_PLL_CAL_RATIO_SHIFT) 513 514 #define CS42L42_PLL_CTL4 (CS42L42_PAGE_15 + 0x1B) 515 #define CS42L42_PLL_MODE_SHIFT 0 516 #define CS42L42_PLL_MODE_MASK (3 << CS42L42_PLL_MODE_SHIFT) 517 518 /* Page 0x19 HP Load Detect Registers */ 519 #define CS42L42_LOAD_DET_RCSTAT (CS42L42_PAGE_19 + 0x25) 520 #define CS42L42_RLA_STAT_SHIFT 0 521 #define CS42L42_RLA_STAT_MASK (3 << CS42L42_RLA_STAT_SHIFT) 522 #define CS42L42_RLA_STAT_15_OHM 0 523 524 #define CS42L42_LOAD_DET_DONE (CS42L42_PAGE_19 + 0x26) 525 #define CS42L42_HPLOAD_DET_DONE_SHIFT 0 526 #define CS42L42_HPLOAD_DET_DONE_MASK (1 << CS42L42_HPLOAD_DET_DONE_SHIFT) 527 528 #define CS42L42_LOAD_DET_EN (CS42L42_PAGE_19 + 0x27) 529 #define CS42L42_HP_LD_EN_SHIFT 0 530 #define CS42L42_HP_LD_EN_MASK (1 << CS42L42_HP_LD_EN_SHIFT) 531 532 /* Page 0x1B Headset Interface Registers */ 533 #define CS42L42_HSBIAS_SC_AUTOCTL (CS42L42_PAGE_1B + 0x70) 534 #define CS42L42_HSBIAS_SENSE_TRIP_SHIFT 0 535 #define CS42L42_HSBIAS_SENSE_TRIP_MASK (7 << \ 536 CS42L42_HSBIAS_SENSE_TRIP_SHIFT) 537 #define CS42L42_TIP_SENSE_EN_SHIFT 5 538 #define CS42L42_TIP_SENSE_EN_MASK (1 << \ 539 CS42L42_TIP_SENSE_EN_SHIFT) 540 #define CS42L42_AUTO_HSBIAS_HIZ_SHIFT 6 541 #define CS42L42_AUTO_HSBIAS_HIZ_MASK (1 << \ 542 CS42L42_AUTO_HSBIAS_HIZ_SHIFT) 543 #define CS42L42_HSBIAS_SENSE_EN_SHIFT 7 544 #define CS42L42_HSBIAS_SENSE_EN_MASK (1 << \ 545 CS42L42_HSBIAS_SENSE_EN_SHIFT) 546 547 #define CS42L42_WAKE_CTL (CS42L42_PAGE_1B + 0x71) 548 #define CS42L42_WAKEB_CLEAR_SHIFT 0 549 #define CS42L42_WAKEB_CLEAR_MASK (1 << CS42L42_WAKEB_CLEAR_SHIFT) 550 #define CS42L42_WAKEB_MODE_SHIFT 5 551 #define CS42L42_WAKEB_MODE_MASK (1 << CS42L42_WAKEB_MODE_SHIFT) 552 #define CS42L42_M_HP_WAKE_SHIFT 6 553 #define CS42L42_M_HP_WAKE_MASK (1 << CS42L42_M_HP_WAKE_SHIFT) 554 #define CS42L42_M_MIC_WAKE_SHIFT 7 555 #define CS42L42_M_MIC_WAKE_MASK (1 << CS42L42_M_MIC_WAKE_SHIFT) 556 557 #define CS42L42_ADC_DISABLE_MUTE (CS42L42_PAGE_1B + 0x72) 558 #define CS42L42_ADC_DISABLE_S0_MUTE_SHIFT 7 559 #define CS42L42_ADC_DISABLE_S0_MUTE_MASK (1 << \ 560 CS42L42_ADC_DISABLE_S0_MUTE_SHIFT) 561 562 #define CS42L42_TIPSENSE_CTL (CS42L42_PAGE_1B + 0x73) 563 #define CS42L42_TIP_SENSE_DEBOUNCE_SHIFT 0 564 #define CS42L42_TIP_SENSE_DEBOUNCE_MASK (3 << \ 565 CS42L42_TIP_SENSE_DEBOUNCE_SHIFT) 566 #define CS42L42_TIP_SENSE_INV_SHIFT 5 567 #define CS42L42_TIP_SENSE_INV_MASK (1 << \ 568 CS42L42_TIP_SENSE_INV_SHIFT) 569 #define CS42L42_TIP_SENSE_CTRL_SHIFT 6 570 #define CS42L42_TIP_SENSE_CTRL_MASK (3 << \ 571 CS42L42_TIP_SENSE_CTRL_SHIFT) 572 573 #define CS42L42_MISC_DET_CTL (CS42L42_PAGE_1B + 0x74) 574 #define CS42L42_PDN_MIC_LVL_DET_SHIFT 0 575 #define CS42L42_PDN_MIC_LVL_DET_MASK (1 << CS42L42_PDN_MIC_LVL_DET_SHIFT) 576 #define CS42L42_HSBIAS_CTL_SHIFT 1 577 #define CS42L42_HSBIAS_CTL_MASK (3 << CS42L42_HSBIAS_CTL_SHIFT) 578 #define CS42L42_DETECT_MODE_SHIFT 3 579 #define CS42L42_DETECT_MODE_MASK (3 << CS42L42_DETECT_MODE_SHIFT) 580 581 #define CS42L42_MIC_DET_CTL1 (CS42L42_PAGE_1B + 0x75) 582 #define CS42L42_HS_DET_LEVEL_SHIFT 0 583 #define CS42L42_HS_DET_LEVEL_MASK (0x3F << CS42L42_HS_DET_LEVEL_SHIFT) 584 #define CS42L42_EVENT_STAT_SEL_SHIFT 6 585 #define CS42L42_EVENT_STAT_SEL_MASK (1 << CS42L42_EVENT_STAT_SEL_SHIFT) 586 #define CS42L42_LATCH_TO_VP_SHIFT 7 587 #define CS42L42_LATCH_TO_VP_MASK (1 << CS42L42_LATCH_TO_VP_SHIFT) 588 589 #define CS42L42_MIC_DET_CTL2 (CS42L42_PAGE_1B + 0x76) 590 #define CS42L42_DEBOUNCE_TIME_SHIFT 5 591 #define CS42L42_DEBOUNCE_TIME_MASK (0x07 << CS42L42_DEBOUNCE_TIME_SHIFT) 592 593 #define CS42L42_DET_STATUS1 (CS42L42_PAGE_1B + 0x77) 594 #define CS42L42_HSBIAS_HIZ_MODE_SHIFT 6 595 #define CS42L42_HSBIAS_HIZ_MODE_MASK (1 << CS42L42_HSBIAS_HIZ_MODE_SHIFT) 596 #define CS42L42_TIP_SENSE_SHIFT 7 597 #define CS42L42_TIP_SENSE_MASK (1 << CS42L42_TIP_SENSE_SHIFT) 598 599 #define CS42L42_DET_STATUS2 (CS42L42_PAGE_1B + 0x78) 600 #define CS42L42_SHORT_TRUE_SHIFT 0 601 #define CS42L42_SHORT_TRUE_MASK (1 << CS42L42_SHORT_TRUE_SHIFT) 602 #define CS42L42_HS_TRUE_SHIFT 1 603 #define CS42L42_HS_TRUE_MASK (1 << CS42L42_HS_TRUE_SHIFT) 604 605 #define CS42L42_DET_INT1_MASK (CS42L42_PAGE_1B + 0x79) 606 #define CS42L42_TIP_SENSE_UNPLUG_SHIFT 5 607 #define CS42L42_TIP_SENSE_UNPLUG_MASK (1 << CS42L42_TIP_SENSE_UNPLUG_SHIFT) 608 #define CS42L42_TIP_SENSE_PLUG_SHIFT 6 609 #define CS42L42_TIP_SENSE_PLUG_MASK (1 << CS42L42_TIP_SENSE_PLUG_SHIFT) 610 #define CS42L42_HSBIAS_SENSE_SHIFT 7 611 #define CS42L42_HSBIAS_SENSE_MASK (1 << CS42L42_HSBIAS_SENSE_SHIFT) 612 #define CS42L42_DET_INT_VAL1_MASK (CS42L42_TIP_SENSE_UNPLUG_MASK | \ 613 CS42L42_TIP_SENSE_PLUG_MASK | \ 614 CS42L42_HSBIAS_SENSE_MASK) 615 616 #define CS42L42_DET_INT2_MASK (CS42L42_PAGE_1B + 0x7A) 617 #define CS42L42_M_SHORT_DET_SHIFT 0 618 #define CS42L42_M_SHORT_DET_MASK (1 << \ 619 CS42L42_M_SHORT_DET_SHIFT) 620 #define CS42L42_M_SHORT_RLS_SHIFT 1 621 #define CS42L42_M_SHORT_RLS_MASK (1 << \ 622 CS42L42_M_SHORT_RLS_SHIFT) 623 #define CS42L42_M_HSBIAS_HIZ_SHIFT 2 624 #define CS42L42_M_HSBIAS_HIZ_MASK (1 << \ 625 CS42L42_M_HSBIAS_HIZ_SHIFT) 626 #define CS42L42_M_DETECT_FT_SHIFT 6 627 #define CS42L42_M_DETECT_FT_MASK (1 << \ 628 CS42L42_M_DETECT_FT_SHIFT) 629 #define CS42L42_M_DETECT_TF_SHIFT 7 630 #define CS42L42_M_DETECT_TF_MASK (1 << \ 631 CS42L42_M_DETECT_TF_SHIFT) 632 #define CS42L42_DET_INT_VAL2_MASK (CS42L42_M_SHORT_DET_MASK | \ 633 CS42L42_M_SHORT_RLS_MASK | \ 634 CS42L42_M_HSBIAS_HIZ_MASK | \ 635 CS42L42_M_DETECT_FT_MASK | \ 636 CS42L42_M_DETECT_TF_MASK) 637 638 /* Page 0x1C Headset Bias Registers */ 639 #define CS42L42_HS_BIAS_CTL (CS42L42_PAGE_1C + 0x03) 640 #define CS42L42_HSBIAS_RAMP_SHIFT 0 641 #define CS42L42_HSBIAS_RAMP_MASK (3 << CS42L42_HSBIAS_RAMP_SHIFT) 642 #define CS42L42_HSBIAS_PD_SHIFT 4 643 #define CS42L42_HSBIAS_PD_MASK (1 << CS42L42_HSBIAS_PD_SHIFT) 644 #define CS42L42_HSBIAS_CAPLESS_SHIFT 7 645 #define CS42L42_HSBIAS_CAPLESS_MASK (1 << CS42L42_HSBIAS_CAPLESS_SHIFT) 646 647 /* Page 0x1D ADC Registers */ 648 #define CS42L42_ADC_CTL (CS42L42_PAGE_1D + 0x01) 649 #define CS42L42_ADC_NOTCH_DIS_SHIFT 5 650 #define CS42L42_ADC_FORCE_WEAK_VCM_SHIFT 4 651 #define CS42L42_ADC_INV_SHIFT 2 652 #define CS42L42_ADC_DIG_BOOST_SHIFT 0 653 654 #define CS42L42_ADC_VOLUME (CS42L42_PAGE_1D + 0x03) 655 #define CS42L42_ADC_VOL_SHIFT 0 656 657 #define CS42L42_ADC_WNF_HPF_CTL (CS42L42_PAGE_1D + 0x04) 658 #define CS42L42_ADC_WNF_CF_SHIFT 4 659 #define CS42L42_ADC_WNF_EN_SHIFT 3 660 #define CS42L42_ADC_HPF_CF_SHIFT 1 661 #define CS42L42_ADC_HPF_EN_SHIFT 0 662 663 /* Page 0x1F DAC Registers */ 664 #define CS42L42_DAC_CTL1 (CS42L42_PAGE_1F + 0x01) 665 #define CS42L42_DACB_INV_SHIFT 1 666 #define CS42L42_DACA_INV_SHIFT 0 667 668 #define CS42L42_DAC_CTL2 (CS42L42_PAGE_1F + 0x06) 669 #define CS42L42_HPOUT_PULLDOWN_SHIFT 4 670 #define CS42L42_HPOUT_PULLDOWN_MASK (15 << CS42L42_HPOUT_PULLDOWN_SHIFT) 671 #define CS42L42_HPOUT_LOAD_SHIFT 3 672 #define CS42L42_HPOUT_LOAD_MASK (1 << CS42L42_HPOUT_LOAD_SHIFT) 673 #define CS42L42_HPOUT_CLAMP_SHIFT 2 674 #define CS42L42_HPOUT_CLAMP_MASK (1 << CS42L42_HPOUT_CLAMP_SHIFT) 675 #define CS42L42_DAC_HPF_EN_SHIFT 1 676 #define CS42L42_DAC_HPF_EN_MASK (1 << CS42L42_DAC_HPF_EN_SHIFT) 677 #define CS42L42_DAC_MON_EN_SHIFT 0 678 #define CS42L42_DAC_MON_EN_MASK (1 << CS42L42_DAC_MON_EN_SHIFT) 679 680 /* Page 0x20 HP CTL Registers */ 681 #define CS42L42_HP_CTL (CS42L42_PAGE_20 + 0x01) 682 #define CS42L42_HP_ANA_BMUTE_SHIFT 3 683 #define CS42L42_HP_ANA_BMUTE_MASK (1 << CS42L42_HP_ANA_BMUTE_SHIFT) 684 #define CS42L42_HP_ANA_AMUTE_SHIFT 2 685 #define CS42L42_HP_ANA_AMUTE_MASK (1 << CS42L42_HP_ANA_AMUTE_SHIFT) 686 #define CS42L42_HP_FULL_SCALE_VOL_SHIFT 1 687 #define CS42L42_HP_FULL_SCALE_VOL_MASK (1 << CS42L42_HP_FULL_SCALE_VOL_SHIFT) 688 689 /* Page 0x21 Class H Registers */ 690 #define CS42L42_CLASSH_CTL (CS42L42_PAGE_21 + 0x01) 691 692 /* Page 0x23 Mixer Volume Registers */ 693 #define CS42L42_MIXER_CHA_VOL (CS42L42_PAGE_23 + 0x01) 694 #define CS42L42_MIXER_ADC_VOL (CS42L42_PAGE_23 + 0x02) 695 696 #define CS42L42_MIXER_CHB_VOL (CS42L42_PAGE_23 + 0x03) 697 #define CS42L42_MIXER_CH_VOL_SHIFT 0 698 #define CS42L42_MIXER_CH_VOL_MASK (0x3f << CS42L42_MIXER_CH_VOL_SHIFT) 699 700 /* Page 0x24 EQ Registers */ 701 #define CS42L42_EQ_COEF_IN0 (CS42L42_PAGE_24 + 0x01) 702 #define CS42L42_EQ_COEF_IN1 (CS42L42_PAGE_24 + 0x02) 703 #define CS42L42_EQ_COEF_IN2 (CS42L42_PAGE_24 + 0x03) 704 #define CS42L42_EQ_COEF_IN3 (CS42L42_PAGE_24 + 0x04) 705 #define CS42L42_EQ_COEF_RW (CS42L42_PAGE_24 + 0x06) 706 #define CS42L42_EQ_COEF_OUT0 (CS42L42_PAGE_24 + 0x07) 707 #define CS42L42_EQ_COEF_OUT1 (CS42L42_PAGE_24 + 0x08) 708 #define CS42L42_EQ_COEF_OUT2 (CS42L42_PAGE_24 + 0x09) 709 #define CS42L42_EQ_COEF_OUT3 (CS42L42_PAGE_24 + 0x0A) 710 #define CS42L42_EQ_INIT_STAT (CS42L42_PAGE_24 + 0x0B) 711 #define CS42L42_EQ_START_FILT (CS42L42_PAGE_24 + 0x0C) 712 #define CS42L42_EQ_MUTE_CTL (CS42L42_PAGE_24 + 0x0E) 713 714 /* Page 0x25 Audio Port Registers */ 715 #define CS42L42_SP_RX_CH_SEL (CS42L42_PAGE_25 + 0x01) 716 #define CS42L42_SP_RX_CHB_SEL_SHIFT 2 717 #define CS42L42_SP_RX_CHB_SEL_MASK (3 << CS42L42_SP_RX_CHB_SEL_SHIFT) 718 719 #define CS42L42_SP_RX_ISOC_CTL (CS42L42_PAGE_25 + 0x02) 720 #define CS42L42_SP_RX_RSYNC_SHIFT 6 721 #define CS42L42_SP_RX_RSYNC_MASK (1 << CS42L42_SP_RX_RSYNC_SHIFT) 722 #define CS42L42_SP_RX_NSB_POS_SHIFT 3 723 #define CS42L42_SP_RX_NSB_POS_MASK (7 << CS42L42_SP_RX_NSB_POS_SHIFT) 724 #define CS42L42_SP_RX_NFS_NSBB_SHIFT 2 725 #define CS42L42_SP_RX_NFS_NSBB_MASK (1 << CS42L42_SP_RX_NFS_NSBB_SHIFT) 726 #define CS42L42_SP_RX_ISOC_MODE_SHIFT 0 727 #define CS42L42_SP_RX_ISOC_MODE_MASK (3 << CS42L42_SP_RX_ISOC_MODE_SHIFT) 728 729 #define CS42L42_SP_RX_FS (CS42L42_PAGE_25 + 0x03) 730 #define CS42l42_SPDIF_CH_SEL (CS42L42_PAGE_25 + 0x04) 731 #define CS42L42_SP_TX_ISOC_CTL (CS42L42_PAGE_25 + 0x05) 732 #define CS42L42_SP_TX_FS (CS42L42_PAGE_25 + 0x06) 733 #define CS42L42_SPDIF_SW_CTL1 (CS42L42_PAGE_25 + 0x07) 734 735 /* Page 0x26 SRC Registers */ 736 #define CS42L42_SRC_SDIN_FS (CS42L42_PAGE_26 + 0x01) 737 #define CS42L42_SRC_SDIN_FS_SHIFT 0 738 #define CS42L42_SRC_SDIN_FS_MASK (0x1f << CS42L42_SRC_SDIN_FS_SHIFT) 739 740 #define CS42L42_SRC_SDOUT_FS (CS42L42_PAGE_26 + 0x09) 741 742 /* Page 0x28 S/PDIF Registers */ 743 #define CS42L42_SPDIF_CTL1 (CS42L42_PAGE_28 + 0x01) 744 #define CS42L42_SPDIF_CTL2 (CS42L42_PAGE_28 + 0x02) 745 #define CS42L42_SPDIF_CTL3 (CS42L42_PAGE_28 + 0x03) 746 #define CS42L42_SPDIF_CTL4 (CS42L42_PAGE_28 + 0x04) 747 748 /* Page 0x29 Serial Port TX Registers */ 749 #define CS42L42_ASP_TX_SZ_EN (CS42L42_PAGE_29 + 0x01) 750 #define CS42L42_ASP_TX_EN_SHIFT 0 751 #define CS42L42_ASP_TX_CH_EN (CS42L42_PAGE_29 + 0x02) 752 #define CS42L42_ASP_TX0_CH2_SHIFT 1 753 #define CS42L42_ASP_TX0_CH1_SHIFT 0 754 755 #define CS42L42_ASP_TX_CH_AP_RES (CS42L42_PAGE_29 + 0x03) 756 #define CS42L42_ASP_TX_CH1_AP_SHIFT 7 757 #define CS42L42_ASP_TX_CH1_AP_MASK (1 << CS42L42_ASP_TX_CH1_AP_SHIFT) 758 #define CS42L42_ASP_TX_CH2_AP_SHIFT 6 759 #define CS42L42_ASP_TX_CH2_AP_MASK (1 << CS42L42_ASP_TX_CH2_AP_SHIFT) 760 #define CS42L42_ASP_TX_CH2_RES_SHIFT 2 761 #define CS42L42_ASP_TX_CH2_RES_MASK (3 << CS42L42_ASP_TX_CH2_RES_SHIFT) 762 #define CS42L42_ASP_TX_CH1_RES_SHIFT 0 763 #define CS42L42_ASP_TX_CH1_RES_MASK (3 << CS42L42_ASP_TX_CH1_RES_SHIFT) 764 #define CS42L42_ASP_TX_CH1_BIT_MSB (CS42L42_PAGE_29 + 0x04) 765 #define CS42L42_ASP_TX_CH1_BIT_LSB (CS42L42_PAGE_29 + 0x05) 766 #define CS42L42_ASP_TX_HIZ_DLY_CFG (CS42L42_PAGE_29 + 0x06) 767 #define CS42L42_ASP_TX_CH2_BIT_MSB (CS42L42_PAGE_29 + 0x0A) 768 #define CS42L42_ASP_TX_CH2_BIT_LSB (CS42L42_PAGE_29 + 0x0B) 769 770 /* Page 0x2A Serial Port RX Registers */ 771 #define CS42L42_ASP_RX_DAI0_EN (CS42L42_PAGE_2A + 0x01) 772 #define CS42L42_ASP_RX0_CH_EN_SHIFT 2 773 #define CS42L42_ASP_RX0_CH_EN_MASK (0xf << CS42L42_ASP_RX0_CH_EN_SHIFT) 774 #define CS42L42_ASP_RX0_CH1_SHIFT 2 775 #define CS42L42_ASP_RX0_CH2_SHIFT 3 776 #define CS42L42_ASP_RX0_CH3_SHIFT 4 777 #define CS42L42_ASP_RX0_CH4_SHIFT 5 778 779 #define CS42L42_ASP_RX_DAI0_CH1_AP_RES (CS42L42_PAGE_2A + 0x02) 780 #define CS42L42_ASP_RX_DAI0_CH1_BIT_MSB (CS42L42_PAGE_2A + 0x03) 781 #define CS42L42_ASP_RX_DAI0_CH1_BIT_LSB (CS42L42_PAGE_2A + 0x04) 782 #define CS42L42_ASP_RX_DAI0_CH2_AP_RES (CS42L42_PAGE_2A + 0x05) 783 #define CS42L42_ASP_RX_DAI0_CH2_BIT_MSB (CS42L42_PAGE_2A + 0x06) 784 #define CS42L42_ASP_RX_DAI0_CH2_BIT_LSB (CS42L42_PAGE_2A + 0x07) 785 #define CS42L42_ASP_RX_DAI0_CH3_AP_RES (CS42L42_PAGE_2A + 0x08) 786 #define CS42L42_ASP_RX_DAI0_CH3_BIT_MSB (CS42L42_PAGE_2A + 0x09) 787 #define CS42L42_ASP_RX_DAI0_CH3_BIT_LSB (CS42L42_PAGE_2A + 0x0A) 788 #define CS42L42_ASP_RX_DAI0_CH4_AP_RES (CS42L42_PAGE_2A + 0x0B) 789 #define CS42L42_ASP_RX_DAI0_CH4_BIT_MSB (CS42L42_PAGE_2A + 0x0C) 790 #define CS42L42_ASP_RX_DAI0_CH4_BIT_LSB (CS42L42_PAGE_2A + 0x0D) 791 #define CS42L42_ASP_RX_DAI1_CH1_AP_RES (CS42L42_PAGE_2A + 0x0E) 792 #define CS42L42_ASP_RX_DAI1_CH1_BIT_MSB (CS42L42_PAGE_2A + 0x0F) 793 #define CS42L42_ASP_RX_DAI1_CH1_BIT_LSB (CS42L42_PAGE_2A + 0x10) 794 #define CS42L42_ASP_RX_DAI1_CH2_AP_RES (CS42L42_PAGE_2A + 0x11) 795 #define CS42L42_ASP_RX_DAI1_CH2_BIT_MSB (CS42L42_PAGE_2A + 0x12) 796 #define CS42L42_ASP_RX_DAI1_CH2_BIT_LSB (CS42L42_PAGE_2A + 0x13) 797 798 #define CS42L42_ASP_RX_CH_AP_SHIFT 6 799 #define CS42L42_ASP_RX_CH_AP_MASK (1 << CS42L42_ASP_RX_CH_AP_SHIFT) 800 #define CS42L42_ASP_RX_CH_AP_LOW 0 801 #define CS42L42_ASP_RX_CH_AP_HI 1 802 #define CS42L42_ASP_RX_CH_RES_SHIFT 0 803 #define CS42L42_ASP_RX_CH_RES_MASK (3 << CS42L42_ASP_RX_CH_RES_SHIFT) 804 #define CS42L42_ASP_RX_CH_RES_32 3 805 #define CS42L42_ASP_RX_CH_RES_16 1 806 #define CS42L42_ASP_RX_CH_BIT_ST_SHIFT 0 807 #define CS42L42_ASP_RX_CH_BIT_ST_MASK (0xff << CS42L42_ASP_RX_CH_BIT_ST_SHIFT) 808 809 /* Page 0x30 ID Registers */ 810 #define CS42L42_SUB_REVID (CS42L42_PAGE_30 + 0x14) 811 #define CS42L42_MAX_REGISTER (CS42L42_PAGE_30 + 0x14) 812 813 /* Defines for fracturing values spread across multiple registers */ 814 #define CS42L42_FRAC0_VAL(val) ((val) & 0x0000ff) 815 #define CS42L42_FRAC1_VAL(val) (((val) & 0x00ff00) >> 8) 816 #define CS42L42_FRAC2_VAL(val) (((val) & 0xff0000) >> 16) 817 818 #define CS42L42_NUM_SUPPLIES 5 819 #define CS42L42_BOOT_TIME_US 3000 820 #define CS42L42_PLL_DIVOUT_TIME_US 800 821 #define CS42L42_CLOCK_SWITCH_DELAY_US 150 822 #define CS42L42_PLL_LOCK_POLL_US 250 823 #define CS42L42_PLL_LOCK_TIMEOUT_US 1250 824 #define CS42L42_HP_ADC_EN_TIME_US 20000 825 826 static const char *const cs42l42_supply_names[CS42L42_NUM_SUPPLIES] = { 827 "VA", 828 "VP", 829 "VCP", 830 "VD_FILT", 831 "VL", 832 }; 833 834 struct cs42l42_private { 835 struct regmap *regmap; 836 struct device *dev; 837 struct regulator_bulk_data supplies[CS42L42_NUM_SUPPLIES]; 838 struct gpio_desc *reset_gpio; 839 struct completion pdn_done; 840 struct snd_soc_jack *jack; 841 int pll_config; 842 int bclk; 843 u32 sclk; 844 u32 srate; 845 u8 pll_divout; 846 u8 plug_state; 847 u8 hs_type; 848 u8 ts_inv; 849 u8 ts_dbnc_rise; 850 u8 ts_dbnc_fall; 851 u8 btn_det_init_dbnce; 852 u8 btn_det_event_dbnce; 853 u8 bias_thresholds[CS42L42_NUM_BIASES]; 854 u8 hs_bias_ramp_rate; 855 u8 hs_bias_ramp_time; 856 u8 hs_bias_sense_en; 857 u8 stream_use; 858 bool hp_adc_up_pending; 859 }; 860 861 #endif /* __CS42L42_H__ */ 862