1a7664ab2SSongjun Wu /* Atmel PDMIC driver 2a7664ab2SSongjun Wu * 3a7664ab2SSongjun Wu * Copyright (C) 2015 Atmel 4a7664ab2SSongjun Wu * 5a7664ab2SSongjun Wu * Author: Songjun Wu <songjun.wu@atmel.com> 6a7664ab2SSongjun Wu * 7a7664ab2SSongjun Wu * This program is free software; you can redistribute it and/or modify 8a7664ab2SSongjun Wu * it under the terms of the GNU General Public License version 2 or later 9a7664ab2SSongjun Wu * as published by the Free Software Foundation. 10a7664ab2SSongjun Wu */ 11a7664ab2SSongjun Wu 12a7664ab2SSongjun Wu #include <linux/of.h> 13a7664ab2SSongjun Wu #include <linux/clk.h> 14a7664ab2SSongjun Wu #include <linux/module.h> 15a7664ab2SSongjun Wu #include <linux/platform_device.h> 16a7664ab2SSongjun Wu #include <linux/regmap.h> 17a7664ab2SSongjun Wu #include <sound/core.h> 18a7664ab2SSongjun Wu #include <sound/dmaengine_pcm.h> 19a7664ab2SSongjun Wu #include <sound/pcm_params.h> 20a7664ab2SSongjun Wu #include <sound/tlv.h> 21a7664ab2SSongjun Wu #include "atmel-pdmic.h" 22a7664ab2SSongjun Wu 23a7664ab2SSongjun Wu struct atmel_pdmic_pdata { 24a7664ab2SSongjun Wu u32 mic_min_freq; 25a7664ab2SSongjun Wu u32 mic_max_freq; 26a7664ab2SSongjun Wu s32 mic_offset; 27a7664ab2SSongjun Wu const char *card_name; 28a7664ab2SSongjun Wu }; 29a7664ab2SSongjun Wu 30a7664ab2SSongjun Wu struct atmel_pdmic { 31a7664ab2SSongjun Wu dma_addr_t phy_base; 32a7664ab2SSongjun Wu struct regmap *regmap; 33a7664ab2SSongjun Wu struct clk *pclk; 34a7664ab2SSongjun Wu struct clk *gclk; 35a7664ab2SSongjun Wu int irq; 36a7664ab2SSongjun Wu struct snd_pcm_substream *substream; 37a7664ab2SSongjun Wu const struct atmel_pdmic_pdata *pdata; 38a7664ab2SSongjun Wu }; 39a7664ab2SSongjun Wu 40a7664ab2SSongjun Wu static const struct of_device_id atmel_pdmic_of_match[] = { 41a7664ab2SSongjun Wu { 42a7664ab2SSongjun Wu .compatible = "atmel,sama5d2-pdmic", 43a7664ab2SSongjun Wu }, { 44a7664ab2SSongjun Wu /* sentinel */ 45a7664ab2SSongjun Wu } 46a7664ab2SSongjun Wu }; 47a7664ab2SSongjun Wu MODULE_DEVICE_TABLE(of, atmel_pdmic_of_match); 48a7664ab2SSongjun Wu 49a7664ab2SSongjun Wu #define PDMIC_OFFSET_MAX_VAL S16_MAX 50a7664ab2SSongjun Wu #define PDMIC_OFFSET_MIN_VAL S16_MIN 51a7664ab2SSongjun Wu 52a7664ab2SSongjun Wu static struct atmel_pdmic_pdata *atmel_pdmic_dt_init(struct device *dev) 53a7664ab2SSongjun Wu { 54a7664ab2SSongjun Wu struct device_node *np = dev->of_node; 55a7664ab2SSongjun Wu struct atmel_pdmic_pdata *pdata; 56a7664ab2SSongjun Wu 57a7664ab2SSongjun Wu if (!np) { 58a7664ab2SSongjun Wu dev_err(dev, "device node not found\n"); 59a7664ab2SSongjun Wu return ERR_PTR(-EINVAL); 60a7664ab2SSongjun Wu } 61a7664ab2SSongjun Wu 62a7664ab2SSongjun Wu pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL); 63a7664ab2SSongjun Wu if (!pdata) 64a7664ab2SSongjun Wu return ERR_PTR(-ENOMEM); 65a7664ab2SSongjun Wu 66a7664ab2SSongjun Wu if (of_property_read_string(np, "atmel,model", &pdata->card_name)) 67a7664ab2SSongjun Wu pdata->card_name = "PDMIC"; 68a7664ab2SSongjun Wu 69a7664ab2SSongjun Wu if (of_property_read_u32(np, "atmel,mic-min-freq", 70a7664ab2SSongjun Wu &pdata->mic_min_freq)) { 71a7664ab2SSongjun Wu dev_err(dev, "failed to get mic-min-freq\n"); 72a7664ab2SSongjun Wu return ERR_PTR(-EINVAL); 73a7664ab2SSongjun Wu } 74a7664ab2SSongjun Wu 75a7664ab2SSongjun Wu if (of_property_read_u32(np, "atmel,mic-max-freq", 76a7664ab2SSongjun Wu &pdata->mic_max_freq)) { 77a7664ab2SSongjun Wu dev_err(dev, "failed to get mic-max-freq\n"); 78a7664ab2SSongjun Wu return ERR_PTR(-EINVAL); 79a7664ab2SSongjun Wu } 80a7664ab2SSongjun Wu 81a7664ab2SSongjun Wu if (pdata->mic_max_freq < pdata->mic_min_freq) { 82a7664ab2SSongjun Wu dev_err(dev, 83032ca4a7SPeter Meerwald-Stadler "mic-max-freq should not be less than mic-min-freq\n"); 84a7664ab2SSongjun Wu return ERR_PTR(-EINVAL); 85a7664ab2SSongjun Wu } 86a7664ab2SSongjun Wu 87a7664ab2SSongjun Wu if (of_property_read_s32(np, "atmel,mic-offset", &pdata->mic_offset)) 88a7664ab2SSongjun Wu pdata->mic_offset = 0; 89a7664ab2SSongjun Wu 90a7664ab2SSongjun Wu if (pdata->mic_offset > PDMIC_OFFSET_MAX_VAL) { 91a7664ab2SSongjun Wu dev_warn(dev, 92a7664ab2SSongjun Wu "mic-offset value %d is larger than the max value %d, the max value is specified\n", 93a7664ab2SSongjun Wu pdata->mic_offset, PDMIC_OFFSET_MAX_VAL); 94a7664ab2SSongjun Wu pdata->mic_offset = PDMIC_OFFSET_MAX_VAL; 95a7664ab2SSongjun Wu } else if (pdata->mic_offset < PDMIC_OFFSET_MIN_VAL) { 96a7664ab2SSongjun Wu dev_warn(dev, 97a7664ab2SSongjun Wu "mic-offset value %d is less than the min value %d, the min value is specified\n", 98a7664ab2SSongjun Wu pdata->mic_offset, PDMIC_OFFSET_MIN_VAL); 99a7664ab2SSongjun Wu pdata->mic_offset = PDMIC_OFFSET_MIN_VAL; 100a7664ab2SSongjun Wu } 101a7664ab2SSongjun Wu 102a7664ab2SSongjun Wu return pdata; 103a7664ab2SSongjun Wu } 104a7664ab2SSongjun Wu 105a7664ab2SSongjun Wu /* cpu dai component */ 106a7664ab2SSongjun Wu static int atmel_pdmic_cpu_dai_startup(struct snd_pcm_substream *substream, 107a7664ab2SSongjun Wu struct snd_soc_dai *cpu_dai) 108a7664ab2SSongjun Wu { 109a7664ab2SSongjun Wu struct snd_soc_pcm_runtime *rtd = substream->private_data; 110a7664ab2SSongjun Wu struct atmel_pdmic *dd = snd_soc_card_get_drvdata(rtd->card); 111a7664ab2SSongjun Wu int ret; 112a7664ab2SSongjun Wu 113a7664ab2SSongjun Wu ret = clk_prepare_enable(dd->gclk); 114a7664ab2SSongjun Wu if (ret) 115a7664ab2SSongjun Wu return ret; 116a7664ab2SSongjun Wu 117a7664ab2SSongjun Wu ret = clk_prepare_enable(dd->pclk); 11861743bfaSWei Yongjun if (ret) { 11961743bfaSWei Yongjun clk_disable_unprepare(dd->gclk); 120a7664ab2SSongjun Wu return ret; 12161743bfaSWei Yongjun } 122a7664ab2SSongjun Wu 123a7664ab2SSongjun Wu /* Clear all bits in the Control Register(PDMIC_CR) */ 124a7664ab2SSongjun Wu regmap_write(dd->regmap, PDMIC_CR, 0); 125a7664ab2SSongjun Wu 126a7664ab2SSongjun Wu dd->substream = substream; 127a7664ab2SSongjun Wu 128a7664ab2SSongjun Wu /* Enable the overrun error interrupt */ 129a7664ab2SSongjun Wu regmap_write(dd->regmap, PDMIC_IER, PDMIC_IER_OVRE); 130a7664ab2SSongjun Wu 131a7664ab2SSongjun Wu return 0; 132a7664ab2SSongjun Wu } 133a7664ab2SSongjun Wu 134a7664ab2SSongjun Wu static void atmel_pdmic_cpu_dai_shutdown(struct snd_pcm_substream *substream, 135a7664ab2SSongjun Wu struct snd_soc_dai *cpu_dai) 136a7664ab2SSongjun Wu { 137a7664ab2SSongjun Wu struct snd_soc_pcm_runtime *rtd = substream->private_data; 138a7664ab2SSongjun Wu struct atmel_pdmic *dd = snd_soc_card_get_drvdata(rtd->card); 139a7664ab2SSongjun Wu 140a7664ab2SSongjun Wu /* Disable the overrun error interrupt */ 141a7664ab2SSongjun Wu regmap_write(dd->regmap, PDMIC_IDR, PDMIC_IDR_OVRE); 142a7664ab2SSongjun Wu 143a7664ab2SSongjun Wu clk_disable_unprepare(dd->gclk); 144a7664ab2SSongjun Wu clk_disable_unprepare(dd->pclk); 145a7664ab2SSongjun Wu } 146a7664ab2SSongjun Wu 147a7664ab2SSongjun Wu static int atmel_pdmic_cpu_dai_prepare(struct snd_pcm_substream *substream, 148a7664ab2SSongjun Wu struct snd_soc_dai *cpu_dai) 149a7664ab2SSongjun Wu { 150a7664ab2SSongjun Wu struct snd_soc_pcm_runtime *rtd = substream->private_data; 151a7664ab2SSongjun Wu struct atmel_pdmic *dd = snd_soc_card_get_drvdata(rtd->card); 152a7664ab2SSongjun Wu u32 val; 153a7664ab2SSongjun Wu 154a7664ab2SSongjun Wu /* Clean the PDMIC Converted Data Register */ 155a7664ab2SSongjun Wu return regmap_read(dd->regmap, PDMIC_CDR, &val); 156a7664ab2SSongjun Wu } 157a7664ab2SSongjun Wu 158a7664ab2SSongjun Wu static const struct snd_soc_dai_ops atmel_pdmic_cpu_dai_ops = { 159a7664ab2SSongjun Wu .startup = atmel_pdmic_cpu_dai_startup, 160a7664ab2SSongjun Wu .shutdown = atmel_pdmic_cpu_dai_shutdown, 161a7664ab2SSongjun Wu .prepare = atmel_pdmic_cpu_dai_prepare, 162a7664ab2SSongjun Wu }; 163a7664ab2SSongjun Wu 164a7664ab2SSongjun Wu #define ATMEL_PDMIC_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE) 165a7664ab2SSongjun Wu 166a7664ab2SSongjun Wu static struct snd_soc_dai_driver atmel_pdmic_cpu_dai = { 167a7664ab2SSongjun Wu .capture = { 168a7664ab2SSongjun Wu .channels_min = 1, 169a7664ab2SSongjun Wu .channels_max = 1, 170a7664ab2SSongjun Wu .rates = SNDRV_PCM_RATE_KNOT, 171a7664ab2SSongjun Wu .formats = ATMEL_PDMIC_FORMATS,}, 172a7664ab2SSongjun Wu .ops = &atmel_pdmic_cpu_dai_ops, 173a7664ab2SSongjun Wu }; 174a7664ab2SSongjun Wu 175a7664ab2SSongjun Wu static const struct snd_soc_component_driver atmel_pdmic_cpu_dai_component = { 176a7664ab2SSongjun Wu .name = "atmel-pdmic", 177a7664ab2SSongjun Wu }; 178a7664ab2SSongjun Wu 179a7664ab2SSongjun Wu /* platform */ 180a7664ab2SSongjun Wu #define ATMEL_PDMIC_MAX_BUF_SIZE (64 * 1024) 181a7664ab2SSongjun Wu #define ATMEL_PDMIC_PREALLOC_BUF_SIZE ATMEL_PDMIC_MAX_BUF_SIZE 182a7664ab2SSongjun Wu 183a7664ab2SSongjun Wu static const struct snd_pcm_hardware atmel_pdmic_hw = { 184a7664ab2SSongjun Wu .info = SNDRV_PCM_INFO_MMAP 185a7664ab2SSongjun Wu | SNDRV_PCM_INFO_MMAP_VALID 186a7664ab2SSongjun Wu | SNDRV_PCM_INFO_INTERLEAVED 187a7664ab2SSongjun Wu | SNDRV_PCM_INFO_RESUME 188a7664ab2SSongjun Wu | SNDRV_PCM_INFO_PAUSE, 189a7664ab2SSongjun Wu .formats = ATMEL_PDMIC_FORMATS, 190a7664ab2SSongjun Wu .buffer_bytes_max = ATMEL_PDMIC_MAX_BUF_SIZE, 191a7664ab2SSongjun Wu .period_bytes_min = 256, 192a7664ab2SSongjun Wu .period_bytes_max = 32 * 1024, 193a7664ab2SSongjun Wu .periods_min = 2, 194a7664ab2SSongjun Wu .periods_max = 256, 195a7664ab2SSongjun Wu }; 196a7664ab2SSongjun Wu 197a7664ab2SSongjun Wu static int 198a7664ab2SSongjun Wu atmel_pdmic_platform_configure_dma(struct snd_pcm_substream *substream, 199a7664ab2SSongjun Wu struct snd_pcm_hw_params *params, 200a7664ab2SSongjun Wu struct dma_slave_config *slave_config) 201a7664ab2SSongjun Wu { 202a7664ab2SSongjun Wu struct snd_soc_pcm_runtime *rtd = substream->private_data; 203a7664ab2SSongjun Wu struct atmel_pdmic *dd = snd_soc_card_get_drvdata(rtd->card); 204a7664ab2SSongjun Wu int ret; 205a7664ab2SSongjun Wu 206a7664ab2SSongjun Wu ret = snd_hwparams_to_dma_slave_config(substream, params, 207a7664ab2SSongjun Wu slave_config); 208a7664ab2SSongjun Wu if (ret) { 209a7664ab2SSongjun Wu dev_err(rtd->platform->dev, 210a7664ab2SSongjun Wu "hw params to dma slave configure failed\n"); 211a7664ab2SSongjun Wu return ret; 212a7664ab2SSongjun Wu } 213a7664ab2SSongjun Wu 214a7664ab2SSongjun Wu slave_config->src_addr = dd->phy_base + PDMIC_CDR; 215a7664ab2SSongjun Wu slave_config->src_maxburst = 1; 216a7664ab2SSongjun Wu slave_config->dst_maxburst = 1; 217a7664ab2SSongjun Wu 218a7664ab2SSongjun Wu return 0; 219a7664ab2SSongjun Wu } 220a7664ab2SSongjun Wu 221a7664ab2SSongjun Wu static const struct snd_dmaengine_pcm_config 222a7664ab2SSongjun Wu atmel_pdmic_dmaengine_pcm_config = { 223a7664ab2SSongjun Wu .prepare_slave_config = atmel_pdmic_platform_configure_dma, 224a7664ab2SSongjun Wu .pcm_hardware = &atmel_pdmic_hw, 225a7664ab2SSongjun Wu .prealloc_buffer_size = ATMEL_PDMIC_PREALLOC_BUF_SIZE, 226a7664ab2SSongjun Wu }; 227a7664ab2SSongjun Wu 228a7664ab2SSongjun Wu /* codec */ 229a7664ab2SSongjun Wu /* Mic Gain = dgain * 2^(-scale) */ 230a7664ab2SSongjun Wu struct mic_gain { 231a7664ab2SSongjun Wu unsigned int dgain; 232a7664ab2SSongjun Wu unsigned int scale; 233a7664ab2SSongjun Wu }; 234a7664ab2SSongjun Wu 235a7664ab2SSongjun Wu /* range from -90 dB to 90 dB */ 236a7664ab2SSongjun Wu static const struct mic_gain mic_gain_table[] = { 237a7664ab2SSongjun Wu { 1, 15}, { 1, 14}, /* -90, -84 dB */ 238a7664ab2SSongjun Wu { 3, 15}, { 1, 13}, { 3, 14}, { 1, 12}, /* -81, -78, -75, -72 dB */ 239a7664ab2SSongjun Wu { 5, 14}, { 13, 15}, /* -70, -68 dB */ 240a7664ab2SSongjun Wu { 9, 14}, { 21, 15}, { 23, 15}, { 13, 14}, /* -65 ~ -62 dB */ 241a7664ab2SSongjun Wu { 29, 15}, { 33, 15}, { 37, 15}, { 41, 15}, /* -61 ~ -58 dB */ 242a7664ab2SSongjun Wu { 23, 14}, { 13, 13}, { 58, 15}, { 65, 15}, /* -57 ~ -54 dB */ 243a7664ab2SSongjun Wu { 73, 15}, { 41, 14}, { 23, 13}, { 13, 12}, /* -53 ~ -50 dB */ 244a7664ab2SSongjun Wu { 29, 13}, { 65, 14}, { 73, 14}, { 41, 13}, /* -49 ~ -46 dB */ 245a7664ab2SSongjun Wu { 23, 12}, { 207, 15}, { 29, 12}, { 65, 13}, /* -45 ~ -42 dB */ 246a7664ab2SSongjun Wu { 73, 13}, { 41, 12}, { 23, 11}, { 413, 15}, /* -41 ~ -38 dB */ 247a7664ab2SSongjun Wu { 463, 15}, { 519, 15}, { 583, 15}, { 327, 14}, /* -37 ~ -34 dB */ 248a7664ab2SSongjun Wu { 367, 14}, { 823, 15}, { 231, 13}, { 1036, 15}, /* -33 ~ -30 dB */ 249a7664ab2SSongjun Wu { 1163, 15}, { 1305, 15}, { 183, 12}, { 1642, 15}, /* -29 ~ -26 dB */ 250a7664ab2SSongjun Wu { 1843, 15}, { 2068, 15}, { 145, 11}, { 2603, 15}, /* -25 ~ -22 dB */ 251a7664ab2SSongjun Wu { 365, 12}, { 3277, 15}, { 3677, 15}, { 4125, 15}, /* -21 ~ -18 dB */ 252a7664ab2SSongjun Wu { 4629, 15}, { 5193, 15}, { 5827, 15}, { 3269, 14}, /* -17 ~ -14 dB */ 253a7664ab2SSongjun Wu { 917, 12}, { 8231, 15}, { 9235, 15}, { 5181, 14}, /* -13 ~ -10 dB */ 254a7664ab2SSongjun Wu {11627, 15}, {13045, 15}, {14637, 15}, {16423, 15}, /* -9 ~ -6 dB */ 255a7664ab2SSongjun Wu {18427, 15}, {20675, 15}, { 5799, 13}, {26029, 15}, /* -5 ~ -2 dB */ 256a7664ab2SSongjun Wu { 7301, 13}, { 1, 0}, {18383, 14}, {10313, 13}, /* -1 ~ 2 dB */ 257a7664ab2SSongjun Wu {23143, 14}, {25967, 14}, {29135, 14}, {16345, 13}, /* 3 ~ 6 dB */ 258a7664ab2SSongjun Wu { 4585, 11}, {20577, 13}, { 1443, 9}, {25905, 13}, /* 7 ~ 10 dB */ 259a7664ab2SSongjun Wu {14533, 12}, { 8153, 11}, { 2287, 9}, {20529, 12}, /* 11 ~ 14 dB */ 260a7664ab2SSongjun Wu {11517, 11}, { 6461, 10}, {28997, 12}, { 4067, 9}, /* 15 ~ 18 dB */ 261a7664ab2SSongjun Wu {18253, 11}, { 10, 0}, {22979, 11}, {25783, 11}, /* 19 ~ 22 dB */ 262a7664ab2SSongjun Wu {28929, 11}, {32459, 11}, { 9105, 9}, {20431, 10}, /* 23 ~ 26 dB */ 263a7664ab2SSongjun Wu {22925, 10}, {12861, 9}, { 7215, 8}, {16191, 9}, /* 27 ~ 30 dB */ 264a7664ab2SSongjun Wu { 9083, 8}, {20383, 9}, {11435, 8}, { 6145, 7}, /* 31 ~ 34 dB */ 265a7664ab2SSongjun Wu { 3599, 6}, {32305, 9}, {18123, 8}, {20335, 8}, /* 35 ~ 38 dB */ 266a7664ab2SSongjun Wu { 713, 3}, { 100, 0}, { 7181, 6}, { 8057, 6}, /* 39 ~ 42 dB */ 267a7664ab2SSongjun Wu { 565, 2}, {20287, 7}, {11381, 6}, {25539, 7}, /* 43 ~ 46 dB */ 268a7664ab2SSongjun Wu { 1791, 3}, { 4019, 4}, { 9019, 5}, {20239, 6}, /* 47 ~ 50 dB */ 269a7664ab2SSongjun Wu { 5677, 4}, {25479, 6}, { 7147, 4}, { 8019, 4}, /* 51 ~ 54 dB */ 270a7664ab2SSongjun Wu {17995, 5}, {20191, 5}, {11327, 4}, {12709, 4}, /* 55 ~ 58 dB */ 271a7664ab2SSongjun Wu { 3565, 2}, { 1000, 0}, { 1122, 0}, { 1259, 0}, /* 59 ~ 62 dB */ 272a7664ab2SSongjun Wu { 2825, 1}, {12679, 3}, { 7113, 2}, { 7981, 2}, /* 63 ~ 66 dB */ 273a7664ab2SSongjun Wu { 8955, 2}, {20095, 3}, {22547, 3}, {12649, 2}, /* 67 ~ 70 dB */ 274a7664ab2SSongjun Wu {28385, 3}, { 3981, 0}, {17867, 2}, {20047, 2}, /* 71 ~ 74 dB */ 275a7664ab2SSongjun Wu {11247, 1}, {12619, 1}, {14159, 1}, {31773, 2}, /* 75 ~ 78 dB */ 276a7664ab2SSongjun Wu {17825, 1}, {10000, 0}, {11220, 0}, {12589, 0}, /* 79 ~ 82 dB */ 277a7664ab2SSongjun Wu {28251, 1}, {15849, 0}, {17783, 0}, {19953, 0}, /* 83 ~ 86 dB */ 278a7664ab2SSongjun Wu {22387, 0}, {25119, 0}, {28184, 0}, {31623, 0}, /* 87 ~ 90 dB */ 279a7664ab2SSongjun Wu }; 280a7664ab2SSongjun Wu 281a7664ab2SSongjun Wu static const DECLARE_TLV_DB_RANGE(mic_gain_tlv, 282a7664ab2SSongjun Wu 0, 1, TLV_DB_SCALE_ITEM(-9000, 600, 0), 283a7664ab2SSongjun Wu 2, 5, TLV_DB_SCALE_ITEM(-8100, 300, 0), 284a7664ab2SSongjun Wu 6, 7, TLV_DB_SCALE_ITEM(-7000, 200, 0), 285a7664ab2SSongjun Wu 8, ARRAY_SIZE(mic_gain_table)-1, TLV_DB_SCALE_ITEM(-6500, 100, 0), 286a7664ab2SSongjun Wu ); 287a7664ab2SSongjun Wu 2886b0ffacdSBaoyou Xie static int pdmic_get_mic_volsw(struct snd_kcontrol *kcontrol, 289a7664ab2SSongjun Wu struct snd_ctl_elem_value *ucontrol) 290a7664ab2SSongjun Wu { 291*716c5223SKuninori Morimoto struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol); 292a7664ab2SSongjun Wu unsigned int dgain_val, scale_val; 293a7664ab2SSongjun Wu int i; 294a7664ab2SSongjun Wu 295*716c5223SKuninori Morimoto dgain_val = (snd_soc_component_read32(component, PDMIC_DSPR1) & PDMIC_DSPR1_DGAIN_MASK) 296a7664ab2SSongjun Wu >> PDMIC_DSPR1_DGAIN_SHIFT; 297a7664ab2SSongjun Wu 298*716c5223SKuninori Morimoto scale_val = (snd_soc_component_read32(component, PDMIC_DSPR0) & PDMIC_DSPR0_SCALE_MASK) 299a7664ab2SSongjun Wu >> PDMIC_DSPR0_SCALE_SHIFT; 300a7664ab2SSongjun Wu 301a7664ab2SSongjun Wu for (i = 0; i < ARRAY_SIZE(mic_gain_table); i++) { 302a7664ab2SSongjun Wu if ((mic_gain_table[i].dgain == dgain_val) && 303a7664ab2SSongjun Wu (mic_gain_table[i].scale == scale_val)) 304a7664ab2SSongjun Wu ucontrol->value.integer.value[0] = i; 305a7664ab2SSongjun Wu } 306a7664ab2SSongjun Wu 307a7664ab2SSongjun Wu return 0; 308a7664ab2SSongjun Wu } 309a7664ab2SSongjun Wu 310a7664ab2SSongjun Wu static int pdmic_put_mic_volsw(struct snd_kcontrol *kcontrol, 311a7664ab2SSongjun Wu struct snd_ctl_elem_value *ucontrol) 312a7664ab2SSongjun Wu { 313a7664ab2SSongjun Wu struct soc_mixer_control *mc = 314a7664ab2SSongjun Wu (struct soc_mixer_control *)kcontrol->private_value; 315*716c5223SKuninori Morimoto struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol); 316a7664ab2SSongjun Wu int max = mc->max; 317a7664ab2SSongjun Wu unsigned int val; 318a7664ab2SSongjun Wu int ret; 319a7664ab2SSongjun Wu 320a7664ab2SSongjun Wu val = ucontrol->value.integer.value[0]; 321a7664ab2SSongjun Wu 322a7664ab2SSongjun Wu if (val > max) 323a7664ab2SSongjun Wu return -EINVAL; 324a7664ab2SSongjun Wu 325*716c5223SKuninori Morimoto ret = snd_soc_component_update_bits(component, PDMIC_DSPR1, PDMIC_DSPR1_DGAIN_MASK, 326a7664ab2SSongjun Wu mic_gain_table[val].dgain << PDMIC_DSPR1_DGAIN_SHIFT); 327a7664ab2SSongjun Wu if (ret < 0) 328a7664ab2SSongjun Wu return ret; 329a7664ab2SSongjun Wu 330*716c5223SKuninori Morimoto ret = snd_soc_component_update_bits(component, PDMIC_DSPR0, PDMIC_DSPR0_SCALE_MASK, 331a7664ab2SSongjun Wu mic_gain_table[val].scale << PDMIC_DSPR0_SCALE_SHIFT); 332a7664ab2SSongjun Wu if (ret < 0) 333a7664ab2SSongjun Wu return ret; 334a7664ab2SSongjun Wu 335a7664ab2SSongjun Wu return 0; 336a7664ab2SSongjun Wu } 337a7664ab2SSongjun Wu 338a7664ab2SSongjun Wu static const struct snd_kcontrol_new atmel_pdmic_snd_controls[] = { 339a7664ab2SSongjun Wu SOC_SINGLE_EXT_TLV("Mic Capture Volume", PDMIC_DSPR1, PDMIC_DSPR1_DGAIN_SHIFT, 340a7664ab2SSongjun Wu ARRAY_SIZE(mic_gain_table)-1, 0, 341a7664ab2SSongjun Wu pdmic_get_mic_volsw, pdmic_put_mic_volsw, mic_gain_tlv), 342a7664ab2SSongjun Wu 343a7664ab2SSongjun Wu SOC_SINGLE("High Pass Filter Switch", PDMIC_DSPR0, 344a7664ab2SSongjun Wu PDMIC_DSPR0_HPFBYP_SHIFT, 1, 1), 345a7664ab2SSongjun Wu 346a7664ab2SSongjun Wu SOC_SINGLE("SINCC Filter Switch", PDMIC_DSPR0, PDMIC_DSPR0_SINBYP_SHIFT, 1, 1), 347a7664ab2SSongjun Wu }; 348a7664ab2SSongjun Wu 349*716c5223SKuninori Morimoto static int atmel_pdmic_component_probe(struct snd_soc_component *component) 350a7664ab2SSongjun Wu { 351*716c5223SKuninori Morimoto struct snd_soc_card *card = snd_soc_component_get_drvdata(component); 352a7664ab2SSongjun Wu struct atmel_pdmic *dd = snd_soc_card_get_drvdata(card); 353a7664ab2SSongjun Wu 354*716c5223SKuninori Morimoto snd_soc_component_update_bits(component, PDMIC_DSPR1, PDMIC_DSPR1_OFFSET_MASK, 355a7664ab2SSongjun Wu (u32)(dd->pdata->mic_offset << PDMIC_DSPR1_OFFSET_SHIFT)); 356a7664ab2SSongjun Wu 357a7664ab2SSongjun Wu return 0; 358a7664ab2SSongjun Wu } 359a7664ab2SSongjun Wu 360*716c5223SKuninori Morimoto static struct snd_soc_component_driver soc_component_dev_pdmic = { 361*716c5223SKuninori Morimoto .probe = atmel_pdmic_component_probe, 362a7664ab2SSongjun Wu .controls = atmel_pdmic_snd_controls, 363a7664ab2SSongjun Wu .num_controls = ARRAY_SIZE(atmel_pdmic_snd_controls), 364*716c5223SKuninori Morimoto .idle_bias_on = 1, 365*716c5223SKuninori Morimoto .use_pmdown_time = 1, 366*716c5223SKuninori Morimoto .endianness = 1, 367*716c5223SKuninori Morimoto .non_legacy_dai_naming = 1, 368a7664ab2SSongjun Wu }; 369a7664ab2SSongjun Wu 370a7664ab2SSongjun Wu /* codec dai component */ 371a7664ab2SSongjun Wu #define PDMIC_MR_PRESCAL_MAX_VAL 127 372a7664ab2SSongjun Wu 373a7664ab2SSongjun Wu static int 374a7664ab2SSongjun Wu atmel_pdmic_codec_dai_hw_params(struct snd_pcm_substream *substream, 375a7664ab2SSongjun Wu struct snd_pcm_hw_params *params, 376a7664ab2SSongjun Wu struct snd_soc_dai *codec_dai) 377a7664ab2SSongjun Wu { 378a7664ab2SSongjun Wu struct snd_soc_pcm_runtime *rtd = substream->private_data; 379a7664ab2SSongjun Wu struct atmel_pdmic *dd = snd_soc_card_get_drvdata(rtd->card); 380*716c5223SKuninori Morimoto struct snd_soc_component *component = codec_dai->component; 381a7664ab2SSongjun Wu unsigned int rate_min = substream->runtime->hw.rate_min; 382a7664ab2SSongjun Wu unsigned int rate_max = substream->runtime->hw.rate_max; 383a7664ab2SSongjun Wu int fs = params_rate(params); 384a7664ab2SSongjun Wu int bits = params_width(params); 385a7664ab2SSongjun Wu unsigned long pclk_rate, gclk_rate; 386a7664ab2SSongjun Wu unsigned int f_pdmic; 387a7664ab2SSongjun Wu u32 mr_val, dspr0_val, pclk_prescal, gclk_prescal; 388a7664ab2SSongjun Wu 389a7664ab2SSongjun Wu if (params_channels(params) != 1) { 390*716c5223SKuninori Morimoto dev_err(component->dev, 391a7664ab2SSongjun Wu "only supports one channel\n"); 392a7664ab2SSongjun Wu return -EINVAL; 393a7664ab2SSongjun Wu } 394a7664ab2SSongjun Wu 395a7664ab2SSongjun Wu if ((fs < rate_min) || (fs > rate_max)) { 396*716c5223SKuninori Morimoto dev_err(component->dev, 397a7664ab2SSongjun Wu "sample rate is %dHz, min rate is %dHz, max rate is %dHz\n", 398a7664ab2SSongjun Wu fs, rate_min, rate_max); 399a7664ab2SSongjun Wu 400a7664ab2SSongjun Wu return -EINVAL; 401a7664ab2SSongjun Wu } 402a7664ab2SSongjun Wu 403a7664ab2SSongjun Wu switch (bits) { 404a7664ab2SSongjun Wu case 16: 405a7664ab2SSongjun Wu dspr0_val = (PDMIC_DSPR0_SIZE_16_BITS 406a7664ab2SSongjun Wu << PDMIC_DSPR0_SIZE_SHIFT); 407a7664ab2SSongjun Wu break; 408a7664ab2SSongjun Wu case 32: 409a7664ab2SSongjun Wu dspr0_val = (PDMIC_DSPR0_SIZE_32_BITS 410a7664ab2SSongjun Wu << PDMIC_DSPR0_SIZE_SHIFT); 411a7664ab2SSongjun Wu break; 412a7664ab2SSongjun Wu default: 413a7664ab2SSongjun Wu return -EINVAL; 414a7664ab2SSongjun Wu } 415a7664ab2SSongjun Wu 416a7664ab2SSongjun Wu if ((fs << 7) > (rate_max << 6)) { 417a7664ab2SSongjun Wu f_pdmic = fs << 6; 418a7664ab2SSongjun Wu dspr0_val |= PDMIC_DSPR0_OSR_64 << PDMIC_DSPR0_OSR_SHIFT; 419a7664ab2SSongjun Wu } else { 420a7664ab2SSongjun Wu f_pdmic = fs << 7; 421a7664ab2SSongjun Wu dspr0_val |= PDMIC_DSPR0_OSR_128 << PDMIC_DSPR0_OSR_SHIFT; 422a7664ab2SSongjun Wu } 423a7664ab2SSongjun Wu 424a7664ab2SSongjun Wu pclk_rate = clk_get_rate(dd->pclk); 425a7664ab2SSongjun Wu gclk_rate = clk_get_rate(dd->gclk); 426a7664ab2SSongjun Wu 427a7664ab2SSongjun Wu /* PRESCAL = SELCK/(2*f_pdmic) - 1*/ 428a7664ab2SSongjun Wu pclk_prescal = (u32)(pclk_rate/(f_pdmic << 1)) - 1; 429a7664ab2SSongjun Wu gclk_prescal = (u32)(gclk_rate/(f_pdmic << 1)) - 1; 430a7664ab2SSongjun Wu 431a7664ab2SSongjun Wu if ((pclk_prescal > PDMIC_MR_PRESCAL_MAX_VAL) || 432a7664ab2SSongjun Wu (gclk_rate/((gclk_prescal + 1) << 1) < 433a7664ab2SSongjun Wu pclk_rate/((pclk_prescal + 1) << 1))) { 434a7664ab2SSongjun Wu mr_val = gclk_prescal << PDMIC_MR_PRESCAL_SHIFT; 435a7664ab2SSongjun Wu mr_val |= PDMIC_MR_CLKS_GCK << PDMIC_MR_CLKS_SHIFT; 436a7664ab2SSongjun Wu } else { 437a7664ab2SSongjun Wu mr_val = pclk_prescal << PDMIC_MR_PRESCAL_SHIFT; 438a7664ab2SSongjun Wu mr_val |= PDMIC_MR_CLKS_PCK << PDMIC_MR_CLKS_SHIFT; 439a7664ab2SSongjun Wu } 440a7664ab2SSongjun Wu 441*716c5223SKuninori Morimoto snd_soc_component_update_bits(component, PDMIC_MR, 442a7664ab2SSongjun Wu PDMIC_MR_PRESCAL_MASK | PDMIC_MR_CLKS_MASK, mr_val); 443a7664ab2SSongjun Wu 444*716c5223SKuninori Morimoto snd_soc_component_update_bits(component, PDMIC_DSPR0, 445a7664ab2SSongjun Wu PDMIC_DSPR0_OSR_MASK | PDMIC_DSPR0_SIZE_MASK, dspr0_val); 446a7664ab2SSongjun Wu 447a7664ab2SSongjun Wu return 0; 448a7664ab2SSongjun Wu } 449a7664ab2SSongjun Wu 450a7664ab2SSongjun Wu static int atmel_pdmic_codec_dai_prepare(struct snd_pcm_substream *substream, 451a7664ab2SSongjun Wu struct snd_soc_dai *codec_dai) 452a7664ab2SSongjun Wu { 453*716c5223SKuninori Morimoto struct snd_soc_component *component = codec_dai->component; 454a7664ab2SSongjun Wu 455*716c5223SKuninori Morimoto snd_soc_component_update_bits(component, PDMIC_CR, PDMIC_CR_ENPDM_MASK, 456a7664ab2SSongjun Wu PDMIC_CR_ENPDM_DIS << PDMIC_CR_ENPDM_SHIFT); 457a7664ab2SSongjun Wu 458a7664ab2SSongjun Wu return 0; 459a7664ab2SSongjun Wu } 460a7664ab2SSongjun Wu 461a7664ab2SSongjun Wu static int atmel_pdmic_codec_dai_trigger(struct snd_pcm_substream *substream, 462a7664ab2SSongjun Wu int cmd, struct snd_soc_dai *codec_dai) 463a7664ab2SSongjun Wu { 464*716c5223SKuninori Morimoto struct snd_soc_component *component = codec_dai->component; 465a7664ab2SSongjun Wu u32 val; 466a7664ab2SSongjun Wu 467a7664ab2SSongjun Wu switch (cmd) { 468a7664ab2SSongjun Wu case SNDRV_PCM_TRIGGER_START: 469a7664ab2SSongjun Wu case SNDRV_PCM_TRIGGER_RESUME: 470a7664ab2SSongjun Wu case SNDRV_PCM_TRIGGER_PAUSE_RELEASE: 471a7664ab2SSongjun Wu val = PDMIC_CR_ENPDM_EN << PDMIC_CR_ENPDM_SHIFT; 472a7664ab2SSongjun Wu break; 473a7664ab2SSongjun Wu case SNDRV_PCM_TRIGGER_STOP: 474a7664ab2SSongjun Wu case SNDRV_PCM_TRIGGER_SUSPEND: 475a7664ab2SSongjun Wu case SNDRV_PCM_TRIGGER_PAUSE_PUSH: 476a7664ab2SSongjun Wu val = PDMIC_CR_ENPDM_DIS << PDMIC_CR_ENPDM_SHIFT; 477a7664ab2SSongjun Wu break; 478a7664ab2SSongjun Wu default: 479a7664ab2SSongjun Wu return -EINVAL; 480a7664ab2SSongjun Wu } 481a7664ab2SSongjun Wu 482*716c5223SKuninori Morimoto snd_soc_component_update_bits(component, PDMIC_CR, PDMIC_CR_ENPDM_MASK, val); 483a7664ab2SSongjun Wu 484a7664ab2SSongjun Wu return 0; 485a7664ab2SSongjun Wu } 486a7664ab2SSongjun Wu 487a7664ab2SSongjun Wu static const struct snd_soc_dai_ops atmel_pdmic_codec_dai_ops = { 488a7664ab2SSongjun Wu .hw_params = atmel_pdmic_codec_dai_hw_params, 489a7664ab2SSongjun Wu .prepare = atmel_pdmic_codec_dai_prepare, 490a7664ab2SSongjun Wu .trigger = atmel_pdmic_codec_dai_trigger, 491a7664ab2SSongjun Wu }; 492a7664ab2SSongjun Wu 493a7664ab2SSongjun Wu #define ATMEL_PDMIC_CODEC_DAI_NAME "atmel-pdmic-hifi" 494a7664ab2SSongjun Wu 495a7664ab2SSongjun Wu static struct snd_soc_dai_driver atmel_pdmic_codec_dai = { 496a7664ab2SSongjun Wu .name = ATMEL_PDMIC_CODEC_DAI_NAME, 497a7664ab2SSongjun Wu .capture = { 498a7664ab2SSongjun Wu .stream_name = "Capture", 499a7664ab2SSongjun Wu .channels_min = 1, 500a7664ab2SSongjun Wu .channels_max = 1, 501a7664ab2SSongjun Wu .rates = SNDRV_PCM_RATE_KNOT, 502a7664ab2SSongjun Wu .formats = ATMEL_PDMIC_FORMATS, 503a7664ab2SSongjun Wu }, 504a7664ab2SSongjun Wu .ops = &atmel_pdmic_codec_dai_ops, 505a7664ab2SSongjun Wu }; 506a7664ab2SSongjun Wu 507a7664ab2SSongjun Wu /* ASoC sound card */ 508a7664ab2SSongjun Wu static int atmel_pdmic_asoc_card_init(struct device *dev, 509a7664ab2SSongjun Wu struct snd_soc_card *card) 510a7664ab2SSongjun Wu { 511a7664ab2SSongjun Wu struct snd_soc_dai_link *dai_link; 512a7664ab2SSongjun Wu struct atmel_pdmic *dd = snd_soc_card_get_drvdata(card); 513a7664ab2SSongjun Wu 514a7664ab2SSongjun Wu dai_link = devm_kzalloc(dev, sizeof(*dai_link), GFP_KERNEL); 515a7664ab2SSongjun Wu if (!dai_link) 516a7664ab2SSongjun Wu return -ENOMEM; 517a7664ab2SSongjun Wu 518a7664ab2SSongjun Wu dai_link->name = "PDMIC"; 519a7664ab2SSongjun Wu dai_link->stream_name = "PDMIC PCM"; 520a7664ab2SSongjun Wu dai_link->codec_dai_name = ATMEL_PDMIC_CODEC_DAI_NAME; 521a7664ab2SSongjun Wu dai_link->cpu_dai_name = dev_name(dev); 522a7664ab2SSongjun Wu dai_link->codec_name = dev_name(dev); 523a7664ab2SSongjun Wu dai_link->platform_name = dev_name(dev); 524a7664ab2SSongjun Wu 525a7664ab2SSongjun Wu card->dai_link = dai_link; 526a7664ab2SSongjun Wu card->num_links = 1; 527a7664ab2SSongjun Wu card->name = dd->pdata->card_name; 528a7664ab2SSongjun Wu card->dev = dev; 529a7664ab2SSongjun Wu 530a7664ab2SSongjun Wu return 0; 531a7664ab2SSongjun Wu } 532a7664ab2SSongjun Wu 533a7664ab2SSongjun Wu static void atmel_pdmic_get_sample_rate(struct atmel_pdmic *dd, 534a7664ab2SSongjun Wu unsigned int *rate_min, unsigned int *rate_max) 535a7664ab2SSongjun Wu { 536a7664ab2SSongjun Wu u32 mic_min_freq = dd->pdata->mic_min_freq; 537a7664ab2SSongjun Wu u32 mic_max_freq = dd->pdata->mic_max_freq; 538a7664ab2SSongjun Wu u32 clk_max_rate = (u32)(clk_get_rate(dd->pclk) >> 1); 539a7664ab2SSongjun Wu u32 clk_min_rate = (u32)(clk_get_rate(dd->gclk) >> 8); 540a7664ab2SSongjun Wu 541a7664ab2SSongjun Wu if (mic_max_freq > clk_max_rate) 542a7664ab2SSongjun Wu mic_max_freq = clk_max_rate; 543a7664ab2SSongjun Wu 544a7664ab2SSongjun Wu if (mic_min_freq < clk_min_rate) 545a7664ab2SSongjun Wu mic_min_freq = clk_min_rate; 546a7664ab2SSongjun Wu 547a7664ab2SSongjun Wu *rate_min = DIV_ROUND_CLOSEST(mic_min_freq, 128); 548a7664ab2SSongjun Wu *rate_max = mic_max_freq >> 6; 549a7664ab2SSongjun Wu } 550a7664ab2SSongjun Wu 551a7664ab2SSongjun Wu /* PDMIC interrupt handler */ 552a7664ab2SSongjun Wu static irqreturn_t atmel_pdmic_interrupt(int irq, void *dev_id) 553a7664ab2SSongjun Wu { 554a7664ab2SSongjun Wu struct atmel_pdmic *dd = (struct atmel_pdmic *)dev_id; 555a7664ab2SSongjun Wu u32 pdmic_isr; 556a7664ab2SSongjun Wu irqreturn_t ret = IRQ_NONE; 557a7664ab2SSongjun Wu 558a7664ab2SSongjun Wu regmap_read(dd->regmap, PDMIC_ISR, &pdmic_isr); 559a7664ab2SSongjun Wu 560a7664ab2SSongjun Wu if (pdmic_isr & PDMIC_ISR_OVRE) { 561a7664ab2SSongjun Wu regmap_update_bits(dd->regmap, PDMIC_CR, PDMIC_CR_ENPDM_MASK, 562a7664ab2SSongjun Wu PDMIC_CR_ENPDM_DIS << PDMIC_CR_ENPDM_SHIFT); 563a7664ab2SSongjun Wu 564a7664ab2SSongjun Wu snd_pcm_stop_xrun(dd->substream); 565a7664ab2SSongjun Wu 566a7664ab2SSongjun Wu ret = IRQ_HANDLED; 567a7664ab2SSongjun Wu } 568a7664ab2SSongjun Wu 569a7664ab2SSongjun Wu return ret; 570a7664ab2SSongjun Wu } 571a7664ab2SSongjun Wu 572a7664ab2SSongjun Wu /* regmap configuration */ 573a7664ab2SSongjun Wu #define ATMEL_PDMIC_REG_MAX 0x124 574a7664ab2SSongjun Wu static const struct regmap_config atmel_pdmic_regmap_config = { 575a7664ab2SSongjun Wu .reg_bits = 32, 576a7664ab2SSongjun Wu .reg_stride = 4, 577a7664ab2SSongjun Wu .val_bits = 32, 578a7664ab2SSongjun Wu .max_register = ATMEL_PDMIC_REG_MAX, 579a7664ab2SSongjun Wu }; 580a7664ab2SSongjun Wu 581a7664ab2SSongjun Wu static int atmel_pdmic_probe(struct platform_device *pdev) 582a7664ab2SSongjun Wu { 583a7664ab2SSongjun Wu struct device *dev = &pdev->dev; 584a7664ab2SSongjun Wu struct atmel_pdmic *dd; 585a7664ab2SSongjun Wu struct resource *res; 586a7664ab2SSongjun Wu void __iomem *io_base; 587a7664ab2SSongjun Wu const struct atmel_pdmic_pdata *pdata; 588a7664ab2SSongjun Wu struct snd_soc_card *card; 589a7664ab2SSongjun Wu unsigned int rate_min, rate_max; 590a7664ab2SSongjun Wu int ret; 591a7664ab2SSongjun Wu 592a7664ab2SSongjun Wu pdata = atmel_pdmic_dt_init(dev); 593a7664ab2SSongjun Wu if (IS_ERR(pdata)) 594a7664ab2SSongjun Wu return PTR_ERR(pdata); 595a7664ab2SSongjun Wu 596a7664ab2SSongjun Wu dd = devm_kzalloc(dev, sizeof(*dd), GFP_KERNEL); 597a7664ab2SSongjun Wu if (!dd) 598a7664ab2SSongjun Wu return -ENOMEM; 599a7664ab2SSongjun Wu 600a7664ab2SSongjun Wu dd->pdata = pdata; 601a7664ab2SSongjun Wu 602a7664ab2SSongjun Wu dd->irq = platform_get_irq(pdev, 0); 603a7664ab2SSongjun Wu if (dd->irq < 0) { 604a7664ab2SSongjun Wu ret = dd->irq; 605032ca4a7SPeter Meerwald-Stadler dev_err(dev, "failed to get irq: %d\n", ret); 606a7664ab2SSongjun Wu return ret; 607a7664ab2SSongjun Wu } 608a7664ab2SSongjun Wu 609a7664ab2SSongjun Wu dd->pclk = devm_clk_get(dev, "pclk"); 610a7664ab2SSongjun Wu if (IS_ERR(dd->pclk)) { 611a7664ab2SSongjun Wu ret = PTR_ERR(dd->pclk); 612a7664ab2SSongjun Wu dev_err(dev, "failed to get peripheral clock: %d\n", ret); 613a7664ab2SSongjun Wu return ret; 614a7664ab2SSongjun Wu } 615a7664ab2SSongjun Wu 616a7664ab2SSongjun Wu dd->gclk = devm_clk_get(dev, "gclk"); 617a7664ab2SSongjun Wu if (IS_ERR(dd->gclk)) { 618a7664ab2SSongjun Wu ret = PTR_ERR(dd->gclk); 619a7664ab2SSongjun Wu dev_err(dev, "failed to get GCK: %d\n", ret); 620a7664ab2SSongjun Wu return ret; 621a7664ab2SSongjun Wu } 622a7664ab2SSongjun Wu 623032ca4a7SPeter Meerwald-Stadler /* The gclk clock frequency must always be three times 624a7664ab2SSongjun Wu * lower than the pclk clock frequency 625a7664ab2SSongjun Wu */ 626a7664ab2SSongjun Wu ret = clk_set_rate(dd->gclk, clk_get_rate(dd->pclk)/3); 627a7664ab2SSongjun Wu if (ret) { 628a7664ab2SSongjun Wu dev_err(dev, "failed to set GCK clock rate: %d\n", ret); 629a7664ab2SSongjun Wu return ret; 630a7664ab2SSongjun Wu } 631a7664ab2SSongjun Wu 632a7664ab2SSongjun Wu res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 633a7664ab2SSongjun Wu io_base = devm_ioremap_resource(dev, res); 634a7664ab2SSongjun Wu if (IS_ERR(io_base)) { 635a7664ab2SSongjun Wu ret = PTR_ERR(io_base); 636a7664ab2SSongjun Wu dev_err(dev, "failed to remap register memory: %d\n", ret); 637a7664ab2SSongjun Wu return ret; 638a7664ab2SSongjun Wu } 639a7664ab2SSongjun Wu 640a7664ab2SSongjun Wu dd->phy_base = res->start; 641a7664ab2SSongjun Wu 642a7664ab2SSongjun Wu dd->regmap = devm_regmap_init_mmio(dev, io_base, 643a7664ab2SSongjun Wu &atmel_pdmic_regmap_config); 644a7664ab2SSongjun Wu if (IS_ERR(dd->regmap)) { 645a7664ab2SSongjun Wu ret = PTR_ERR(dd->regmap); 646a7664ab2SSongjun Wu dev_err(dev, "failed to init register map: %d\n", ret); 647a7664ab2SSongjun Wu return ret; 648a7664ab2SSongjun Wu } 649a7664ab2SSongjun Wu 650a7664ab2SSongjun Wu ret = devm_request_irq(dev, dd->irq, atmel_pdmic_interrupt, 0, 651a7664ab2SSongjun Wu "PDMIC", (void *)dd); 652a7664ab2SSongjun Wu if (ret < 0) { 653a7664ab2SSongjun Wu dev_err(dev, "can't register ISR for IRQ %u (ret=%i)\n", 654a7664ab2SSongjun Wu dd->irq, ret); 655a7664ab2SSongjun Wu return ret; 656a7664ab2SSongjun Wu } 657a7664ab2SSongjun Wu 658032ca4a7SPeter Meerwald-Stadler /* Get the minimal and maximal sample rate that the microphone supports */ 659a7664ab2SSongjun Wu atmel_pdmic_get_sample_rate(dd, &rate_min, &rate_max); 660a7664ab2SSongjun Wu 661a7664ab2SSongjun Wu /* register cpu dai */ 662a7664ab2SSongjun Wu atmel_pdmic_cpu_dai.capture.rate_min = rate_min; 663a7664ab2SSongjun Wu atmel_pdmic_cpu_dai.capture.rate_max = rate_max; 664a7664ab2SSongjun Wu ret = devm_snd_soc_register_component(dev, 665a7664ab2SSongjun Wu &atmel_pdmic_cpu_dai_component, 666a7664ab2SSongjun Wu &atmel_pdmic_cpu_dai, 1); 667a7664ab2SSongjun Wu if (ret) { 668a7664ab2SSongjun Wu dev_err(dev, "could not register CPU DAI: %d\n", ret); 669a7664ab2SSongjun Wu return ret; 670a7664ab2SSongjun Wu } 671a7664ab2SSongjun Wu 672a7664ab2SSongjun Wu /* register platform */ 673a7664ab2SSongjun Wu ret = devm_snd_dmaengine_pcm_register(dev, 674a7664ab2SSongjun Wu &atmel_pdmic_dmaengine_pcm_config, 675a7664ab2SSongjun Wu 0); 676a7664ab2SSongjun Wu if (ret) { 677a7664ab2SSongjun Wu dev_err(dev, "could not register platform: %d\n", ret); 678a7664ab2SSongjun Wu return ret; 679a7664ab2SSongjun Wu } 680a7664ab2SSongjun Wu 681a7664ab2SSongjun Wu /* register codec and codec dai */ 682a7664ab2SSongjun Wu atmel_pdmic_codec_dai.capture.rate_min = rate_min; 683a7664ab2SSongjun Wu atmel_pdmic_codec_dai.capture.rate_max = rate_max; 684*716c5223SKuninori Morimoto ret = devm_snd_soc_register_component(dev, &soc_component_dev_pdmic, 685a7664ab2SSongjun Wu &atmel_pdmic_codec_dai, 1); 686a7664ab2SSongjun Wu if (ret) { 687*716c5223SKuninori Morimoto dev_err(dev, "could not register component: %d\n", ret); 688a7664ab2SSongjun Wu return ret; 689a7664ab2SSongjun Wu } 690a7664ab2SSongjun Wu 691a7664ab2SSongjun Wu /* register sound card */ 692a7664ab2SSongjun Wu card = devm_kzalloc(dev, sizeof(*card), GFP_KERNEL); 693a7664ab2SSongjun Wu if (!card) { 694a7664ab2SSongjun Wu ret = -ENOMEM; 695a7664ab2SSongjun Wu goto unregister_codec; 696a7664ab2SSongjun Wu } 697a7664ab2SSongjun Wu 698a7664ab2SSongjun Wu snd_soc_card_set_drvdata(card, dd); 699a7664ab2SSongjun Wu 700a7664ab2SSongjun Wu ret = atmel_pdmic_asoc_card_init(dev, card); 701a7664ab2SSongjun Wu if (ret) { 702a7664ab2SSongjun Wu dev_err(dev, "failed to init sound card: %d\n", ret); 703a7664ab2SSongjun Wu goto unregister_codec; 704a7664ab2SSongjun Wu } 705a7664ab2SSongjun Wu 706a7664ab2SSongjun Wu ret = devm_snd_soc_register_card(dev, card); 707a7664ab2SSongjun Wu if (ret) { 708a7664ab2SSongjun Wu dev_err(dev, "failed to register sound card: %d\n", ret); 709a7664ab2SSongjun Wu goto unregister_codec; 710a7664ab2SSongjun Wu } 711a7664ab2SSongjun Wu 712a7664ab2SSongjun Wu return 0; 713a7664ab2SSongjun Wu 714a7664ab2SSongjun Wu unregister_codec: 715a7664ab2SSongjun Wu return ret; 716a7664ab2SSongjun Wu } 717a7664ab2SSongjun Wu 718a7664ab2SSongjun Wu static int atmel_pdmic_remove(struct platform_device *pdev) 719a7664ab2SSongjun Wu { 720a7664ab2SSongjun Wu return 0; 721a7664ab2SSongjun Wu } 722a7664ab2SSongjun Wu 723a7664ab2SSongjun Wu static struct platform_driver atmel_pdmic_driver = { 724a7664ab2SSongjun Wu .driver = { 725a7664ab2SSongjun Wu .name = "atmel-pdmic", 726a7664ab2SSongjun Wu .of_match_table = of_match_ptr(atmel_pdmic_of_match), 727a7664ab2SSongjun Wu .pm = &snd_soc_pm_ops, 728a7664ab2SSongjun Wu }, 729a7664ab2SSongjun Wu .probe = atmel_pdmic_probe, 730a7664ab2SSongjun Wu .remove = atmel_pdmic_remove, 731a7664ab2SSongjun Wu }; 732a7664ab2SSongjun Wu module_platform_driver(atmel_pdmic_driver); 733a7664ab2SSongjun Wu 734a7664ab2SSongjun Wu MODULE_DESCRIPTION("Atmel PDMIC driver under ALSA SoC architecture"); 735a7664ab2SSongjun Wu MODULE_AUTHOR("Songjun Wu <songjun.wu@atmel.com>"); 736a7664ab2SSongjun Wu MODULE_LICENSE("GPL v2"); 737