xref: /openbmc/linux/sound/pci/hda/hda_intel.c (revision f3956ebb)
1 // SPDX-License-Identifier: GPL-2.0-or-later
2 /*
3  *
4  *  hda_intel.c - Implementation of primary alsa driver code base
5  *                for Intel HD Audio.
6  *
7  *  Copyright(c) 2004 Intel Corporation. All rights reserved.
8  *
9  *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
10  *                     PeiSen Hou <pshou@realtek.com.tw>
11  *
12  *  CONTACTS:
13  *
14  *  Matt Jared		matt.jared@intel.com
15  *  Andy Kopp		andy.kopp@intel.com
16  *  Dan Kogan		dan.d.kogan@intel.com
17  *
18  *  CHANGES:
19  *
20  *  2004.12.01	Major rewrite by tiwai, merged the work of pshou
21  */
22 
23 #include <linux/delay.h>
24 #include <linux/interrupt.h>
25 #include <linux/kernel.h>
26 #include <linux/module.h>
27 #include <linux/dma-mapping.h>
28 #include <linux/moduleparam.h>
29 #include <linux/init.h>
30 #include <linux/slab.h>
31 #include <linux/pci.h>
32 #include <linux/mutex.h>
33 #include <linux/io.h>
34 #include <linux/pm_runtime.h>
35 #include <linux/clocksource.h>
36 #include <linux/time.h>
37 #include <linux/completion.h>
38 #include <linux/acpi.h>
39 #include <linux/pgtable.h>
40 
41 #ifdef CONFIG_X86
42 /* for snoop control */
43 #include <asm/set_memory.h>
44 #include <asm/cpufeature.h>
45 #endif
46 #include <sound/core.h>
47 #include <sound/initval.h>
48 #include <sound/hdaudio.h>
49 #include <sound/hda_i915.h>
50 #include <sound/intel-dsp-config.h>
51 #include <linux/vgaarb.h>
52 #include <linux/vga_switcheroo.h>
53 #include <linux/firmware.h>
54 #include <sound/hda_codec.h>
55 #include "hda_controller.h"
56 #include "hda_intel.h"
57 
58 #define CREATE_TRACE_POINTS
59 #include "hda_intel_trace.h"
60 
61 /* position fix mode */
62 enum {
63 	POS_FIX_AUTO,
64 	POS_FIX_LPIB,
65 	POS_FIX_POSBUF,
66 	POS_FIX_VIACOMBO,
67 	POS_FIX_COMBO,
68 	POS_FIX_SKL,
69 	POS_FIX_FIFO,
70 };
71 
72 /* Defines for ATI HD Audio support in SB450 south bridge */
73 #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR   0x42
74 #define ATI_SB450_HDAUDIO_ENABLE_SNOOP      0x02
75 
76 /* Defines for Nvidia HDA support */
77 #define NVIDIA_HDA_TRANSREG_ADDR      0x4e
78 #define NVIDIA_HDA_ENABLE_COHBITS     0x0f
79 #define NVIDIA_HDA_ISTRM_COH          0x4d
80 #define NVIDIA_HDA_OSTRM_COH          0x4c
81 #define NVIDIA_HDA_ENABLE_COHBIT      0x01
82 
83 /* Defines for Intel SCH HDA snoop control */
84 #define INTEL_HDA_CGCTL	 0x48
85 #define INTEL_HDA_CGCTL_MISCBDCGE        (0x1 << 6)
86 #define INTEL_SCH_HDA_DEVC      0x78
87 #define INTEL_SCH_HDA_DEVC_NOSNOOP       (0x1<<11)
88 
89 /* Define VIA HD Audio Device ID*/
90 #define VIA_HDAC_DEVICE_ID		0x3288
91 
92 /* max number of SDs */
93 /* ICH, ATI and VIA have 4 playback and 4 capture */
94 #define ICH6_NUM_CAPTURE	4
95 #define ICH6_NUM_PLAYBACK	4
96 
97 /* ULI has 6 playback and 5 capture */
98 #define ULI_NUM_CAPTURE		5
99 #define ULI_NUM_PLAYBACK	6
100 
101 /* ATI HDMI may have up to 8 playbacks and 0 capture */
102 #define ATIHDMI_NUM_CAPTURE	0
103 #define ATIHDMI_NUM_PLAYBACK	8
104 
105 /* TERA has 4 playback and 3 capture */
106 #define TERA_NUM_CAPTURE	3
107 #define TERA_NUM_PLAYBACK	4
108 
109 
110 static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
111 static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
112 static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
113 static char *model[SNDRV_CARDS];
114 static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
115 static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
116 static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
117 static int probe_only[SNDRV_CARDS];
118 static int jackpoll_ms[SNDRV_CARDS];
119 static int single_cmd = -1;
120 static int enable_msi = -1;
121 #ifdef CONFIG_SND_HDA_PATCH_LOADER
122 static char *patch[SNDRV_CARDS];
123 #endif
124 #ifdef CONFIG_SND_HDA_INPUT_BEEP
125 static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
126 					CONFIG_SND_HDA_INPUT_BEEP_MODE};
127 #endif
128 static bool dmic_detect = 1;
129 
130 module_param_array(index, int, NULL, 0444);
131 MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
132 module_param_array(id, charp, NULL, 0444);
133 MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
134 module_param_array(enable, bool, NULL, 0444);
135 MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
136 module_param_array(model, charp, NULL, 0444);
137 MODULE_PARM_DESC(model, "Use the given board model.");
138 module_param_array(position_fix, int, NULL, 0444);
139 MODULE_PARM_DESC(position_fix, "DMA pointer read method."
140 		 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+, 6 = FIFO).");
141 module_param_array(bdl_pos_adj, int, NULL, 0644);
142 MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
143 module_param_array(probe_mask, int, NULL, 0444);
144 MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
145 module_param_array(probe_only, int, NULL, 0444);
146 MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
147 module_param_array(jackpoll_ms, int, NULL, 0444);
148 MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
149 module_param(single_cmd, bint, 0444);
150 MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
151 		 "(for debugging only).");
152 module_param(enable_msi, bint, 0444);
153 MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
154 #ifdef CONFIG_SND_HDA_PATCH_LOADER
155 module_param_array(patch, charp, NULL, 0444);
156 MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
157 #endif
158 #ifdef CONFIG_SND_HDA_INPUT_BEEP
159 module_param_array(beep_mode, bool, NULL, 0444);
160 MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
161 			    "(0=off, 1=on) (default=1).");
162 #endif
163 module_param(dmic_detect, bool, 0444);
164 MODULE_PARM_DESC(dmic_detect, "Allow DSP driver selection (bypass this driver) "
165 			     "(0=off, 1=on) (default=1); "
166 		 "deprecated, use snd-intel-dspcfg.dsp_driver option instead");
167 
168 #ifdef CONFIG_PM
169 static int param_set_xint(const char *val, const struct kernel_param *kp);
170 static const struct kernel_param_ops param_ops_xint = {
171 	.set = param_set_xint,
172 	.get = param_get_int,
173 };
174 #define param_check_xint param_check_int
175 
176 static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
177 module_param(power_save, xint, 0644);
178 MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
179 		 "(in second, 0 = disable).");
180 
181 static bool pm_blacklist = true;
182 module_param(pm_blacklist, bool, 0644);
183 MODULE_PARM_DESC(pm_blacklist, "Enable power-management denylist");
184 
185 /* reset the HD-audio controller in power save mode.
186  * this may give more power-saving, but will take longer time to
187  * wake up.
188  */
189 static bool power_save_controller = 1;
190 module_param(power_save_controller, bool, 0644);
191 MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
192 #else
193 #define power_save	0
194 #endif /* CONFIG_PM */
195 
196 static int align_buffer_size = -1;
197 module_param(align_buffer_size, bint, 0644);
198 MODULE_PARM_DESC(align_buffer_size,
199 		"Force buffer and period sizes to be multiple of 128 bytes.");
200 
201 #ifdef CONFIG_X86
202 static int hda_snoop = -1;
203 module_param_named(snoop, hda_snoop, bint, 0444);
204 MODULE_PARM_DESC(snoop, "Enable/disable snooping");
205 #else
206 #define hda_snoop		true
207 #endif
208 
209 
210 MODULE_LICENSE("GPL");
211 MODULE_DESCRIPTION("Intel HDA driver");
212 
213 #if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
214 #if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
215 #define SUPPORT_VGA_SWITCHEROO
216 #endif
217 #endif
218 
219 
220 /*
221  */
222 
223 /* driver types */
224 enum {
225 	AZX_DRIVER_ICH,
226 	AZX_DRIVER_PCH,
227 	AZX_DRIVER_SCH,
228 	AZX_DRIVER_SKL,
229 	AZX_DRIVER_HDMI,
230 	AZX_DRIVER_ATI,
231 	AZX_DRIVER_ATIHDMI,
232 	AZX_DRIVER_ATIHDMI_NS,
233 	AZX_DRIVER_VIA,
234 	AZX_DRIVER_SIS,
235 	AZX_DRIVER_ULI,
236 	AZX_DRIVER_NVIDIA,
237 	AZX_DRIVER_TERA,
238 	AZX_DRIVER_CTX,
239 	AZX_DRIVER_CTHDA,
240 	AZX_DRIVER_CMEDIA,
241 	AZX_DRIVER_ZHAOXIN,
242 	AZX_DRIVER_GENERIC,
243 	AZX_NUM_DRIVERS, /* keep this as last entry */
244 };
245 
246 #define azx_get_snoop_type(chip) \
247 	(((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
248 #define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)
249 
250 /* quirks for old Intel chipsets */
251 #define AZX_DCAPS_INTEL_ICH \
252 	(AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
253 
254 /* quirks for Intel PCH */
255 #define AZX_DCAPS_INTEL_PCH_BASE \
256 	(AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
257 	 AZX_DCAPS_SNOOP_TYPE(SCH))
258 
259 /* PCH up to IVB; no runtime PM; bind with i915 gfx */
260 #define AZX_DCAPS_INTEL_PCH_NOPM \
261 	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
262 
263 /* PCH for HSW/BDW; with runtime PM */
264 /* no i915 binding for this as HSW/BDW has another controller for HDMI */
265 #define AZX_DCAPS_INTEL_PCH \
266 	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
267 
268 /* HSW HDMI */
269 #define AZX_DCAPS_INTEL_HASWELL \
270 	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
271 	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
272 	 AZX_DCAPS_SNOOP_TYPE(SCH))
273 
274 /* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
275 #define AZX_DCAPS_INTEL_BROADWELL \
276 	(/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
277 	 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
278 	 AZX_DCAPS_SNOOP_TYPE(SCH))
279 
280 #define AZX_DCAPS_INTEL_BAYTRAIL \
281 	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
282 
283 #define AZX_DCAPS_INTEL_BRASWELL \
284 	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
285 	 AZX_DCAPS_I915_COMPONENT)
286 
287 #define AZX_DCAPS_INTEL_SKYLAKE \
288 	(AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
289 	 AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT)
290 
291 #define AZX_DCAPS_INTEL_BROXTON		AZX_DCAPS_INTEL_SKYLAKE
292 
293 /* quirks for ATI SB / AMD Hudson */
294 #define AZX_DCAPS_PRESET_ATI_SB \
295 	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_POSFIX_LPIB |\
296 	 AZX_DCAPS_SNOOP_TYPE(ATI))
297 
298 /* quirks for ATI/AMD HDMI */
299 #define AZX_DCAPS_PRESET_ATI_HDMI \
300 	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_POSFIX_LPIB|\
301 	 AZX_DCAPS_NO_MSI64)
302 
303 /* quirks for ATI HDMI with snoop off */
304 #define AZX_DCAPS_PRESET_ATI_HDMI_NS \
305 	(AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)
306 
307 /* quirks for AMD SB */
308 #define AZX_DCAPS_PRESET_AMD_SB \
309 	(AZX_DCAPS_NO_TCSEL | AZX_DCAPS_AMD_WORKAROUND |\
310 	 AZX_DCAPS_SNOOP_TYPE(ATI) | AZX_DCAPS_PM_RUNTIME)
311 
312 /* quirks for Nvidia */
313 #define AZX_DCAPS_PRESET_NVIDIA \
314 	(AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
315 	 AZX_DCAPS_SNOOP_TYPE(NVIDIA))
316 
317 #define AZX_DCAPS_PRESET_CTHDA \
318 	(AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
319 	 AZX_DCAPS_NO_64BIT |\
320 	 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
321 
322 /*
323  * vga_switcheroo support
324  */
325 #ifdef SUPPORT_VGA_SWITCHEROO
326 #define use_vga_switcheroo(chip)	((chip)->use_vga_switcheroo)
327 #define needs_eld_notify_link(chip)	((chip)->bus.keep_power)
328 #else
329 #define use_vga_switcheroo(chip)	0
330 #define needs_eld_notify_link(chip)	false
331 #endif
332 
333 #define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
334 					((pci)->device == 0x0c0c) || \
335 					((pci)->device == 0x0d0c) || \
336 					((pci)->device == 0x160c) || \
337 					((pci)->device == 0x490d))
338 
339 #define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
340 
341 static const char * const driver_short_names[] = {
342 	[AZX_DRIVER_ICH] = "HDA Intel",
343 	[AZX_DRIVER_PCH] = "HDA Intel PCH",
344 	[AZX_DRIVER_SCH] = "HDA Intel MID",
345 	[AZX_DRIVER_SKL] = "HDA Intel PCH", /* kept old name for compatibility */
346 	[AZX_DRIVER_HDMI] = "HDA Intel HDMI",
347 	[AZX_DRIVER_ATI] = "HDA ATI SB",
348 	[AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
349 	[AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
350 	[AZX_DRIVER_VIA] = "HDA VIA VT82xx",
351 	[AZX_DRIVER_SIS] = "HDA SIS966",
352 	[AZX_DRIVER_ULI] = "HDA ULI M5461",
353 	[AZX_DRIVER_NVIDIA] = "HDA NVidia",
354 	[AZX_DRIVER_TERA] = "HDA Teradici",
355 	[AZX_DRIVER_CTX] = "HDA Creative",
356 	[AZX_DRIVER_CTHDA] = "HDA Creative",
357 	[AZX_DRIVER_CMEDIA] = "HDA C-Media",
358 	[AZX_DRIVER_ZHAOXIN] = "HDA Zhaoxin",
359 	[AZX_DRIVER_GENERIC] = "HD-Audio Generic",
360 };
361 
362 static int azx_acquire_irq(struct azx *chip, int do_disconnect);
363 static void set_default_power_save(struct azx *chip);
364 
365 /*
366  * initialize the PCI registers
367  */
368 /* update bits in a PCI register byte */
369 static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
370 			    unsigned char mask, unsigned char val)
371 {
372 	unsigned char data;
373 
374 	pci_read_config_byte(pci, reg, &data);
375 	data &= ~mask;
376 	data |= (val & mask);
377 	pci_write_config_byte(pci, reg, data);
378 }
379 
380 static void azx_init_pci(struct azx *chip)
381 {
382 	int snoop_type = azx_get_snoop_type(chip);
383 
384 	/* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
385 	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
386 	 * Ensuring these bits are 0 clears playback static on some HD Audio
387 	 * codecs.
388 	 * The PCI register TCSEL is defined in the Intel manuals.
389 	 */
390 	if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
391 		dev_dbg(chip->card->dev, "Clearing TCSEL\n");
392 		update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
393 	}
394 
395 	/* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
396 	 * we need to enable snoop.
397 	 */
398 	if (snoop_type == AZX_SNOOP_TYPE_ATI) {
399 		dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
400 			azx_snoop(chip));
401 		update_pci_byte(chip->pci,
402 				ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
403 				azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
404 	}
405 
406 	/* For NVIDIA HDA, enable snoop */
407 	if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
408 		dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
409 			azx_snoop(chip));
410 		update_pci_byte(chip->pci,
411 				NVIDIA_HDA_TRANSREG_ADDR,
412 				0x0f, NVIDIA_HDA_ENABLE_COHBITS);
413 		update_pci_byte(chip->pci,
414 				NVIDIA_HDA_ISTRM_COH,
415 				0x01, NVIDIA_HDA_ENABLE_COHBIT);
416 		update_pci_byte(chip->pci,
417 				NVIDIA_HDA_OSTRM_COH,
418 				0x01, NVIDIA_HDA_ENABLE_COHBIT);
419 	}
420 
421 	/* Enable SCH/PCH snoop if needed */
422 	if (snoop_type == AZX_SNOOP_TYPE_SCH) {
423 		unsigned short snoop;
424 		pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
425 		if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
426 		    (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
427 			snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
428 			if (!azx_snoop(chip))
429 				snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
430 			pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
431 			pci_read_config_word(chip->pci,
432 				INTEL_SCH_HDA_DEVC, &snoop);
433 		}
434 		dev_dbg(chip->card->dev, "SCH snoop: %s\n",
435 			(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
436 			"Disabled" : "Enabled");
437         }
438 }
439 
440 /*
441  * In BXT-P A0, HD-Audio DMA requests is later than expected,
442  * and makes an audio stream sensitive to system latencies when
443  * 24/32 bits are playing.
444  * Adjusting threshold of DMA fifo to force the DMA request
445  * sooner to improve latency tolerance at the expense of power.
446  */
447 static void bxt_reduce_dma_latency(struct azx *chip)
448 {
449 	u32 val;
450 
451 	val = azx_readl(chip, VS_EM4L);
452 	val &= (0x3 << 20);
453 	azx_writel(chip, VS_EM4L, val);
454 }
455 
456 /*
457  * ML_LCAP bits:
458  *  bit 0: 6 MHz Supported
459  *  bit 1: 12 MHz Supported
460  *  bit 2: 24 MHz Supported
461  *  bit 3: 48 MHz Supported
462  *  bit 4: 96 MHz Supported
463  *  bit 5: 192 MHz Supported
464  */
465 static int intel_get_lctl_scf(struct azx *chip)
466 {
467 	struct hdac_bus *bus = azx_bus(chip);
468 	static const int preferred_bits[] = { 2, 3, 1, 4, 5 };
469 	u32 val, t;
470 	int i;
471 
472 	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);
473 
474 	for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
475 		t = preferred_bits[i];
476 		if (val & (1 << t))
477 			return t;
478 	}
479 
480 	dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
481 	return 0;
482 }
483 
484 static int intel_ml_lctl_set_power(struct azx *chip, int state)
485 {
486 	struct hdac_bus *bus = azx_bus(chip);
487 	u32 val;
488 	int timeout;
489 
490 	/*
491 	 * the codecs are sharing the first link setting by default
492 	 * If other links are enabled for stream, they need similar fix
493 	 */
494 	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
495 	val &= ~AZX_MLCTL_SPA;
496 	val |= state << AZX_MLCTL_SPA_SHIFT;
497 	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
498 	/* wait for CPA */
499 	timeout = 50;
500 	while (timeout) {
501 		if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
502 		    AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
503 			return 0;
504 		timeout--;
505 		udelay(10);
506 	}
507 
508 	return -1;
509 }
510 
511 static void intel_init_lctl(struct azx *chip)
512 {
513 	struct hdac_bus *bus = azx_bus(chip);
514 	u32 val;
515 	int ret;
516 
517 	/* 0. check lctl register value is correct or not */
518 	val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
519 	/* if SCF is already set, let's use it */
520 	if ((val & ML_LCTL_SCF_MASK) != 0)
521 		return;
522 
523 	/*
524 	 * Before operating on SPA, CPA must match SPA.
525 	 * Any deviation may result in undefined behavior.
526 	 */
527 	if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
528 		((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
529 		return;
530 
531 	/* 1. turn link down: set SPA to 0 and wait CPA to 0 */
532 	ret = intel_ml_lctl_set_power(chip, 0);
533 	udelay(100);
534 	if (ret)
535 		goto set_spa;
536 
537 	/* 2. update SCF to select a properly audio clock*/
538 	val &= ~ML_LCTL_SCF_MASK;
539 	val |= intel_get_lctl_scf(chip);
540 	writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
541 
542 set_spa:
543 	/* 4. turn link up: set SPA to 1 and wait CPA to 1 */
544 	intel_ml_lctl_set_power(chip, 1);
545 	udelay(100);
546 }
547 
548 static void hda_intel_init_chip(struct azx *chip, bool full_reset)
549 {
550 	struct hdac_bus *bus = azx_bus(chip);
551 	struct pci_dev *pci = chip->pci;
552 	u32 val;
553 
554 	snd_hdac_set_codec_wakeup(bus, true);
555 	if (chip->driver_type == AZX_DRIVER_SKL) {
556 		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
557 		val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
558 		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
559 	}
560 	azx_init_chip(chip, full_reset);
561 	if (chip->driver_type == AZX_DRIVER_SKL) {
562 		pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
563 		val = val | INTEL_HDA_CGCTL_MISCBDCGE;
564 		pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
565 	}
566 
567 	snd_hdac_set_codec_wakeup(bus, false);
568 
569 	/* reduce dma latency to avoid noise */
570 	if (IS_BXT(pci))
571 		bxt_reduce_dma_latency(chip);
572 
573 	if (bus->mlcap != NULL)
574 		intel_init_lctl(chip);
575 }
576 
577 /* calculate runtime delay from LPIB */
578 static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
579 				   unsigned int pos)
580 {
581 	struct snd_pcm_substream *substream = azx_dev->core.substream;
582 	int stream = substream->stream;
583 	unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
584 	int delay;
585 
586 	if (stream == SNDRV_PCM_STREAM_PLAYBACK)
587 		delay = pos - lpib_pos;
588 	else
589 		delay = lpib_pos - pos;
590 	if (delay < 0) {
591 		if (delay >= azx_dev->core.delay_negative_threshold)
592 			delay = 0;
593 		else
594 			delay += azx_dev->core.bufsize;
595 	}
596 
597 	if (delay >= azx_dev->core.period_bytes) {
598 		dev_info(chip->card->dev,
599 			 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
600 			 delay, azx_dev->core.period_bytes);
601 		delay = 0;
602 		chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
603 		chip->get_delay[stream] = NULL;
604 	}
605 
606 	return bytes_to_frames(substream->runtime, delay);
607 }
608 
609 static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
610 
611 /* called from IRQ */
612 static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
613 {
614 	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
615 	int ok;
616 
617 	ok = azx_position_ok(chip, azx_dev);
618 	if (ok == 1) {
619 		azx_dev->irq_pending = 0;
620 		return ok;
621 	} else if (ok == 0) {
622 		/* bogus IRQ, process it later */
623 		azx_dev->irq_pending = 1;
624 		schedule_work(&hda->irq_pending_work);
625 	}
626 	return 0;
627 }
628 
629 #define display_power(chip, enable) \
630 	snd_hdac_display_power(azx_bus(chip), HDA_CODEC_IDX_CONTROLLER, enable)
631 
632 /*
633  * Check whether the current DMA position is acceptable for updating
634  * periods.  Returns non-zero if it's OK.
635  *
636  * Many HD-audio controllers appear pretty inaccurate about
637  * the update-IRQ timing.  The IRQ is issued before actually the
638  * data is processed.  So, we need to process it afterwords in a
639  * workqueue.
640  */
641 static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
642 {
643 	struct snd_pcm_substream *substream = azx_dev->core.substream;
644 	int stream = substream->stream;
645 	u32 wallclk;
646 	unsigned int pos;
647 
648 	wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
649 	if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
650 		return -1;	/* bogus (too early) interrupt */
651 
652 	if (chip->get_position[stream])
653 		pos = chip->get_position[stream](chip, azx_dev);
654 	else { /* use the position buffer as default */
655 		pos = azx_get_pos_posbuf(chip, azx_dev);
656 		if (!pos || pos == (u32)-1) {
657 			dev_info(chip->card->dev,
658 				 "Invalid position buffer, using LPIB read method instead.\n");
659 			chip->get_position[stream] = azx_get_pos_lpib;
660 			if (chip->get_position[0] == azx_get_pos_lpib &&
661 			    chip->get_position[1] == azx_get_pos_lpib)
662 				azx_bus(chip)->use_posbuf = false;
663 			pos = azx_get_pos_lpib(chip, azx_dev);
664 			chip->get_delay[stream] = NULL;
665 		} else {
666 			chip->get_position[stream] = azx_get_pos_posbuf;
667 			if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
668 				chip->get_delay[stream] = azx_get_delay_from_lpib;
669 		}
670 	}
671 
672 	if (pos >= azx_dev->core.bufsize)
673 		pos = 0;
674 
675 	if (WARN_ONCE(!azx_dev->core.period_bytes,
676 		      "hda-intel: zero azx_dev->period_bytes"))
677 		return -1; /* this shouldn't happen! */
678 	if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
679 	    pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
680 		/* NG - it's below the first next period boundary */
681 		return chip->bdl_pos_adj ? 0 : -1;
682 	azx_dev->core.start_wallclk += wallclk;
683 	return 1; /* OK, it's fine */
684 }
685 
686 /*
687  * The work for pending PCM period updates.
688  */
689 static void azx_irq_pending_work(struct work_struct *work)
690 {
691 	struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
692 	struct azx *chip = &hda->chip;
693 	struct hdac_bus *bus = azx_bus(chip);
694 	struct hdac_stream *s;
695 	int pending, ok;
696 
697 	if (!hda->irq_pending_warned) {
698 		dev_info(chip->card->dev,
699 			 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
700 			 chip->card->number);
701 		hda->irq_pending_warned = 1;
702 	}
703 
704 	for (;;) {
705 		pending = 0;
706 		spin_lock_irq(&bus->reg_lock);
707 		list_for_each_entry(s, &bus->stream_list, list) {
708 			struct azx_dev *azx_dev = stream_to_azx_dev(s);
709 			if (!azx_dev->irq_pending ||
710 			    !s->substream ||
711 			    !s->running)
712 				continue;
713 			ok = azx_position_ok(chip, azx_dev);
714 			if (ok > 0) {
715 				azx_dev->irq_pending = 0;
716 				spin_unlock(&bus->reg_lock);
717 				snd_pcm_period_elapsed(s->substream);
718 				spin_lock(&bus->reg_lock);
719 			} else if (ok < 0) {
720 				pending = 0;	/* too early */
721 			} else
722 				pending++;
723 		}
724 		spin_unlock_irq(&bus->reg_lock);
725 		if (!pending)
726 			return;
727 		msleep(1);
728 	}
729 }
730 
731 /* clear irq_pending flags and assure no on-going workq */
732 static void azx_clear_irq_pending(struct azx *chip)
733 {
734 	struct hdac_bus *bus = azx_bus(chip);
735 	struct hdac_stream *s;
736 
737 	spin_lock_irq(&bus->reg_lock);
738 	list_for_each_entry(s, &bus->stream_list, list) {
739 		struct azx_dev *azx_dev = stream_to_azx_dev(s);
740 		azx_dev->irq_pending = 0;
741 	}
742 	spin_unlock_irq(&bus->reg_lock);
743 }
744 
745 static int azx_acquire_irq(struct azx *chip, int do_disconnect)
746 {
747 	struct hdac_bus *bus = azx_bus(chip);
748 
749 	if (request_irq(chip->pci->irq, azx_interrupt,
750 			chip->msi ? 0 : IRQF_SHARED,
751 			chip->card->irq_descr, chip)) {
752 		dev_err(chip->card->dev,
753 			"unable to grab IRQ %d, disabling device\n",
754 			chip->pci->irq);
755 		if (do_disconnect)
756 			snd_card_disconnect(chip->card);
757 		return -1;
758 	}
759 	bus->irq = chip->pci->irq;
760 	chip->card->sync_irq = bus->irq;
761 	pci_intx(chip->pci, !chip->msi);
762 	return 0;
763 }
764 
765 /* get the current DMA position with correction on VIA chips */
766 static unsigned int azx_via_get_position(struct azx *chip,
767 					 struct azx_dev *azx_dev)
768 {
769 	unsigned int link_pos, mini_pos, bound_pos;
770 	unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
771 	unsigned int fifo_size;
772 
773 	link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
774 	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
775 		/* Playback, no problem using link position */
776 		return link_pos;
777 	}
778 
779 	/* Capture */
780 	/* For new chipset,
781 	 * use mod to get the DMA position just like old chipset
782 	 */
783 	mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
784 	mod_dma_pos %= azx_dev->core.period_bytes;
785 
786 	fifo_size = azx_stream(azx_dev)->fifo_size - 1;
787 
788 	if (azx_dev->insufficient) {
789 		/* Link position never gather than FIFO size */
790 		if (link_pos <= fifo_size)
791 			return 0;
792 
793 		azx_dev->insufficient = 0;
794 	}
795 
796 	if (link_pos <= fifo_size)
797 		mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
798 	else
799 		mini_pos = link_pos - fifo_size;
800 
801 	/* Find nearest previous boudary */
802 	mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
803 	mod_link_pos = link_pos % azx_dev->core.period_bytes;
804 	if (mod_link_pos >= fifo_size)
805 		bound_pos = link_pos - mod_link_pos;
806 	else if (mod_dma_pos >= mod_mini_pos)
807 		bound_pos = mini_pos - mod_mini_pos;
808 	else {
809 		bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
810 		if (bound_pos >= azx_dev->core.bufsize)
811 			bound_pos = 0;
812 	}
813 
814 	/* Calculate real DMA position we want */
815 	return bound_pos + mod_dma_pos;
816 }
817 
818 #define AMD_FIFO_SIZE	32
819 
820 /* get the current DMA position with FIFO size correction */
821 static unsigned int azx_get_pos_fifo(struct azx *chip, struct azx_dev *azx_dev)
822 {
823 	struct snd_pcm_substream *substream = azx_dev->core.substream;
824 	struct snd_pcm_runtime *runtime = substream->runtime;
825 	unsigned int pos, delay;
826 
827 	pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
828 	if (!runtime)
829 		return pos;
830 
831 	runtime->delay = AMD_FIFO_SIZE;
832 	delay = frames_to_bytes(runtime, AMD_FIFO_SIZE);
833 	if (azx_dev->insufficient) {
834 		if (pos < delay) {
835 			delay = pos;
836 			runtime->delay = bytes_to_frames(runtime, pos);
837 		} else {
838 			azx_dev->insufficient = 0;
839 		}
840 	}
841 
842 	/* correct the DMA position for capture stream */
843 	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
844 		if (pos < delay)
845 			pos += azx_dev->core.bufsize;
846 		pos -= delay;
847 	}
848 
849 	return pos;
850 }
851 
852 static int azx_get_delay_from_fifo(struct azx *chip, struct azx_dev *azx_dev,
853 				   unsigned int pos)
854 {
855 	struct snd_pcm_substream *substream = azx_dev->core.substream;
856 
857 	/* just read back the calculated value in the above */
858 	return substream->runtime->delay;
859 }
860 
861 static unsigned int azx_skl_get_dpib_pos(struct azx *chip,
862 					 struct azx_dev *azx_dev)
863 {
864 	return _snd_hdac_chip_readl(azx_bus(chip),
865 				    AZX_REG_VS_SDXDPIB_XBASE +
866 				    (AZX_REG_VS_SDXDPIB_XINTERVAL *
867 				     azx_dev->core.index));
868 }
869 
870 /* get the current DMA position with correction on SKL+ chips */
871 static unsigned int azx_get_pos_skl(struct azx *chip, struct azx_dev *azx_dev)
872 {
873 	/* DPIB register gives a more accurate position for playback */
874 	if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
875 		return azx_skl_get_dpib_pos(chip, azx_dev);
876 
877 	/* For capture, we need to read posbuf, but it requires a delay
878 	 * for the possible boundary overlap; the read of DPIB fetches the
879 	 * actual posbuf
880 	 */
881 	udelay(20);
882 	azx_skl_get_dpib_pos(chip, azx_dev);
883 	return azx_get_pos_posbuf(chip, azx_dev);
884 }
885 
886 static void __azx_shutdown_chip(struct azx *chip, bool skip_link_reset)
887 {
888 	azx_stop_chip(chip);
889 	if (!skip_link_reset)
890 		azx_enter_link_reset(chip);
891 	azx_clear_irq_pending(chip);
892 	display_power(chip, false);
893 }
894 
895 #ifdef CONFIG_PM
896 static DEFINE_MUTEX(card_list_lock);
897 static LIST_HEAD(card_list);
898 
899 static void azx_shutdown_chip(struct azx *chip)
900 {
901 	__azx_shutdown_chip(chip, false);
902 }
903 
904 static void azx_add_card_list(struct azx *chip)
905 {
906 	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
907 	mutex_lock(&card_list_lock);
908 	list_add(&hda->list, &card_list);
909 	mutex_unlock(&card_list_lock);
910 }
911 
912 static void azx_del_card_list(struct azx *chip)
913 {
914 	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
915 	mutex_lock(&card_list_lock);
916 	list_del_init(&hda->list);
917 	mutex_unlock(&card_list_lock);
918 }
919 
920 /* trigger power-save check at writing parameter */
921 static int param_set_xint(const char *val, const struct kernel_param *kp)
922 {
923 	struct hda_intel *hda;
924 	struct azx *chip;
925 	int prev = power_save;
926 	int ret = param_set_int(val, kp);
927 
928 	if (ret || prev == power_save)
929 		return ret;
930 
931 	mutex_lock(&card_list_lock);
932 	list_for_each_entry(hda, &card_list, list) {
933 		chip = &hda->chip;
934 		if (!hda->probe_continued || chip->disabled)
935 			continue;
936 		snd_hda_set_power_save(&chip->bus, power_save * 1000);
937 	}
938 	mutex_unlock(&card_list_lock);
939 	return 0;
940 }
941 
942 /*
943  * power management
944  */
945 static bool azx_is_pm_ready(struct snd_card *card)
946 {
947 	struct azx *chip;
948 	struct hda_intel *hda;
949 
950 	if (!card)
951 		return false;
952 	chip = card->private_data;
953 	hda = container_of(chip, struct hda_intel, chip);
954 	if (chip->disabled || hda->init_failed || !chip->running)
955 		return false;
956 	return true;
957 }
958 
959 static void __azx_runtime_resume(struct azx *chip)
960 {
961 	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
962 	struct hdac_bus *bus = azx_bus(chip);
963 	struct hda_codec *codec;
964 	int status;
965 
966 	display_power(chip, true);
967 	if (hda->need_i915_power)
968 		snd_hdac_i915_set_bclk(bus);
969 
970 	/* Read STATESTS before controller reset */
971 	status = azx_readw(chip, STATESTS);
972 
973 	azx_init_pci(chip);
974 	hda_intel_init_chip(chip, true);
975 
976 	/* Avoid codec resume if runtime resume is for system suspend */
977 	if (!chip->pm_prepared) {
978 		list_for_each_codec(codec, &chip->bus) {
979 			if (codec->relaxed_resume)
980 				continue;
981 
982 			if (codec->forced_resume || (status & (1 << codec->addr)))
983 				pm_request_resume(hda_codec_dev(codec));
984 		}
985 	}
986 
987 	/* power down again for link-controlled chips */
988 	if (!hda->need_i915_power)
989 		display_power(chip, false);
990 }
991 
992 #ifdef CONFIG_PM_SLEEP
993 static int azx_prepare(struct device *dev)
994 {
995 	struct snd_card *card = dev_get_drvdata(dev);
996 	struct azx *chip;
997 
998 	if (!azx_is_pm_ready(card))
999 		return 0;
1000 
1001 	chip = card->private_data;
1002 	chip->pm_prepared = 1;
1003 	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
1004 
1005 	flush_work(&azx_bus(chip)->unsol_work);
1006 
1007 	/* HDA controller always requires different WAKEEN for runtime suspend
1008 	 * and system suspend, so don't use direct-complete here.
1009 	 */
1010 	return 0;
1011 }
1012 
1013 static void azx_complete(struct device *dev)
1014 {
1015 	struct snd_card *card = dev_get_drvdata(dev);
1016 	struct azx *chip;
1017 
1018 	if (!azx_is_pm_ready(card))
1019 		return;
1020 
1021 	chip = card->private_data;
1022 	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
1023 	chip->pm_prepared = 0;
1024 }
1025 
1026 static int azx_suspend(struct device *dev)
1027 {
1028 	struct snd_card *card = dev_get_drvdata(dev);
1029 	struct azx *chip;
1030 	struct hdac_bus *bus;
1031 
1032 	if (!azx_is_pm_ready(card))
1033 		return 0;
1034 
1035 	chip = card->private_data;
1036 	bus = azx_bus(chip);
1037 	azx_shutdown_chip(chip);
1038 	if (bus->irq >= 0) {
1039 		free_irq(bus->irq, chip);
1040 		bus->irq = -1;
1041 		chip->card->sync_irq = -1;
1042 	}
1043 
1044 	if (chip->msi)
1045 		pci_disable_msi(chip->pci);
1046 
1047 	trace_azx_suspend(chip);
1048 	return 0;
1049 }
1050 
1051 static int azx_resume(struct device *dev)
1052 {
1053 	struct snd_card *card = dev_get_drvdata(dev);
1054 	struct azx *chip;
1055 
1056 	if (!azx_is_pm_ready(card))
1057 		return 0;
1058 
1059 	chip = card->private_data;
1060 	if (chip->msi)
1061 		if (pci_enable_msi(chip->pci) < 0)
1062 			chip->msi = 0;
1063 	if (azx_acquire_irq(chip, 1) < 0)
1064 		return -EIO;
1065 
1066 	__azx_runtime_resume(chip);
1067 
1068 	trace_azx_resume(chip);
1069 	return 0;
1070 }
1071 
1072 /* put codec down to D3 at hibernation for Intel SKL+;
1073  * otherwise BIOS may still access the codec and screw up the driver
1074  */
1075 static int azx_freeze_noirq(struct device *dev)
1076 {
1077 	struct snd_card *card = dev_get_drvdata(dev);
1078 	struct azx *chip = card->private_data;
1079 	struct pci_dev *pci = to_pci_dev(dev);
1080 
1081 	if (!azx_is_pm_ready(card))
1082 		return 0;
1083 	if (chip->driver_type == AZX_DRIVER_SKL)
1084 		pci_set_power_state(pci, PCI_D3hot);
1085 
1086 	return 0;
1087 }
1088 
1089 static int azx_thaw_noirq(struct device *dev)
1090 {
1091 	struct snd_card *card = dev_get_drvdata(dev);
1092 	struct azx *chip = card->private_data;
1093 	struct pci_dev *pci = to_pci_dev(dev);
1094 
1095 	if (!azx_is_pm_ready(card))
1096 		return 0;
1097 	if (chip->driver_type == AZX_DRIVER_SKL)
1098 		pci_set_power_state(pci, PCI_D0);
1099 
1100 	return 0;
1101 }
1102 #endif /* CONFIG_PM_SLEEP */
1103 
1104 static int azx_runtime_suspend(struct device *dev)
1105 {
1106 	struct snd_card *card = dev_get_drvdata(dev);
1107 	struct azx *chip;
1108 
1109 	if (!azx_is_pm_ready(card))
1110 		return 0;
1111 	chip = card->private_data;
1112 
1113 	/* enable controller wake up event */
1114 	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) | STATESTS_INT_MASK);
1115 
1116 	azx_shutdown_chip(chip);
1117 	trace_azx_runtime_suspend(chip);
1118 	return 0;
1119 }
1120 
1121 static int azx_runtime_resume(struct device *dev)
1122 {
1123 	struct snd_card *card = dev_get_drvdata(dev);
1124 	struct azx *chip;
1125 
1126 	if (!azx_is_pm_ready(card))
1127 		return 0;
1128 	chip = card->private_data;
1129 	__azx_runtime_resume(chip);
1130 
1131 	/* disable controller Wake Up event*/
1132 	azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) & ~STATESTS_INT_MASK);
1133 
1134 	trace_azx_runtime_resume(chip);
1135 	return 0;
1136 }
1137 
1138 static int azx_runtime_idle(struct device *dev)
1139 {
1140 	struct snd_card *card = dev_get_drvdata(dev);
1141 	struct azx *chip;
1142 	struct hda_intel *hda;
1143 
1144 	if (!card)
1145 		return 0;
1146 
1147 	chip = card->private_data;
1148 	hda = container_of(chip, struct hda_intel, chip);
1149 	if (chip->disabled || hda->init_failed)
1150 		return 0;
1151 
1152 	if (!power_save_controller || !azx_has_pm_runtime(chip) ||
1153 	    azx_bus(chip)->codec_powered || !chip->running)
1154 		return -EBUSY;
1155 
1156 	/* ELD notification gets broken when HD-audio bus is off */
1157 	if (needs_eld_notify_link(chip))
1158 		return -EBUSY;
1159 
1160 	return 0;
1161 }
1162 
1163 static const struct dev_pm_ops azx_pm = {
1164 	SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
1165 #ifdef CONFIG_PM_SLEEP
1166 	.prepare = azx_prepare,
1167 	.complete = azx_complete,
1168 	.freeze_noirq = azx_freeze_noirq,
1169 	.thaw_noirq = azx_thaw_noirq,
1170 #endif
1171 	SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
1172 };
1173 
1174 #define AZX_PM_OPS	&azx_pm
1175 #else
1176 #define azx_add_card_list(chip) /* NOP */
1177 #define azx_del_card_list(chip) /* NOP */
1178 #define AZX_PM_OPS	NULL
1179 #endif /* CONFIG_PM */
1180 
1181 
1182 static int azx_probe_continue(struct azx *chip);
1183 
1184 #ifdef SUPPORT_VGA_SWITCHEROO
1185 static struct pci_dev *get_bound_vga(struct pci_dev *pci);
1186 
1187 static void azx_vs_set_state(struct pci_dev *pci,
1188 			     enum vga_switcheroo_state state)
1189 {
1190 	struct snd_card *card = pci_get_drvdata(pci);
1191 	struct azx *chip = card->private_data;
1192 	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1193 	struct hda_codec *codec;
1194 	bool disabled;
1195 
1196 	wait_for_completion(&hda->probe_wait);
1197 	if (hda->init_failed)
1198 		return;
1199 
1200 	disabled = (state == VGA_SWITCHEROO_OFF);
1201 	if (chip->disabled == disabled)
1202 		return;
1203 
1204 	if (!hda->probe_continued) {
1205 		chip->disabled = disabled;
1206 		if (!disabled) {
1207 			dev_info(chip->card->dev,
1208 				 "Start delayed initialization\n");
1209 			if (azx_probe_continue(chip) < 0)
1210 				dev_err(chip->card->dev, "initialization error\n");
1211 		}
1212 	} else {
1213 		dev_info(chip->card->dev, "%s via vga_switcheroo\n",
1214 			 disabled ? "Disabling" : "Enabling");
1215 		if (disabled) {
1216 			list_for_each_codec(codec, &chip->bus) {
1217 				pm_runtime_suspend(hda_codec_dev(codec));
1218 				pm_runtime_disable(hda_codec_dev(codec));
1219 			}
1220 			pm_runtime_suspend(card->dev);
1221 			pm_runtime_disable(card->dev);
1222 			/* when we get suspended by vga_switcheroo we end up in D3cold,
1223 			 * however we have no ACPI handle, so pci/acpi can't put us there,
1224 			 * put ourselves there */
1225 			pci->current_state = PCI_D3cold;
1226 			chip->disabled = true;
1227 			if (snd_hda_lock_devices(&chip->bus))
1228 				dev_warn(chip->card->dev,
1229 					 "Cannot lock devices!\n");
1230 		} else {
1231 			snd_hda_unlock_devices(&chip->bus);
1232 			chip->disabled = false;
1233 			pm_runtime_enable(card->dev);
1234 			list_for_each_codec(codec, &chip->bus) {
1235 				pm_runtime_enable(hda_codec_dev(codec));
1236 				pm_runtime_resume(hda_codec_dev(codec));
1237 			}
1238 		}
1239 	}
1240 }
1241 
1242 static bool azx_vs_can_switch(struct pci_dev *pci)
1243 {
1244 	struct snd_card *card = pci_get_drvdata(pci);
1245 	struct azx *chip = card->private_data;
1246 	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1247 
1248 	wait_for_completion(&hda->probe_wait);
1249 	if (hda->init_failed)
1250 		return false;
1251 	if (chip->disabled || !hda->probe_continued)
1252 		return true;
1253 	if (snd_hda_lock_devices(&chip->bus))
1254 		return false;
1255 	snd_hda_unlock_devices(&chip->bus);
1256 	return true;
1257 }
1258 
1259 /*
1260  * The discrete GPU cannot power down unless the HDA controller runtime
1261  * suspends, so activate runtime PM on codecs even if power_save == 0.
1262  */
1263 static void setup_vga_switcheroo_runtime_pm(struct azx *chip)
1264 {
1265 	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1266 	struct hda_codec *codec;
1267 
1268 	if (hda->use_vga_switcheroo && !needs_eld_notify_link(chip)) {
1269 		list_for_each_codec(codec, &chip->bus)
1270 			codec->auto_runtime_pm = 1;
1271 		/* reset the power save setup */
1272 		if (chip->running)
1273 			set_default_power_save(chip);
1274 	}
1275 }
1276 
1277 static void azx_vs_gpu_bound(struct pci_dev *pci,
1278 			     enum vga_switcheroo_client_id client_id)
1279 {
1280 	struct snd_card *card = pci_get_drvdata(pci);
1281 	struct azx *chip = card->private_data;
1282 
1283 	if (client_id == VGA_SWITCHEROO_DIS)
1284 		chip->bus.keep_power = 0;
1285 	setup_vga_switcheroo_runtime_pm(chip);
1286 }
1287 
1288 static void init_vga_switcheroo(struct azx *chip)
1289 {
1290 	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1291 	struct pci_dev *p = get_bound_vga(chip->pci);
1292 	struct pci_dev *parent;
1293 	if (p) {
1294 		dev_info(chip->card->dev,
1295 			 "Handle vga_switcheroo audio client\n");
1296 		hda->use_vga_switcheroo = 1;
1297 
1298 		/* cleared in either gpu_bound op or codec probe, or when its
1299 		 * upstream port has _PR3 (i.e. dGPU).
1300 		 */
1301 		parent = pci_upstream_bridge(p);
1302 		chip->bus.keep_power = parent ? !pci_pr3_present(parent) : 1;
1303 		chip->driver_caps |= AZX_DCAPS_PM_RUNTIME;
1304 		pci_dev_put(p);
1305 	}
1306 }
1307 
1308 static const struct vga_switcheroo_client_ops azx_vs_ops = {
1309 	.set_gpu_state = azx_vs_set_state,
1310 	.can_switch = azx_vs_can_switch,
1311 	.gpu_bound = azx_vs_gpu_bound,
1312 };
1313 
1314 static int register_vga_switcheroo(struct azx *chip)
1315 {
1316 	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1317 	struct pci_dev *p;
1318 	int err;
1319 
1320 	if (!hda->use_vga_switcheroo)
1321 		return 0;
1322 
1323 	p = get_bound_vga(chip->pci);
1324 	err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops, p);
1325 	pci_dev_put(p);
1326 
1327 	if (err < 0)
1328 		return err;
1329 	hda->vga_switcheroo_registered = 1;
1330 
1331 	return 0;
1332 }
1333 #else
1334 #define init_vga_switcheroo(chip)		/* NOP */
1335 #define register_vga_switcheroo(chip)		0
1336 #define check_hdmi_disabled(pci)	false
1337 #define setup_vga_switcheroo_runtime_pm(chip)	/* NOP */
1338 #endif /* SUPPORT_VGA_SWITCHER */
1339 
1340 /*
1341  * destructor
1342  */
1343 static void azx_free(struct azx *chip)
1344 {
1345 	struct pci_dev *pci = chip->pci;
1346 	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1347 	struct hdac_bus *bus = azx_bus(chip);
1348 
1349 	if (hda->freed)
1350 		return;
1351 
1352 	if (azx_has_pm_runtime(chip) && chip->running)
1353 		pm_runtime_get_noresume(&pci->dev);
1354 	chip->running = 0;
1355 
1356 	azx_del_card_list(chip);
1357 
1358 	hda->init_failed = 1; /* to be sure */
1359 	complete_all(&hda->probe_wait);
1360 
1361 	if (use_vga_switcheroo(hda)) {
1362 		if (chip->disabled && hda->probe_continued)
1363 			snd_hda_unlock_devices(&chip->bus);
1364 		if (hda->vga_switcheroo_registered)
1365 			vga_switcheroo_unregister_client(chip->pci);
1366 	}
1367 
1368 	if (bus->chip_init) {
1369 		azx_clear_irq_pending(chip);
1370 		azx_stop_all_streams(chip);
1371 		azx_stop_chip(chip);
1372 	}
1373 
1374 	if (bus->irq >= 0)
1375 		free_irq(bus->irq, (void*)chip);
1376 
1377 	azx_free_stream_pages(chip);
1378 	azx_free_streams(chip);
1379 	snd_hdac_bus_exit(bus);
1380 
1381 #ifdef CONFIG_SND_HDA_PATCH_LOADER
1382 	release_firmware(chip->fw);
1383 #endif
1384 	display_power(chip, false);
1385 
1386 	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT)
1387 		snd_hdac_i915_exit(bus);
1388 
1389 	hda->freed = 1;
1390 }
1391 
1392 static int azx_dev_disconnect(struct snd_device *device)
1393 {
1394 	struct azx *chip = device->device_data;
1395 	struct hdac_bus *bus = azx_bus(chip);
1396 
1397 	chip->bus.shutdown = 1;
1398 	cancel_work_sync(&bus->unsol_work);
1399 
1400 	return 0;
1401 }
1402 
1403 static int azx_dev_free(struct snd_device *device)
1404 {
1405 	azx_free(device->device_data);
1406 	return 0;
1407 }
1408 
1409 #ifdef SUPPORT_VGA_SWITCHEROO
1410 #ifdef CONFIG_ACPI
1411 /* ATPX is in the integrated GPU's namespace */
1412 static bool atpx_present(void)
1413 {
1414 	struct pci_dev *pdev = NULL;
1415 	acpi_handle dhandle, atpx_handle;
1416 	acpi_status status;
1417 
1418 	while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_VGA << 8, pdev)) != NULL) {
1419 		dhandle = ACPI_HANDLE(&pdev->dev);
1420 		if (dhandle) {
1421 			status = acpi_get_handle(dhandle, "ATPX", &atpx_handle);
1422 			if (ACPI_SUCCESS(status)) {
1423 				pci_dev_put(pdev);
1424 				return true;
1425 			}
1426 		}
1427 	}
1428 	while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_OTHER << 8, pdev)) != NULL) {
1429 		dhandle = ACPI_HANDLE(&pdev->dev);
1430 		if (dhandle) {
1431 			status = acpi_get_handle(dhandle, "ATPX", &atpx_handle);
1432 			if (ACPI_SUCCESS(status)) {
1433 				pci_dev_put(pdev);
1434 				return true;
1435 			}
1436 		}
1437 	}
1438 	return false;
1439 }
1440 #else
1441 static bool atpx_present(void)
1442 {
1443 	return false;
1444 }
1445 #endif
1446 
1447 /*
1448  * Check of disabled HDMI controller by vga_switcheroo
1449  */
1450 static struct pci_dev *get_bound_vga(struct pci_dev *pci)
1451 {
1452 	struct pci_dev *p;
1453 
1454 	/* check only discrete GPU */
1455 	switch (pci->vendor) {
1456 	case PCI_VENDOR_ID_ATI:
1457 	case PCI_VENDOR_ID_AMD:
1458 		if (pci->devfn == 1) {
1459 			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
1460 							pci->bus->number, 0);
1461 			if (p) {
1462 				/* ATPX is in the integrated GPU's ACPI namespace
1463 				 * rather than the dGPU's namespace. However,
1464 				 * the dGPU is the one who is involved in
1465 				 * vgaswitcheroo.
1466 				 */
1467 				if (((p->class >> 16) == PCI_BASE_CLASS_DISPLAY) &&
1468 				    atpx_present())
1469 					return p;
1470 				pci_dev_put(p);
1471 			}
1472 		}
1473 		break;
1474 	case PCI_VENDOR_ID_NVIDIA:
1475 		if (pci->devfn == 1) {
1476 			p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
1477 							pci->bus->number, 0);
1478 			if (p) {
1479 				if ((p->class >> 16) == PCI_BASE_CLASS_DISPLAY)
1480 					return p;
1481 				pci_dev_put(p);
1482 			}
1483 		}
1484 		break;
1485 	}
1486 	return NULL;
1487 }
1488 
1489 static bool check_hdmi_disabled(struct pci_dev *pci)
1490 {
1491 	bool vga_inactive = false;
1492 	struct pci_dev *p = get_bound_vga(pci);
1493 
1494 	if (p) {
1495 		if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
1496 			vga_inactive = true;
1497 		pci_dev_put(p);
1498 	}
1499 	return vga_inactive;
1500 }
1501 #endif /* SUPPORT_VGA_SWITCHEROO */
1502 
1503 /*
1504  * allow/deny-listing for position_fix
1505  */
1506 static const struct snd_pci_quirk position_fix_list[] = {
1507 	SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
1508 	SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1509 	SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
1510 	SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
1511 	SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
1512 	SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
1513 	SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
1514 	SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
1515 	SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
1516 	SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
1517 	SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
1518 	SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
1519 	SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
1520 	SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
1521 	{}
1522 };
1523 
1524 static int check_position_fix(struct azx *chip, int fix)
1525 {
1526 	const struct snd_pci_quirk *q;
1527 
1528 	switch (fix) {
1529 	case POS_FIX_AUTO:
1530 	case POS_FIX_LPIB:
1531 	case POS_FIX_POSBUF:
1532 	case POS_FIX_VIACOMBO:
1533 	case POS_FIX_COMBO:
1534 	case POS_FIX_SKL:
1535 	case POS_FIX_FIFO:
1536 		return fix;
1537 	}
1538 
1539 	q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1540 	if (q) {
1541 		dev_info(chip->card->dev,
1542 			 "position_fix set to %d for device %04x:%04x\n",
1543 			 q->value, q->subvendor, q->subdevice);
1544 		return q->value;
1545 	}
1546 
1547 	/* Check VIA/ATI HD Audio Controller exist */
1548 	if (chip->driver_type == AZX_DRIVER_VIA) {
1549 		dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
1550 		return POS_FIX_VIACOMBO;
1551 	}
1552 	if (chip->driver_caps & AZX_DCAPS_AMD_WORKAROUND) {
1553 		dev_dbg(chip->card->dev, "Using FIFO position fix\n");
1554 		return POS_FIX_FIFO;
1555 	}
1556 	if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
1557 		dev_dbg(chip->card->dev, "Using LPIB position fix\n");
1558 		return POS_FIX_LPIB;
1559 	}
1560 	if (chip->driver_type == AZX_DRIVER_SKL) {
1561 		dev_dbg(chip->card->dev, "Using SKL position fix\n");
1562 		return POS_FIX_SKL;
1563 	}
1564 	return POS_FIX_AUTO;
1565 }
1566 
1567 static void assign_position_fix(struct azx *chip, int fix)
1568 {
1569 	static const azx_get_pos_callback_t callbacks[] = {
1570 		[POS_FIX_AUTO] = NULL,
1571 		[POS_FIX_LPIB] = azx_get_pos_lpib,
1572 		[POS_FIX_POSBUF] = azx_get_pos_posbuf,
1573 		[POS_FIX_VIACOMBO] = azx_via_get_position,
1574 		[POS_FIX_COMBO] = azx_get_pos_lpib,
1575 		[POS_FIX_SKL] = azx_get_pos_skl,
1576 		[POS_FIX_FIFO] = azx_get_pos_fifo,
1577 	};
1578 
1579 	chip->get_position[0] = chip->get_position[1] = callbacks[fix];
1580 
1581 	/* combo mode uses LPIB only for playback */
1582 	if (fix == POS_FIX_COMBO)
1583 		chip->get_position[1] = NULL;
1584 
1585 	if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
1586 	    (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
1587 		chip->get_delay[0] = chip->get_delay[1] =
1588 			azx_get_delay_from_lpib;
1589 	}
1590 
1591 	if (fix == POS_FIX_FIFO)
1592 		chip->get_delay[0] = chip->get_delay[1] =
1593 			azx_get_delay_from_fifo;
1594 }
1595 
1596 /*
1597  * deny-lists for probe_mask
1598  */
1599 static const struct snd_pci_quirk probe_mask_list[] = {
1600 	/* Thinkpad often breaks the controller communication when accessing
1601 	 * to the non-working (or non-existing) modem codec slot.
1602 	 */
1603 	SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1604 	SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1605 	SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1606 	/* broken BIOS */
1607 	SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
1608 	/* including bogus ALC268 in slot#2 that conflicts with ALC888 */
1609 	SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
1610 	/* forced codec slots */
1611 	SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
1612 	SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
1613 	/* WinFast VP200 H (Teradici) user reported broken communication */
1614 	SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
1615 	{}
1616 };
1617 
1618 #define AZX_FORCE_CODEC_MASK	0x100
1619 
1620 static void check_probe_mask(struct azx *chip, int dev)
1621 {
1622 	const struct snd_pci_quirk *q;
1623 
1624 	chip->codec_probe_mask = probe_mask[dev];
1625 	if (chip->codec_probe_mask == -1) {
1626 		q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1627 		if (q) {
1628 			dev_info(chip->card->dev,
1629 				 "probe_mask set to 0x%x for device %04x:%04x\n",
1630 				 q->value, q->subvendor, q->subdevice);
1631 			chip->codec_probe_mask = q->value;
1632 		}
1633 	}
1634 
1635 	/* check forced option */
1636 	if (chip->codec_probe_mask != -1 &&
1637 	    (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
1638 		azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
1639 		dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
1640 			 (int)azx_bus(chip)->codec_mask);
1641 	}
1642 }
1643 
1644 /*
1645  * allow/deny-list for enable_msi
1646  */
1647 static const struct snd_pci_quirk msi_deny_list[] = {
1648 	SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
1649 	SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
1650 	SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
1651 	SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
1652 	SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
1653 	SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
1654 	SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
1655 	SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
1656 	SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
1657 	SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
1658 	{}
1659 };
1660 
1661 static void check_msi(struct azx *chip)
1662 {
1663 	const struct snd_pci_quirk *q;
1664 
1665 	if (enable_msi >= 0) {
1666 		chip->msi = !!enable_msi;
1667 		return;
1668 	}
1669 	chip->msi = 1;	/* enable MSI as default */
1670 	q = snd_pci_quirk_lookup(chip->pci, msi_deny_list);
1671 	if (q) {
1672 		dev_info(chip->card->dev,
1673 			 "msi for device %04x:%04x set to %d\n",
1674 			 q->subvendor, q->subdevice, q->value);
1675 		chip->msi = q->value;
1676 		return;
1677 	}
1678 
1679 	/* NVidia chipsets seem to cause troubles with MSI */
1680 	if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
1681 		dev_info(chip->card->dev, "Disabling MSI\n");
1682 		chip->msi = 0;
1683 	}
1684 }
1685 
1686 /* check the snoop mode availability */
1687 static void azx_check_snoop_available(struct azx *chip)
1688 {
1689 	int snoop = hda_snoop;
1690 
1691 	if (snoop >= 0) {
1692 		dev_info(chip->card->dev, "Force to %s mode by module option\n",
1693 			 snoop ? "snoop" : "non-snoop");
1694 		chip->snoop = snoop;
1695 		chip->uc_buffer = !snoop;
1696 		return;
1697 	}
1698 
1699 	snoop = true;
1700 	if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
1701 	    chip->driver_type == AZX_DRIVER_VIA) {
1702 		/* force to non-snoop mode for a new VIA controller
1703 		 * when BIOS is set
1704 		 */
1705 		u8 val;
1706 		pci_read_config_byte(chip->pci, 0x42, &val);
1707 		if (!(val & 0x80) && (chip->pci->revision == 0x30 ||
1708 				      chip->pci->revision == 0x20))
1709 			snoop = false;
1710 	}
1711 
1712 	if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
1713 		snoop = false;
1714 
1715 	chip->snoop = snoop;
1716 	if (!snoop) {
1717 		dev_info(chip->card->dev, "Force to non-snoop mode\n");
1718 		/* C-Media requires non-cached pages only for CORB/RIRB */
1719 		if (chip->driver_type != AZX_DRIVER_CMEDIA)
1720 			chip->uc_buffer = true;
1721 	}
1722 }
1723 
1724 static void azx_probe_work(struct work_struct *work)
1725 {
1726 	struct hda_intel *hda = container_of(work, struct hda_intel, probe_work);
1727 	azx_probe_continue(&hda->chip);
1728 }
1729 
1730 static int default_bdl_pos_adj(struct azx *chip)
1731 {
1732 	/* some exceptions: Atoms seem problematic with value 1 */
1733 	if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
1734 		switch (chip->pci->device) {
1735 		case 0x0f04: /* Baytrail */
1736 		case 0x2284: /* Braswell */
1737 			return 32;
1738 		}
1739 	}
1740 
1741 	switch (chip->driver_type) {
1742 	case AZX_DRIVER_ICH:
1743 	case AZX_DRIVER_PCH:
1744 		return 1;
1745 	default:
1746 		return 32;
1747 	}
1748 }
1749 
1750 /*
1751  * constructor
1752  */
1753 static const struct hda_controller_ops pci_hda_ops;
1754 
1755 static int azx_create(struct snd_card *card, struct pci_dev *pci,
1756 		      int dev, unsigned int driver_caps,
1757 		      struct azx **rchip)
1758 {
1759 	static const struct snd_device_ops ops = {
1760 		.dev_disconnect = azx_dev_disconnect,
1761 		.dev_free = azx_dev_free,
1762 	};
1763 	struct hda_intel *hda;
1764 	struct azx *chip;
1765 	int err;
1766 
1767 	*rchip = NULL;
1768 
1769 	err = pcim_enable_device(pci);
1770 	if (err < 0)
1771 		return err;
1772 
1773 	hda = devm_kzalloc(&pci->dev, sizeof(*hda), GFP_KERNEL);
1774 	if (!hda)
1775 		return -ENOMEM;
1776 
1777 	chip = &hda->chip;
1778 	mutex_init(&chip->open_mutex);
1779 	chip->card = card;
1780 	chip->pci = pci;
1781 	chip->ops = &pci_hda_ops;
1782 	chip->driver_caps = driver_caps;
1783 	chip->driver_type = driver_caps & 0xff;
1784 	check_msi(chip);
1785 	chip->dev_index = dev;
1786 	if (jackpoll_ms[dev] >= 50 && jackpoll_ms[dev] <= 60000)
1787 		chip->jackpoll_interval = msecs_to_jiffies(jackpoll_ms[dev]);
1788 	INIT_LIST_HEAD(&chip->pcm_list);
1789 	INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
1790 	INIT_LIST_HEAD(&hda->list);
1791 	init_vga_switcheroo(chip);
1792 	init_completion(&hda->probe_wait);
1793 
1794 	assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
1795 
1796 	check_probe_mask(chip, dev);
1797 
1798 	if (single_cmd < 0) /* allow fallback to single_cmd at errors */
1799 		chip->fallback_to_single_cmd = 1;
1800 	else /* explicitly set to single_cmd or not */
1801 		chip->single_cmd = single_cmd;
1802 
1803 	azx_check_snoop_available(chip);
1804 
1805 	if (bdl_pos_adj[dev] < 0)
1806 		chip->bdl_pos_adj = default_bdl_pos_adj(chip);
1807 	else
1808 		chip->bdl_pos_adj = bdl_pos_adj[dev];
1809 
1810 	err = azx_bus_init(chip, model[dev]);
1811 	if (err < 0)
1812 		return err;
1813 
1814 	/* use the non-cached pages in non-snoop mode */
1815 	if (!azx_snoop(chip))
1816 		azx_bus(chip)->dma_type = SNDRV_DMA_TYPE_DEV_WC;
1817 
1818 	if (chip->driver_type == AZX_DRIVER_NVIDIA) {
1819 		dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
1820 		chip->bus.core.needs_damn_long_delay = 1;
1821 	}
1822 
1823 	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1824 	if (err < 0) {
1825 		dev_err(card->dev, "Error creating device [card]!\n");
1826 		azx_free(chip);
1827 		return err;
1828 	}
1829 
1830 	/* continue probing in work context as may trigger request module */
1831 	INIT_WORK(&hda->probe_work, azx_probe_work);
1832 
1833 	*rchip = chip;
1834 
1835 	return 0;
1836 }
1837 
1838 static int azx_first_init(struct azx *chip)
1839 {
1840 	int dev = chip->dev_index;
1841 	struct pci_dev *pci = chip->pci;
1842 	struct snd_card *card = chip->card;
1843 	struct hdac_bus *bus = azx_bus(chip);
1844 	int err;
1845 	unsigned short gcap;
1846 	unsigned int dma_bits = 64;
1847 
1848 #if BITS_PER_LONG != 64
1849 	/* Fix up base address on ULI M5461 */
1850 	if (chip->driver_type == AZX_DRIVER_ULI) {
1851 		u16 tmp3;
1852 		pci_read_config_word(pci, 0x40, &tmp3);
1853 		pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1854 		pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1855 	}
1856 #endif
1857 
1858 	err = pcim_iomap_regions(pci, 1 << 0, "ICH HD audio");
1859 	if (err < 0)
1860 		return err;
1861 
1862 	bus->addr = pci_resource_start(pci, 0);
1863 	bus->remap_addr = pcim_iomap_table(pci)[0];
1864 
1865 	if (chip->driver_type == AZX_DRIVER_SKL)
1866 		snd_hdac_bus_parse_capabilities(bus);
1867 
1868 	/*
1869 	 * Some Intel CPUs has always running timer (ART) feature and
1870 	 * controller may have Global time sync reporting capability, so
1871 	 * check both of these before declaring synchronized time reporting
1872 	 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
1873 	 */
1874 	chip->gts_present = false;
1875 
1876 #ifdef CONFIG_X86
1877 	if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
1878 		chip->gts_present = true;
1879 #endif
1880 
1881 	if (chip->msi) {
1882 		if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
1883 			dev_dbg(card->dev, "Disabling 64bit MSI\n");
1884 			pci->no_64bit_msi = true;
1885 		}
1886 		if (pci_enable_msi(pci) < 0)
1887 			chip->msi = 0;
1888 	}
1889 
1890 	pci_set_master(pci);
1891 
1892 	gcap = azx_readw(chip, GCAP);
1893 	dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
1894 
1895 	/* AMD devices support 40 or 48bit DMA, take the safe one */
1896 	if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
1897 		dma_bits = 40;
1898 
1899 	/* disable SB600 64bit support for safety */
1900 	if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
1901 		struct pci_dev *p_smbus;
1902 		dma_bits = 40;
1903 		p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
1904 					 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
1905 					 NULL);
1906 		if (p_smbus) {
1907 			if (p_smbus->revision < 0x30)
1908 				gcap &= ~AZX_GCAP_64OK;
1909 			pci_dev_put(p_smbus);
1910 		}
1911 	}
1912 
1913 	/* NVidia hardware normally only supports up to 40 bits of DMA */
1914 	if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
1915 		dma_bits = 40;
1916 
1917 	/* disable 64bit DMA address on some devices */
1918 	if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
1919 		dev_dbg(card->dev, "Disabling 64bit DMA\n");
1920 		gcap &= ~AZX_GCAP_64OK;
1921 	}
1922 
1923 	/* disable buffer size rounding to 128-byte multiples if supported */
1924 	if (align_buffer_size >= 0)
1925 		chip->align_buffer_size = !!align_buffer_size;
1926 	else {
1927 		if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
1928 			chip->align_buffer_size = 0;
1929 		else
1930 			chip->align_buffer_size = 1;
1931 	}
1932 
1933 	/* allow 64bit DMA address if supported by H/W */
1934 	if (!(gcap & AZX_GCAP_64OK))
1935 		dma_bits = 32;
1936 	if (dma_set_mask_and_coherent(&pci->dev, DMA_BIT_MASK(dma_bits)))
1937 		dma_set_mask_and_coherent(&pci->dev, DMA_BIT_MASK(32));
1938 
1939 	/* read number of streams from GCAP register instead of using
1940 	 * hardcoded value
1941 	 */
1942 	chip->capture_streams = (gcap >> 8) & 0x0f;
1943 	chip->playback_streams = (gcap >> 12) & 0x0f;
1944 	if (!chip->playback_streams && !chip->capture_streams) {
1945 		/* gcap didn't give any info, switching to old method */
1946 
1947 		switch (chip->driver_type) {
1948 		case AZX_DRIVER_ULI:
1949 			chip->playback_streams = ULI_NUM_PLAYBACK;
1950 			chip->capture_streams = ULI_NUM_CAPTURE;
1951 			break;
1952 		case AZX_DRIVER_ATIHDMI:
1953 		case AZX_DRIVER_ATIHDMI_NS:
1954 			chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1955 			chip->capture_streams = ATIHDMI_NUM_CAPTURE;
1956 			break;
1957 		case AZX_DRIVER_GENERIC:
1958 		default:
1959 			chip->playback_streams = ICH6_NUM_PLAYBACK;
1960 			chip->capture_streams = ICH6_NUM_CAPTURE;
1961 			break;
1962 		}
1963 	}
1964 	chip->capture_index_offset = 0;
1965 	chip->playback_index_offset = chip->capture_streams;
1966 	chip->num_streams = chip->playback_streams + chip->capture_streams;
1967 
1968 	/* sanity check for the SDxCTL.STRM field overflow */
1969 	if (chip->num_streams > 15 &&
1970 	    (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
1971 		dev_warn(chip->card->dev, "number of I/O streams is %d, "
1972 			 "forcing separate stream tags", chip->num_streams);
1973 		chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
1974 	}
1975 
1976 	/* initialize streams */
1977 	err = azx_init_streams(chip);
1978 	if (err < 0)
1979 		return err;
1980 
1981 	err = azx_alloc_stream_pages(chip);
1982 	if (err < 0)
1983 		return err;
1984 
1985 	/* initialize chip */
1986 	azx_init_pci(chip);
1987 
1988 	snd_hdac_i915_set_bclk(bus);
1989 
1990 	hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
1991 
1992 	/* codec detection */
1993 	if (!azx_bus(chip)->codec_mask) {
1994 		dev_err(card->dev, "no codecs found!\n");
1995 		/* keep running the rest for the runtime PM */
1996 	}
1997 
1998 	if (azx_acquire_irq(chip, 0) < 0)
1999 		return -EBUSY;
2000 
2001 	strcpy(card->driver, "HDA-Intel");
2002 	strscpy(card->shortname, driver_short_names[chip->driver_type],
2003 		sizeof(card->shortname));
2004 	snprintf(card->longname, sizeof(card->longname),
2005 		 "%s at 0x%lx irq %i",
2006 		 card->shortname, bus->addr, bus->irq);
2007 
2008 	return 0;
2009 }
2010 
2011 #ifdef CONFIG_SND_HDA_PATCH_LOADER
2012 /* callback from request_firmware_nowait() */
2013 static void azx_firmware_cb(const struct firmware *fw, void *context)
2014 {
2015 	struct snd_card *card = context;
2016 	struct azx *chip = card->private_data;
2017 
2018 	if (fw)
2019 		chip->fw = fw;
2020 	else
2021 		dev_err(card->dev, "Cannot load firmware, continue without patching\n");
2022 	if (!chip->disabled) {
2023 		/* continue probing */
2024 		azx_probe_continue(chip);
2025 	}
2026 }
2027 #endif
2028 
2029 static int disable_msi_reset_irq(struct azx *chip)
2030 {
2031 	struct hdac_bus *bus = azx_bus(chip);
2032 	int err;
2033 
2034 	free_irq(bus->irq, chip);
2035 	bus->irq = -1;
2036 	chip->card->sync_irq = -1;
2037 	pci_disable_msi(chip->pci);
2038 	chip->msi = 0;
2039 	err = azx_acquire_irq(chip, 1);
2040 	if (err < 0)
2041 		return err;
2042 
2043 	return 0;
2044 }
2045 
2046 /* Denylist for skipping the whole probe:
2047  * some HD-audio PCI entries are exposed without any codecs, and such devices
2048  * should be ignored from the beginning.
2049  */
2050 static const struct pci_device_id driver_denylist[] = {
2051 	{ PCI_DEVICE_SUB(0x1022, 0x1487, 0x1043, 0x874f) }, /* ASUS ROG Zenith II / Strix */
2052 	{ PCI_DEVICE_SUB(0x1022, 0x1487, 0x1462, 0xcb59) }, /* MSI TRX40 Creator */
2053 	{ PCI_DEVICE_SUB(0x1022, 0x1487, 0x1462, 0xcb60) }, /* MSI TRX40 */
2054 	{}
2055 };
2056 
2057 static const struct hda_controller_ops pci_hda_ops = {
2058 	.disable_msi_reset_irq = disable_msi_reset_irq,
2059 	.position_check = azx_position_check,
2060 };
2061 
2062 static int azx_probe(struct pci_dev *pci,
2063 		     const struct pci_device_id *pci_id)
2064 {
2065 	static int dev;
2066 	struct snd_card *card;
2067 	struct hda_intel *hda;
2068 	struct azx *chip;
2069 	bool schedule_probe;
2070 	int err;
2071 
2072 	if (pci_match_id(driver_denylist, pci)) {
2073 		dev_info(&pci->dev, "Skipping the device on the denylist\n");
2074 		return -ENODEV;
2075 	}
2076 
2077 	if (dev >= SNDRV_CARDS)
2078 		return -ENODEV;
2079 	if (!enable[dev]) {
2080 		dev++;
2081 		return -ENOENT;
2082 	}
2083 
2084 	/*
2085 	 * stop probe if another Intel's DSP driver should be activated
2086 	 */
2087 	if (dmic_detect) {
2088 		err = snd_intel_dsp_driver_probe(pci);
2089 		if (err != SND_INTEL_DSP_DRIVER_ANY && err != SND_INTEL_DSP_DRIVER_LEGACY) {
2090 			dev_dbg(&pci->dev, "HDAudio driver not selected, aborting probe\n");
2091 			return -ENODEV;
2092 		}
2093 	} else {
2094 		dev_warn(&pci->dev, "dmic_detect option is deprecated, pass snd-intel-dspcfg.dsp_driver=1 option instead\n");
2095 	}
2096 
2097 	err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
2098 			   0, &card);
2099 	if (err < 0) {
2100 		dev_err(&pci->dev, "Error creating card!\n");
2101 		return err;
2102 	}
2103 
2104 	err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
2105 	if (err < 0)
2106 		goto out_free;
2107 	card->private_data = chip;
2108 	hda = container_of(chip, struct hda_intel, chip);
2109 
2110 	pci_set_drvdata(pci, card);
2111 
2112 	err = register_vga_switcheroo(chip);
2113 	if (err < 0) {
2114 		dev_err(card->dev, "Error registering vga_switcheroo client\n");
2115 		goto out_free;
2116 	}
2117 
2118 	if (check_hdmi_disabled(pci)) {
2119 		dev_info(card->dev, "VGA controller is disabled\n");
2120 		dev_info(card->dev, "Delaying initialization\n");
2121 		chip->disabled = true;
2122 	}
2123 
2124 	schedule_probe = !chip->disabled;
2125 
2126 #ifdef CONFIG_SND_HDA_PATCH_LOADER
2127 	if (patch[dev] && *patch[dev]) {
2128 		dev_info(card->dev, "Applying patch firmware '%s'\n",
2129 			 patch[dev]);
2130 		err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
2131 					      &pci->dev, GFP_KERNEL, card,
2132 					      azx_firmware_cb);
2133 		if (err < 0)
2134 			goto out_free;
2135 		schedule_probe = false; /* continued in azx_firmware_cb() */
2136 	}
2137 #endif /* CONFIG_SND_HDA_PATCH_LOADER */
2138 
2139 #ifndef CONFIG_SND_HDA_I915
2140 	if (CONTROLLER_IN_GPU(pci))
2141 		dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
2142 #endif
2143 
2144 	if (schedule_probe)
2145 		schedule_work(&hda->probe_work);
2146 
2147 	dev++;
2148 	if (chip->disabled)
2149 		complete_all(&hda->probe_wait);
2150 	return 0;
2151 
2152 out_free:
2153 	snd_card_free(card);
2154 	return err;
2155 }
2156 
2157 #ifdef CONFIG_PM
2158 /* On some boards setting power_save to a non 0 value leads to clicking /
2159  * popping sounds when ever we enter/leave powersaving mode. Ideally we would
2160  * figure out how to avoid these sounds, but that is not always feasible.
2161  * So we keep a list of devices where we disable powersaving as its known
2162  * to causes problems on these devices.
2163  */
2164 static const struct snd_pci_quirk power_save_denylist[] = {
2165 	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2166 	SND_PCI_QUIRK(0x1849, 0xc892, "Asrock B85M-ITX", 0),
2167 	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2168 	SND_PCI_QUIRK(0x1849, 0x0397, "Asrock N68C-S UCC", 0),
2169 	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2170 	SND_PCI_QUIRK(0x1849, 0x7662, "Asrock H81M-HDS", 0),
2171 	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2172 	SND_PCI_QUIRK(0x1043, 0x8733, "Asus Prime X370-Pro", 0),
2173 	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2174 	SND_PCI_QUIRK(0x1028, 0x0497, "Dell Precision T3600", 0),
2175 	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2176 	/* Note the P55A-UD3 and Z87-D3HP share the subsys id for the HDA dev */
2177 	SND_PCI_QUIRK(0x1458, 0xa002, "Gigabyte P55A-UD3 / Z87-D3HP", 0),
2178 	/* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2179 	SND_PCI_QUIRK(0x8086, 0x2040, "Intel DZ77BH-55K", 0),
2180 	/* https://bugzilla.kernel.org/show_bug.cgi?id=199607 */
2181 	SND_PCI_QUIRK(0x8086, 0x2057, "Intel NUC5i7RYB", 0),
2182 	/* https://bugs.launchpad.net/bugs/1821663 */
2183 	SND_PCI_QUIRK(0x8086, 0x2064, "Intel SDP 8086:2064", 0),
2184 	/* https://bugzilla.redhat.com/show_bug.cgi?id=1520902 */
2185 	SND_PCI_QUIRK(0x8086, 0x2068, "Intel NUC7i3BNB", 0),
2186 	/* https://bugzilla.kernel.org/show_bug.cgi?id=198611 */
2187 	SND_PCI_QUIRK(0x17aa, 0x2227, "Lenovo X1 Carbon 3rd Gen", 0),
2188 	/* https://bugzilla.redhat.com/show_bug.cgi?id=1689623 */
2189 	SND_PCI_QUIRK(0x17aa, 0x367b, "Lenovo IdeaCentre B550", 0),
2190 	/* https://bugzilla.redhat.com/show_bug.cgi?id=1572975 */
2191 	SND_PCI_QUIRK(0x17aa, 0x36a7, "Lenovo C50 All in one", 0),
2192 	/* https://bugs.launchpad.net/bugs/1821663 */
2193 	SND_PCI_QUIRK(0x1631, 0xe017, "Packard Bell NEC IMEDIA 5204", 0),
2194 	{}
2195 };
2196 #endif /* CONFIG_PM */
2197 
2198 static void set_default_power_save(struct azx *chip)
2199 {
2200 	int val = power_save;
2201 
2202 #ifdef CONFIG_PM
2203 	if (pm_blacklist) {
2204 		const struct snd_pci_quirk *q;
2205 
2206 		q = snd_pci_quirk_lookup(chip->pci, power_save_denylist);
2207 		if (q && val) {
2208 			dev_info(chip->card->dev, "device %04x:%04x is on the power_save denylist, forcing power_save to 0\n",
2209 				 q->subvendor, q->subdevice);
2210 			val = 0;
2211 		}
2212 	}
2213 #endif /* CONFIG_PM */
2214 	snd_hda_set_power_save(&chip->bus, val * 1000);
2215 }
2216 
2217 /* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
2218 static const unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
2219 	[AZX_DRIVER_NVIDIA] = 8,
2220 	[AZX_DRIVER_TERA] = 1,
2221 };
2222 
2223 static int azx_probe_continue(struct azx *chip)
2224 {
2225 	struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
2226 	struct hdac_bus *bus = azx_bus(chip);
2227 	struct pci_dev *pci = chip->pci;
2228 	int dev = chip->dev_index;
2229 	int err;
2230 
2231 	to_hda_bus(bus)->bus_probing = 1;
2232 	hda->probe_continued = 1;
2233 
2234 	/* bind with i915 if needed */
2235 	if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT) {
2236 		err = snd_hdac_i915_init(bus);
2237 		if (err < 0) {
2238 			/* if the controller is bound only with HDMI/DP
2239 			 * (for HSW and BDW), we need to abort the probe;
2240 			 * for other chips, still continue probing as other
2241 			 * codecs can be on the same link.
2242 			 */
2243 			if (CONTROLLER_IN_GPU(pci)) {
2244 				dev_err(chip->card->dev,
2245 					"HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
2246 				goto out_free;
2247 			} else {
2248 				/* don't bother any longer */
2249 				chip->driver_caps &= ~AZX_DCAPS_I915_COMPONENT;
2250 			}
2251 		}
2252 
2253 		/* HSW/BDW controllers need this power */
2254 		if (CONTROLLER_IN_GPU(pci))
2255 			hda->need_i915_power = true;
2256 	}
2257 
2258 	/* Request display power well for the HDA controller or codec. For
2259 	 * Haswell/Broadwell, both the display HDA controller and codec need
2260 	 * this power. For other platforms, like Baytrail/Braswell, only the
2261 	 * display codec needs the power and it can be released after probe.
2262 	 */
2263 	display_power(chip, true);
2264 
2265 	err = azx_first_init(chip);
2266 	if (err < 0)
2267 		goto out_free;
2268 
2269 #ifdef CONFIG_SND_HDA_INPUT_BEEP
2270 	chip->beep_mode = beep_mode[dev];
2271 #endif
2272 
2273 	/* create codec instances */
2274 	if (bus->codec_mask) {
2275 		err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
2276 		if (err < 0)
2277 			goto out_free;
2278 	}
2279 
2280 #ifdef CONFIG_SND_HDA_PATCH_LOADER
2281 	if (chip->fw) {
2282 		err = snd_hda_load_patch(&chip->bus, chip->fw->size,
2283 					 chip->fw->data);
2284 		if (err < 0)
2285 			goto out_free;
2286 #ifndef CONFIG_PM
2287 		release_firmware(chip->fw); /* no longer needed */
2288 		chip->fw = NULL;
2289 #endif
2290 	}
2291 #endif
2292 	if (bus->codec_mask && !(probe_only[dev] & 1)) {
2293 		err = azx_codec_configure(chip);
2294 		if (err < 0)
2295 			goto out_free;
2296 	}
2297 
2298 	err = snd_card_register(chip->card);
2299 	if (err < 0)
2300 		goto out_free;
2301 
2302 	setup_vga_switcheroo_runtime_pm(chip);
2303 
2304 	chip->running = 1;
2305 	azx_add_card_list(chip);
2306 
2307 	set_default_power_save(chip);
2308 
2309 	if (azx_has_pm_runtime(chip)) {
2310 		pm_runtime_use_autosuspend(&pci->dev);
2311 		pm_runtime_allow(&pci->dev);
2312 		pm_runtime_put_autosuspend(&pci->dev);
2313 	}
2314 
2315 out_free:
2316 	if (err < 0) {
2317 		azx_free(chip);
2318 		return err;
2319 	}
2320 
2321 	if (!hda->need_i915_power)
2322 		display_power(chip, false);
2323 	complete_all(&hda->probe_wait);
2324 	to_hda_bus(bus)->bus_probing = 0;
2325 	return 0;
2326 }
2327 
2328 static void azx_remove(struct pci_dev *pci)
2329 {
2330 	struct snd_card *card = pci_get_drvdata(pci);
2331 	struct azx *chip;
2332 	struct hda_intel *hda;
2333 
2334 	if (card) {
2335 		/* cancel the pending probing work */
2336 		chip = card->private_data;
2337 		hda = container_of(chip, struct hda_intel, chip);
2338 		/* FIXME: below is an ugly workaround.
2339 		 * Both device_release_driver() and driver_probe_device()
2340 		 * take *both* the device's and its parent's lock before
2341 		 * calling the remove() and probe() callbacks.  The codec
2342 		 * probe takes the locks of both the codec itself and its
2343 		 * parent, i.e. the PCI controller dev.  Meanwhile, when
2344 		 * the PCI controller is unbound, it takes its lock, too
2345 		 * ==> ouch, a deadlock!
2346 		 * As a workaround, we unlock temporarily here the controller
2347 		 * device during cancel_work_sync() call.
2348 		 */
2349 		device_unlock(&pci->dev);
2350 		cancel_work_sync(&hda->probe_work);
2351 		device_lock(&pci->dev);
2352 
2353 		snd_card_free(card);
2354 	}
2355 }
2356 
2357 static void azx_shutdown(struct pci_dev *pci)
2358 {
2359 	struct snd_card *card = pci_get_drvdata(pci);
2360 	struct azx *chip;
2361 
2362 	if (!card)
2363 		return;
2364 	chip = card->private_data;
2365 	if (chip && chip->running)
2366 		__azx_shutdown_chip(chip, true);
2367 }
2368 
2369 /* PCI IDs */
2370 static const struct pci_device_id azx_ids[] = {
2371 	/* CPT */
2372 	{ PCI_DEVICE(0x8086, 0x1c20),
2373 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2374 	/* PBG */
2375 	{ PCI_DEVICE(0x8086, 0x1d20),
2376 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2377 	/* Panther Point */
2378 	{ PCI_DEVICE(0x8086, 0x1e20),
2379 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2380 	/* Lynx Point */
2381 	{ PCI_DEVICE(0x8086, 0x8c20),
2382 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2383 	/* 9 Series */
2384 	{ PCI_DEVICE(0x8086, 0x8ca0),
2385 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2386 	/* Wellsburg */
2387 	{ PCI_DEVICE(0x8086, 0x8d20),
2388 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2389 	{ PCI_DEVICE(0x8086, 0x8d21),
2390 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2391 	/* Lewisburg */
2392 	{ PCI_DEVICE(0x8086, 0xa1f0),
2393 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2394 	{ PCI_DEVICE(0x8086, 0xa270),
2395 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2396 	/* Lynx Point-LP */
2397 	{ PCI_DEVICE(0x8086, 0x9c20),
2398 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2399 	/* Lynx Point-LP */
2400 	{ PCI_DEVICE(0x8086, 0x9c21),
2401 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2402 	/* Wildcat Point-LP */
2403 	{ PCI_DEVICE(0x8086, 0x9ca0),
2404 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2405 	/* Sunrise Point */
2406 	{ PCI_DEVICE(0x8086, 0xa170),
2407 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2408 	/* Sunrise Point-LP */
2409 	{ PCI_DEVICE(0x8086, 0x9d70),
2410 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2411 	/* Kabylake */
2412 	{ PCI_DEVICE(0x8086, 0xa171),
2413 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2414 	/* Kabylake-LP */
2415 	{ PCI_DEVICE(0x8086, 0x9d71),
2416 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2417 	/* Kabylake-H */
2418 	{ PCI_DEVICE(0x8086, 0xa2f0),
2419 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2420 	/* Coffelake */
2421 	{ PCI_DEVICE(0x8086, 0xa348),
2422 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2423 	/* Cannonlake */
2424 	{ PCI_DEVICE(0x8086, 0x9dc8),
2425 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2426 	/* CometLake-LP */
2427 	{ PCI_DEVICE(0x8086, 0x02C8),
2428 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2429 	/* CometLake-H */
2430 	{ PCI_DEVICE(0x8086, 0x06C8),
2431 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2432 	{ PCI_DEVICE(0x8086, 0xf1c8),
2433 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2434 	/* CometLake-S */
2435 	{ PCI_DEVICE(0x8086, 0xa3f0),
2436 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2437 	/* CometLake-R */
2438 	{ PCI_DEVICE(0x8086, 0xf0c8),
2439 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2440 	/* Icelake */
2441 	{ PCI_DEVICE(0x8086, 0x34c8),
2442 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2443 	/* Icelake-H */
2444 	{ PCI_DEVICE(0x8086, 0x3dc8),
2445 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2446 	/* Jasperlake */
2447 	{ PCI_DEVICE(0x8086, 0x38c8),
2448 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2449 	{ PCI_DEVICE(0x8086, 0x4dc8),
2450 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2451 	/* Tigerlake */
2452 	{ PCI_DEVICE(0x8086, 0xa0c8),
2453 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2454 	/* Tigerlake-H */
2455 	{ PCI_DEVICE(0x8086, 0x43c8),
2456 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2457 	/* DG1 */
2458 	{ PCI_DEVICE(0x8086, 0x490d),
2459 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2460 	/* Alderlake-S */
2461 	{ PCI_DEVICE(0x8086, 0x7ad0),
2462 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2463 	/* Alderlake-P */
2464 	{ PCI_DEVICE(0x8086, 0x51c8),
2465 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2466 	/* Alderlake-M */
2467 	{ PCI_DEVICE(0x8086, 0x51cc),
2468 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2469 	/* Elkhart Lake */
2470 	{ PCI_DEVICE(0x8086, 0x4b55),
2471 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2472 	{ PCI_DEVICE(0x8086, 0x4b58),
2473 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2474 	/* Broxton-P(Apollolake) */
2475 	{ PCI_DEVICE(0x8086, 0x5a98),
2476 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2477 	/* Broxton-T */
2478 	{ PCI_DEVICE(0x8086, 0x1a98),
2479 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2480 	/* Gemini-Lake */
2481 	{ PCI_DEVICE(0x8086, 0x3198),
2482 	  .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2483 	/* Haswell */
2484 	{ PCI_DEVICE(0x8086, 0x0a0c),
2485 	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2486 	{ PCI_DEVICE(0x8086, 0x0c0c),
2487 	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2488 	{ PCI_DEVICE(0x8086, 0x0d0c),
2489 	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2490 	/* Broadwell */
2491 	{ PCI_DEVICE(0x8086, 0x160c),
2492 	  .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
2493 	/* 5 Series/3400 */
2494 	{ PCI_DEVICE(0x8086, 0x3b56),
2495 	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
2496 	/* Poulsbo */
2497 	{ PCI_DEVICE(0x8086, 0x811b),
2498 	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2499 	/* Oaktrail */
2500 	{ PCI_DEVICE(0x8086, 0x080a),
2501 	  .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2502 	/* BayTrail */
2503 	{ PCI_DEVICE(0x8086, 0x0f04),
2504 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
2505 	/* Braswell */
2506 	{ PCI_DEVICE(0x8086, 0x2284),
2507 	  .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
2508 	/* ICH6 */
2509 	{ PCI_DEVICE(0x8086, 0x2668),
2510 	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2511 	/* ICH7 */
2512 	{ PCI_DEVICE(0x8086, 0x27d8),
2513 	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2514 	/* ESB2 */
2515 	{ PCI_DEVICE(0x8086, 0x269a),
2516 	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2517 	/* ICH8 */
2518 	{ PCI_DEVICE(0x8086, 0x284b),
2519 	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2520 	/* ICH9 */
2521 	{ PCI_DEVICE(0x8086, 0x293e),
2522 	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2523 	/* ICH9 */
2524 	{ PCI_DEVICE(0x8086, 0x293f),
2525 	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2526 	/* ICH10 */
2527 	{ PCI_DEVICE(0x8086, 0x3a3e),
2528 	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2529 	/* ICH10 */
2530 	{ PCI_DEVICE(0x8086, 0x3a6e),
2531 	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2532 	/* Generic Intel */
2533 	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
2534 	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2535 	  .class_mask = 0xffffff,
2536 	  .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
2537 	/* ATI SB 450/600/700/800/900 */
2538 	{ PCI_DEVICE(0x1002, 0x437b),
2539 	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2540 	{ PCI_DEVICE(0x1002, 0x4383),
2541 	  .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2542 	/* AMD Hudson */
2543 	{ PCI_DEVICE(0x1022, 0x780d),
2544 	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
2545 	/* AMD, X370 & co */
2546 	{ PCI_DEVICE(0x1022, 0x1457),
2547 	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_AMD_SB },
2548 	/* AMD, X570 & co */
2549 	{ PCI_DEVICE(0x1022, 0x1487),
2550 	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_AMD_SB },
2551 	/* AMD Stoney */
2552 	{ PCI_DEVICE(0x1022, 0x157a),
2553 	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB |
2554 			 AZX_DCAPS_PM_RUNTIME },
2555 	/* AMD Raven */
2556 	{ PCI_DEVICE(0x1022, 0x15e3),
2557 	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_AMD_SB },
2558 	/* ATI HDMI */
2559 	{ PCI_DEVICE(0x1002, 0x0002),
2560 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2561 	  AZX_DCAPS_PM_RUNTIME },
2562 	{ PCI_DEVICE(0x1002, 0x1308),
2563 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2564 	{ PCI_DEVICE(0x1002, 0x157a),
2565 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2566 	{ PCI_DEVICE(0x1002, 0x15b3),
2567 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2568 	{ PCI_DEVICE(0x1002, 0x793b),
2569 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2570 	{ PCI_DEVICE(0x1002, 0x7919),
2571 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2572 	{ PCI_DEVICE(0x1002, 0x960f),
2573 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2574 	{ PCI_DEVICE(0x1002, 0x970f),
2575 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2576 	{ PCI_DEVICE(0x1002, 0x9840),
2577 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2578 	{ PCI_DEVICE(0x1002, 0xaa00),
2579 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2580 	{ PCI_DEVICE(0x1002, 0xaa08),
2581 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2582 	{ PCI_DEVICE(0x1002, 0xaa10),
2583 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2584 	{ PCI_DEVICE(0x1002, 0xaa18),
2585 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2586 	{ PCI_DEVICE(0x1002, 0xaa20),
2587 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2588 	{ PCI_DEVICE(0x1002, 0xaa28),
2589 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2590 	{ PCI_DEVICE(0x1002, 0xaa30),
2591 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2592 	{ PCI_DEVICE(0x1002, 0xaa38),
2593 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2594 	{ PCI_DEVICE(0x1002, 0xaa40),
2595 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2596 	{ PCI_DEVICE(0x1002, 0xaa48),
2597 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2598 	{ PCI_DEVICE(0x1002, 0xaa50),
2599 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2600 	{ PCI_DEVICE(0x1002, 0xaa58),
2601 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2602 	{ PCI_DEVICE(0x1002, 0xaa60),
2603 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2604 	{ PCI_DEVICE(0x1002, 0xaa68),
2605 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2606 	{ PCI_DEVICE(0x1002, 0xaa80),
2607 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2608 	{ PCI_DEVICE(0x1002, 0xaa88),
2609 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2610 	{ PCI_DEVICE(0x1002, 0xaa90),
2611 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2612 	{ PCI_DEVICE(0x1002, 0xaa98),
2613 	  .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2614 	{ PCI_DEVICE(0x1002, 0x9902),
2615 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2616 	{ PCI_DEVICE(0x1002, 0xaaa0),
2617 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2618 	{ PCI_DEVICE(0x1002, 0xaaa8),
2619 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2620 	{ PCI_DEVICE(0x1002, 0xaab0),
2621 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2622 	{ PCI_DEVICE(0x1002, 0xaac0),
2623 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2624 	  AZX_DCAPS_PM_RUNTIME },
2625 	{ PCI_DEVICE(0x1002, 0xaac8),
2626 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2627 	  AZX_DCAPS_PM_RUNTIME },
2628 	{ PCI_DEVICE(0x1002, 0xaad8),
2629 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2630 	  AZX_DCAPS_PM_RUNTIME },
2631 	{ PCI_DEVICE(0x1002, 0xaae0),
2632 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2633 	  AZX_DCAPS_PM_RUNTIME },
2634 	{ PCI_DEVICE(0x1002, 0xaae8),
2635 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2636 	  AZX_DCAPS_PM_RUNTIME },
2637 	{ PCI_DEVICE(0x1002, 0xaaf0),
2638 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2639 	  AZX_DCAPS_PM_RUNTIME },
2640 	{ PCI_DEVICE(0x1002, 0xaaf8),
2641 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2642 	  AZX_DCAPS_PM_RUNTIME },
2643 	{ PCI_DEVICE(0x1002, 0xab00),
2644 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2645 	  AZX_DCAPS_PM_RUNTIME },
2646 	{ PCI_DEVICE(0x1002, 0xab08),
2647 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2648 	  AZX_DCAPS_PM_RUNTIME },
2649 	{ PCI_DEVICE(0x1002, 0xab10),
2650 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2651 	  AZX_DCAPS_PM_RUNTIME },
2652 	{ PCI_DEVICE(0x1002, 0xab18),
2653 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2654 	  AZX_DCAPS_PM_RUNTIME },
2655 	{ PCI_DEVICE(0x1002, 0xab20),
2656 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2657 	  AZX_DCAPS_PM_RUNTIME },
2658 	{ PCI_DEVICE(0x1002, 0xab28),
2659 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2660 	  AZX_DCAPS_PM_RUNTIME },
2661 	{ PCI_DEVICE(0x1002, 0xab38),
2662 	  .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2663 	  AZX_DCAPS_PM_RUNTIME },
2664 	/* VIA VT8251/VT8237A */
2665 	{ PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2666 	/* VIA GFX VT7122/VX900 */
2667 	{ PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
2668 	/* VIA GFX VT6122/VX11 */
2669 	{ PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
2670 	/* SIS966 */
2671 	{ PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2672 	/* ULI M5461 */
2673 	{ PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2674 	/* NVIDIA MCP */
2675 	{ PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
2676 	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2677 	  .class_mask = 0xffffff,
2678 	  .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
2679 	/* Teradici */
2680 	{ PCI_DEVICE(0x6549, 0x1200),
2681 	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2682 	{ PCI_DEVICE(0x6549, 0x2200),
2683 	  .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2684 	/* Creative X-Fi (CA0110-IBG) */
2685 	/* CTHDA chips */
2686 	{ PCI_DEVICE(0x1102, 0x0010),
2687 	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
2688 	{ PCI_DEVICE(0x1102, 0x0012),
2689 	  .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
2690 #if !IS_ENABLED(CONFIG_SND_CTXFI)
2691 	/* the following entry conflicts with snd-ctxfi driver,
2692 	 * as ctxfi driver mutates from HD-audio to native mode with
2693 	 * a special command sequence.
2694 	 */
2695 	{ PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2696 	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2697 	  .class_mask = 0xffffff,
2698 	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2699 	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2700 #else
2701 	/* this entry seems still valid -- i.e. without emu20kx chip */
2702 	{ PCI_DEVICE(0x1102, 0x0009),
2703 	  .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2704 	  AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2705 #endif
2706 	/* CM8888 */
2707 	{ PCI_DEVICE(0x13f6, 0x5011),
2708 	  .driver_data = AZX_DRIVER_CMEDIA |
2709 	  AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
2710 	/* Vortex86MX */
2711 	{ PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
2712 	/* VMware HDAudio */
2713 	{ PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
2714 	/* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
2715 	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2716 	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2717 	  .class_mask = 0xffffff,
2718 	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2719 	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
2720 	  .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2721 	  .class_mask = 0xffffff,
2722 	  .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2723 	/* Zhaoxin */
2724 	{ PCI_DEVICE(0x1d17, 0x3288), .driver_data = AZX_DRIVER_ZHAOXIN },
2725 	{ 0, }
2726 };
2727 MODULE_DEVICE_TABLE(pci, azx_ids);
2728 
2729 /* pci_driver definition */
2730 static struct pci_driver azx_driver = {
2731 	.name = KBUILD_MODNAME,
2732 	.id_table = azx_ids,
2733 	.probe = azx_probe,
2734 	.remove = azx_remove,
2735 	.shutdown = azx_shutdown,
2736 	.driver = {
2737 		.pm = AZX_PM_OPS,
2738 	},
2739 };
2740 
2741 module_pci_driver(azx_driver);
2742