1 /* 2 * 3 * hda_intel.c - Implementation of primary alsa driver code base 4 * for Intel HD Audio. 5 * 6 * Copyright(c) 2004 Intel Corporation. All rights reserved. 7 * 8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de> 9 * PeiSen Hou <pshou@realtek.com.tw> 10 * 11 * This program is free software; you can redistribute it and/or modify it 12 * under the terms of the GNU General Public License as published by the Free 13 * Software Foundation; either version 2 of the License, or (at your option) 14 * any later version. 15 * 16 * This program is distributed in the hope that it will be useful, but WITHOUT 17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 19 * more details. 20 * 21 * You should have received a copy of the GNU General Public License along with 22 * this program; if not, write to the Free Software Foundation, Inc., 59 23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA. 24 * 25 * CONTACTS: 26 * 27 * Matt Jared matt.jared@intel.com 28 * Andy Kopp andy.kopp@intel.com 29 * Dan Kogan dan.d.kogan@intel.com 30 * 31 * CHANGES: 32 * 33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou 34 * 35 */ 36 37 #include <linux/delay.h> 38 #include <linux/interrupt.h> 39 #include <linux/kernel.h> 40 #include <linux/module.h> 41 #include <linux/dma-mapping.h> 42 #include <linux/moduleparam.h> 43 #include <linux/init.h> 44 #include <linux/slab.h> 45 #include <linux/pci.h> 46 #include <linux/mutex.h> 47 #include <linux/io.h> 48 #include <linux/pm_runtime.h> 49 #include <linux/clocksource.h> 50 #include <linux/time.h> 51 #include <linux/completion.h> 52 53 #ifdef CONFIG_X86 54 /* for snoop control */ 55 #include <asm/pgtable.h> 56 #include <asm/cacheflush.h> 57 #include <asm/cpufeature.h> 58 #endif 59 #include <sound/core.h> 60 #include <sound/initval.h> 61 #include <sound/hdaudio.h> 62 #include <sound/hda_i915.h> 63 #include <linux/vgaarb.h> 64 #include <linux/vga_switcheroo.h> 65 #include <linux/firmware.h> 66 #include "hda_codec.h" 67 #include "hda_controller.h" 68 #include "hda_intel.h" 69 70 #define CREATE_TRACE_POINTS 71 #include "hda_intel_trace.h" 72 73 /* position fix mode */ 74 enum { 75 POS_FIX_AUTO, 76 POS_FIX_LPIB, 77 POS_FIX_POSBUF, 78 POS_FIX_VIACOMBO, 79 POS_FIX_COMBO, 80 }; 81 82 /* Defines for ATI HD Audio support in SB450 south bridge */ 83 #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42 84 #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02 85 86 /* Defines for Nvidia HDA support */ 87 #define NVIDIA_HDA_TRANSREG_ADDR 0x4e 88 #define NVIDIA_HDA_ENABLE_COHBITS 0x0f 89 #define NVIDIA_HDA_ISTRM_COH 0x4d 90 #define NVIDIA_HDA_OSTRM_COH 0x4c 91 #define NVIDIA_HDA_ENABLE_COHBIT 0x01 92 93 /* Defines for Intel SCH HDA snoop control */ 94 #define INTEL_HDA_CGCTL 0x48 95 #define INTEL_HDA_CGCTL_MISCBDCGE (0x1 << 6) 96 #define INTEL_SCH_HDA_DEVC 0x78 97 #define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11) 98 99 /* Define IN stream 0 FIFO size offset in VIA controller */ 100 #define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90 101 /* Define VIA HD Audio Device ID*/ 102 #define VIA_HDAC_DEVICE_ID 0x3288 103 104 /* max number of SDs */ 105 /* ICH, ATI and VIA have 4 playback and 4 capture */ 106 #define ICH6_NUM_CAPTURE 4 107 #define ICH6_NUM_PLAYBACK 4 108 109 /* ULI has 6 playback and 5 capture */ 110 #define ULI_NUM_CAPTURE 5 111 #define ULI_NUM_PLAYBACK 6 112 113 /* ATI HDMI may have up to 8 playbacks and 0 capture */ 114 #define ATIHDMI_NUM_CAPTURE 0 115 #define ATIHDMI_NUM_PLAYBACK 8 116 117 /* TERA has 4 playback and 3 capture */ 118 #define TERA_NUM_CAPTURE 3 119 #define TERA_NUM_PLAYBACK 4 120 121 122 static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; 123 static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; 124 static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; 125 static char *model[SNDRV_CARDS]; 126 static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1}; 127 static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1}; 128 static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1}; 129 static int probe_only[SNDRV_CARDS]; 130 static int jackpoll_ms[SNDRV_CARDS]; 131 static int single_cmd = -1; 132 static int enable_msi = -1; 133 #ifdef CONFIG_SND_HDA_PATCH_LOADER 134 static char *patch[SNDRV_CARDS]; 135 #endif 136 #ifdef CONFIG_SND_HDA_INPUT_BEEP 137 static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = 138 CONFIG_SND_HDA_INPUT_BEEP_MODE}; 139 #endif 140 141 module_param_array(index, int, NULL, 0444); 142 MODULE_PARM_DESC(index, "Index value for Intel HD audio interface."); 143 module_param_array(id, charp, NULL, 0444); 144 MODULE_PARM_DESC(id, "ID string for Intel HD audio interface."); 145 module_param_array(enable, bool, NULL, 0444); 146 MODULE_PARM_DESC(enable, "Enable Intel HD audio interface."); 147 module_param_array(model, charp, NULL, 0444); 148 MODULE_PARM_DESC(model, "Use the given board model."); 149 module_param_array(position_fix, int, NULL, 0444); 150 MODULE_PARM_DESC(position_fix, "DMA pointer read method." 151 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO)."); 152 module_param_array(bdl_pos_adj, int, NULL, 0644); 153 MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset."); 154 module_param_array(probe_mask, int, NULL, 0444); 155 MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1)."); 156 module_param_array(probe_only, int, NULL, 0444); 157 MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization."); 158 module_param_array(jackpoll_ms, int, NULL, 0444); 159 MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)"); 160 module_param(single_cmd, bint, 0444); 161 MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs " 162 "(for debugging only)."); 163 module_param(enable_msi, bint, 0444); 164 MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)"); 165 #ifdef CONFIG_SND_HDA_PATCH_LOADER 166 module_param_array(patch, charp, NULL, 0444); 167 MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface."); 168 #endif 169 #ifdef CONFIG_SND_HDA_INPUT_BEEP 170 module_param_array(beep_mode, bool, NULL, 0444); 171 MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode " 172 "(0=off, 1=on) (default=1)."); 173 #endif 174 175 #ifdef CONFIG_PM 176 static int param_set_xint(const char *val, const struct kernel_param *kp); 177 static const struct kernel_param_ops param_ops_xint = { 178 .set = param_set_xint, 179 .get = param_get_int, 180 }; 181 #define param_check_xint param_check_int 182 183 static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT; 184 module_param(power_save, xint, 0644); 185 MODULE_PARM_DESC(power_save, "Automatic power-saving timeout " 186 "(in second, 0 = disable)."); 187 188 /* reset the HD-audio controller in power save mode. 189 * this may give more power-saving, but will take longer time to 190 * wake up. 191 */ 192 static bool power_save_controller = 1; 193 module_param(power_save_controller, bool, 0644); 194 MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode."); 195 #else 196 #define power_save 0 197 #endif /* CONFIG_PM */ 198 199 static int align_buffer_size = -1; 200 module_param(align_buffer_size, bint, 0644); 201 MODULE_PARM_DESC(align_buffer_size, 202 "Force buffer and period sizes to be multiple of 128 bytes."); 203 204 #ifdef CONFIG_X86 205 static int hda_snoop = -1; 206 module_param_named(snoop, hda_snoop, bint, 0444); 207 MODULE_PARM_DESC(snoop, "Enable/disable snooping"); 208 #else 209 #define hda_snoop true 210 #endif 211 212 213 MODULE_LICENSE("GPL"); 214 MODULE_SUPPORTED_DEVICE("{{Intel, ICH6}," 215 "{Intel, ICH6M}," 216 "{Intel, ICH7}," 217 "{Intel, ESB2}," 218 "{Intel, ICH8}," 219 "{Intel, ICH9}," 220 "{Intel, ICH10}," 221 "{Intel, PCH}," 222 "{Intel, CPT}," 223 "{Intel, PPT}," 224 "{Intel, LPT}," 225 "{Intel, LPT_LP}," 226 "{Intel, WPT_LP}," 227 "{Intel, SPT}," 228 "{Intel, SPT_LP}," 229 "{Intel, HPT}," 230 "{Intel, PBG}," 231 "{Intel, SCH}," 232 "{ATI, SB450}," 233 "{ATI, SB600}," 234 "{ATI, RS600}," 235 "{ATI, RS690}," 236 "{ATI, RS780}," 237 "{ATI, R600}," 238 "{ATI, RV630}," 239 "{ATI, RV610}," 240 "{ATI, RV670}," 241 "{ATI, RV635}," 242 "{ATI, RV620}," 243 "{ATI, RV770}," 244 "{VIA, VT8251}," 245 "{VIA, VT8237A}," 246 "{SiS, SIS966}," 247 "{ULI, M5461}}"); 248 MODULE_DESCRIPTION("Intel HDA driver"); 249 250 #if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO) 251 #if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI) 252 #define SUPPORT_VGA_SWITCHEROO 253 #endif 254 #endif 255 256 257 /* 258 */ 259 260 /* driver types */ 261 enum { 262 AZX_DRIVER_ICH, 263 AZX_DRIVER_PCH, 264 AZX_DRIVER_SCH, 265 AZX_DRIVER_HDMI, 266 AZX_DRIVER_ATI, 267 AZX_DRIVER_ATIHDMI, 268 AZX_DRIVER_ATIHDMI_NS, 269 AZX_DRIVER_VIA, 270 AZX_DRIVER_SIS, 271 AZX_DRIVER_ULI, 272 AZX_DRIVER_NVIDIA, 273 AZX_DRIVER_TERA, 274 AZX_DRIVER_CTX, 275 AZX_DRIVER_CTHDA, 276 AZX_DRIVER_CMEDIA, 277 AZX_DRIVER_GENERIC, 278 AZX_NUM_DRIVERS, /* keep this as last entry */ 279 }; 280 281 #define azx_get_snoop_type(chip) \ 282 (((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10) 283 #define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10) 284 285 /* quirks for old Intel chipsets */ 286 #define AZX_DCAPS_INTEL_ICH \ 287 (AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE) 288 289 /* quirks for Intel PCH */ 290 #define AZX_DCAPS_INTEL_PCH_BASE \ 291 (AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\ 292 AZX_DCAPS_SNOOP_TYPE(SCH)) 293 294 /* PCH up to IVB; no runtime PM */ 295 #define AZX_DCAPS_INTEL_PCH_NOPM \ 296 (AZX_DCAPS_INTEL_PCH_BASE) 297 298 /* PCH for HSW/BDW; with runtime PM */ 299 #define AZX_DCAPS_INTEL_PCH \ 300 (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME) 301 302 /* HSW HDMI */ 303 #define AZX_DCAPS_INTEL_HASWELL \ 304 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\ 305 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_POWERWELL |\ 306 AZX_DCAPS_SNOOP_TYPE(SCH)) 307 308 /* Broadwell HDMI can't use position buffer reliably, force to use LPIB */ 309 #define AZX_DCAPS_INTEL_BROADWELL \ 310 (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\ 311 AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_POWERWELL |\ 312 AZX_DCAPS_SNOOP_TYPE(SCH)) 313 314 #define AZX_DCAPS_INTEL_BAYTRAIL \ 315 (AZX_DCAPS_INTEL_PCH_NOPM | AZX_DCAPS_I915_POWERWELL) 316 317 #define AZX_DCAPS_INTEL_BRASWELL \ 318 (AZX_DCAPS_INTEL_PCH | AZX_DCAPS_I915_POWERWELL) 319 320 #define AZX_DCAPS_INTEL_SKYLAKE \ 321 (AZX_DCAPS_INTEL_PCH | AZX_DCAPS_SEPARATE_STREAM_TAG |\ 322 AZX_DCAPS_I915_POWERWELL) 323 324 #define AZX_DCAPS_INTEL_BROXTON \ 325 (AZX_DCAPS_INTEL_PCH | AZX_DCAPS_SEPARATE_STREAM_TAG |\ 326 AZX_DCAPS_I915_POWERWELL) 327 328 /* quirks for ATI SB / AMD Hudson */ 329 #define AZX_DCAPS_PRESET_ATI_SB \ 330 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB |\ 331 AZX_DCAPS_SNOOP_TYPE(ATI)) 332 333 /* quirks for ATI/AMD HDMI */ 334 #define AZX_DCAPS_PRESET_ATI_HDMI \ 335 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB|\ 336 AZX_DCAPS_NO_MSI64) 337 338 /* quirks for ATI HDMI with snoop off */ 339 #define AZX_DCAPS_PRESET_ATI_HDMI_NS \ 340 (AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF) 341 342 /* quirks for Nvidia */ 343 #define AZX_DCAPS_PRESET_NVIDIA \ 344 (AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\ 345 AZX_DCAPS_SNOOP_TYPE(NVIDIA)) 346 347 #define AZX_DCAPS_PRESET_CTHDA \ 348 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\ 349 AZX_DCAPS_NO_64BIT |\ 350 AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF) 351 352 /* 353 * vga_switcheroo support 354 */ 355 #ifdef SUPPORT_VGA_SWITCHEROO 356 #define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo) 357 #else 358 #define use_vga_switcheroo(chip) 0 359 #endif 360 361 #define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \ 362 ((pci)->device == 0x0c0c) || \ 363 ((pci)->device == 0x0d0c) || \ 364 ((pci)->device == 0x160c)) 365 366 #define IS_SKL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa170) 367 #define IS_SKL_LP(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9d70) 368 #define IS_KBL(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa171) 369 #define IS_KBL_LP(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x9d71) 370 #define IS_KBL_H(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0xa2f0) 371 #define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98) 372 #define IS_SKL_PLUS(pci) (IS_SKL(pci) || IS_SKL_LP(pci) || IS_BXT(pci)) || \ 373 IS_KBL(pci) || IS_KBL_LP(pci) || IS_KBL_H(pci) 374 375 static char *driver_short_names[] = { 376 [AZX_DRIVER_ICH] = "HDA Intel", 377 [AZX_DRIVER_PCH] = "HDA Intel PCH", 378 [AZX_DRIVER_SCH] = "HDA Intel MID", 379 [AZX_DRIVER_HDMI] = "HDA Intel HDMI", 380 [AZX_DRIVER_ATI] = "HDA ATI SB", 381 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI", 382 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI", 383 [AZX_DRIVER_VIA] = "HDA VIA VT82xx", 384 [AZX_DRIVER_SIS] = "HDA SIS966", 385 [AZX_DRIVER_ULI] = "HDA ULI M5461", 386 [AZX_DRIVER_NVIDIA] = "HDA NVidia", 387 [AZX_DRIVER_TERA] = "HDA Teradici", 388 [AZX_DRIVER_CTX] = "HDA Creative", 389 [AZX_DRIVER_CTHDA] = "HDA Creative", 390 [AZX_DRIVER_CMEDIA] = "HDA C-Media", 391 [AZX_DRIVER_GENERIC] = "HD-Audio Generic", 392 }; 393 394 #ifdef CONFIG_X86 395 static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on) 396 { 397 int pages; 398 399 if (azx_snoop(chip)) 400 return; 401 if (!dmab || !dmab->area || !dmab->bytes) 402 return; 403 404 #ifdef CONFIG_SND_DMA_SGBUF 405 if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) { 406 struct snd_sg_buf *sgbuf = dmab->private_data; 407 if (chip->driver_type == AZX_DRIVER_CMEDIA) 408 return; /* deal with only CORB/RIRB buffers */ 409 if (on) 410 set_pages_array_wc(sgbuf->page_table, sgbuf->pages); 411 else 412 set_pages_array_wb(sgbuf->page_table, sgbuf->pages); 413 return; 414 } 415 #endif 416 417 pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT; 418 if (on) 419 set_memory_wc((unsigned long)dmab->area, pages); 420 else 421 set_memory_wb((unsigned long)dmab->area, pages); 422 } 423 424 static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf, 425 bool on) 426 { 427 __mark_pages_wc(chip, buf, on); 428 } 429 static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev, 430 struct snd_pcm_substream *substream, bool on) 431 { 432 if (azx_dev->wc_marked != on) { 433 __mark_pages_wc(chip, snd_pcm_get_dma_buf(substream), on); 434 azx_dev->wc_marked = on; 435 } 436 } 437 #else 438 /* NOP for other archs */ 439 static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf, 440 bool on) 441 { 442 } 443 static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev, 444 struct snd_pcm_substream *substream, bool on) 445 { 446 } 447 #endif 448 449 static int azx_acquire_irq(struct azx *chip, int do_disconnect); 450 451 /* 452 * initialize the PCI registers 453 */ 454 /* update bits in a PCI register byte */ 455 static void update_pci_byte(struct pci_dev *pci, unsigned int reg, 456 unsigned char mask, unsigned char val) 457 { 458 unsigned char data; 459 460 pci_read_config_byte(pci, reg, &data); 461 data &= ~mask; 462 data |= (val & mask); 463 pci_write_config_byte(pci, reg, data); 464 } 465 466 static void azx_init_pci(struct azx *chip) 467 { 468 int snoop_type = azx_get_snoop_type(chip); 469 470 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44) 471 * TCSEL == Traffic Class Select Register, which sets PCI express QOS 472 * Ensuring these bits are 0 clears playback static on some HD Audio 473 * codecs. 474 * The PCI register TCSEL is defined in the Intel manuals. 475 */ 476 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) { 477 dev_dbg(chip->card->dev, "Clearing TCSEL\n"); 478 update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0); 479 } 480 481 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio, 482 * we need to enable snoop. 483 */ 484 if (snoop_type == AZX_SNOOP_TYPE_ATI) { 485 dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n", 486 azx_snoop(chip)); 487 update_pci_byte(chip->pci, 488 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07, 489 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0); 490 } 491 492 /* For NVIDIA HDA, enable snoop */ 493 if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) { 494 dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n", 495 azx_snoop(chip)); 496 update_pci_byte(chip->pci, 497 NVIDIA_HDA_TRANSREG_ADDR, 498 0x0f, NVIDIA_HDA_ENABLE_COHBITS); 499 update_pci_byte(chip->pci, 500 NVIDIA_HDA_ISTRM_COH, 501 0x01, NVIDIA_HDA_ENABLE_COHBIT); 502 update_pci_byte(chip->pci, 503 NVIDIA_HDA_OSTRM_COH, 504 0x01, NVIDIA_HDA_ENABLE_COHBIT); 505 } 506 507 /* Enable SCH/PCH snoop if needed */ 508 if (snoop_type == AZX_SNOOP_TYPE_SCH) { 509 unsigned short snoop; 510 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop); 511 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) || 512 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) { 513 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP; 514 if (!azx_snoop(chip)) 515 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP; 516 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop); 517 pci_read_config_word(chip->pci, 518 INTEL_SCH_HDA_DEVC, &snoop); 519 } 520 dev_dbg(chip->card->dev, "SCH snoop: %s\n", 521 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ? 522 "Disabled" : "Enabled"); 523 } 524 } 525 526 /* 527 * In BXT-P A0, HD-Audio DMA requests is later than expected, 528 * and makes an audio stream sensitive to system latencies when 529 * 24/32 bits are playing. 530 * Adjusting threshold of DMA fifo to force the DMA request 531 * sooner to improve latency tolerance at the expense of power. 532 */ 533 static void bxt_reduce_dma_latency(struct azx *chip) 534 { 535 u32 val; 536 537 val = azx_readl(chip, SKL_EM4L); 538 val &= (0x3 << 20); 539 azx_writel(chip, SKL_EM4L, val); 540 } 541 542 static void hda_intel_init_chip(struct azx *chip, bool full_reset) 543 { 544 struct hdac_bus *bus = azx_bus(chip); 545 struct pci_dev *pci = chip->pci; 546 u32 val; 547 548 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) 549 snd_hdac_set_codec_wakeup(bus, true); 550 if (IS_SKL_PLUS(pci)) { 551 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val); 552 val = val & ~INTEL_HDA_CGCTL_MISCBDCGE; 553 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val); 554 } 555 azx_init_chip(chip, full_reset); 556 if (IS_SKL_PLUS(pci)) { 557 pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val); 558 val = val | INTEL_HDA_CGCTL_MISCBDCGE; 559 pci_write_config_dword(pci, INTEL_HDA_CGCTL, val); 560 } 561 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) 562 snd_hdac_set_codec_wakeup(bus, false); 563 564 /* reduce dma latency to avoid noise */ 565 if (IS_BXT(pci)) 566 bxt_reduce_dma_latency(chip); 567 } 568 569 /* calculate runtime delay from LPIB */ 570 static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev, 571 unsigned int pos) 572 { 573 struct snd_pcm_substream *substream = azx_dev->core.substream; 574 int stream = substream->stream; 575 unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev); 576 int delay; 577 578 if (stream == SNDRV_PCM_STREAM_PLAYBACK) 579 delay = pos - lpib_pos; 580 else 581 delay = lpib_pos - pos; 582 if (delay < 0) { 583 if (delay >= azx_dev->core.delay_negative_threshold) 584 delay = 0; 585 else 586 delay += azx_dev->core.bufsize; 587 } 588 589 if (delay >= azx_dev->core.period_bytes) { 590 dev_info(chip->card->dev, 591 "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n", 592 delay, azx_dev->core.period_bytes); 593 delay = 0; 594 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY; 595 chip->get_delay[stream] = NULL; 596 } 597 598 return bytes_to_frames(substream->runtime, delay); 599 } 600 601 static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev); 602 603 /* called from IRQ */ 604 static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev) 605 { 606 struct hda_intel *hda = container_of(chip, struct hda_intel, chip); 607 int ok; 608 609 ok = azx_position_ok(chip, azx_dev); 610 if (ok == 1) { 611 azx_dev->irq_pending = 0; 612 return ok; 613 } else if (ok == 0) { 614 /* bogus IRQ, process it later */ 615 azx_dev->irq_pending = 1; 616 schedule_work(&hda->irq_pending_work); 617 } 618 return 0; 619 } 620 621 /* Enable/disable i915 display power for the link */ 622 static int azx_intel_link_power(struct azx *chip, bool enable) 623 { 624 struct hdac_bus *bus = azx_bus(chip); 625 626 return snd_hdac_display_power(bus, enable); 627 } 628 629 /* 630 * Check whether the current DMA position is acceptable for updating 631 * periods. Returns non-zero if it's OK. 632 * 633 * Many HD-audio controllers appear pretty inaccurate about 634 * the update-IRQ timing. The IRQ is issued before actually the 635 * data is processed. So, we need to process it afterwords in a 636 * workqueue. 637 */ 638 static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev) 639 { 640 struct snd_pcm_substream *substream = azx_dev->core.substream; 641 int stream = substream->stream; 642 u32 wallclk; 643 unsigned int pos; 644 645 wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk; 646 if (wallclk < (azx_dev->core.period_wallclk * 2) / 3) 647 return -1; /* bogus (too early) interrupt */ 648 649 if (chip->get_position[stream]) 650 pos = chip->get_position[stream](chip, azx_dev); 651 else { /* use the position buffer as default */ 652 pos = azx_get_pos_posbuf(chip, azx_dev); 653 if (!pos || pos == (u32)-1) { 654 dev_info(chip->card->dev, 655 "Invalid position buffer, using LPIB read method instead.\n"); 656 chip->get_position[stream] = azx_get_pos_lpib; 657 if (chip->get_position[0] == azx_get_pos_lpib && 658 chip->get_position[1] == azx_get_pos_lpib) 659 azx_bus(chip)->use_posbuf = false; 660 pos = azx_get_pos_lpib(chip, azx_dev); 661 chip->get_delay[stream] = NULL; 662 } else { 663 chip->get_position[stream] = azx_get_pos_posbuf; 664 if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY) 665 chip->get_delay[stream] = azx_get_delay_from_lpib; 666 } 667 } 668 669 if (pos >= azx_dev->core.bufsize) 670 pos = 0; 671 672 if (WARN_ONCE(!azx_dev->core.period_bytes, 673 "hda-intel: zero azx_dev->period_bytes")) 674 return -1; /* this shouldn't happen! */ 675 if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 && 676 pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2) 677 /* NG - it's below the first next period boundary */ 678 return chip->bdl_pos_adj ? 0 : -1; 679 azx_dev->core.start_wallclk += wallclk; 680 return 1; /* OK, it's fine */ 681 } 682 683 /* 684 * The work for pending PCM period updates. 685 */ 686 static void azx_irq_pending_work(struct work_struct *work) 687 { 688 struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work); 689 struct azx *chip = &hda->chip; 690 struct hdac_bus *bus = azx_bus(chip); 691 struct hdac_stream *s; 692 int pending, ok; 693 694 if (!hda->irq_pending_warned) { 695 dev_info(chip->card->dev, 696 "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n", 697 chip->card->number); 698 hda->irq_pending_warned = 1; 699 } 700 701 for (;;) { 702 pending = 0; 703 spin_lock_irq(&bus->reg_lock); 704 list_for_each_entry(s, &bus->stream_list, list) { 705 struct azx_dev *azx_dev = stream_to_azx_dev(s); 706 if (!azx_dev->irq_pending || 707 !s->substream || 708 !s->running) 709 continue; 710 ok = azx_position_ok(chip, azx_dev); 711 if (ok > 0) { 712 azx_dev->irq_pending = 0; 713 spin_unlock(&bus->reg_lock); 714 snd_pcm_period_elapsed(s->substream); 715 spin_lock(&bus->reg_lock); 716 } else if (ok < 0) { 717 pending = 0; /* too early */ 718 } else 719 pending++; 720 } 721 spin_unlock_irq(&bus->reg_lock); 722 if (!pending) 723 return; 724 msleep(1); 725 } 726 } 727 728 /* clear irq_pending flags and assure no on-going workq */ 729 static void azx_clear_irq_pending(struct azx *chip) 730 { 731 struct hdac_bus *bus = azx_bus(chip); 732 struct hdac_stream *s; 733 734 spin_lock_irq(&bus->reg_lock); 735 list_for_each_entry(s, &bus->stream_list, list) { 736 struct azx_dev *azx_dev = stream_to_azx_dev(s); 737 azx_dev->irq_pending = 0; 738 } 739 spin_unlock_irq(&bus->reg_lock); 740 } 741 742 static int azx_acquire_irq(struct azx *chip, int do_disconnect) 743 { 744 struct hdac_bus *bus = azx_bus(chip); 745 746 if (request_irq(chip->pci->irq, azx_interrupt, 747 chip->msi ? 0 : IRQF_SHARED, 748 chip->card->irq_descr, chip)) { 749 dev_err(chip->card->dev, 750 "unable to grab IRQ %d, disabling device\n", 751 chip->pci->irq); 752 if (do_disconnect) 753 snd_card_disconnect(chip->card); 754 return -1; 755 } 756 bus->irq = chip->pci->irq; 757 pci_intx(chip->pci, !chip->msi); 758 return 0; 759 } 760 761 /* get the current DMA position with correction on VIA chips */ 762 static unsigned int azx_via_get_position(struct azx *chip, 763 struct azx_dev *azx_dev) 764 { 765 unsigned int link_pos, mini_pos, bound_pos; 766 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos; 767 unsigned int fifo_size; 768 769 link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev)); 770 if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) { 771 /* Playback, no problem using link position */ 772 return link_pos; 773 } 774 775 /* Capture */ 776 /* For new chipset, 777 * use mod to get the DMA position just like old chipset 778 */ 779 mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf); 780 mod_dma_pos %= azx_dev->core.period_bytes; 781 782 /* azx_dev->fifo_size can't get FIFO size of in stream. 783 * Get from base address + offset. 784 */ 785 fifo_size = readw(azx_bus(chip)->remap_addr + 786 VIA_IN_STREAM0_FIFO_SIZE_OFFSET); 787 788 if (azx_dev->insufficient) { 789 /* Link position never gather than FIFO size */ 790 if (link_pos <= fifo_size) 791 return 0; 792 793 azx_dev->insufficient = 0; 794 } 795 796 if (link_pos <= fifo_size) 797 mini_pos = azx_dev->core.bufsize + link_pos - fifo_size; 798 else 799 mini_pos = link_pos - fifo_size; 800 801 /* Find nearest previous boudary */ 802 mod_mini_pos = mini_pos % azx_dev->core.period_bytes; 803 mod_link_pos = link_pos % azx_dev->core.period_bytes; 804 if (mod_link_pos >= fifo_size) 805 bound_pos = link_pos - mod_link_pos; 806 else if (mod_dma_pos >= mod_mini_pos) 807 bound_pos = mini_pos - mod_mini_pos; 808 else { 809 bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes; 810 if (bound_pos >= azx_dev->core.bufsize) 811 bound_pos = 0; 812 } 813 814 /* Calculate real DMA position we want */ 815 return bound_pos + mod_dma_pos; 816 } 817 818 #ifdef CONFIG_PM 819 static DEFINE_MUTEX(card_list_lock); 820 static LIST_HEAD(card_list); 821 822 static void azx_add_card_list(struct azx *chip) 823 { 824 struct hda_intel *hda = container_of(chip, struct hda_intel, chip); 825 mutex_lock(&card_list_lock); 826 list_add(&hda->list, &card_list); 827 mutex_unlock(&card_list_lock); 828 } 829 830 static void azx_del_card_list(struct azx *chip) 831 { 832 struct hda_intel *hda = container_of(chip, struct hda_intel, chip); 833 mutex_lock(&card_list_lock); 834 list_del_init(&hda->list); 835 mutex_unlock(&card_list_lock); 836 } 837 838 /* trigger power-save check at writing parameter */ 839 static int param_set_xint(const char *val, const struct kernel_param *kp) 840 { 841 struct hda_intel *hda; 842 struct azx *chip; 843 int prev = power_save; 844 int ret = param_set_int(val, kp); 845 846 if (ret || prev == power_save) 847 return ret; 848 849 mutex_lock(&card_list_lock); 850 list_for_each_entry(hda, &card_list, list) { 851 chip = &hda->chip; 852 if (!hda->probe_continued || chip->disabled) 853 continue; 854 snd_hda_set_power_save(&chip->bus, power_save * 1000); 855 } 856 mutex_unlock(&card_list_lock); 857 return 0; 858 } 859 #else 860 #define azx_add_card_list(chip) /* NOP */ 861 #define azx_del_card_list(chip) /* NOP */ 862 #endif /* CONFIG_PM */ 863 864 #if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO) 865 /* 866 * power management 867 */ 868 static int azx_suspend(struct device *dev) 869 { 870 struct snd_card *card = dev_get_drvdata(dev); 871 struct azx *chip; 872 struct hda_intel *hda; 873 struct hdac_bus *bus; 874 875 if (!card) 876 return 0; 877 878 chip = card->private_data; 879 hda = container_of(chip, struct hda_intel, chip); 880 if (chip->disabled || hda->init_failed || !chip->running) 881 return 0; 882 883 bus = azx_bus(chip); 884 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot); 885 azx_clear_irq_pending(chip); 886 azx_stop_chip(chip); 887 azx_enter_link_reset(chip); 888 if (bus->irq >= 0) { 889 free_irq(bus->irq, chip); 890 bus->irq = -1; 891 } 892 893 if (chip->msi) 894 pci_disable_msi(chip->pci); 895 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL 896 && hda->need_i915_power) 897 snd_hdac_display_power(bus, false); 898 899 trace_azx_suspend(chip); 900 return 0; 901 } 902 903 static int azx_resume(struct device *dev) 904 { 905 struct pci_dev *pci = to_pci_dev(dev); 906 struct snd_card *card = dev_get_drvdata(dev); 907 struct azx *chip; 908 struct hda_intel *hda; 909 struct hdac_bus *bus; 910 911 if (!card) 912 return 0; 913 914 chip = card->private_data; 915 hda = container_of(chip, struct hda_intel, chip); 916 bus = azx_bus(chip); 917 if (chip->disabled || hda->init_failed || !chip->running) 918 return 0; 919 920 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) { 921 snd_hdac_display_power(bus, true); 922 if (hda->need_i915_power) 923 snd_hdac_i915_set_bclk(bus); 924 } 925 926 if (chip->msi) 927 if (pci_enable_msi(pci) < 0) 928 chip->msi = 0; 929 if (azx_acquire_irq(chip, 1) < 0) 930 return -EIO; 931 azx_init_pci(chip); 932 933 hda_intel_init_chip(chip, true); 934 935 /* power down again for link-controlled chips */ 936 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) && 937 !hda->need_i915_power) 938 snd_hdac_display_power(bus, false); 939 940 snd_power_change_state(card, SNDRV_CTL_POWER_D0); 941 942 trace_azx_resume(chip); 943 return 0; 944 } 945 #endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */ 946 947 #ifdef CONFIG_PM_SLEEP 948 /* put codec down to D3 at hibernation for Intel SKL+; 949 * otherwise BIOS may still access the codec and screw up the driver 950 */ 951 static int azx_freeze_noirq(struct device *dev) 952 { 953 struct pci_dev *pci = to_pci_dev(dev); 954 955 if (IS_SKL_PLUS(pci)) 956 pci_set_power_state(pci, PCI_D3hot); 957 958 return 0; 959 } 960 961 static int azx_thaw_noirq(struct device *dev) 962 { 963 struct pci_dev *pci = to_pci_dev(dev); 964 965 if (IS_SKL_PLUS(pci)) 966 pci_set_power_state(pci, PCI_D0); 967 968 return 0; 969 } 970 #endif /* CONFIG_PM_SLEEP */ 971 972 #ifdef CONFIG_PM 973 static int azx_runtime_suspend(struct device *dev) 974 { 975 struct snd_card *card = dev_get_drvdata(dev); 976 struct azx *chip; 977 struct hda_intel *hda; 978 979 if (!card) 980 return 0; 981 982 chip = card->private_data; 983 hda = container_of(chip, struct hda_intel, chip); 984 if (chip->disabled || hda->init_failed) 985 return 0; 986 987 if (!azx_has_pm_runtime(chip)) 988 return 0; 989 990 /* enable controller wake up event */ 991 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) | 992 STATESTS_INT_MASK); 993 994 azx_stop_chip(chip); 995 azx_enter_link_reset(chip); 996 azx_clear_irq_pending(chip); 997 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL 998 && hda->need_i915_power) 999 snd_hdac_display_power(azx_bus(chip), false); 1000 1001 trace_azx_runtime_suspend(chip); 1002 return 0; 1003 } 1004 1005 static int azx_runtime_resume(struct device *dev) 1006 { 1007 struct snd_card *card = dev_get_drvdata(dev); 1008 struct azx *chip; 1009 struct hda_intel *hda; 1010 struct hdac_bus *bus; 1011 struct hda_codec *codec; 1012 int status; 1013 1014 if (!card) 1015 return 0; 1016 1017 chip = card->private_data; 1018 hda = container_of(chip, struct hda_intel, chip); 1019 bus = azx_bus(chip); 1020 if (chip->disabled || hda->init_failed) 1021 return 0; 1022 1023 if (!azx_has_pm_runtime(chip)) 1024 return 0; 1025 1026 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) { 1027 snd_hdac_display_power(bus, true); 1028 if (hda->need_i915_power) 1029 snd_hdac_i915_set_bclk(bus); 1030 } 1031 1032 /* Read STATESTS before controller reset */ 1033 status = azx_readw(chip, STATESTS); 1034 1035 azx_init_pci(chip); 1036 hda_intel_init_chip(chip, true); 1037 1038 if (status) { 1039 list_for_each_codec(codec, &chip->bus) 1040 if (status & (1 << codec->addr)) 1041 schedule_delayed_work(&codec->jackpoll_work, 1042 codec->jackpoll_interval); 1043 } 1044 1045 /* disable controller Wake Up event*/ 1046 azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) & 1047 ~STATESTS_INT_MASK); 1048 1049 /* power down again for link-controlled chips */ 1050 if ((chip->driver_caps & AZX_DCAPS_I915_POWERWELL) && 1051 !hda->need_i915_power) 1052 snd_hdac_display_power(bus, false); 1053 1054 trace_azx_runtime_resume(chip); 1055 return 0; 1056 } 1057 1058 static int azx_runtime_idle(struct device *dev) 1059 { 1060 struct snd_card *card = dev_get_drvdata(dev); 1061 struct azx *chip; 1062 struct hda_intel *hda; 1063 1064 if (!card) 1065 return 0; 1066 1067 chip = card->private_data; 1068 hda = container_of(chip, struct hda_intel, chip); 1069 if (chip->disabled || hda->init_failed) 1070 return 0; 1071 1072 if (!power_save_controller || !azx_has_pm_runtime(chip) || 1073 azx_bus(chip)->codec_powered || !chip->running) 1074 return -EBUSY; 1075 1076 return 0; 1077 } 1078 1079 static const struct dev_pm_ops azx_pm = { 1080 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume) 1081 #ifdef CONFIG_PM_SLEEP 1082 .freeze_noirq = azx_freeze_noirq, 1083 .thaw_noirq = azx_thaw_noirq, 1084 #endif 1085 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle) 1086 }; 1087 1088 #define AZX_PM_OPS &azx_pm 1089 #else 1090 #define AZX_PM_OPS NULL 1091 #endif /* CONFIG_PM */ 1092 1093 1094 static int azx_probe_continue(struct azx *chip); 1095 1096 #ifdef SUPPORT_VGA_SWITCHEROO 1097 static struct pci_dev *get_bound_vga(struct pci_dev *pci); 1098 1099 static void azx_vs_set_state(struct pci_dev *pci, 1100 enum vga_switcheroo_state state) 1101 { 1102 struct snd_card *card = pci_get_drvdata(pci); 1103 struct azx *chip = card->private_data; 1104 struct hda_intel *hda = container_of(chip, struct hda_intel, chip); 1105 bool disabled; 1106 1107 wait_for_completion(&hda->probe_wait); 1108 if (hda->init_failed) 1109 return; 1110 1111 disabled = (state == VGA_SWITCHEROO_OFF); 1112 if (chip->disabled == disabled) 1113 return; 1114 1115 if (!hda->probe_continued) { 1116 chip->disabled = disabled; 1117 if (!disabled) { 1118 dev_info(chip->card->dev, 1119 "Start delayed initialization\n"); 1120 if (azx_probe_continue(chip) < 0) { 1121 dev_err(chip->card->dev, "initialization error\n"); 1122 hda->init_failed = true; 1123 } 1124 } 1125 } else { 1126 dev_info(chip->card->dev, "%s via vga_switcheroo\n", 1127 disabled ? "Disabling" : "Enabling"); 1128 if (disabled) { 1129 pm_runtime_put_sync_suspend(card->dev); 1130 azx_suspend(card->dev); 1131 /* when we get suspended by vga_switcheroo we end up in D3cold, 1132 * however we have no ACPI handle, so pci/acpi can't put us there, 1133 * put ourselves there */ 1134 pci->current_state = PCI_D3cold; 1135 chip->disabled = true; 1136 if (snd_hda_lock_devices(&chip->bus)) 1137 dev_warn(chip->card->dev, 1138 "Cannot lock devices!\n"); 1139 } else { 1140 snd_hda_unlock_devices(&chip->bus); 1141 pm_runtime_get_noresume(card->dev); 1142 chip->disabled = false; 1143 azx_resume(card->dev); 1144 } 1145 } 1146 } 1147 1148 static bool azx_vs_can_switch(struct pci_dev *pci) 1149 { 1150 struct snd_card *card = pci_get_drvdata(pci); 1151 struct azx *chip = card->private_data; 1152 struct hda_intel *hda = container_of(chip, struct hda_intel, chip); 1153 1154 wait_for_completion(&hda->probe_wait); 1155 if (hda->init_failed) 1156 return false; 1157 if (chip->disabled || !hda->probe_continued) 1158 return true; 1159 if (snd_hda_lock_devices(&chip->bus)) 1160 return false; 1161 snd_hda_unlock_devices(&chip->bus); 1162 return true; 1163 } 1164 1165 static void init_vga_switcheroo(struct azx *chip) 1166 { 1167 struct hda_intel *hda = container_of(chip, struct hda_intel, chip); 1168 struct pci_dev *p = get_bound_vga(chip->pci); 1169 if (p) { 1170 dev_info(chip->card->dev, 1171 "Handle vga_switcheroo audio client\n"); 1172 hda->use_vga_switcheroo = 1; 1173 pci_dev_put(p); 1174 } 1175 } 1176 1177 static const struct vga_switcheroo_client_ops azx_vs_ops = { 1178 .set_gpu_state = azx_vs_set_state, 1179 .can_switch = azx_vs_can_switch, 1180 }; 1181 1182 static int register_vga_switcheroo(struct azx *chip) 1183 { 1184 struct hda_intel *hda = container_of(chip, struct hda_intel, chip); 1185 int err; 1186 1187 if (!hda->use_vga_switcheroo) 1188 return 0; 1189 /* FIXME: currently only handling DIS controller 1190 * is there any machine with two switchable HDMI audio controllers? 1191 */ 1192 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops, 1193 VGA_SWITCHEROO_DIS); 1194 if (err < 0) 1195 return err; 1196 hda->vga_switcheroo_registered = 1; 1197 1198 /* register as an optimus hdmi audio power domain */ 1199 vga_switcheroo_init_domain_pm_optimus_hdmi_audio(chip->card->dev, 1200 &hda->hdmi_pm_domain); 1201 return 0; 1202 } 1203 #else 1204 #define init_vga_switcheroo(chip) /* NOP */ 1205 #define register_vga_switcheroo(chip) 0 1206 #define check_hdmi_disabled(pci) false 1207 #endif /* SUPPORT_VGA_SWITCHER */ 1208 1209 /* 1210 * destructor 1211 */ 1212 static int azx_free(struct azx *chip) 1213 { 1214 struct pci_dev *pci = chip->pci; 1215 struct hda_intel *hda = container_of(chip, struct hda_intel, chip); 1216 struct hdac_bus *bus = azx_bus(chip); 1217 1218 if (azx_has_pm_runtime(chip) && chip->running) 1219 pm_runtime_get_noresume(&pci->dev); 1220 1221 azx_del_card_list(chip); 1222 1223 hda->init_failed = 1; /* to be sure */ 1224 complete_all(&hda->probe_wait); 1225 1226 if (use_vga_switcheroo(hda)) { 1227 if (chip->disabled && hda->probe_continued) 1228 snd_hda_unlock_devices(&chip->bus); 1229 if (hda->vga_switcheroo_registered) { 1230 vga_switcheroo_unregister_client(chip->pci); 1231 vga_switcheroo_fini_domain_pm_ops(chip->card->dev); 1232 } 1233 } 1234 1235 if (bus->chip_init) { 1236 azx_clear_irq_pending(chip); 1237 azx_stop_all_streams(chip); 1238 azx_stop_chip(chip); 1239 } 1240 1241 if (bus->irq >= 0) 1242 free_irq(bus->irq, (void*)chip); 1243 if (chip->msi) 1244 pci_disable_msi(chip->pci); 1245 iounmap(bus->remap_addr); 1246 1247 azx_free_stream_pages(chip); 1248 azx_free_streams(chip); 1249 snd_hdac_bus_exit(bus); 1250 1251 if (chip->region_requested) 1252 pci_release_regions(chip->pci); 1253 1254 pci_disable_device(chip->pci); 1255 #ifdef CONFIG_SND_HDA_PATCH_LOADER 1256 release_firmware(chip->fw); 1257 #endif 1258 1259 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) { 1260 if (hda->need_i915_power) 1261 snd_hdac_display_power(bus, false); 1262 snd_hdac_i915_exit(bus); 1263 } 1264 kfree(hda); 1265 1266 return 0; 1267 } 1268 1269 static int azx_dev_disconnect(struct snd_device *device) 1270 { 1271 struct azx *chip = device->device_data; 1272 1273 chip->bus.shutdown = 1; 1274 return 0; 1275 } 1276 1277 static int azx_dev_free(struct snd_device *device) 1278 { 1279 return azx_free(device->device_data); 1280 } 1281 1282 #ifdef SUPPORT_VGA_SWITCHEROO 1283 /* 1284 * Check of disabled HDMI controller by vga_switcheroo 1285 */ 1286 static struct pci_dev *get_bound_vga(struct pci_dev *pci) 1287 { 1288 struct pci_dev *p; 1289 1290 /* check only discrete GPU */ 1291 switch (pci->vendor) { 1292 case PCI_VENDOR_ID_ATI: 1293 case PCI_VENDOR_ID_AMD: 1294 case PCI_VENDOR_ID_NVIDIA: 1295 if (pci->devfn == 1) { 1296 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus), 1297 pci->bus->number, 0); 1298 if (p) { 1299 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA) 1300 return p; 1301 pci_dev_put(p); 1302 } 1303 } 1304 break; 1305 } 1306 return NULL; 1307 } 1308 1309 static bool check_hdmi_disabled(struct pci_dev *pci) 1310 { 1311 bool vga_inactive = false; 1312 struct pci_dev *p = get_bound_vga(pci); 1313 1314 if (p) { 1315 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF) 1316 vga_inactive = true; 1317 pci_dev_put(p); 1318 } 1319 return vga_inactive; 1320 } 1321 #endif /* SUPPORT_VGA_SWITCHEROO */ 1322 1323 /* 1324 * white/black-listing for position_fix 1325 */ 1326 static struct snd_pci_quirk position_fix_list[] = { 1327 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB), 1328 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB), 1329 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB), 1330 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB), 1331 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB), 1332 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB), 1333 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB), 1334 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB), 1335 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB), 1336 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB), 1337 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB), 1338 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB), 1339 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB), 1340 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB), 1341 {} 1342 }; 1343 1344 static int check_position_fix(struct azx *chip, int fix) 1345 { 1346 const struct snd_pci_quirk *q; 1347 1348 switch (fix) { 1349 case POS_FIX_AUTO: 1350 case POS_FIX_LPIB: 1351 case POS_FIX_POSBUF: 1352 case POS_FIX_VIACOMBO: 1353 case POS_FIX_COMBO: 1354 return fix; 1355 } 1356 1357 q = snd_pci_quirk_lookup(chip->pci, position_fix_list); 1358 if (q) { 1359 dev_info(chip->card->dev, 1360 "position_fix set to %d for device %04x:%04x\n", 1361 q->value, q->subvendor, q->subdevice); 1362 return q->value; 1363 } 1364 1365 /* Check VIA/ATI HD Audio Controller exist */ 1366 if (chip->driver_type == AZX_DRIVER_VIA) { 1367 dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n"); 1368 return POS_FIX_VIACOMBO; 1369 } 1370 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) { 1371 dev_dbg(chip->card->dev, "Using LPIB position fix\n"); 1372 return POS_FIX_LPIB; 1373 } 1374 return POS_FIX_AUTO; 1375 } 1376 1377 static void assign_position_fix(struct azx *chip, int fix) 1378 { 1379 static azx_get_pos_callback_t callbacks[] = { 1380 [POS_FIX_AUTO] = NULL, 1381 [POS_FIX_LPIB] = azx_get_pos_lpib, 1382 [POS_FIX_POSBUF] = azx_get_pos_posbuf, 1383 [POS_FIX_VIACOMBO] = azx_via_get_position, 1384 [POS_FIX_COMBO] = azx_get_pos_lpib, 1385 }; 1386 1387 chip->get_position[0] = chip->get_position[1] = callbacks[fix]; 1388 1389 /* combo mode uses LPIB only for playback */ 1390 if (fix == POS_FIX_COMBO) 1391 chip->get_position[1] = NULL; 1392 1393 if (fix == POS_FIX_POSBUF && 1394 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) { 1395 chip->get_delay[0] = chip->get_delay[1] = 1396 azx_get_delay_from_lpib; 1397 } 1398 1399 } 1400 1401 /* 1402 * black-lists for probe_mask 1403 */ 1404 static struct snd_pci_quirk probe_mask_list[] = { 1405 /* Thinkpad often breaks the controller communication when accessing 1406 * to the non-working (or non-existing) modem codec slot. 1407 */ 1408 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01), 1409 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01), 1410 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01), 1411 /* broken BIOS */ 1412 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01), 1413 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */ 1414 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01), 1415 /* forced codec slots */ 1416 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103), 1417 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103), 1418 /* WinFast VP200 H (Teradici) user reported broken communication */ 1419 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101), 1420 {} 1421 }; 1422 1423 #define AZX_FORCE_CODEC_MASK 0x100 1424 1425 static void check_probe_mask(struct azx *chip, int dev) 1426 { 1427 const struct snd_pci_quirk *q; 1428 1429 chip->codec_probe_mask = probe_mask[dev]; 1430 if (chip->codec_probe_mask == -1) { 1431 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list); 1432 if (q) { 1433 dev_info(chip->card->dev, 1434 "probe_mask set to 0x%x for device %04x:%04x\n", 1435 q->value, q->subvendor, q->subdevice); 1436 chip->codec_probe_mask = q->value; 1437 } 1438 } 1439 1440 /* check forced option */ 1441 if (chip->codec_probe_mask != -1 && 1442 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) { 1443 azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff; 1444 dev_info(chip->card->dev, "codec_mask forced to 0x%x\n", 1445 (int)azx_bus(chip)->codec_mask); 1446 } 1447 } 1448 1449 /* 1450 * white/black-list for enable_msi 1451 */ 1452 static struct snd_pci_quirk msi_black_list[] = { 1453 SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */ 1454 SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */ 1455 SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */ 1456 SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */ 1457 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */ 1458 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */ 1459 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */ 1460 SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */ 1461 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */ 1462 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */ 1463 {} 1464 }; 1465 1466 static void check_msi(struct azx *chip) 1467 { 1468 const struct snd_pci_quirk *q; 1469 1470 if (enable_msi >= 0) { 1471 chip->msi = !!enable_msi; 1472 return; 1473 } 1474 chip->msi = 1; /* enable MSI as default */ 1475 q = snd_pci_quirk_lookup(chip->pci, msi_black_list); 1476 if (q) { 1477 dev_info(chip->card->dev, 1478 "msi for device %04x:%04x set to %d\n", 1479 q->subvendor, q->subdevice, q->value); 1480 chip->msi = q->value; 1481 return; 1482 } 1483 1484 /* NVidia chipsets seem to cause troubles with MSI */ 1485 if (chip->driver_caps & AZX_DCAPS_NO_MSI) { 1486 dev_info(chip->card->dev, "Disabling MSI\n"); 1487 chip->msi = 0; 1488 } 1489 } 1490 1491 /* check the snoop mode availability */ 1492 static void azx_check_snoop_available(struct azx *chip) 1493 { 1494 int snoop = hda_snoop; 1495 1496 if (snoop >= 0) { 1497 dev_info(chip->card->dev, "Force to %s mode by module option\n", 1498 snoop ? "snoop" : "non-snoop"); 1499 chip->snoop = snoop; 1500 return; 1501 } 1502 1503 snoop = true; 1504 if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE && 1505 chip->driver_type == AZX_DRIVER_VIA) { 1506 /* force to non-snoop mode for a new VIA controller 1507 * when BIOS is set 1508 */ 1509 u8 val; 1510 pci_read_config_byte(chip->pci, 0x42, &val); 1511 if (!(val & 0x80) && chip->pci->revision == 0x30) 1512 snoop = false; 1513 } 1514 1515 if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF) 1516 snoop = false; 1517 1518 chip->snoop = snoop; 1519 if (!snoop) 1520 dev_info(chip->card->dev, "Force to non-snoop mode\n"); 1521 } 1522 1523 static void azx_probe_work(struct work_struct *work) 1524 { 1525 struct hda_intel *hda = container_of(work, struct hda_intel, probe_work); 1526 azx_probe_continue(&hda->chip); 1527 } 1528 1529 static int default_bdl_pos_adj(struct azx *chip) 1530 { 1531 /* some exceptions: Atoms seem problematic with value 1 */ 1532 if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) { 1533 switch (chip->pci->device) { 1534 case 0x0f04: /* Baytrail */ 1535 case 0x2284: /* Braswell */ 1536 return 32; 1537 } 1538 } 1539 1540 switch (chip->driver_type) { 1541 case AZX_DRIVER_ICH: 1542 case AZX_DRIVER_PCH: 1543 return 1; 1544 default: 1545 return 32; 1546 } 1547 } 1548 1549 /* 1550 * constructor 1551 */ 1552 static const struct hdac_io_ops pci_hda_io_ops; 1553 static const struct hda_controller_ops pci_hda_ops; 1554 1555 static int azx_create(struct snd_card *card, struct pci_dev *pci, 1556 int dev, unsigned int driver_caps, 1557 struct azx **rchip) 1558 { 1559 static struct snd_device_ops ops = { 1560 .dev_disconnect = azx_dev_disconnect, 1561 .dev_free = azx_dev_free, 1562 }; 1563 struct hda_intel *hda; 1564 struct azx *chip; 1565 int err; 1566 1567 *rchip = NULL; 1568 1569 err = pci_enable_device(pci); 1570 if (err < 0) 1571 return err; 1572 1573 hda = kzalloc(sizeof(*hda), GFP_KERNEL); 1574 if (!hda) { 1575 pci_disable_device(pci); 1576 return -ENOMEM; 1577 } 1578 1579 chip = &hda->chip; 1580 mutex_init(&chip->open_mutex); 1581 chip->card = card; 1582 chip->pci = pci; 1583 chip->ops = &pci_hda_ops; 1584 chip->driver_caps = driver_caps; 1585 chip->driver_type = driver_caps & 0xff; 1586 check_msi(chip); 1587 chip->dev_index = dev; 1588 chip->jackpoll_ms = jackpoll_ms; 1589 INIT_LIST_HEAD(&chip->pcm_list); 1590 INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work); 1591 INIT_LIST_HEAD(&hda->list); 1592 init_vga_switcheroo(chip); 1593 init_completion(&hda->probe_wait); 1594 1595 assign_position_fix(chip, check_position_fix(chip, position_fix[dev])); 1596 1597 check_probe_mask(chip, dev); 1598 1599 if (single_cmd < 0) /* allow fallback to single_cmd at errors */ 1600 chip->fallback_to_single_cmd = 1; 1601 else /* explicitly set to single_cmd or not */ 1602 chip->single_cmd = single_cmd; 1603 1604 azx_check_snoop_available(chip); 1605 1606 if (bdl_pos_adj[dev] < 0) 1607 chip->bdl_pos_adj = default_bdl_pos_adj(chip); 1608 else 1609 chip->bdl_pos_adj = bdl_pos_adj[dev]; 1610 1611 err = azx_bus_init(chip, model[dev], &pci_hda_io_ops); 1612 if (err < 0) { 1613 kfree(hda); 1614 pci_disable_device(pci); 1615 return err; 1616 } 1617 1618 if (chip->driver_type == AZX_DRIVER_NVIDIA) { 1619 dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n"); 1620 chip->bus.needs_damn_long_delay = 1; 1621 } 1622 1623 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops); 1624 if (err < 0) { 1625 dev_err(card->dev, "Error creating device [card]!\n"); 1626 azx_free(chip); 1627 return err; 1628 } 1629 1630 /* continue probing in work context as may trigger request module */ 1631 INIT_WORK(&hda->probe_work, azx_probe_work); 1632 1633 *rchip = chip; 1634 1635 return 0; 1636 } 1637 1638 static int azx_first_init(struct azx *chip) 1639 { 1640 int dev = chip->dev_index; 1641 struct pci_dev *pci = chip->pci; 1642 struct snd_card *card = chip->card; 1643 struct hdac_bus *bus = azx_bus(chip); 1644 int err; 1645 unsigned short gcap; 1646 unsigned int dma_bits = 64; 1647 1648 #if BITS_PER_LONG != 64 1649 /* Fix up base address on ULI M5461 */ 1650 if (chip->driver_type == AZX_DRIVER_ULI) { 1651 u16 tmp3; 1652 pci_read_config_word(pci, 0x40, &tmp3); 1653 pci_write_config_word(pci, 0x40, tmp3 | 0x10); 1654 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0); 1655 } 1656 #endif 1657 1658 err = pci_request_regions(pci, "ICH HD audio"); 1659 if (err < 0) 1660 return err; 1661 chip->region_requested = 1; 1662 1663 bus->addr = pci_resource_start(pci, 0); 1664 bus->remap_addr = pci_ioremap_bar(pci, 0); 1665 if (bus->remap_addr == NULL) { 1666 dev_err(card->dev, "ioremap error\n"); 1667 return -ENXIO; 1668 } 1669 1670 if (IS_SKL_PLUS(pci)) 1671 snd_hdac_bus_parse_capabilities(bus); 1672 1673 /* 1674 * Some Intel CPUs has always running timer (ART) feature and 1675 * controller may have Global time sync reporting capability, so 1676 * check both of these before declaring synchronized time reporting 1677 * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME 1678 */ 1679 chip->gts_present = false; 1680 1681 #ifdef CONFIG_X86 1682 if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART)) 1683 chip->gts_present = true; 1684 #endif 1685 1686 if (chip->msi) { 1687 if (chip->driver_caps & AZX_DCAPS_NO_MSI64) { 1688 dev_dbg(card->dev, "Disabling 64bit MSI\n"); 1689 pci->no_64bit_msi = true; 1690 } 1691 if (pci_enable_msi(pci) < 0) 1692 chip->msi = 0; 1693 } 1694 1695 if (azx_acquire_irq(chip, 0) < 0) 1696 return -EBUSY; 1697 1698 pci_set_master(pci); 1699 synchronize_irq(bus->irq); 1700 1701 gcap = azx_readw(chip, GCAP); 1702 dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap); 1703 1704 /* AMD devices support 40 or 48bit DMA, take the safe one */ 1705 if (chip->pci->vendor == PCI_VENDOR_ID_AMD) 1706 dma_bits = 40; 1707 1708 /* disable SB600 64bit support for safety */ 1709 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) { 1710 struct pci_dev *p_smbus; 1711 dma_bits = 40; 1712 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI, 1713 PCI_DEVICE_ID_ATI_SBX00_SMBUS, 1714 NULL); 1715 if (p_smbus) { 1716 if (p_smbus->revision < 0x30) 1717 gcap &= ~AZX_GCAP_64OK; 1718 pci_dev_put(p_smbus); 1719 } 1720 } 1721 1722 /* NVidia hardware normally only supports up to 40 bits of DMA */ 1723 if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA) 1724 dma_bits = 40; 1725 1726 /* disable 64bit DMA address on some devices */ 1727 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) { 1728 dev_dbg(card->dev, "Disabling 64bit DMA\n"); 1729 gcap &= ~AZX_GCAP_64OK; 1730 } 1731 1732 /* disable buffer size rounding to 128-byte multiples if supported */ 1733 if (align_buffer_size >= 0) 1734 chip->align_buffer_size = !!align_buffer_size; 1735 else { 1736 if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE) 1737 chip->align_buffer_size = 0; 1738 else 1739 chip->align_buffer_size = 1; 1740 } 1741 1742 /* allow 64bit DMA address if supported by H/W */ 1743 if (!(gcap & AZX_GCAP_64OK)) 1744 dma_bits = 32; 1745 if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) { 1746 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits)); 1747 } else { 1748 dma_set_mask(&pci->dev, DMA_BIT_MASK(32)); 1749 dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32)); 1750 } 1751 1752 /* read number of streams from GCAP register instead of using 1753 * hardcoded value 1754 */ 1755 chip->capture_streams = (gcap >> 8) & 0x0f; 1756 chip->playback_streams = (gcap >> 12) & 0x0f; 1757 if (!chip->playback_streams && !chip->capture_streams) { 1758 /* gcap didn't give any info, switching to old method */ 1759 1760 switch (chip->driver_type) { 1761 case AZX_DRIVER_ULI: 1762 chip->playback_streams = ULI_NUM_PLAYBACK; 1763 chip->capture_streams = ULI_NUM_CAPTURE; 1764 break; 1765 case AZX_DRIVER_ATIHDMI: 1766 case AZX_DRIVER_ATIHDMI_NS: 1767 chip->playback_streams = ATIHDMI_NUM_PLAYBACK; 1768 chip->capture_streams = ATIHDMI_NUM_CAPTURE; 1769 break; 1770 case AZX_DRIVER_GENERIC: 1771 default: 1772 chip->playback_streams = ICH6_NUM_PLAYBACK; 1773 chip->capture_streams = ICH6_NUM_CAPTURE; 1774 break; 1775 } 1776 } 1777 chip->capture_index_offset = 0; 1778 chip->playback_index_offset = chip->capture_streams; 1779 chip->num_streams = chip->playback_streams + chip->capture_streams; 1780 1781 /* sanity check for the SDxCTL.STRM field overflow */ 1782 if (chip->num_streams > 15 && 1783 (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) { 1784 dev_warn(chip->card->dev, "number of I/O streams is %d, " 1785 "forcing separate stream tags", chip->num_streams); 1786 chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG; 1787 } 1788 1789 /* initialize streams */ 1790 err = azx_init_streams(chip); 1791 if (err < 0) 1792 return err; 1793 1794 err = azx_alloc_stream_pages(chip); 1795 if (err < 0) 1796 return err; 1797 1798 /* initialize chip */ 1799 azx_init_pci(chip); 1800 1801 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) 1802 snd_hdac_i915_set_bclk(bus); 1803 1804 hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0); 1805 1806 /* codec detection */ 1807 if (!azx_bus(chip)->codec_mask) { 1808 dev_err(card->dev, "no codecs found!\n"); 1809 return -ENODEV; 1810 } 1811 1812 strcpy(card->driver, "HDA-Intel"); 1813 strlcpy(card->shortname, driver_short_names[chip->driver_type], 1814 sizeof(card->shortname)); 1815 snprintf(card->longname, sizeof(card->longname), 1816 "%s at 0x%lx irq %i", 1817 card->shortname, bus->addr, bus->irq); 1818 1819 return 0; 1820 } 1821 1822 #ifdef CONFIG_SND_HDA_PATCH_LOADER 1823 /* callback from request_firmware_nowait() */ 1824 static void azx_firmware_cb(const struct firmware *fw, void *context) 1825 { 1826 struct snd_card *card = context; 1827 struct azx *chip = card->private_data; 1828 struct pci_dev *pci = chip->pci; 1829 1830 if (!fw) { 1831 dev_err(card->dev, "Cannot load firmware, aborting\n"); 1832 goto error; 1833 } 1834 1835 chip->fw = fw; 1836 if (!chip->disabled) { 1837 /* continue probing */ 1838 if (azx_probe_continue(chip)) 1839 goto error; 1840 } 1841 return; /* OK */ 1842 1843 error: 1844 snd_card_free(card); 1845 pci_set_drvdata(pci, NULL); 1846 } 1847 #endif 1848 1849 /* 1850 * HDA controller ops. 1851 */ 1852 1853 /* PCI register access. */ 1854 static void pci_azx_writel(u32 value, u32 __iomem *addr) 1855 { 1856 writel(value, addr); 1857 } 1858 1859 static u32 pci_azx_readl(u32 __iomem *addr) 1860 { 1861 return readl(addr); 1862 } 1863 1864 static void pci_azx_writew(u16 value, u16 __iomem *addr) 1865 { 1866 writew(value, addr); 1867 } 1868 1869 static u16 pci_azx_readw(u16 __iomem *addr) 1870 { 1871 return readw(addr); 1872 } 1873 1874 static void pci_azx_writeb(u8 value, u8 __iomem *addr) 1875 { 1876 writeb(value, addr); 1877 } 1878 1879 static u8 pci_azx_readb(u8 __iomem *addr) 1880 { 1881 return readb(addr); 1882 } 1883 1884 static int disable_msi_reset_irq(struct azx *chip) 1885 { 1886 struct hdac_bus *bus = azx_bus(chip); 1887 int err; 1888 1889 free_irq(bus->irq, chip); 1890 bus->irq = -1; 1891 pci_disable_msi(chip->pci); 1892 chip->msi = 0; 1893 err = azx_acquire_irq(chip, 1); 1894 if (err < 0) 1895 return err; 1896 1897 return 0; 1898 } 1899 1900 /* DMA page allocation helpers. */ 1901 static int dma_alloc_pages(struct hdac_bus *bus, 1902 int type, 1903 size_t size, 1904 struct snd_dma_buffer *buf) 1905 { 1906 struct azx *chip = bus_to_azx(bus); 1907 int err; 1908 1909 err = snd_dma_alloc_pages(type, 1910 bus->dev, 1911 size, buf); 1912 if (err < 0) 1913 return err; 1914 mark_pages_wc(chip, buf, true); 1915 return 0; 1916 } 1917 1918 static void dma_free_pages(struct hdac_bus *bus, struct snd_dma_buffer *buf) 1919 { 1920 struct azx *chip = bus_to_azx(bus); 1921 1922 mark_pages_wc(chip, buf, false); 1923 snd_dma_free_pages(buf); 1924 } 1925 1926 static int substream_alloc_pages(struct azx *chip, 1927 struct snd_pcm_substream *substream, 1928 size_t size) 1929 { 1930 struct azx_dev *azx_dev = get_azx_dev(substream); 1931 int ret; 1932 1933 mark_runtime_wc(chip, azx_dev, substream, false); 1934 ret = snd_pcm_lib_malloc_pages(substream, size); 1935 if (ret < 0) 1936 return ret; 1937 mark_runtime_wc(chip, azx_dev, substream, true); 1938 return 0; 1939 } 1940 1941 static int substream_free_pages(struct azx *chip, 1942 struct snd_pcm_substream *substream) 1943 { 1944 struct azx_dev *azx_dev = get_azx_dev(substream); 1945 mark_runtime_wc(chip, azx_dev, substream, false); 1946 return snd_pcm_lib_free_pages(substream); 1947 } 1948 1949 static void pcm_mmap_prepare(struct snd_pcm_substream *substream, 1950 struct vm_area_struct *area) 1951 { 1952 #ifdef CONFIG_X86 1953 struct azx_pcm *apcm = snd_pcm_substream_chip(substream); 1954 struct azx *chip = apcm->chip; 1955 if (!azx_snoop(chip) && chip->driver_type != AZX_DRIVER_CMEDIA) 1956 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot); 1957 #endif 1958 } 1959 1960 static const struct hdac_io_ops pci_hda_io_ops = { 1961 .reg_writel = pci_azx_writel, 1962 .reg_readl = pci_azx_readl, 1963 .reg_writew = pci_azx_writew, 1964 .reg_readw = pci_azx_readw, 1965 .reg_writeb = pci_azx_writeb, 1966 .reg_readb = pci_azx_readb, 1967 .dma_alloc_pages = dma_alloc_pages, 1968 .dma_free_pages = dma_free_pages, 1969 }; 1970 1971 static const struct hda_controller_ops pci_hda_ops = { 1972 .disable_msi_reset_irq = disable_msi_reset_irq, 1973 .substream_alloc_pages = substream_alloc_pages, 1974 .substream_free_pages = substream_free_pages, 1975 .pcm_mmap_prepare = pcm_mmap_prepare, 1976 .position_check = azx_position_check, 1977 .link_power = azx_intel_link_power, 1978 }; 1979 1980 static int azx_probe(struct pci_dev *pci, 1981 const struct pci_device_id *pci_id) 1982 { 1983 static int dev; 1984 struct snd_card *card; 1985 struct hda_intel *hda; 1986 struct azx *chip; 1987 bool schedule_probe; 1988 int err; 1989 1990 if (dev >= SNDRV_CARDS) 1991 return -ENODEV; 1992 if (!enable[dev]) { 1993 dev++; 1994 return -ENOENT; 1995 } 1996 1997 err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE, 1998 0, &card); 1999 if (err < 0) { 2000 dev_err(&pci->dev, "Error creating card!\n"); 2001 return err; 2002 } 2003 2004 err = azx_create(card, pci, dev, pci_id->driver_data, &chip); 2005 if (err < 0) 2006 goto out_free; 2007 card->private_data = chip; 2008 hda = container_of(chip, struct hda_intel, chip); 2009 2010 pci_set_drvdata(pci, card); 2011 2012 err = register_vga_switcheroo(chip); 2013 if (err < 0) { 2014 dev_err(card->dev, "Error registering vga_switcheroo client\n"); 2015 goto out_free; 2016 } 2017 2018 if (check_hdmi_disabled(pci)) { 2019 dev_info(card->dev, "VGA controller is disabled\n"); 2020 dev_info(card->dev, "Delaying initialization\n"); 2021 chip->disabled = true; 2022 } 2023 2024 schedule_probe = !chip->disabled; 2025 2026 #ifdef CONFIG_SND_HDA_PATCH_LOADER 2027 if (patch[dev] && *patch[dev]) { 2028 dev_info(card->dev, "Applying patch firmware '%s'\n", 2029 patch[dev]); 2030 err = request_firmware_nowait(THIS_MODULE, true, patch[dev], 2031 &pci->dev, GFP_KERNEL, card, 2032 azx_firmware_cb); 2033 if (err < 0) 2034 goto out_free; 2035 schedule_probe = false; /* continued in azx_firmware_cb() */ 2036 } 2037 #endif /* CONFIG_SND_HDA_PATCH_LOADER */ 2038 2039 #ifndef CONFIG_SND_HDA_I915 2040 if (CONTROLLER_IN_GPU(pci)) 2041 dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n"); 2042 #endif 2043 2044 if (schedule_probe) 2045 schedule_work(&hda->probe_work); 2046 2047 dev++; 2048 if (chip->disabled) 2049 complete_all(&hda->probe_wait); 2050 return 0; 2051 2052 out_free: 2053 snd_card_free(card); 2054 return err; 2055 } 2056 2057 /* number of codec slots for each chipset: 0 = default slots (i.e. 4) */ 2058 static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = { 2059 [AZX_DRIVER_NVIDIA] = 8, 2060 [AZX_DRIVER_TERA] = 1, 2061 }; 2062 2063 static int azx_probe_continue(struct azx *chip) 2064 { 2065 struct hda_intel *hda = container_of(chip, struct hda_intel, chip); 2066 struct hdac_bus *bus = azx_bus(chip); 2067 struct pci_dev *pci = chip->pci; 2068 int dev = chip->dev_index; 2069 int err; 2070 2071 hda->probe_continued = 1; 2072 2073 /* Request display power well for the HDA controller or codec. For 2074 * Haswell/Broadwell, both the display HDA controller and codec need 2075 * this power. For other platforms, like Baytrail/Braswell, only the 2076 * display codec needs the power and it can be released after probe. 2077 */ 2078 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL) { 2079 /* HSW/BDW controllers need this power */ 2080 if (CONTROLLER_IN_GPU(pci)) 2081 hda->need_i915_power = 1; 2082 2083 err = snd_hdac_i915_init(bus); 2084 if (err < 0) { 2085 /* if the controller is bound only with HDMI/DP 2086 * (for HSW and BDW), we need to abort the probe; 2087 * for other chips, still continue probing as other 2088 * codecs can be on the same link. 2089 */ 2090 if (CONTROLLER_IN_GPU(pci)) { 2091 dev_err(chip->card->dev, 2092 "HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n"); 2093 goto out_free; 2094 } else 2095 goto skip_i915; 2096 } 2097 2098 err = snd_hdac_display_power(bus, true); 2099 if (err < 0) { 2100 dev_err(chip->card->dev, 2101 "Cannot turn on display power on i915\n"); 2102 goto i915_power_fail; 2103 } 2104 } 2105 2106 skip_i915: 2107 err = azx_first_init(chip); 2108 if (err < 0) 2109 goto out_free; 2110 2111 #ifdef CONFIG_SND_HDA_INPUT_BEEP 2112 chip->beep_mode = beep_mode[dev]; 2113 #endif 2114 2115 /* create codec instances */ 2116 err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]); 2117 if (err < 0) 2118 goto out_free; 2119 2120 #ifdef CONFIG_SND_HDA_PATCH_LOADER 2121 if (chip->fw) { 2122 err = snd_hda_load_patch(&chip->bus, chip->fw->size, 2123 chip->fw->data); 2124 if (err < 0) 2125 goto out_free; 2126 #ifndef CONFIG_PM 2127 release_firmware(chip->fw); /* no longer needed */ 2128 chip->fw = NULL; 2129 #endif 2130 } 2131 #endif 2132 if ((probe_only[dev] & 1) == 0) { 2133 err = azx_codec_configure(chip); 2134 if (err < 0) 2135 goto out_free; 2136 } 2137 2138 err = snd_card_register(chip->card); 2139 if (err < 0) 2140 goto out_free; 2141 2142 chip->running = 1; 2143 azx_add_card_list(chip); 2144 snd_hda_set_power_save(&chip->bus, power_save * 1000); 2145 if (azx_has_pm_runtime(chip) || hda->use_vga_switcheroo) 2146 pm_runtime_put_autosuspend(&pci->dev); 2147 2148 out_free: 2149 if (chip->driver_caps & AZX_DCAPS_I915_POWERWELL 2150 && !hda->need_i915_power) 2151 snd_hdac_display_power(bus, false); 2152 2153 i915_power_fail: 2154 if (err < 0) 2155 hda->init_failed = 1; 2156 complete_all(&hda->probe_wait); 2157 return err; 2158 } 2159 2160 static void azx_remove(struct pci_dev *pci) 2161 { 2162 struct snd_card *card = pci_get_drvdata(pci); 2163 struct azx *chip; 2164 struct hda_intel *hda; 2165 2166 if (card) { 2167 /* cancel the pending probing work */ 2168 chip = card->private_data; 2169 hda = container_of(chip, struct hda_intel, chip); 2170 /* FIXME: below is an ugly workaround. 2171 * Both device_release_driver() and driver_probe_device() 2172 * take *both* the device's and its parent's lock before 2173 * calling the remove() and probe() callbacks. The codec 2174 * probe takes the locks of both the codec itself and its 2175 * parent, i.e. the PCI controller dev. Meanwhile, when 2176 * the PCI controller is unbound, it takes its lock, too 2177 * ==> ouch, a deadlock! 2178 * As a workaround, we unlock temporarily here the controller 2179 * device during cancel_work_sync() call. 2180 */ 2181 device_unlock(&pci->dev); 2182 cancel_work_sync(&hda->probe_work); 2183 device_lock(&pci->dev); 2184 2185 snd_card_free(card); 2186 } 2187 } 2188 2189 static void azx_shutdown(struct pci_dev *pci) 2190 { 2191 struct snd_card *card = pci_get_drvdata(pci); 2192 struct azx *chip; 2193 2194 if (!card) 2195 return; 2196 chip = card->private_data; 2197 if (chip && chip->running) 2198 azx_stop_chip(chip); 2199 } 2200 2201 /* PCI IDs */ 2202 static const struct pci_device_id azx_ids[] = { 2203 /* CPT */ 2204 { PCI_DEVICE(0x8086, 0x1c20), 2205 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM }, 2206 /* PBG */ 2207 { PCI_DEVICE(0x8086, 0x1d20), 2208 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM }, 2209 /* Panther Point */ 2210 { PCI_DEVICE(0x8086, 0x1e20), 2211 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM }, 2212 /* Lynx Point */ 2213 { PCI_DEVICE(0x8086, 0x8c20), 2214 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH }, 2215 /* 9 Series */ 2216 { PCI_DEVICE(0x8086, 0x8ca0), 2217 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH }, 2218 /* Wellsburg */ 2219 { PCI_DEVICE(0x8086, 0x8d20), 2220 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH }, 2221 { PCI_DEVICE(0x8086, 0x8d21), 2222 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH }, 2223 /* Lewisburg */ 2224 { PCI_DEVICE(0x8086, 0xa1f0), 2225 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE }, 2226 { PCI_DEVICE(0x8086, 0xa270), 2227 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE }, 2228 /* Lynx Point-LP */ 2229 { PCI_DEVICE(0x8086, 0x9c20), 2230 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH }, 2231 /* Lynx Point-LP */ 2232 { PCI_DEVICE(0x8086, 0x9c21), 2233 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH }, 2234 /* Wildcat Point-LP */ 2235 { PCI_DEVICE(0x8086, 0x9ca0), 2236 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH }, 2237 /* Sunrise Point */ 2238 { PCI_DEVICE(0x8086, 0xa170), 2239 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE }, 2240 /* Sunrise Point-LP */ 2241 { PCI_DEVICE(0x8086, 0x9d70), 2242 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE }, 2243 /* Kabylake */ 2244 { PCI_DEVICE(0x8086, 0xa171), 2245 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE }, 2246 /* Kabylake-LP */ 2247 { PCI_DEVICE(0x8086, 0x9d71), 2248 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE }, 2249 /* Kabylake-H */ 2250 { PCI_DEVICE(0x8086, 0xa2f0), 2251 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE }, 2252 /* Broxton-P(Apollolake) */ 2253 { PCI_DEVICE(0x8086, 0x5a98), 2254 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON }, 2255 /* Broxton-T */ 2256 { PCI_DEVICE(0x8086, 0x1a98), 2257 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON }, 2258 /* Gemini-Lake */ 2259 { PCI_DEVICE(0x8086, 0x3198), 2260 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BROXTON }, 2261 /* Haswell */ 2262 { PCI_DEVICE(0x8086, 0x0a0c), 2263 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL }, 2264 { PCI_DEVICE(0x8086, 0x0c0c), 2265 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL }, 2266 { PCI_DEVICE(0x8086, 0x0d0c), 2267 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL }, 2268 /* Broadwell */ 2269 { PCI_DEVICE(0x8086, 0x160c), 2270 .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL }, 2271 /* 5 Series/3400 */ 2272 { PCI_DEVICE(0x8086, 0x3b56), 2273 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM }, 2274 /* Poulsbo */ 2275 { PCI_DEVICE(0x8086, 0x811b), 2276 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE }, 2277 /* Oaktrail */ 2278 { PCI_DEVICE(0x8086, 0x080a), 2279 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE }, 2280 /* BayTrail */ 2281 { PCI_DEVICE(0x8086, 0x0f04), 2282 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL }, 2283 /* Braswell */ 2284 { PCI_DEVICE(0x8086, 0x2284), 2285 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL }, 2286 /* ICH6 */ 2287 { PCI_DEVICE(0x8086, 0x2668), 2288 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH }, 2289 /* ICH7 */ 2290 { PCI_DEVICE(0x8086, 0x27d8), 2291 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH }, 2292 /* ESB2 */ 2293 { PCI_DEVICE(0x8086, 0x269a), 2294 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH }, 2295 /* ICH8 */ 2296 { PCI_DEVICE(0x8086, 0x284b), 2297 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH }, 2298 /* ICH9 */ 2299 { PCI_DEVICE(0x8086, 0x293e), 2300 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH }, 2301 /* ICH9 */ 2302 { PCI_DEVICE(0x8086, 0x293f), 2303 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH }, 2304 /* ICH10 */ 2305 { PCI_DEVICE(0x8086, 0x3a3e), 2306 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH }, 2307 /* ICH10 */ 2308 { PCI_DEVICE(0x8086, 0x3a6e), 2309 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH }, 2310 /* Generic Intel */ 2311 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID), 2312 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8, 2313 .class_mask = 0xffffff, 2314 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE }, 2315 /* ATI SB 450/600/700/800/900 */ 2316 { PCI_DEVICE(0x1002, 0x437b), 2317 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB }, 2318 { PCI_DEVICE(0x1002, 0x4383), 2319 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB }, 2320 /* AMD Hudson */ 2321 { PCI_DEVICE(0x1022, 0x780d), 2322 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB }, 2323 /* ATI HDMI */ 2324 { PCI_DEVICE(0x1002, 0x0002), 2325 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS }, 2326 { PCI_DEVICE(0x1002, 0x1308), 2327 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS }, 2328 { PCI_DEVICE(0x1002, 0x157a), 2329 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS }, 2330 { PCI_DEVICE(0x1002, 0x15b3), 2331 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS }, 2332 { PCI_DEVICE(0x1002, 0x793b), 2333 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2334 { PCI_DEVICE(0x1002, 0x7919), 2335 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2336 { PCI_DEVICE(0x1002, 0x960f), 2337 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2338 { PCI_DEVICE(0x1002, 0x970f), 2339 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2340 { PCI_DEVICE(0x1002, 0x9840), 2341 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS }, 2342 { PCI_DEVICE(0x1002, 0xaa00), 2343 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2344 { PCI_DEVICE(0x1002, 0xaa08), 2345 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2346 { PCI_DEVICE(0x1002, 0xaa10), 2347 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2348 { PCI_DEVICE(0x1002, 0xaa18), 2349 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2350 { PCI_DEVICE(0x1002, 0xaa20), 2351 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2352 { PCI_DEVICE(0x1002, 0xaa28), 2353 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2354 { PCI_DEVICE(0x1002, 0xaa30), 2355 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2356 { PCI_DEVICE(0x1002, 0xaa38), 2357 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2358 { PCI_DEVICE(0x1002, 0xaa40), 2359 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2360 { PCI_DEVICE(0x1002, 0xaa48), 2361 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2362 { PCI_DEVICE(0x1002, 0xaa50), 2363 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2364 { PCI_DEVICE(0x1002, 0xaa58), 2365 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2366 { PCI_DEVICE(0x1002, 0xaa60), 2367 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2368 { PCI_DEVICE(0x1002, 0xaa68), 2369 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2370 { PCI_DEVICE(0x1002, 0xaa80), 2371 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2372 { PCI_DEVICE(0x1002, 0xaa88), 2373 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2374 { PCI_DEVICE(0x1002, 0xaa90), 2375 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2376 { PCI_DEVICE(0x1002, 0xaa98), 2377 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, 2378 { PCI_DEVICE(0x1002, 0x9902), 2379 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS }, 2380 { PCI_DEVICE(0x1002, 0xaaa0), 2381 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS }, 2382 { PCI_DEVICE(0x1002, 0xaaa8), 2383 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS }, 2384 { PCI_DEVICE(0x1002, 0xaab0), 2385 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS }, 2386 { PCI_DEVICE(0x1002, 0xaac0), 2387 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS }, 2388 { PCI_DEVICE(0x1002, 0xaac8), 2389 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS }, 2390 { PCI_DEVICE(0x1002, 0xaad8), 2391 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS }, 2392 { PCI_DEVICE(0x1002, 0xaae8), 2393 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS }, 2394 { PCI_DEVICE(0x1002, 0xaae0), 2395 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS }, 2396 { PCI_DEVICE(0x1002, 0xaaf0), 2397 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS }, 2398 /* VIA VT8251/VT8237A */ 2399 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA }, 2400 /* VIA GFX VT7122/VX900 */ 2401 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC }, 2402 /* VIA GFX VT6122/VX11 */ 2403 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC }, 2404 /* SIS966 */ 2405 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS }, 2406 /* ULI M5461 */ 2407 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI }, 2408 /* NVIDIA MCP */ 2409 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID), 2410 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8, 2411 .class_mask = 0xffffff, 2412 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA }, 2413 /* Teradici */ 2414 { PCI_DEVICE(0x6549, 0x1200), 2415 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT }, 2416 { PCI_DEVICE(0x6549, 0x2200), 2417 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT }, 2418 /* Creative X-Fi (CA0110-IBG) */ 2419 /* CTHDA chips */ 2420 { PCI_DEVICE(0x1102, 0x0010), 2421 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA }, 2422 { PCI_DEVICE(0x1102, 0x0012), 2423 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA }, 2424 #if !IS_ENABLED(CONFIG_SND_CTXFI) 2425 /* the following entry conflicts with snd-ctxfi driver, 2426 * as ctxfi driver mutates from HD-audio to native mode with 2427 * a special command sequence. 2428 */ 2429 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID), 2430 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8, 2431 .class_mask = 0xffffff, 2432 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND | 2433 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB }, 2434 #else 2435 /* this entry seems still valid -- i.e. without emu20kx chip */ 2436 { PCI_DEVICE(0x1102, 0x0009), 2437 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND | 2438 AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB }, 2439 #endif 2440 /* CM8888 */ 2441 { PCI_DEVICE(0x13f6, 0x5011), 2442 .driver_data = AZX_DRIVER_CMEDIA | 2443 AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF }, 2444 /* Vortex86MX */ 2445 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC }, 2446 /* VMware HDAudio */ 2447 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC }, 2448 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */ 2449 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID), 2450 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8, 2451 .class_mask = 0xffffff, 2452 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI }, 2453 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID), 2454 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8, 2455 .class_mask = 0xffffff, 2456 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI }, 2457 { 0, } 2458 }; 2459 MODULE_DEVICE_TABLE(pci, azx_ids); 2460 2461 /* pci_driver definition */ 2462 static struct pci_driver azx_driver = { 2463 .name = KBUILD_MODNAME, 2464 .id_table = azx_ids, 2465 .probe = azx_probe, 2466 .remove = azx_remove, 2467 .shutdown = azx_shutdown, 2468 .driver = { 2469 .pm = AZX_PM_OPS, 2470 }, 2471 }; 2472 2473 module_pci_driver(azx_driver); 2474