172296bdeSPaul Walmsley// SPDX-License-Identifier: (GPL-2.0 OR MIT) 272296bdeSPaul Walmsley/* Copyright (c) 2018-2019 SiFive, Inc */ 372296bdeSPaul Walmsley 472296bdeSPaul Walmsley/dts-v1/; 572296bdeSPaul Walmsley 672296bdeSPaul Walmsley#include <dt-bindings/clock/sifive-fu540-prci.h> 772296bdeSPaul Walmsley 872296bdeSPaul Walmsley/ { 972296bdeSPaul Walmsley #address-cells = <2>; 1072296bdeSPaul Walmsley #size-cells = <2>; 1172296bdeSPaul Walmsley compatible = "sifive,fu540-c000", "sifive,fu540"; 1272296bdeSPaul Walmsley 1372296bdeSPaul Walmsley aliases { 1472296bdeSPaul Walmsley serial0 = &uart0; 1572296bdeSPaul Walmsley serial1 = &uart1; 163bcca2a5SBin Meng ethernet0 = ð0; 1772296bdeSPaul Walmsley }; 1872296bdeSPaul Walmsley 1972296bdeSPaul Walmsley chosen { 2072296bdeSPaul Walmsley }; 2172296bdeSPaul Walmsley 2272296bdeSPaul Walmsley cpus { 2372296bdeSPaul Walmsley #address-cells = <1>; 2472296bdeSPaul Walmsley #size-cells = <0>; 2572296bdeSPaul Walmsley cpu0: cpu@0 { 2672296bdeSPaul Walmsley compatible = "sifive,e51", "sifive,rocket0", "riscv"; 2772296bdeSPaul Walmsley device_type = "cpu"; 2872296bdeSPaul Walmsley i-cache-block-size = <64>; 2972296bdeSPaul Walmsley i-cache-sets = <128>; 3072296bdeSPaul Walmsley i-cache-size = <16384>; 3172296bdeSPaul Walmsley reg = <0>; 3272296bdeSPaul Walmsley riscv,isa = "rv64imac"; 3372296bdeSPaul Walmsley status = "disabled"; 3472296bdeSPaul Walmsley cpu0_intc: interrupt-controller { 3572296bdeSPaul Walmsley #interrupt-cells = <1>; 3672296bdeSPaul Walmsley compatible = "riscv,cpu-intc"; 3772296bdeSPaul Walmsley interrupt-controller; 3872296bdeSPaul Walmsley }; 3972296bdeSPaul Walmsley }; 4072296bdeSPaul Walmsley cpu1: cpu@1 { 4172296bdeSPaul Walmsley compatible = "sifive,u54-mc", "sifive,rocket0", "riscv"; 4272296bdeSPaul Walmsley d-cache-block-size = <64>; 4372296bdeSPaul Walmsley d-cache-sets = <64>; 4472296bdeSPaul Walmsley d-cache-size = <32768>; 4572296bdeSPaul Walmsley d-tlb-sets = <1>; 4672296bdeSPaul Walmsley d-tlb-size = <32>; 4772296bdeSPaul Walmsley device_type = "cpu"; 4872296bdeSPaul Walmsley i-cache-block-size = <64>; 4972296bdeSPaul Walmsley i-cache-sets = <64>; 5072296bdeSPaul Walmsley i-cache-size = <32768>; 5172296bdeSPaul Walmsley i-tlb-sets = <1>; 5272296bdeSPaul Walmsley i-tlb-size = <32>; 5372296bdeSPaul Walmsley mmu-type = "riscv,sv39"; 5472296bdeSPaul Walmsley reg = <1>; 5572296bdeSPaul Walmsley riscv,isa = "rv64imafdc"; 5672296bdeSPaul Walmsley tlb-split; 57cfda8617SYash Shah next-level-cache = <&l2cache>; 5872296bdeSPaul Walmsley cpu1_intc: interrupt-controller { 5972296bdeSPaul Walmsley #interrupt-cells = <1>; 6072296bdeSPaul Walmsley compatible = "riscv,cpu-intc"; 6172296bdeSPaul Walmsley interrupt-controller; 6272296bdeSPaul Walmsley }; 6372296bdeSPaul Walmsley }; 6472296bdeSPaul Walmsley cpu2: cpu@2 { 6572296bdeSPaul Walmsley compatible = "sifive,u54-mc", "sifive,rocket0", "riscv"; 6672296bdeSPaul Walmsley d-cache-block-size = <64>; 6772296bdeSPaul Walmsley d-cache-sets = <64>; 6872296bdeSPaul Walmsley d-cache-size = <32768>; 6972296bdeSPaul Walmsley d-tlb-sets = <1>; 7072296bdeSPaul Walmsley d-tlb-size = <32>; 7172296bdeSPaul Walmsley device_type = "cpu"; 7272296bdeSPaul Walmsley i-cache-block-size = <64>; 7372296bdeSPaul Walmsley i-cache-sets = <64>; 7472296bdeSPaul Walmsley i-cache-size = <32768>; 7572296bdeSPaul Walmsley i-tlb-sets = <1>; 7672296bdeSPaul Walmsley i-tlb-size = <32>; 7772296bdeSPaul Walmsley mmu-type = "riscv,sv39"; 7872296bdeSPaul Walmsley reg = <2>; 7972296bdeSPaul Walmsley riscv,isa = "rv64imafdc"; 8072296bdeSPaul Walmsley tlb-split; 81cfda8617SYash Shah next-level-cache = <&l2cache>; 8272296bdeSPaul Walmsley cpu2_intc: interrupt-controller { 8372296bdeSPaul Walmsley #interrupt-cells = <1>; 8472296bdeSPaul Walmsley compatible = "riscv,cpu-intc"; 8572296bdeSPaul Walmsley interrupt-controller; 8672296bdeSPaul Walmsley }; 8772296bdeSPaul Walmsley }; 8872296bdeSPaul Walmsley cpu3: cpu@3 { 8972296bdeSPaul Walmsley compatible = "sifive,u54-mc", "sifive,rocket0", "riscv"; 9072296bdeSPaul Walmsley d-cache-block-size = <64>; 9172296bdeSPaul Walmsley d-cache-sets = <64>; 9272296bdeSPaul Walmsley d-cache-size = <32768>; 9372296bdeSPaul Walmsley d-tlb-sets = <1>; 9472296bdeSPaul Walmsley d-tlb-size = <32>; 9572296bdeSPaul Walmsley device_type = "cpu"; 9672296bdeSPaul Walmsley i-cache-block-size = <64>; 9772296bdeSPaul Walmsley i-cache-sets = <64>; 9872296bdeSPaul Walmsley i-cache-size = <32768>; 9972296bdeSPaul Walmsley i-tlb-sets = <1>; 10072296bdeSPaul Walmsley i-tlb-size = <32>; 10172296bdeSPaul Walmsley mmu-type = "riscv,sv39"; 10272296bdeSPaul Walmsley reg = <3>; 10372296bdeSPaul Walmsley riscv,isa = "rv64imafdc"; 10472296bdeSPaul Walmsley tlb-split; 105cfda8617SYash Shah next-level-cache = <&l2cache>; 10672296bdeSPaul Walmsley cpu3_intc: interrupt-controller { 10772296bdeSPaul Walmsley #interrupt-cells = <1>; 10872296bdeSPaul Walmsley compatible = "riscv,cpu-intc"; 10972296bdeSPaul Walmsley interrupt-controller; 11072296bdeSPaul Walmsley }; 11172296bdeSPaul Walmsley }; 11272296bdeSPaul Walmsley cpu4: cpu@4 { 11372296bdeSPaul Walmsley compatible = "sifive,u54-mc", "sifive,rocket0", "riscv"; 11472296bdeSPaul Walmsley d-cache-block-size = <64>; 11572296bdeSPaul Walmsley d-cache-sets = <64>; 11672296bdeSPaul Walmsley d-cache-size = <32768>; 11772296bdeSPaul Walmsley d-tlb-sets = <1>; 11872296bdeSPaul Walmsley d-tlb-size = <32>; 11972296bdeSPaul Walmsley device_type = "cpu"; 12072296bdeSPaul Walmsley i-cache-block-size = <64>; 12172296bdeSPaul Walmsley i-cache-sets = <64>; 12272296bdeSPaul Walmsley i-cache-size = <32768>; 12372296bdeSPaul Walmsley i-tlb-sets = <1>; 12472296bdeSPaul Walmsley i-tlb-size = <32>; 12572296bdeSPaul Walmsley mmu-type = "riscv,sv39"; 12672296bdeSPaul Walmsley reg = <4>; 12772296bdeSPaul Walmsley riscv,isa = "rv64imafdc"; 12872296bdeSPaul Walmsley tlb-split; 129cfda8617SYash Shah next-level-cache = <&l2cache>; 13072296bdeSPaul Walmsley cpu4_intc: interrupt-controller { 13172296bdeSPaul Walmsley #interrupt-cells = <1>; 13272296bdeSPaul Walmsley compatible = "riscv,cpu-intc"; 13372296bdeSPaul Walmsley interrupt-controller; 13472296bdeSPaul Walmsley }; 13572296bdeSPaul Walmsley }; 13672296bdeSPaul Walmsley }; 13772296bdeSPaul Walmsley soc { 13872296bdeSPaul Walmsley #address-cells = <2>; 13972296bdeSPaul Walmsley #size-cells = <2>; 1408fc6e62aSGeert Uytterhoeven compatible = "simple-bus"; 14172296bdeSPaul Walmsley ranges; 14272296bdeSPaul Walmsley plic0: interrupt-controller@c000000 { 1439962a066SKrzysztof Kozlowski compatible = "sifive,fu540-c000-plic", "sifive,plic-1.0.0"; 14472296bdeSPaul Walmsley reg = <0x0 0xc000000 0x0 0x4000000>; 145893eae9aSGeert Uytterhoeven #address-cells = <0>; 146893eae9aSGeert Uytterhoeven #interrupt-cells = <1>; 14772296bdeSPaul Walmsley interrupt-controller; 148cc79be0eSGeert Uytterhoeven interrupts-extended = 149cc79be0eSGeert Uytterhoeven <&cpu0_intc 0xffffffff>, 150cc79be0eSGeert Uytterhoeven <&cpu1_intc 0xffffffff>, <&cpu1_intc 9>, 151cc79be0eSGeert Uytterhoeven <&cpu2_intc 0xffffffff>, <&cpu2_intc 9>, 152cc79be0eSGeert Uytterhoeven <&cpu3_intc 0xffffffff>, <&cpu3_intc 9>, 153cc79be0eSGeert Uytterhoeven <&cpu4_intc 0xffffffff>, <&cpu4_intc 9>; 154893eae9aSGeert Uytterhoeven riscv,ndev = <53>; 15572296bdeSPaul Walmsley }; 15672296bdeSPaul Walmsley prci: clock-controller@10000000 { 15772296bdeSPaul Walmsley compatible = "sifive,fu540-c000-prci"; 15872296bdeSPaul Walmsley reg = <0x0 0x10000000 0x0 0x1000>; 15972296bdeSPaul Walmsley clocks = <&hfclk>, <&rtcclk>; 16072296bdeSPaul Walmsley #clock-cells = <1>; 16172296bdeSPaul Walmsley }; 16272296bdeSPaul Walmsley uart0: serial@10010000 { 16372296bdeSPaul Walmsley compatible = "sifive,fu540-c000-uart", "sifive,uart0"; 16472296bdeSPaul Walmsley reg = <0x0 0x10010000 0x0 0x1000>; 16572296bdeSPaul Walmsley interrupt-parent = <&plic0>; 16672296bdeSPaul Walmsley interrupts = <4>; 167990d627fSZong Li clocks = <&prci FU540_PRCI_CLK_TLCLK>; 16845b03df2SYash Shah status = "disabled"; 16972296bdeSPaul Walmsley }; 170*d26eee72SZong Li dma: dma-controller@3000000 { 1716f6fa9ceSZong Li compatible = "sifive,fu540-c000-pdma", "sifive,pdma0"; 172c5ab54e9SGreen Wan reg = <0x0 0x3000000 0x0 0x8000>; 173c5ab54e9SGreen Wan interrupt-parent = <&plic0>; 174cc79be0eSGeert Uytterhoeven interrupts = <23>, <24>, <25>, <26>, <27>, <28>, <29>, 175cc79be0eSGeert Uytterhoeven <30>; 1766f6fa9ceSZong Li dma-channels = <4>; 177c5ab54e9SGreen Wan #dma-cells = <1>; 178c5ab54e9SGreen Wan }; 17972296bdeSPaul Walmsley uart1: serial@10011000 { 18072296bdeSPaul Walmsley compatible = "sifive,fu540-c000-uart", "sifive,uart0"; 18172296bdeSPaul Walmsley reg = <0x0 0x10011000 0x0 0x1000>; 18272296bdeSPaul Walmsley interrupt-parent = <&plic0>; 18372296bdeSPaul Walmsley interrupts = <5>; 184990d627fSZong Li clocks = <&prci FU540_PRCI_CLK_TLCLK>; 18545b03df2SYash Shah status = "disabled"; 18672296bdeSPaul Walmsley }; 18772296bdeSPaul Walmsley i2c0: i2c@10030000 { 18872296bdeSPaul Walmsley compatible = "sifive,fu540-c000-i2c", "sifive,i2c0"; 18972296bdeSPaul Walmsley reg = <0x0 0x10030000 0x0 0x1000>; 19072296bdeSPaul Walmsley interrupt-parent = <&plic0>; 19172296bdeSPaul Walmsley interrupts = <50>; 192990d627fSZong Li clocks = <&prci FU540_PRCI_CLK_TLCLK>; 19372296bdeSPaul Walmsley reg-shift = <2>; 19472296bdeSPaul Walmsley reg-io-width = <1>; 19572296bdeSPaul Walmsley #address-cells = <1>; 19672296bdeSPaul Walmsley #size-cells = <0>; 19745b03df2SYash Shah status = "disabled"; 19872296bdeSPaul Walmsley }; 19972296bdeSPaul Walmsley qspi0: spi@10040000 { 20072296bdeSPaul Walmsley compatible = "sifive,fu540-c000-spi", "sifive,spi0"; 2018e9b1c95SGeert Uytterhoeven reg = <0x0 0x10040000 0x0 0x1000>, 2028e9b1c95SGeert Uytterhoeven <0x0 0x20000000 0x0 0x10000000>; 20372296bdeSPaul Walmsley interrupt-parent = <&plic0>; 20472296bdeSPaul Walmsley interrupts = <51>; 205990d627fSZong Li clocks = <&prci FU540_PRCI_CLK_TLCLK>; 20672296bdeSPaul Walmsley #address-cells = <1>; 20772296bdeSPaul Walmsley #size-cells = <0>; 20845b03df2SYash Shah status = "disabled"; 20972296bdeSPaul Walmsley }; 21072296bdeSPaul Walmsley qspi1: spi@10041000 { 21172296bdeSPaul Walmsley compatible = "sifive,fu540-c000-spi", "sifive,spi0"; 2128e9b1c95SGeert Uytterhoeven reg = <0x0 0x10041000 0x0 0x1000>, 2138e9b1c95SGeert Uytterhoeven <0x0 0x30000000 0x0 0x10000000>; 21472296bdeSPaul Walmsley interrupt-parent = <&plic0>; 21572296bdeSPaul Walmsley interrupts = <52>; 216990d627fSZong Li clocks = <&prci FU540_PRCI_CLK_TLCLK>; 21772296bdeSPaul Walmsley #address-cells = <1>; 21872296bdeSPaul Walmsley #size-cells = <0>; 21945b03df2SYash Shah status = "disabled"; 22072296bdeSPaul Walmsley }; 22172296bdeSPaul Walmsley qspi2: spi@10050000 { 22272296bdeSPaul Walmsley compatible = "sifive,fu540-c000-spi", "sifive,spi0"; 22372296bdeSPaul Walmsley reg = <0x0 0x10050000 0x0 0x1000>; 22472296bdeSPaul Walmsley interrupt-parent = <&plic0>; 22572296bdeSPaul Walmsley interrupts = <6>; 226990d627fSZong Li clocks = <&prci FU540_PRCI_CLK_TLCLK>; 22772296bdeSPaul Walmsley #address-cells = <1>; 22872296bdeSPaul Walmsley #size-cells = <0>; 22945b03df2SYash Shah status = "disabled"; 23072296bdeSPaul Walmsley }; 23126091eefSYash Shah eth0: ethernet@10090000 { 23226091eefSYash Shah compatible = "sifive,fu540-c000-gem"; 23326091eefSYash Shah interrupt-parent = <&plic0>; 23426091eefSYash Shah interrupts = <53>; 2358e9b1c95SGeert Uytterhoeven reg = <0x0 0x10090000 0x0 0x2000>, 2368e9b1c95SGeert Uytterhoeven <0x0 0x100a0000 0x0 0x1000>; 23726091eefSYash Shah local-mac-address = [00 00 00 00 00 00]; 23826091eefSYash Shah clock-names = "pclk", "hclk"; 239990d627fSZong Li clocks = <&prci FU540_PRCI_CLK_GEMGXLPLL>, 240990d627fSZong Li <&prci FU540_PRCI_CLK_GEMGXLPLL>; 24126091eefSYash Shah #address-cells = <1>; 24226091eefSYash Shah #size-cells = <0>; 24326091eefSYash Shah status = "disabled"; 24426091eefSYash Shah }; 245b45e0c30SYash Shah pwm0: pwm@10020000 { 246b45e0c30SYash Shah compatible = "sifive,fu540-c000-pwm", "sifive,pwm0"; 247b45e0c30SYash Shah reg = <0x0 0x10020000 0x0 0x1000>; 248b45e0c30SYash Shah interrupt-parent = <&plic0>; 249cc79be0eSGeert Uytterhoeven interrupts = <42>, <43>, <44>, <45>; 250990d627fSZong Li clocks = <&prci FU540_PRCI_CLK_TLCLK>; 251b45e0c30SYash Shah #pwm-cells = <3>; 252b45e0c30SYash Shah status = "disabled"; 253b45e0c30SYash Shah }; 254b45e0c30SYash Shah pwm1: pwm@10021000 { 255b45e0c30SYash Shah compatible = "sifive,fu540-c000-pwm", "sifive,pwm0"; 256b45e0c30SYash Shah reg = <0x0 0x10021000 0x0 0x1000>; 257b45e0c30SYash Shah interrupt-parent = <&plic0>; 258cc79be0eSGeert Uytterhoeven interrupts = <46>, <47>, <48>, <49>; 259990d627fSZong Li clocks = <&prci FU540_PRCI_CLK_TLCLK>; 260b45e0c30SYash Shah #pwm-cells = <3>; 261b45e0c30SYash Shah status = "disabled"; 262b45e0c30SYash Shah }; 263cfda8617SYash Shah l2cache: cache-controller@2010000 { 264cfda8617SYash Shah compatible = "sifive,fu540-c000-ccache", "cache"; 265cfda8617SYash Shah cache-block-size = <64>; 266cfda8617SYash Shah cache-level = <2>; 267cfda8617SYash Shah cache-sets = <1024>; 268cfda8617SYash Shah cache-size = <2097152>; 269cfda8617SYash Shah cache-unified; 270cfda8617SYash Shah interrupt-parent = <&plic0>; 271cc79be0eSGeert Uytterhoeven interrupts = <1>, <2>, <3>; 272cfda8617SYash Shah reg = <0x0 0x2010000 0x0 0x1000>; 273cfda8617SYash Shah }; 27461ffb9d2SYash Shah gpio: gpio@10060000 { 27561ffb9d2SYash Shah compatible = "sifive,fu540-c000-gpio", "sifive,gpio0"; 27661ffb9d2SYash Shah interrupt-parent = <&plic0>; 27761ffb9d2SYash Shah interrupts = <7>, <8>, <9>, <10>, <11>, <12>, <13>, 27861ffb9d2SYash Shah <14>, <15>, <16>, <17>, <18>, <19>, <20>, 27961ffb9d2SYash Shah <21>, <22>; 28061ffb9d2SYash Shah reg = <0x0 0x10060000 0x0 0x1000>; 28161ffb9d2SYash Shah gpio-controller; 28261ffb9d2SYash Shah #gpio-cells = <2>; 28361ffb9d2SYash Shah interrupt-controller; 28461ffb9d2SYash Shah #interrupt-cells = <2>; 285990d627fSZong Li clocks = <&prci FU540_PRCI_CLK_TLCLK>; 28661ffb9d2SYash Shah status = "disabled"; 28761ffb9d2SYash Shah }; 28872296bdeSPaul Walmsley }; 28972296bdeSPaul Walmsley}; 290