172296bdeSPaul Walmsley// SPDX-License-Identifier: (GPL-2.0 OR MIT)
272296bdeSPaul Walmsley/* Copyright (c) 2018-2019 SiFive, Inc */
372296bdeSPaul Walmsley
472296bdeSPaul Walmsley/dts-v1/;
572296bdeSPaul Walmsley
672296bdeSPaul Walmsley#include <dt-bindings/clock/sifive-fu540-prci.h>
772296bdeSPaul Walmsley
872296bdeSPaul Walmsley/ {
972296bdeSPaul Walmsley	#address-cells = <2>;
1072296bdeSPaul Walmsley	#size-cells = <2>;
1172296bdeSPaul Walmsley	compatible = "sifive,fu540-c000", "sifive,fu540";
1272296bdeSPaul Walmsley
1372296bdeSPaul Walmsley	aliases {
1472296bdeSPaul Walmsley		serial0 = &uart0;
1572296bdeSPaul Walmsley		serial1 = &uart1;
1672296bdeSPaul Walmsley	};
1772296bdeSPaul Walmsley
1872296bdeSPaul Walmsley	chosen {
1972296bdeSPaul Walmsley	};
2072296bdeSPaul Walmsley
2172296bdeSPaul Walmsley	cpus {
2272296bdeSPaul Walmsley		#address-cells = <1>;
2372296bdeSPaul Walmsley		#size-cells = <0>;
2472296bdeSPaul Walmsley		timebase-frequency = <1000000>;
2572296bdeSPaul Walmsley		cpu0: cpu@0 {
2672296bdeSPaul Walmsley			compatible = "sifive,e51", "sifive,rocket0", "riscv";
2772296bdeSPaul Walmsley			device_type = "cpu";
2872296bdeSPaul Walmsley			i-cache-block-size = <64>;
2972296bdeSPaul Walmsley			i-cache-sets = <128>;
3072296bdeSPaul Walmsley			i-cache-size = <16384>;
3172296bdeSPaul Walmsley			reg = <0>;
3272296bdeSPaul Walmsley			riscv,isa = "rv64imac";
3372296bdeSPaul Walmsley			status = "disabled";
3472296bdeSPaul Walmsley			cpu0_intc: interrupt-controller {
3572296bdeSPaul Walmsley				#interrupt-cells = <1>;
3672296bdeSPaul Walmsley				compatible = "riscv,cpu-intc";
3772296bdeSPaul Walmsley				interrupt-controller;
3872296bdeSPaul Walmsley			};
3972296bdeSPaul Walmsley		};
4072296bdeSPaul Walmsley		cpu1: cpu@1 {
4172296bdeSPaul Walmsley			compatible = "sifive,u54-mc", "sifive,rocket0", "riscv";
4272296bdeSPaul Walmsley			d-cache-block-size = <64>;
4372296bdeSPaul Walmsley			d-cache-sets = <64>;
4472296bdeSPaul Walmsley			d-cache-size = <32768>;
4572296bdeSPaul Walmsley			d-tlb-sets = <1>;
4672296bdeSPaul Walmsley			d-tlb-size = <32>;
4772296bdeSPaul Walmsley			device_type = "cpu";
4872296bdeSPaul Walmsley			i-cache-block-size = <64>;
4972296bdeSPaul Walmsley			i-cache-sets = <64>;
5072296bdeSPaul Walmsley			i-cache-size = <32768>;
5172296bdeSPaul Walmsley			i-tlb-sets = <1>;
5272296bdeSPaul Walmsley			i-tlb-size = <32>;
5372296bdeSPaul Walmsley			mmu-type = "riscv,sv39";
5472296bdeSPaul Walmsley			reg = <1>;
5572296bdeSPaul Walmsley			riscv,isa = "rv64imafdc";
5672296bdeSPaul Walmsley			tlb-split;
5772296bdeSPaul Walmsley			cpu1_intc: interrupt-controller {
5872296bdeSPaul Walmsley				#interrupt-cells = <1>;
5972296bdeSPaul Walmsley				compatible = "riscv,cpu-intc";
6072296bdeSPaul Walmsley				interrupt-controller;
6172296bdeSPaul Walmsley			};
6272296bdeSPaul Walmsley		};
6372296bdeSPaul Walmsley		cpu2: cpu@2 {
6472296bdeSPaul Walmsley			clock-frequency = <0>;
6572296bdeSPaul Walmsley			compatible = "sifive,u54-mc", "sifive,rocket0", "riscv";
6672296bdeSPaul Walmsley			d-cache-block-size = <64>;
6772296bdeSPaul Walmsley			d-cache-sets = <64>;
6872296bdeSPaul Walmsley			d-cache-size = <32768>;
6972296bdeSPaul Walmsley			d-tlb-sets = <1>;
7072296bdeSPaul Walmsley			d-tlb-size = <32>;
7172296bdeSPaul Walmsley			device_type = "cpu";
7272296bdeSPaul Walmsley			i-cache-block-size = <64>;
7372296bdeSPaul Walmsley			i-cache-sets = <64>;
7472296bdeSPaul Walmsley			i-cache-size = <32768>;
7572296bdeSPaul Walmsley			i-tlb-sets = <1>;
7672296bdeSPaul Walmsley			i-tlb-size = <32>;
7772296bdeSPaul Walmsley			mmu-type = "riscv,sv39";
7872296bdeSPaul Walmsley			reg = <2>;
7972296bdeSPaul Walmsley			riscv,isa = "rv64imafdc";
8072296bdeSPaul Walmsley			tlb-split;
8172296bdeSPaul Walmsley			cpu2_intc: interrupt-controller {
8272296bdeSPaul Walmsley				#interrupt-cells = <1>;
8372296bdeSPaul Walmsley				compatible = "riscv,cpu-intc";
8472296bdeSPaul Walmsley				interrupt-controller;
8572296bdeSPaul Walmsley			};
8672296bdeSPaul Walmsley		};
8772296bdeSPaul Walmsley		cpu3: cpu@3 {
8872296bdeSPaul Walmsley			clock-frequency = <0>;
8972296bdeSPaul Walmsley			compatible = "sifive,u54-mc", "sifive,rocket0", "riscv";
9072296bdeSPaul Walmsley			d-cache-block-size = <64>;
9172296bdeSPaul Walmsley			d-cache-sets = <64>;
9272296bdeSPaul Walmsley			d-cache-size = <32768>;
9372296bdeSPaul Walmsley			d-tlb-sets = <1>;
9472296bdeSPaul Walmsley			d-tlb-size = <32>;
9572296bdeSPaul Walmsley			device_type = "cpu";
9672296bdeSPaul Walmsley			i-cache-block-size = <64>;
9772296bdeSPaul Walmsley			i-cache-sets = <64>;
9872296bdeSPaul Walmsley			i-cache-size = <32768>;
9972296bdeSPaul Walmsley			i-tlb-sets = <1>;
10072296bdeSPaul Walmsley			i-tlb-size = <32>;
10172296bdeSPaul Walmsley			mmu-type = "riscv,sv39";
10272296bdeSPaul Walmsley			reg = <3>;
10372296bdeSPaul Walmsley			riscv,isa = "rv64imafdc";
10472296bdeSPaul Walmsley			tlb-split;
10572296bdeSPaul Walmsley			cpu3_intc: interrupt-controller {
10672296bdeSPaul Walmsley				#interrupt-cells = <1>;
10772296bdeSPaul Walmsley				compatible = "riscv,cpu-intc";
10872296bdeSPaul Walmsley				interrupt-controller;
10972296bdeSPaul Walmsley			};
11072296bdeSPaul Walmsley		};
11172296bdeSPaul Walmsley		cpu4: cpu@4 {
11272296bdeSPaul Walmsley			clock-frequency = <0>;
11372296bdeSPaul Walmsley			compatible = "sifive,u54-mc", "sifive,rocket0", "riscv";
11472296bdeSPaul Walmsley			d-cache-block-size = <64>;
11572296bdeSPaul Walmsley			d-cache-sets = <64>;
11672296bdeSPaul Walmsley			d-cache-size = <32768>;
11772296bdeSPaul Walmsley			d-tlb-sets = <1>;
11872296bdeSPaul Walmsley			d-tlb-size = <32>;
11972296bdeSPaul Walmsley			device_type = "cpu";
12072296bdeSPaul Walmsley			i-cache-block-size = <64>;
12172296bdeSPaul Walmsley			i-cache-sets = <64>;
12272296bdeSPaul Walmsley			i-cache-size = <32768>;
12372296bdeSPaul Walmsley			i-tlb-sets = <1>;
12472296bdeSPaul Walmsley			i-tlb-size = <32>;
12572296bdeSPaul Walmsley			mmu-type = "riscv,sv39";
12672296bdeSPaul Walmsley			reg = <4>;
12772296bdeSPaul Walmsley			riscv,isa = "rv64imafdc";
12872296bdeSPaul Walmsley			tlb-split;
12972296bdeSPaul Walmsley			cpu4_intc: interrupt-controller {
13072296bdeSPaul Walmsley				#interrupt-cells = <1>;
13172296bdeSPaul Walmsley				compatible = "riscv,cpu-intc";
13272296bdeSPaul Walmsley				interrupt-controller;
13372296bdeSPaul Walmsley			};
13472296bdeSPaul Walmsley		};
13572296bdeSPaul Walmsley	};
13672296bdeSPaul Walmsley	soc {
13772296bdeSPaul Walmsley		#address-cells = <2>;
13872296bdeSPaul Walmsley		#size-cells = <2>;
13972296bdeSPaul Walmsley		compatible = "sifive,fu540-c000", "sifive,fu540", "simple-bus";
14072296bdeSPaul Walmsley		ranges;
14172296bdeSPaul Walmsley		plic0: interrupt-controller@c000000 {
14272296bdeSPaul Walmsley			#interrupt-cells = <1>;
14372296bdeSPaul Walmsley			compatible = "sifive,plic-1.0.0";
14472296bdeSPaul Walmsley			reg = <0x0 0xc000000 0x0 0x4000000>;
14572296bdeSPaul Walmsley			riscv,ndev = <53>;
14672296bdeSPaul Walmsley			interrupt-controller;
14772296bdeSPaul Walmsley			interrupts-extended = <
14872296bdeSPaul Walmsley				&cpu0_intc 0xffffffff
14972296bdeSPaul Walmsley				&cpu1_intc 0xffffffff &cpu1_intc 9
15072296bdeSPaul Walmsley				&cpu2_intc 0xffffffff &cpu2_intc 9
15172296bdeSPaul Walmsley				&cpu3_intc 0xffffffff &cpu3_intc 9
15272296bdeSPaul Walmsley				&cpu4_intc 0xffffffff &cpu4_intc 9>;
15372296bdeSPaul Walmsley		};
15472296bdeSPaul Walmsley		prci: clock-controller@10000000 {
15572296bdeSPaul Walmsley			compatible = "sifive,fu540-c000-prci";
15672296bdeSPaul Walmsley			reg = <0x0 0x10000000 0x0 0x1000>;
15772296bdeSPaul Walmsley			clocks = <&hfclk>, <&rtcclk>;
15872296bdeSPaul Walmsley			#clock-cells = <1>;
15972296bdeSPaul Walmsley		};
16072296bdeSPaul Walmsley		uart0: serial@10010000 {
16172296bdeSPaul Walmsley			compatible = "sifive,fu540-c000-uart", "sifive,uart0";
16272296bdeSPaul Walmsley			reg = <0x0 0x10010000 0x0 0x1000>;
16372296bdeSPaul Walmsley			interrupt-parent = <&plic0>;
16472296bdeSPaul Walmsley			interrupts = <4>;
16572296bdeSPaul Walmsley			clocks = <&prci PRCI_CLK_TLCLK>;
16645b03df2SYash Shah			status = "disabled";
16772296bdeSPaul Walmsley		};
16872296bdeSPaul Walmsley		uart1: serial@10011000 {
16972296bdeSPaul Walmsley			compatible = "sifive,fu540-c000-uart", "sifive,uart0";
17072296bdeSPaul Walmsley			reg = <0x0 0x10011000 0x0 0x1000>;
17172296bdeSPaul Walmsley			interrupt-parent = <&plic0>;
17272296bdeSPaul Walmsley			interrupts = <5>;
17372296bdeSPaul Walmsley			clocks = <&prci PRCI_CLK_TLCLK>;
17445b03df2SYash Shah			status = "disabled";
17572296bdeSPaul Walmsley		};
17672296bdeSPaul Walmsley		i2c0: i2c@10030000 {
17772296bdeSPaul Walmsley			compatible = "sifive,fu540-c000-i2c", "sifive,i2c0";
17872296bdeSPaul Walmsley			reg = <0x0 0x10030000 0x0 0x1000>;
17972296bdeSPaul Walmsley			interrupt-parent = <&plic0>;
18072296bdeSPaul Walmsley			interrupts = <50>;
18172296bdeSPaul Walmsley			clocks = <&prci PRCI_CLK_TLCLK>;
18272296bdeSPaul Walmsley			reg-shift = <2>;
18372296bdeSPaul Walmsley			reg-io-width = <1>;
18472296bdeSPaul Walmsley			#address-cells = <1>;
18572296bdeSPaul Walmsley			#size-cells = <0>;
18645b03df2SYash Shah			status = "disabled";
18772296bdeSPaul Walmsley		};
18872296bdeSPaul Walmsley		qspi0: spi@10040000 {
18972296bdeSPaul Walmsley			compatible = "sifive,fu540-c000-spi", "sifive,spi0";
19072296bdeSPaul Walmsley			reg = <0x0 0x10040000 0x0 0x1000
19172296bdeSPaul Walmsley			       0x0 0x20000000 0x0 0x10000000>;
19272296bdeSPaul Walmsley			interrupt-parent = <&plic0>;
19372296bdeSPaul Walmsley			interrupts = <51>;
19472296bdeSPaul Walmsley			clocks = <&prci PRCI_CLK_TLCLK>;
19572296bdeSPaul Walmsley			#address-cells = <1>;
19672296bdeSPaul Walmsley			#size-cells = <0>;
19745b03df2SYash Shah			status = "disabled";
19872296bdeSPaul Walmsley		};
19972296bdeSPaul Walmsley		qspi1: spi@10041000 {
20072296bdeSPaul Walmsley			compatible = "sifive,fu540-c000-spi", "sifive,spi0";
20172296bdeSPaul Walmsley			reg = <0x0 0x10041000 0x0 0x1000
20272296bdeSPaul Walmsley			       0x0 0x30000000 0x0 0x10000000>;
20372296bdeSPaul Walmsley			interrupt-parent = <&plic0>;
20472296bdeSPaul Walmsley			interrupts = <52>;
20572296bdeSPaul Walmsley			clocks = <&prci PRCI_CLK_TLCLK>;
20672296bdeSPaul Walmsley			#address-cells = <1>;
20772296bdeSPaul Walmsley			#size-cells = <0>;
20845b03df2SYash Shah			status = "disabled";
20972296bdeSPaul Walmsley		};
21072296bdeSPaul Walmsley		qspi2: spi@10050000 {
21172296bdeSPaul Walmsley			compatible = "sifive,fu540-c000-spi", "sifive,spi0";
21272296bdeSPaul Walmsley			reg = <0x0 0x10050000 0x0 0x1000>;
21372296bdeSPaul Walmsley			interrupt-parent = <&plic0>;
21472296bdeSPaul Walmsley			interrupts = <6>;
21572296bdeSPaul Walmsley			clocks = <&prci PRCI_CLK_TLCLK>;
21672296bdeSPaul Walmsley			#address-cells = <1>;
21772296bdeSPaul Walmsley			#size-cells = <0>;
21845b03df2SYash Shah			status = "disabled";
21972296bdeSPaul Walmsley		};
22026091eefSYash Shah		eth0: ethernet@10090000 {
22126091eefSYash Shah			compatible = "sifive,fu540-c000-gem";
22226091eefSYash Shah			interrupt-parent = <&plic0>;
22326091eefSYash Shah			interrupts = <53>;
22426091eefSYash Shah			reg = <0x0 0x10090000 0x0 0x2000
22526091eefSYash Shah			       0x0 0x100a0000 0x0 0x1000>;
22626091eefSYash Shah			local-mac-address = [00 00 00 00 00 00];
22726091eefSYash Shah			clock-names = "pclk", "hclk";
22826091eefSYash Shah			clocks = <&prci PRCI_CLK_GEMGXLPLL>,
22926091eefSYash Shah				 <&prci PRCI_CLK_GEMGXLPLL>;
23026091eefSYash Shah			#address-cells = <1>;
23126091eefSYash Shah			#size-cells = <0>;
23226091eefSYash Shah			status = "disabled";
23326091eefSYash Shah		};
23426091eefSYash Shah
23572296bdeSPaul Walmsley	};
23672296bdeSPaul Walmsley};
237