1ad1d7d7cSThomas Gleixner// SPDX-License-Identifier: GPL-2.0-only
2317bf653SNate Case/*
3317bf653SNate Case * Copyright (C) 2008 Extreme Engineering Solutions, Inc.
4317bf653SNate Case * Based on MPC8572DS device tree from Freescale Semiconductor, Inc.
5317bf653SNate Case *
6317bf653SNate Case * XPedite5370 3U VPX single-board computer based on MPC8572E
7317bf653SNate Case */
8317bf653SNate Case
9317bf653SNate Case/dts-v1/;
10317bf653SNate Case/ {
11317bf653SNate Case	model = "xes,xpedite5370";
12317bf653SNate Case	compatible = "xes,xpedite5370", "xes,MPC8572";
13317bf653SNate Case	#address-cells = <2>;
14317bf653SNate Case	#size-cells = <2>;
15317bf653SNate Case
16317bf653SNate Case	aliases {
17317bf653SNate Case		ethernet0 = &enet0;
18317bf653SNate Case		ethernet1 = &enet1;
19317bf653SNate Case		serial0 = &serial0;
20317bf653SNate Case		serial1 = &serial1;
21317bf653SNate Case		pci1 = &pci1;
22317bf653SNate Case		pci2 = &pci2;
23317bf653SNate Case	};
24317bf653SNate Case
25317bf653SNate Case	cpus {
26317bf653SNate Case		#address-cells = <1>;
27317bf653SNate Case		#size-cells = <0>;
28317bf653SNate Case
29317bf653SNate Case		PowerPC,8572@0 {
30317bf653SNate Case			device_type = "cpu";
31317bf653SNate Case			reg = <0x0>;
32317bf653SNate Case			d-cache-line-size = <32>;	// 32 bytes
33317bf653SNate Case			i-cache-line-size = <32>;	// 32 bytes
34317bf653SNate Case			d-cache-size = <0x8000>;		// L1, 32K
35317bf653SNate Case			i-cache-size = <0x8000>;		// L1, 32K
36317bf653SNate Case			timebase-frequency = <0>;
37317bf653SNate Case			bus-frequency = <0>;
38317bf653SNate Case			clock-frequency = <0>;
39317bf653SNate Case			next-level-cache = <&L2>;
40317bf653SNate Case		};
41317bf653SNate Case
42317bf653SNate Case		PowerPC,8572@1 {
43317bf653SNate Case			device_type = "cpu";
44317bf653SNate Case			reg = <0x1>;
45317bf653SNate Case			d-cache-line-size = <32>;	// 32 bytes
46317bf653SNate Case			i-cache-line-size = <32>;	// 32 bytes
47317bf653SNate Case			d-cache-size = <0x8000>;		// L1, 32K
48317bf653SNate Case			i-cache-size = <0x8000>;		// L1, 32K
49317bf653SNate Case			timebase-frequency = <0>;
50317bf653SNate Case			bus-frequency = <0>;
51317bf653SNate Case			clock-frequency = <0>;
52317bf653SNate Case			next-level-cache = <&L2>;
53317bf653SNate Case		};
54317bf653SNate Case	};
55317bf653SNate Case
56317bf653SNate Case	memory {
57317bf653SNate Case		device_type = "memory";
58317bf653SNate Case		reg = <0x0 0x0 0x0 0x0>;	// Filled in by U-Boot
59317bf653SNate Case	};
60317bf653SNate Case
61317bf653SNate Case	localbus@ef005000 {
62317bf653SNate Case		#address-cells = <2>;
63317bf653SNate Case		#size-cells = <1>;
64317bf653SNate Case		compatible = "fsl,mpc8572-elbc", "fsl,elbc", "simple-bus";
65317bf653SNate Case		reg = <0 0xef005000 0 0x1000>;
66317bf653SNate Case		interrupts = <19 2>;
67317bf653SNate Case		interrupt-parent = <&mpic>;
68317bf653SNate Case		/* Local bus region mappings */
69317bf653SNate Case		ranges = <0 0 0 0xf8000000 0x8000000 /* CS0: Boot flash */
70317bf653SNate Case			  1 0 0 0xf0000000 0x8000000 /* CS1: Alternate flash */
71317bf653SNate Case			  2 0 0 0xef800000 0x40000   /* CS2: NAND CE1 */
72317bf653SNate Case			  3 0 0 0xef840000 0x40000>; /* CS3: NAND CE2 */
73317bf653SNate Case
74317bf653SNate Case		nor-boot@0,0 {
75317bf653SNate Case			compatible = "amd,s29gl01gp", "cfi-flash";
76317bf653SNate Case			bank-width = <2>;
77317bf653SNate Case			reg = <0 0 0x8000000>; /* 128MB */
78317bf653SNate Case			#address-cells = <1>;
79317bf653SNate Case			#size-cells = <1>;
80317bf653SNate Case			partition@0 {
81317bf653SNate Case				label = "Primary user space";
82317bf653SNate Case				reg = <0x00000000 0x6f00000>; /* 111 MB */
83317bf653SNate Case			};
84317bf653SNate Case			partition@6f00000 {
85317bf653SNate Case				label = "Primary kernel";
86317bf653SNate Case				reg = <0x6f00000 0x1000000>; /* 16 MB */
87317bf653SNate Case			};
88317bf653SNate Case			partition@7f00000 {
89317bf653SNate Case				label = "Primary DTB";
90317bf653SNate Case				reg = <0x7f00000 0x40000>; /* 256 KB */
91317bf653SNate Case			};
92317bf653SNate Case			partition@7f40000 {
93317bf653SNate Case				label = "Primary U-Boot environment";
94317bf653SNate Case				reg = <0x7f40000 0x40000>; /* 256 KB */
95317bf653SNate Case			};
96317bf653SNate Case			partition@7f80000 {
97317bf653SNate Case				label = "Primary U-Boot";
98317bf653SNate Case				reg = <0x7f80000 0x80000>; /* 512 KB */
99317bf653SNate Case				read-only;
100317bf653SNate Case			};
101317bf653SNate Case		};
102317bf653SNate Case
103317bf653SNate Case		nor-alternate@1,0 {
104317bf653SNate Case			compatible = "amd,s29gl01gp", "cfi-flash";
105317bf653SNate Case			bank-width = <2>;
106317bf653SNate Case			//reg = <0xf0000000 0x08000000>; /* 128MB */
107317bf653SNate Case			reg = <1 0 0x8000000>; /* 128MB */
108317bf653SNate Case			#address-cells = <1>;
109317bf653SNate Case			#size-cells = <1>;
110317bf653SNate Case			partition@0 {
111317bf653SNate Case				label = "Secondary user space";
112317bf653SNate Case				reg = <0x00000000 0x6f00000>; /* 111 MB */
113317bf653SNate Case			};
114317bf653SNate Case			partition@6f00000 {
115317bf653SNate Case				label = "Secondary kernel";
116317bf653SNate Case				reg = <0x6f00000 0x1000000>; /* 16 MB */
117317bf653SNate Case			};
118317bf653SNate Case			partition@7f00000 {
119317bf653SNate Case				label = "Secondary DTB";
120317bf653SNate Case				reg = <0x7f00000 0x40000>; /* 256 KB */
121317bf653SNate Case			};
122317bf653SNate Case			partition@7f40000 {
123317bf653SNate Case				label = "Secondary U-Boot environment";
124317bf653SNate Case				reg = <0x7f40000 0x40000>; /* 256 KB */
125317bf653SNate Case			};
126317bf653SNate Case			partition@7f80000 {
127317bf653SNate Case				label = "Secondary U-Boot";
128317bf653SNate Case				reg = <0x7f80000 0x80000>; /* 512 KB */
129317bf653SNate Case				read-only;
130317bf653SNate Case			};
131317bf653SNate Case		};
132317bf653SNate Case
133317bf653SNate Case		nand@2,0 {
134317bf653SNate Case			#address-cells = <1>;
135317bf653SNate Case			#size-cells = <1>;
136317bf653SNate Case			/*
137317bf653SNate Case			 * Actual part could be ST Micro NAND08GW3B2A (1 GB),
138317bf653SNate Case			 * Micron MT29F8G08DAA (2x 512 MB), or Micron
139317bf653SNate Case			 * MT29F16G08FAA (2x 1 GB), depending on the build
140317bf653SNate Case			 * configuration
141317bf653SNate Case			 */
142317bf653SNate Case			compatible = "fsl,mpc8572-fcm-nand",
143317bf653SNate Case				     "fsl,elbc-fcm-nand";
144317bf653SNate Case			reg = <2 0 0x40000>;
145317bf653SNate Case			/* U-Boot should fix this up if chip size > 1 GB */
146317bf653SNate Case			partition@0 {
147317bf653SNate Case				label = "NAND Filesystem";
148317bf653SNate Case				reg = <0 0x40000000>;
149317bf653SNate Case			};
150317bf653SNate Case		};
151317bf653SNate Case
152317bf653SNate Case	};
153317bf653SNate Case
154317bf653SNate Case	soc8572@ef000000 {
155317bf653SNate Case		#address-cells = <1>;
156317bf653SNate Case		#size-cells = <1>;
157317bf653SNate Case		device_type = "soc";
158317bf653SNate Case		compatible = "fsl,mpc8572-immr", "simple-bus";
159317bf653SNate Case		ranges = <0x0 0 0xef000000 0x100000>;
160317bf653SNate Case		bus-frequency = <0>;		// Filled out by uboot.
161317bf653SNate Case
162317bf653SNate Case		ecm-law@0 {
163317bf653SNate Case			compatible = "fsl,ecm-law";
164317bf653SNate Case			reg = <0x0 0x1000>;
165317bf653SNate Case			fsl,num-laws = <12>;
166317bf653SNate Case		};
167317bf653SNate Case
168317bf653SNate Case		ecm@1000 {
169317bf653SNate Case			compatible = "fsl,mpc8572-ecm", "fsl,ecm";
170317bf653SNate Case			reg = <0x1000 0x1000>;
171317bf653SNate Case			interrupts = <17 2>;
172317bf653SNate Case			interrupt-parent = <&mpic>;
173317bf653SNate Case		};
174317bf653SNate Case
175317bf653SNate Case		memory-controller@2000 {
176317bf653SNate Case			compatible = "fsl,mpc8572-memory-controller";
177317bf653SNate Case			reg = <0x2000 0x1000>;
178317bf653SNate Case			interrupt-parent = <&mpic>;
179317bf653SNate Case			interrupts = <18 2>;
180317bf653SNate Case		};
181317bf653SNate Case
182317bf653SNate Case		memory-controller@6000 {
183317bf653SNate Case			compatible = "fsl,mpc8572-memory-controller";
184317bf653SNate Case			reg = <0x6000 0x1000>;
185317bf653SNate Case			interrupt-parent = <&mpic>;
186317bf653SNate Case			interrupts = <18 2>;
187317bf653SNate Case		};
188317bf653SNate Case
189317bf653SNate Case		L2: l2-cache-controller@20000 {
190317bf653SNate Case			compatible = "fsl,mpc8572-l2-cache-controller";
191317bf653SNate Case			reg = <0x20000 0x1000>;
192317bf653SNate Case			cache-line-size = <32>;	// 32 bytes
193317bf653SNate Case			cache-size = <0x100000>; // L2, 1M
194317bf653SNate Case			interrupt-parent = <&mpic>;
195317bf653SNate Case			interrupts = <16 2>;
196317bf653SNate Case		};
197317bf653SNate Case
198317bf653SNate Case		i2c@3000 {
199317bf653SNate Case			#address-cells = <1>;
200317bf653SNate Case			#size-cells = <0>;
201317bf653SNate Case			cell-index = <0>;
202317bf653SNate Case			compatible = "fsl-i2c";
203317bf653SNate Case			reg = <0x3000 0x100>;
204317bf653SNate Case			interrupts = <43 2>;
205317bf653SNate Case			interrupt-parent = <&mpic>;
206317bf653SNate Case			dfsrr;
207317bf653SNate Case
208317bf653SNate Case			temp-sensor@48 {
209317bf653SNate Case				compatible = "dallas,ds1631", "dallas,ds1621";
210317bf653SNate Case				reg = <0x48>;
211317bf653SNate Case			};
212317bf653SNate Case
213317bf653SNate Case			temp-sensor@4c {
214317bf653SNate Case				compatible = "adi,adt7461";
215317bf653SNate Case				reg = <0x4c>;
216317bf653SNate Case			};
217317bf653SNate Case
218317bf653SNate Case			cpu-supervisor@51 {
219317bf653SNate Case				compatible = "dallas,ds4510";
220317bf653SNate Case				reg = <0x51>;
221317bf653SNate Case			};
222317bf653SNate Case
223317bf653SNate Case			eeprom@54 {
224317bf653SNate Case				compatible = "atmel,at24c128b";
225317bf653SNate Case				reg = <0x54>;
226317bf653SNate Case			};
227317bf653SNate Case
228317bf653SNate Case			rtc@68 {
2295edc2aaeSStefan Agner				compatible = "st,m41t00",
230317bf653SNate Case				             "dallas,ds1338";
231317bf653SNate Case				reg = <0x68>;
232317bf653SNate Case			};
233317bf653SNate Case
234317bf653SNate Case			pcie-switch@70 {
235317bf653SNate Case				compatible = "plx,pex8518";
236317bf653SNate Case				reg = <0x70>;
237317bf653SNate Case			};
238317bf653SNate Case
239317bf653SNate Case			gpio1: gpio@18 {
240317bf653SNate Case				compatible = "nxp,pca9557";
241317bf653SNate Case				reg = <0x18>;
242317bf653SNate Case				#gpio-cells = <2>;
243317bf653SNate Case				gpio-controller;
244317bf653SNate Case				polarity = <0x00>;
245317bf653SNate Case			};
246317bf653SNate Case
247317bf653SNate Case			gpio2: gpio@1c {
248317bf653SNate Case				compatible = "nxp,pca9557";
249317bf653SNate Case				reg = <0x1c>;
250317bf653SNate Case				#gpio-cells = <2>;
251317bf653SNate Case				gpio-controller;
252317bf653SNate Case				polarity = <0x00>;
253317bf653SNate Case			};
254317bf653SNate Case
255317bf653SNate Case			gpio3: gpio@1e {
256317bf653SNate Case				compatible = "nxp,pca9557";
257317bf653SNate Case				reg = <0x1e>;
258317bf653SNate Case				#gpio-cells = <2>;
259317bf653SNate Case				gpio-controller;
260317bf653SNate Case				polarity = <0x00>;
261317bf653SNate Case			};
262317bf653SNate Case
263317bf653SNate Case			gpio4: gpio@1f {
264317bf653SNate Case				compatible = "nxp,pca9557";
265317bf653SNate Case				reg = <0x1f>;
266317bf653SNate Case				#gpio-cells = <2>;
267317bf653SNate Case				gpio-controller;
268317bf653SNate Case				polarity = <0x00>;
269317bf653SNate Case			};
270317bf653SNate Case		};
271317bf653SNate Case
272317bf653SNate Case		i2c@3100 {
273317bf653SNate Case			#address-cells = <1>;
274317bf653SNate Case			#size-cells = <0>;
275317bf653SNate Case			cell-index = <1>;
276317bf653SNate Case			compatible = "fsl-i2c";
277317bf653SNate Case			reg = <0x3100 0x100>;
278317bf653SNate Case			interrupts = <43 2>;
279317bf653SNate Case			interrupt-parent = <&mpic>;
280317bf653SNate Case			dfsrr;
281317bf653SNate Case		};
282317bf653SNate Case
283317bf653SNate Case		dma@c300 {
284317bf653SNate Case			#address-cells = <1>;
285317bf653SNate Case			#size-cells = <1>;
286317bf653SNate Case			compatible = "fsl,mpc8572-dma", "fsl,eloplus-dma";
287317bf653SNate Case			reg = <0xc300 0x4>;
288317bf653SNate Case			ranges = <0x0 0xc100 0x200>;
289317bf653SNate Case			cell-index = <1>;
290317bf653SNate Case			dma-channel@0 {
291317bf653SNate Case				compatible = "fsl,mpc8572-dma-channel",
292317bf653SNate Case						"fsl,eloplus-dma-channel";
293317bf653SNate Case				reg = <0x0 0x80>;
294317bf653SNate Case				cell-index = <0>;
295317bf653SNate Case				interrupt-parent = <&mpic>;
296317bf653SNate Case				interrupts = <76 2>;
297317bf653SNate Case			};
298317bf653SNate Case			dma-channel@80 {
299317bf653SNate Case				compatible = "fsl,mpc8572-dma-channel",
300317bf653SNate Case						"fsl,eloplus-dma-channel";
301317bf653SNate Case				reg = <0x80 0x80>;
302317bf653SNate Case				cell-index = <1>;
303317bf653SNate Case				interrupt-parent = <&mpic>;
304317bf653SNate Case				interrupts = <77 2>;
305317bf653SNate Case			};
306317bf653SNate Case			dma-channel@100 {
307317bf653SNate Case				compatible = "fsl,mpc8572-dma-channel",
308317bf653SNate Case						"fsl,eloplus-dma-channel";
309317bf653SNate Case				reg = <0x100 0x80>;
310317bf653SNate Case				cell-index = <2>;
311317bf653SNate Case				interrupt-parent = <&mpic>;
312317bf653SNate Case				interrupts = <78 2>;
313317bf653SNate Case			};
314317bf653SNate Case			dma-channel@180 {
315317bf653SNate Case				compatible = "fsl,mpc8572-dma-channel",
316317bf653SNate Case						"fsl,eloplus-dma-channel";
317317bf653SNate Case				reg = <0x180 0x80>;
318317bf653SNate Case				cell-index = <3>;
319317bf653SNate Case				interrupt-parent = <&mpic>;
320317bf653SNate Case				interrupts = <79 2>;
321317bf653SNate Case			};
322317bf653SNate Case		};
323317bf653SNate Case
324317bf653SNate Case		dma@21300 {
325317bf653SNate Case			#address-cells = <1>;
326317bf653SNate Case			#size-cells = <1>;
327317bf653SNate Case			compatible = "fsl,mpc8572-dma", "fsl,eloplus-dma";
328317bf653SNate Case			reg = <0x21300 0x4>;
329317bf653SNate Case			ranges = <0x0 0x21100 0x200>;
330317bf653SNate Case			cell-index = <0>;
331317bf653SNate Case			dma-channel@0 {
332317bf653SNate Case				compatible = "fsl,mpc8572-dma-channel",
333317bf653SNate Case						"fsl,eloplus-dma-channel";
334317bf653SNate Case				reg = <0x0 0x80>;
335317bf653SNate Case				cell-index = <0>;
336317bf653SNate Case				interrupt-parent = <&mpic>;
337317bf653SNate Case				interrupts = <20 2>;
338317bf653SNate Case			};
339317bf653SNate Case			dma-channel@80 {
340317bf653SNate Case				compatible = "fsl,mpc8572-dma-channel",
341317bf653SNate Case						"fsl,eloplus-dma-channel";
342317bf653SNate Case				reg = <0x80 0x80>;
343317bf653SNate Case				cell-index = <1>;
344317bf653SNate Case				interrupt-parent = <&mpic>;
345317bf653SNate Case				interrupts = <21 2>;
346317bf653SNate Case			};
347317bf653SNate Case			dma-channel@100 {
348317bf653SNate Case				compatible = "fsl,mpc8572-dma-channel",
349317bf653SNate Case						"fsl,eloplus-dma-channel";
350317bf653SNate Case				reg = <0x100 0x80>;
351317bf653SNate Case				cell-index = <2>;
352317bf653SNate Case				interrupt-parent = <&mpic>;
353317bf653SNate Case				interrupts = <22 2>;
354317bf653SNate Case			};
355317bf653SNate Case			dma-channel@180 {
356317bf653SNate Case				compatible = "fsl,mpc8572-dma-channel",
357317bf653SNate Case						"fsl,eloplus-dma-channel";
358317bf653SNate Case				reg = <0x180 0x80>;
359317bf653SNate Case				cell-index = <3>;
360317bf653SNate Case				interrupt-parent = <&mpic>;
361317bf653SNate Case				interrupts = <23 2>;
362317bf653SNate Case			};
363317bf653SNate Case		};
364317bf653SNate Case
365317bf653SNate Case		/* eTSEC 1 */
366317bf653SNate Case		enet0: ethernet@24000 {
367317bf653SNate Case			#address-cells = <1>;
368317bf653SNate Case			#size-cells = <1>;
369317bf653SNate Case			cell-index = <0>;
370317bf653SNate Case			device_type = "network";
371317bf653SNate Case			model = "eTSEC";
372317bf653SNate Case			compatible = "gianfar";
373317bf653SNate Case			reg = <0x24000 0x1000>;
374317bf653SNate Case			ranges = <0x0 0x24000 0x1000>;
375317bf653SNate Case			local-mac-address = [ 00 00 00 00 00 00 ];
376317bf653SNate Case			interrupts = <29 2 30 2 34 2>;
377317bf653SNate Case			interrupt-parent = <&mpic>;
378317bf653SNate Case			tbi-handle = <&tbi0>;
379317bf653SNate Case			phy-handle = <&phy0>;
380317bf653SNate Case			phy-connection-type = "sgmii";
381317bf653SNate Case
382317bf653SNate Case			mdio@520 {
383317bf653SNate Case				#address-cells = <1>;
384317bf653SNate Case				#size-cells = <0>;
385317bf653SNate Case				compatible = "fsl,gianfar-mdio";
386317bf653SNate Case				reg = <0x520 0x20>;
387317bf653SNate Case
388317bf653SNate Case				phy0: ethernet-phy@1 {
389317bf653SNate Case					interrupt-parent = <&mpic>;
390317bf653SNate Case					interrupts = <8 1>;
391317bf653SNate Case					reg = <0x1>;
392317bf653SNate Case				};
393317bf653SNate Case				phy1: ethernet-phy@2 {
394317bf653SNate Case					interrupt-parent = <&mpic>;
395317bf653SNate Case					interrupts = <8 1>;
396317bf653SNate Case					reg = <0x2>;
397317bf653SNate Case				};
398317bf653SNate Case				tbi0: tbi-phy@11 {
399317bf653SNate Case					reg = <0x11>;
400317bf653SNate Case					device_type = "tbi-phy";
401317bf653SNate Case				};
402317bf653SNate Case			};
403317bf653SNate Case		};
404317bf653SNate Case
405317bf653SNate Case		/* eTSEC 2 */
406317bf653SNate Case		enet1: ethernet@25000 {
407317bf653SNate Case			#address-cells = <1>;
408317bf653SNate Case			#size-cells = <1>;
409317bf653SNate Case			cell-index = <1>;
410317bf653SNate Case			device_type = "network";
411317bf653SNate Case			model = "eTSEC";
412317bf653SNate Case			compatible = "gianfar";
413317bf653SNate Case			reg = <0x25000 0x1000>;
414317bf653SNate Case			ranges = <0x0 0x25000 0x1000>;
415317bf653SNate Case			local-mac-address = [ 00 00 00 00 00 00 ];
416317bf653SNate Case			interrupts = <35 2 36 2 40 2>;
417317bf653SNate Case			interrupt-parent = <&mpic>;
418317bf653SNate Case			tbi-handle = <&tbi1>;
419317bf653SNate Case			phy-handle = <&phy1>;
420317bf653SNate Case			phy-connection-type = "sgmii";
421317bf653SNate Case
422317bf653SNate Case			mdio@520 {
423317bf653SNate Case				#address-cells = <1>;
424317bf653SNate Case				#size-cells = <0>;
425317bf653SNate Case				compatible = "fsl,gianfar-tbi";
426317bf653SNate Case				reg = <0x520 0x20>;
427317bf653SNate Case
428317bf653SNate Case				tbi1: tbi-phy@11 {
429317bf653SNate Case					reg = <0x11>;
430317bf653SNate Case					device_type = "tbi-phy";
431317bf653SNate Case				};
432317bf653SNate Case			};
433317bf653SNate Case		};
434317bf653SNate Case
435317bf653SNate Case		/* UART0 */
436317bf653SNate Case		serial0: serial@4500 {
437317bf653SNate Case			cell-index = <0>;
438317bf653SNate Case			device_type = "serial";
439f706bed1SKumar Gala			compatible = "fsl,ns16550", "ns16550";
440317bf653SNate Case			reg = <0x4500 0x100>;
441317bf653SNate Case			clock-frequency = <0>;
442317bf653SNate Case			interrupts = <42 2>;
443317bf653SNate Case			interrupt-parent = <&mpic>;
444317bf653SNate Case		};
445317bf653SNate Case
446317bf653SNate Case		/* UART1 */
447317bf653SNate Case		serial1: serial@4600 {
448317bf653SNate Case			cell-index = <1>;
449317bf653SNate Case			device_type = "serial";
450f706bed1SKumar Gala			compatible = "fsl,ns16550", "ns16550";
451317bf653SNate Case			reg = <0x4600 0x100>;
452317bf653SNate Case			clock-frequency = <0>;
453317bf653SNate Case			interrupts = <42 2>;
454317bf653SNate Case			interrupt-parent = <&mpic>;
455317bf653SNate Case		};
456317bf653SNate Case
457317bf653SNate Case		global-utilities@e0000 {	//global utilities block
458317bf653SNate Case			compatible = "fsl,mpc8572-guts";
459317bf653SNate Case			reg = <0xe0000 0x1000>;
460317bf653SNate Case			fsl,has-rstcr;
461317bf653SNate Case		};
462317bf653SNate Case
463317bf653SNate Case		msi@41600 {
464317bf653SNate Case			compatible = "fsl,mpc8572-msi", "fsl,mpic-msi";
465317bf653SNate Case			reg = <0x41600 0x80>;
466317bf653SNate Case			msi-available-ranges = <0 0x100>;
467317bf653SNate Case			interrupts = <
468317bf653SNate Case				0xe0 0
469317bf653SNate Case				0xe1 0
470317bf653SNate Case				0xe2 0
471317bf653SNate Case				0xe3 0
472317bf653SNate Case				0xe4 0
473317bf653SNate Case				0xe5 0
474317bf653SNate Case				0xe6 0
475317bf653SNate Case				0xe7 0>;
476317bf653SNate Case			interrupt-parent = <&mpic>;
477317bf653SNate Case		};
478317bf653SNate Case
479317bf653SNate Case		crypto@30000 {
480317bf653SNate Case			compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
481317bf653SNate Case				     "fsl,sec2.1", "fsl,sec2.0";
482317bf653SNate Case			reg = <0x30000 0x10000>;
483317bf653SNate Case			interrupts = <45 2 58 2>;
484317bf653SNate Case			interrupt-parent = <&mpic>;
485317bf653SNate Case			fsl,num-channels = <4>;
486317bf653SNate Case			fsl,channel-fifo-len = <24>;
487317bf653SNate Case			fsl,exec-units-mask = <0x9fe>;
488317bf653SNate Case			fsl,descriptor-types-mask = <0x3ab0ebf>;
489317bf653SNate Case		};
490317bf653SNate Case
491317bf653SNate Case		mpic: pic@40000 {
492317bf653SNate Case			interrupt-controller;
493317bf653SNate Case			#address-cells = <0>;
494317bf653SNate Case			#interrupt-cells = <2>;
495317bf653SNate Case			reg = <0x40000 0x40000>;
496317bf653SNate Case			compatible = "chrp,open-pic";
497317bf653SNate Case			device_type = "open-pic";
498317bf653SNate Case		};
499317bf653SNate Case
500317bf653SNate Case		gpio0: gpio@f000 {
501317bf653SNate Case			compatible = "fsl,mpc8572-gpio";
502317bf653SNate Case			reg = <0xf000 0x1000>;
503317bf653SNate Case			interrupts = <47 2>;
504317bf653SNate Case			interrupt-parent = <&mpic>;
505317bf653SNate Case			#gpio-cells = <2>;
506317bf653SNate Case			gpio-controller;
507317bf653SNate Case		};
508317bf653SNate Case
509317bf653SNate Case		gpio-leds {
510317bf653SNate Case			compatible = "gpio-leds";
511317bf653SNate Case
512317bf653SNate Case			heartbeat {
513317bf653SNate Case				label = "Heartbeat";
514317bf653SNate Case				gpios = <&gpio0 4 1>;
515317bf653SNate Case				linux,default-trigger = "heartbeat";
516317bf653SNate Case			};
517317bf653SNate Case
518317bf653SNate Case			yellow {
519317bf653SNate Case				label = "Yellow";
520317bf653SNate Case				gpios = <&gpio0 5 1>;
521317bf653SNate Case			};
522317bf653SNate Case
523317bf653SNate Case			red {
524317bf653SNate Case				label = "Red";
525317bf653SNate Case				gpios = <&gpio0 6 1>;
526317bf653SNate Case			};
527317bf653SNate Case
528317bf653SNate Case			green {
529317bf653SNate Case				label = "Green";
530317bf653SNate Case				gpios = <&gpio0 7 1>;
531317bf653SNate Case			};
532317bf653SNate Case		};
533317bf653SNate Case
534317bf653SNate Case		/* PME (pattern-matcher) */
535317bf653SNate Case		pme@10000 {
536317bf653SNate Case			compatible = "fsl,mpc8572-pme", "pme8572";
537317bf653SNate Case			reg = <0x10000 0x5000>;
538317bf653SNate Case			interrupts = <57 2 64 2 65 2 66 2 67 2>;
539317bf653SNate Case			interrupt-parent = <&mpic>;
540317bf653SNate Case		};
541317bf653SNate Case
542317bf653SNate Case		tlu@2f000 {
543317bf653SNate Case			compatible = "fsl,mpc8572-tlu", "fsl_tlu";
544317bf653SNate Case			reg = <0x2f000 0x1000>;
54553567cf3SAdam Borowski			interrupts = <61 2>;
546317bf653SNate Case			interrupt-parent = <&mpic>;
547317bf653SNate Case		};
548317bf653SNate Case
549317bf653SNate Case		tlu@15000 {
550317bf653SNate Case			compatible = "fsl,mpc8572-tlu", "fsl_tlu";
551317bf653SNate Case			reg = <0x15000 0x1000>;
55253567cf3SAdam Borowski			interrupts = <75 2>;
553317bf653SNate Case			interrupt-parent = <&mpic>;
554317bf653SNate Case		};
555317bf653SNate Case	};
556317bf653SNate Case
557317bf653SNate Case	/*
558317bf653SNate Case	 * PCI Express controller 3 @ ef008000 is not used.
559317bf653SNate Case	 * This would have been pci0 on other mpc85xx platforms.
560317bf653SNate Case	 */
561317bf653SNate Case
562317bf653SNate Case	/* PCI Express controller 2, wired to VPX P1,P2 backplane */
563317bf653SNate Case	pci1: pcie@ef009000 {
564317bf653SNate Case		compatible = "fsl,mpc8548-pcie";
565317bf653SNate Case		device_type = "pci";
566317bf653SNate Case		#interrupt-cells = <1>;
567317bf653SNate Case		#size-cells = <2>;
568317bf653SNate Case		#address-cells = <3>;
569317bf653SNate Case		reg = <0 0xef009000 0 0x1000>;
570317bf653SNate Case		bus-range = <0 255>;
571317bf653SNate Case		ranges = <0x2000000 0x0 0xc0000000 0 0xc0000000 0x0 0x10000000
572317bf653SNate Case			  0x1000000 0x0 0x00000000 0 0xe8800000 0x0 0x00010000>;
573317bf653SNate Case		clock-frequency = <33333333>;
574317bf653SNate Case		interrupt-parent = <&mpic>;
575317bf653SNate Case		interrupts = <25 2>;
576317bf653SNate Case		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
577317bf653SNate Case		interrupt-map = <
578317bf653SNate Case			/* IDSEL 0x0 */
579317bf653SNate Case			0x0 0x0 0x0 0x1 &mpic 0x4 0x1
580317bf653SNate Case			0x0 0x0 0x0 0x2 &mpic 0x5 0x1
581317bf653SNate Case			0x0 0x0 0x0 0x3 &mpic 0x6 0x1
582317bf653SNate Case			0x0 0x0 0x0 0x4 &mpic 0x7 0x1
583317bf653SNate Case			>;
584317bf653SNate Case		pcie@0 {
585317bf653SNate Case			reg = <0x00000000 0x00000000 0x00000000 0x00000000 0x00000000>;
586317bf653SNate Case			#size-cells = <2>;
587317bf653SNate Case			#address-cells = <3>;
588317bf653SNate Case			device_type = "pci";
589317bf653SNate Case			ranges = <0x2000000 0x0 0xc0000000
590317bf653SNate Case				  0x2000000 0x0 0xc0000000
591317bf653SNate Case				  0x0 0x10000000
592317bf653SNate Case
593317bf653SNate Case				  0x1000000 0x0 0x0
594317bf653SNate Case				  0x1000000 0x0 0x0
595317bf653SNate Case				  0x0 0x100000>;
596317bf653SNate Case		};
597317bf653SNate Case	};
598317bf653SNate Case
599317bf653SNate Case	/* PCI Express controller 1, wired to PEX8518 PCIe switch */
600317bf653SNate Case	pci2: pcie@ef00a000 {
601317bf653SNate Case		compatible = "fsl,mpc8548-pcie";
602317bf653SNate Case		device_type = "pci";
603317bf653SNate Case		#interrupt-cells = <1>;
604317bf653SNate Case		#size-cells = <2>;
605317bf653SNate Case		#address-cells = <3>;
606317bf653SNate Case		reg = <0 0xef00a000 0 0x1000>;
607317bf653SNate Case		bus-range = <0 255>;
608317bf653SNate Case		ranges = <0x2000000 0x0 0x80000000 0 0x80000000 0x0 0x40000000
609317bf653SNate Case			  0x1000000 0x0 0x00000000 0 0xe8000000 0x0 0x10000>;
610317bf653SNate Case		clock-frequency = <33333333>;
611317bf653SNate Case		interrupt-parent = <&mpic>;
612317bf653SNate Case		interrupts = <26 2>;
613317bf653SNate Case		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
614317bf653SNate Case		interrupt-map = <
615317bf653SNate Case			/* IDSEL 0x0 */
616317bf653SNate Case			0x0 0x0 0x0 0x1 &mpic 0x0 0x1
617317bf653SNate Case			0x0 0x0 0x0 0x2 &mpic 0x1 0x1
618317bf653SNate Case			0x0 0x0 0x0 0x3 &mpic 0x2 0x1
619317bf653SNate Case			0x0 0x0 0x0 0x4 &mpic 0x3 0x1
620317bf653SNate Case			>;
621317bf653SNate Case		pcie@0 {
622317bf653SNate Case			reg = <0x0 0x0 0x0 0x0 0x0>;
623317bf653SNate Case			#size-cells = <2>;
624317bf653SNate Case			#address-cells = <3>;
625317bf653SNate Case			device_type = "pci";
626317bf653SNate Case			ranges = <0x2000000 0x0 0x80000000
627317bf653SNate Case				  0x2000000 0x0 0x80000000
628317bf653SNate Case				  0x0 0x40000000
629317bf653SNate Case
630317bf653SNate Case				  0x1000000 0x0 0x0
631317bf653SNate Case				  0x1000000 0x0 0x0
632317bf653SNate Case				  0x0 0x100000>;
633317bf653SNate Case		};
634317bf653SNate Case	};
635317bf653SNate Case};
636