10052bc5dSKumar Gala/*
20052bc5dSKumar Gala * TQM 8540 Device Tree Source
30052bc5dSKumar Gala *
40052bc5dSKumar Gala * Copyright 2008 Freescale Semiconductor Inc.
50052bc5dSKumar Gala *
60052bc5dSKumar Gala * This program is free software; you can redistribute  it and/or modify it
70052bc5dSKumar Gala * under  the terms of  the GNU General  Public License as published by the
80052bc5dSKumar Gala * Free Software Foundation;  either version 2 of the  License, or (at your
90052bc5dSKumar Gala * option) any later version.
100052bc5dSKumar Gala */
110052bc5dSKumar Gala
120052bc5dSKumar Gala/dts-v1/;
130052bc5dSKumar Gala
140052bc5dSKumar Gala/ {
154fb035f6SWolfgang Grandegger	model = "tqc,tqm8540";
164fb035f6SWolfgang Grandegger	compatible = "tqc,tqm8540";
170052bc5dSKumar Gala	#address-cells = <1>;
180052bc5dSKumar Gala	#size-cells = <1>;
190052bc5dSKumar Gala
200052bc5dSKumar Gala	aliases {
210052bc5dSKumar Gala		ethernet0 = &enet0;
220052bc5dSKumar Gala		ethernet1 = &enet1;
230052bc5dSKumar Gala		ethernet2 = &enet2;
240052bc5dSKumar Gala		serial0 = &serial0;
250052bc5dSKumar Gala		serial1 = &serial1;
260052bc5dSKumar Gala		pci0 = &pci0;
270052bc5dSKumar Gala	};
280052bc5dSKumar Gala
290052bc5dSKumar Gala	cpus {
300052bc5dSKumar Gala		#address-cells = <1>;
310052bc5dSKumar Gala		#size-cells = <0>;
320052bc5dSKumar Gala
330052bc5dSKumar Gala		PowerPC,8540@0 {
340052bc5dSKumar Gala			device_type = "cpu";
350052bc5dSKumar Gala			reg = <0>;
360052bc5dSKumar Gala			d-cache-line-size = <32>;
370052bc5dSKumar Gala			i-cache-line-size = <32>;
380052bc5dSKumar Gala			d-cache-size = <32768>;
390052bc5dSKumar Gala			i-cache-size = <32768>;
400052bc5dSKumar Gala			timebase-frequency = <0>;
410052bc5dSKumar Gala			bus-frequency = <0>;
420052bc5dSKumar Gala			clock-frequency = <0>;
43c054065bSKumar Gala			next-level-cache = <&L2>;
440052bc5dSKumar Gala		};
450052bc5dSKumar Gala	};
460052bc5dSKumar Gala
470052bc5dSKumar Gala	memory {
480052bc5dSKumar Gala		device_type = "memory";
490052bc5dSKumar Gala		reg = <0x00000000 0x10000000>;
500052bc5dSKumar Gala	};
510052bc5dSKumar Gala
52f67be814SKumar Gala	soc@e0000000 {
530052bc5dSKumar Gala		#address-cells = <1>;
540052bc5dSKumar Gala		#size-cells = <1>;
550052bc5dSKumar Gala		device_type = "soc";
560052bc5dSKumar Gala		ranges = <0x0 0xe0000000 0x100000>;
570052bc5dSKumar Gala		reg = <0xe0000000 0x200>;
580052bc5dSKumar Gala		bus-frequency = <0>;
590052bc5dSKumar Gala		compatible = "fsl,mpc8540-immr", "simple-bus";
600052bc5dSKumar Gala
610052bc5dSKumar Gala		memory-controller@2000 {
62fe671772SKumar Gala			compatible = "fsl,mpc8540-memory-controller";
630052bc5dSKumar Gala			reg = <0x2000 0x1000>;
640052bc5dSKumar Gala			interrupt-parent = <&mpic>;
650052bc5dSKumar Gala			interrupts = <18 2>;
660052bc5dSKumar Gala		};
670052bc5dSKumar Gala
68c054065bSKumar Gala		L2: l2-cache-controller@20000 {
69fe671772SKumar Gala			compatible = "fsl,mpc8540-l2-cache-controller";
700052bc5dSKumar Gala			reg = <0x20000 0x1000>;
710052bc5dSKumar Gala			cache-line-size = <32>;
720052bc5dSKumar Gala			cache-size = <0x40000>;	// L2, 256K
730052bc5dSKumar Gala			interrupt-parent = <&mpic>;
740052bc5dSKumar Gala			interrupts = <16 2>;
750052bc5dSKumar Gala		};
760052bc5dSKumar Gala
770052bc5dSKumar Gala		i2c@3000 {
780052bc5dSKumar Gala			#address-cells = <1>;
790052bc5dSKumar Gala			#size-cells = <0>;
800052bc5dSKumar Gala			cell-index = <0>;
810052bc5dSKumar Gala			compatible = "fsl-i2c";
820052bc5dSKumar Gala			reg = <0x3000 0x100>;
830052bc5dSKumar Gala			interrupts = <43 2>;
840052bc5dSKumar Gala			interrupt-parent = <&mpic>;
850052bc5dSKumar Gala			dfsrr;
860052bc5dSKumar Gala
876467cae3SWolfgang Grandegger			dtt@48 {
880f73a449SWolfgang Grandegger				compatible = "national,lm75";
896467cae3SWolfgang Grandegger				reg = <0x48>;
900f73a449SWolfgang Grandegger			};
910f73a449SWolfgang Grandegger
920052bc5dSKumar Gala			rtc@68 {
930052bc5dSKumar Gala				compatible = "dallas,ds1337";
940052bc5dSKumar Gala				reg = <0x68>;
950052bc5dSKumar Gala			};
960052bc5dSKumar Gala		};
970052bc5dSKumar Gala
98dee80553SKumar Gala		dma@21300 {
99dee80553SKumar Gala			#address-cells = <1>;
100dee80553SKumar Gala			#size-cells = <1>;
101dee80553SKumar Gala			compatible = "fsl,mpc8540-dma", "fsl,eloplus-dma";
102dee80553SKumar Gala			reg = <0x21300 0x4>;
103dee80553SKumar Gala			ranges = <0x0 0x21100 0x200>;
104dee80553SKumar Gala			cell-index = <0>;
105dee80553SKumar Gala			dma-channel@0 {
106dee80553SKumar Gala				compatible = "fsl,mpc8540-dma-channel",
107dee80553SKumar Gala						"fsl,eloplus-dma-channel";
108dee80553SKumar Gala				reg = <0x0 0x80>;
109dee80553SKumar Gala				cell-index = <0>;
110dee80553SKumar Gala				interrupt-parent = <&mpic>;
111dee80553SKumar Gala				interrupts = <20 2>;
112dee80553SKumar Gala			};
113dee80553SKumar Gala			dma-channel@80 {
114dee80553SKumar Gala				compatible = "fsl,mpc8540-dma-channel",
115dee80553SKumar Gala						"fsl,eloplus-dma-channel";
116dee80553SKumar Gala				reg = <0x80 0x80>;
117dee80553SKumar Gala				cell-index = <1>;
118dee80553SKumar Gala				interrupt-parent = <&mpic>;
119dee80553SKumar Gala				interrupts = <21 2>;
120dee80553SKumar Gala			};
121dee80553SKumar Gala			dma-channel@100 {
122dee80553SKumar Gala				compatible = "fsl,mpc8540-dma-channel",
123dee80553SKumar Gala						"fsl,eloplus-dma-channel";
124dee80553SKumar Gala				reg = <0x100 0x80>;
125dee80553SKumar Gala				cell-index = <2>;
126dee80553SKumar Gala				interrupt-parent = <&mpic>;
127dee80553SKumar Gala				interrupts = <22 2>;
128dee80553SKumar Gala			};
129dee80553SKumar Gala			dma-channel@180 {
130dee80553SKumar Gala				compatible = "fsl,mpc8540-dma-channel",
131dee80553SKumar Gala						"fsl,eloplus-dma-channel";
132dee80553SKumar Gala				reg = <0x180 0x80>;
133dee80553SKumar Gala				cell-index = <3>;
134dee80553SKumar Gala				interrupt-parent = <&mpic>;
135dee80553SKumar Gala				interrupts = <23 2>;
136dee80553SKumar Gala			};
137dee80553SKumar Gala		};
138dee80553SKumar Gala
13984ba4a58SAnton Vorontsov		enet0: ethernet@24000 {
14084ba4a58SAnton Vorontsov			#address-cells = <1>;
14184ba4a58SAnton Vorontsov			#size-cells = <1>;
14284ba4a58SAnton Vorontsov			cell-index = <0>;
14384ba4a58SAnton Vorontsov			device_type = "network";
14484ba4a58SAnton Vorontsov			model = "TSEC";
14584ba4a58SAnton Vorontsov			compatible = "gianfar";
14684ba4a58SAnton Vorontsov			reg = <0x24000 0x1000>;
14784ba4a58SAnton Vorontsov			ranges = <0x0 0x24000 0x1000>;
14884ba4a58SAnton Vorontsov			local-mac-address = [ 00 00 00 00 00 00 ];
14984ba4a58SAnton Vorontsov			interrupts = <29 2 30 2 34 2>;
15084ba4a58SAnton Vorontsov			interrupt-parent = <&mpic>;
15184ba4a58SAnton Vorontsov			phy-handle = <&phy2>;
15284ba4a58SAnton Vorontsov
15384ba4a58SAnton Vorontsov			mdio@520 {
1540052bc5dSKumar Gala				#address-cells = <1>;
1550052bc5dSKumar Gala				#size-cells = <0>;
1560052bc5dSKumar Gala				compatible = "fsl,gianfar-mdio";
15784ba4a58SAnton Vorontsov				reg = <0x520 0x20>;
1580052bc5dSKumar Gala
1590052bc5dSKumar Gala				phy1: ethernet-phy@1 {
1600052bc5dSKumar Gala					interrupt-parent = <&mpic>;
1610052bc5dSKumar Gala					interrupts = <8 1>;
1620052bc5dSKumar Gala					reg = <1>;
1630052bc5dSKumar Gala					device_type = "ethernet-phy";
1640052bc5dSKumar Gala				};
1650052bc5dSKumar Gala				phy2: ethernet-phy@2 {
1660052bc5dSKumar Gala					interrupt-parent = <&mpic>;
1670052bc5dSKumar Gala					interrupts = <8 1>;
1680052bc5dSKumar Gala					reg = <2>;
1690052bc5dSKumar Gala					device_type = "ethernet-phy";
1700052bc5dSKumar Gala				};
1710052bc5dSKumar Gala				phy3: ethernet-phy@3 {
1720052bc5dSKumar Gala					interrupt-parent = <&mpic>;
1730052bc5dSKumar Gala					interrupts = <8 1>;
1740052bc5dSKumar Gala					reg = <3>;
1750052bc5dSKumar Gala					device_type = "ethernet-phy";
1760052bc5dSKumar Gala				};
177b31a1d8bSAndy Fleming				tbi0: tbi-phy@11 {
178b31a1d8bSAndy Fleming					reg = <0x11>;
179b31a1d8bSAndy Fleming					device_type = "tbi-phy";
180b31a1d8bSAndy Fleming				};
181b31a1d8bSAndy Fleming			};
18284ba4a58SAnton Vorontsov		};
183b31a1d8bSAndy Fleming
18484ba4a58SAnton Vorontsov		enet1: ethernet@25000 {
18584ba4a58SAnton Vorontsov			#address-cells = <1>;
18684ba4a58SAnton Vorontsov			#size-cells = <1>;
18784ba4a58SAnton Vorontsov			cell-index = <1>;
18884ba4a58SAnton Vorontsov			device_type = "network";
18984ba4a58SAnton Vorontsov			model = "TSEC";
19084ba4a58SAnton Vorontsov			compatible = "gianfar";
19184ba4a58SAnton Vorontsov			reg = <0x25000 0x1000>;
19284ba4a58SAnton Vorontsov			ranges = <0x0 0x25000 0x1000>;
19384ba4a58SAnton Vorontsov			local-mac-address = [ 00 00 00 00 00 00 ];
19484ba4a58SAnton Vorontsov			interrupts = <35 2 36 2 40 2>;
19584ba4a58SAnton Vorontsov			interrupt-parent = <&mpic>;
19684ba4a58SAnton Vorontsov			phy-handle = <&phy1>;
19784ba4a58SAnton Vorontsov
19884ba4a58SAnton Vorontsov			mdio@520 {
199b31a1d8bSAndy Fleming				#address-cells = <1>;
200b31a1d8bSAndy Fleming				#size-cells = <0>;
201b31a1d8bSAndy Fleming				compatible = "fsl,gianfar-tbi";
20284ba4a58SAnton Vorontsov				reg = <0x520 0x20>;
203b31a1d8bSAndy Fleming
204b31a1d8bSAndy Fleming				tbi1: tbi-phy@11 {
205b31a1d8bSAndy Fleming					reg = <0x11>;
206b31a1d8bSAndy Fleming					device_type = "tbi-phy";
207b31a1d8bSAndy Fleming				};
208b31a1d8bSAndy Fleming			};
20984ba4a58SAnton Vorontsov		};
210b31a1d8bSAndy Fleming
21184ba4a58SAnton Vorontsov		enet2: ethernet@26000 {
21284ba4a58SAnton Vorontsov			#address-cells = <1>;
21384ba4a58SAnton Vorontsov			#size-cells = <1>;
21484ba4a58SAnton Vorontsov			cell-index = <2>;
21584ba4a58SAnton Vorontsov			device_type = "network";
21684ba4a58SAnton Vorontsov			model = "FEC";
21784ba4a58SAnton Vorontsov			compatible = "gianfar";
21884ba4a58SAnton Vorontsov			reg = <0x26000 0x1000>;
21984ba4a58SAnton Vorontsov			ranges = <0x0 0x26000 0x1000>;
22084ba4a58SAnton Vorontsov			local-mac-address = [ 00 00 00 00 00 00 ];
22184ba4a58SAnton Vorontsov			interrupts = <41 2>;
22284ba4a58SAnton Vorontsov			interrupt-parent = <&mpic>;
22384ba4a58SAnton Vorontsov			phy-handle = <&phy3>;
22484ba4a58SAnton Vorontsov
22584ba4a58SAnton Vorontsov			mdio@520 {
226b31a1d8bSAndy Fleming				#address-cells = <1>;
227b31a1d8bSAndy Fleming				#size-cells = <0>;
228b31a1d8bSAndy Fleming				compatible = "fsl,gianfar-tbi";
22984ba4a58SAnton Vorontsov				reg = <0x520 0x20>;
230b31a1d8bSAndy Fleming
231b31a1d8bSAndy Fleming				tbi2: tbi-phy@11 {
232b31a1d8bSAndy Fleming					reg = <0x11>;
233b31a1d8bSAndy Fleming					device_type = "tbi-phy";
234b31a1d8bSAndy Fleming				};
2350052bc5dSKumar Gala			};
2360052bc5dSKumar Gala		};
2370052bc5dSKumar Gala
2380052bc5dSKumar Gala		serial0: serial@4500 {
2390052bc5dSKumar Gala			cell-index = <0>;
2400052bc5dSKumar Gala			device_type = "serial";
2410052bc5dSKumar Gala			compatible = "ns16550";
2420052bc5dSKumar Gala			reg = <0x4500 0x100>; 	// reg base, size
2430052bc5dSKumar Gala			clock-frequency = <0>; 	// should we fill in in uboot?
2440052bc5dSKumar Gala			interrupts = <42 2>;
2450052bc5dSKumar Gala			interrupt-parent = <&mpic>;
2460052bc5dSKumar Gala		};
2470052bc5dSKumar Gala
2480052bc5dSKumar Gala		serial1: serial@4600 {
2490052bc5dSKumar Gala			cell-index = <1>;
2500052bc5dSKumar Gala			device_type = "serial";
2510052bc5dSKumar Gala			compatible = "ns16550";
2520052bc5dSKumar Gala			reg = <0x4600 0x100>;	// reg base, size
2530052bc5dSKumar Gala			clock-frequency = <0>; 	// should we fill in in uboot?
2540052bc5dSKumar Gala			interrupts = <42 2>;
2550052bc5dSKumar Gala			interrupt-parent = <&mpic>;
2560052bc5dSKumar Gala		};
2570052bc5dSKumar Gala
2580052bc5dSKumar Gala		mpic: pic@40000 {
2590052bc5dSKumar Gala			interrupt-controller;
2600052bc5dSKumar Gala			#address-cells = <0>;
2610052bc5dSKumar Gala			#interrupt-cells = <2>;
2620052bc5dSKumar Gala			reg = <0x40000 0x40000>;
2630052bc5dSKumar Gala			device_type = "open-pic";
264acd4b715SKumar Gala			compatible = "chrp,open-pic";
2650052bc5dSKumar Gala		};
2660052bc5dSKumar Gala	};
2670052bc5dSKumar Gala
2680052bc5dSKumar Gala	pci0: pci@e0008000 {
2690052bc5dSKumar Gala		cell-index = <0>;
2700052bc5dSKumar Gala		#interrupt-cells = <1>;
2710052bc5dSKumar Gala		#size-cells = <2>;
2720052bc5dSKumar Gala		#address-cells = <3>;
2730052bc5dSKumar Gala		compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
2740052bc5dSKumar Gala		device_type = "pci";
2750052bc5dSKumar Gala		reg = <0xe0008000 0x1000>;
2760052bc5dSKumar Gala		clock-frequency = <66666666>;
2770052bc5dSKumar Gala		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
2780052bc5dSKumar Gala		interrupt-map = <
2790052bc5dSKumar Gala				/* IDSEL 28 */
2800052bc5dSKumar Gala				 0xe000 0 0 1 &mpic 2 1
2810052bc5dSKumar Gala				 0xe000 0 0 2 &mpic 3 1>;
2820052bc5dSKumar Gala
2830052bc5dSKumar Gala		interrupt-parent = <&mpic>;
2840052bc5dSKumar Gala		interrupts = <24 2>;
2850052bc5dSKumar Gala		bus-range = <0 0>;
2860052bc5dSKumar Gala		ranges = <0x02000000 0 0x80000000 0x80000000 0 0x20000000
2870052bc5dSKumar Gala			  0x01000000 0 0x00000000 0xe2000000 0 0x01000000>;
2880052bc5dSKumar Gala	};
2890052bc5dSKumar Gala};
290