123dd1cbfSKim Phillips/*
223dd1cbfSKim Phillips * MPC8379E RDB Device Tree Source
323dd1cbfSKim Phillips *
423dd1cbfSKim Phillips * Copyright 2007, 2008 Freescale Semiconductor Inc.
523dd1cbfSKim Phillips *
623dd1cbfSKim Phillips * This program is free software; you can redistribute  it and/or modify it
723dd1cbfSKim Phillips * under  the terms of  the GNU General  Public License as published by the
823dd1cbfSKim Phillips * Free Software Foundation;  either version 2 of the  License, or (at your
923dd1cbfSKim Phillips * option) any later version.
1023dd1cbfSKim Phillips */
1123dd1cbfSKim Phillips
1223dd1cbfSKim Phillips/dts-v1/;
1323dd1cbfSKim Phillips
1423dd1cbfSKim Phillips/ {
153b29dadeSKim Phillips	compatible = "fsl,mpc8379rdb";
1623dd1cbfSKim Phillips	#address-cells = <1>;
1723dd1cbfSKim Phillips	#size-cells = <1>;
1823dd1cbfSKim Phillips
1923dd1cbfSKim Phillips	aliases {
2023dd1cbfSKim Phillips		ethernet0 = &enet0;
2123dd1cbfSKim Phillips		ethernet1 = &enet1;
2223dd1cbfSKim Phillips		serial0 = &serial0;
2323dd1cbfSKim Phillips		serial1 = &serial1;
2423dd1cbfSKim Phillips		pci0 = &pci0;
2523dd1cbfSKim Phillips	};
2623dd1cbfSKim Phillips
2723dd1cbfSKim Phillips	cpus {
2823dd1cbfSKim Phillips		#address-cells = <1>;
2923dd1cbfSKim Phillips		#size-cells = <0>;
3023dd1cbfSKim Phillips
3123dd1cbfSKim Phillips		PowerPC,8379@0 {
3223dd1cbfSKim Phillips			device_type = "cpu";
33cda13dd1SPaul Gortmaker			reg = <0x0>;
3423dd1cbfSKim Phillips			d-cache-line-size = <32>;
3523dd1cbfSKim Phillips			i-cache-line-size = <32>;
3623dd1cbfSKim Phillips			d-cache-size = <32768>;
3723dd1cbfSKim Phillips			i-cache-size = <32768>;
3823dd1cbfSKim Phillips			timebase-frequency = <0>;
3923dd1cbfSKim Phillips			bus-frequency = <0>;
4023dd1cbfSKim Phillips			clock-frequency = <0>;
4123dd1cbfSKim Phillips		};
4223dd1cbfSKim Phillips	};
4323dd1cbfSKim Phillips
4423dd1cbfSKim Phillips	memory {
4523dd1cbfSKim Phillips		device_type = "memory";
4623dd1cbfSKim Phillips		reg = <0x00000000 0x10000000>;	// 256MB at 0
4723dd1cbfSKim Phillips	};
4823dd1cbfSKim Phillips
4923dd1cbfSKim Phillips	localbus@e0005000 {
5023dd1cbfSKim Phillips		#address-cells = <2>;
5123dd1cbfSKim Phillips		#size-cells = <1>;
5223dd1cbfSKim Phillips		compatible = "fsl,mpc8379-elbc", "fsl,elbc", "simple-bus";
5323dd1cbfSKim Phillips		reg = <0xe0005000 0x1000>;
54cda13dd1SPaul Gortmaker		interrupts = <77 0x8>;
5523dd1cbfSKim Phillips		interrupt-parent = <&ipic>;
5623dd1cbfSKim Phillips
5723dd1cbfSKim Phillips		// CS0 and CS1 are swapped when
5823dd1cbfSKim Phillips		// booting from nand, but the
5923dd1cbfSKim Phillips		// addresses are the same.
60cda13dd1SPaul Gortmaker		ranges = <0x0 0x0 0xfe000000 0x00800000
61cda13dd1SPaul Gortmaker		          0x1 0x0 0xe0600000 0x00008000
62cda13dd1SPaul Gortmaker		          0x2 0x0 0xf0000000 0x00020000
63cda13dd1SPaul Gortmaker		          0x3 0x0 0xfa000000 0x00008000>;
6423dd1cbfSKim Phillips
6523dd1cbfSKim Phillips		flash@0,0 {
6623dd1cbfSKim Phillips			#address-cells = <1>;
6723dd1cbfSKim Phillips			#size-cells = <1>;
6823dd1cbfSKim Phillips			compatible = "cfi-flash";
69cda13dd1SPaul Gortmaker			reg = <0x0 0x0 0x800000>;
7023dd1cbfSKim Phillips			bank-width = <2>;
7123dd1cbfSKim Phillips			device-width = <1>;
7223dd1cbfSKim Phillips		};
7323dd1cbfSKim Phillips
7423dd1cbfSKim Phillips		nand@1,0 {
7523dd1cbfSKim Phillips			#address-cells = <1>;
7623dd1cbfSKim Phillips			#size-cells = <1>;
7723dd1cbfSKim Phillips			compatible = "fsl,mpc8379-fcm-nand",
7823dd1cbfSKim Phillips			             "fsl,elbc-fcm-nand";
79cda13dd1SPaul Gortmaker			reg = <0x1 0x0 0x8000>;
8023dd1cbfSKim Phillips
8123dd1cbfSKim Phillips			u-boot@0 {
8223dd1cbfSKim Phillips				reg = <0x0 0x100000>;
8323dd1cbfSKim Phillips				read-only;
8423dd1cbfSKim Phillips			};
8523dd1cbfSKim Phillips
8623dd1cbfSKim Phillips			kernel@100000 {
8723dd1cbfSKim Phillips				reg = <0x100000 0x300000>;
8823dd1cbfSKim Phillips			};
8923dd1cbfSKim Phillips			fs@400000 {
9023dd1cbfSKim Phillips				reg = <0x400000 0x1c00000>;
9123dd1cbfSKim Phillips			};
9223dd1cbfSKim Phillips		};
9323dd1cbfSKim Phillips	};
9423dd1cbfSKim Phillips
9523dd1cbfSKim Phillips	immr@e0000000 {
9623dd1cbfSKim Phillips		#address-cells = <1>;
9723dd1cbfSKim Phillips		#size-cells = <1>;
9823dd1cbfSKim Phillips		device_type = "soc";
9923dd1cbfSKim Phillips		compatible = "simple-bus";
100cda13dd1SPaul Gortmaker		ranges = <0x0 0xe0000000 0x00100000>;
10123dd1cbfSKim Phillips		reg = <0xe0000000 0x00000200>;
10223dd1cbfSKim Phillips		bus-frequency = <0>;
10323dd1cbfSKim Phillips
10423dd1cbfSKim Phillips		wdt@200 {
10523dd1cbfSKim Phillips			device_type = "watchdog";
10623dd1cbfSKim Phillips			compatible = "mpc83xx_wdt";
10723dd1cbfSKim Phillips			reg = <0x200 0x100>;
10823dd1cbfSKim Phillips		};
10923dd1cbfSKim Phillips
1109e7d95c1SReynes Philippe		gpio1: gpio-controller@c00 {
1119e7d95c1SReynes Philippe			#gpio-cells = <2>;
1129e7d95c1SReynes Philippe			compatible = "fsl,mpc8379-gpio", "fsl,mpc8349-gpio";
1139e7d95c1SReynes Philippe			reg = <0xc00 0x100>;
1149e7d95c1SReynes Philippe			interrupts = <74 0x8>;
1159e7d95c1SReynes Philippe			interrupt-parent = <&ipic>;
1169e7d95c1SReynes Philippe			gpio-controller;
1179e7d95c1SReynes Philippe		};
1189e7d95c1SReynes Philippe
1199e7d95c1SReynes Philippe		gpio2: gpio-controller@d00 {
1209e7d95c1SReynes Philippe			#gpio-cells = <2>;
1219e7d95c1SReynes Philippe			compatible = "fsl,mpc8379-gpio", "fsl,mpc8349-gpio";
1229e7d95c1SReynes Philippe			reg = <0xd00 0x100>;
1239e7d95c1SReynes Philippe			interrupts = <75 0x8>;
1249e7d95c1SReynes Philippe			interrupt-parent = <&ipic>;
1259e7d95c1SReynes Philippe			gpio-controller;
1269e7d95c1SReynes Philippe		};
1279e7d95c1SReynes Philippe
128125a00d7SAnton Vorontsov		sleep-nexus {
129125a00d7SAnton Vorontsov			#address-cells = <1>;
130125a00d7SAnton Vorontsov			#size-cells = <1>;
131125a00d7SAnton Vorontsov			compatible = "simple-bus";
132125a00d7SAnton Vorontsov			sleep = <&pmc 0x0c000000>;
133125a00d7SAnton Vorontsov			ranges;
134125a00d7SAnton Vorontsov
13523dd1cbfSKim Phillips			i2c@3000 {
13623dd1cbfSKim Phillips				#address-cells = <1>;
13723dd1cbfSKim Phillips				#size-cells = <0>;
13823dd1cbfSKim Phillips				cell-index = <0>;
13923dd1cbfSKim Phillips				compatible = "fsl-i2c";
14023dd1cbfSKim Phillips				reg = <0x3000 0x100>;
141cda13dd1SPaul Gortmaker				interrupts = <14 0x8>;
14223dd1cbfSKim Phillips				interrupt-parent = <&ipic>;
14323dd1cbfSKim Phillips				dfsrr;
144f7a0be45SReynes Philippe
145960d82aaSReynes Philippe				dtt@48 {
146960d82aaSReynes Philippe					compatible = "national,lm75";
147960d82aaSReynes Philippe					reg = <0x48>;
148960d82aaSReynes Philippe				};
149960d82aaSReynes Philippe
150f7a0be45SReynes Philippe				at24@50 {
151f7a0be45SReynes Philippe					compatible = "at24,24c256";
152f7a0be45SReynes Philippe					reg = <0x50>;
153f7a0be45SReynes Philippe				};
154f7a0be45SReynes Philippe
15523dd1cbfSKim Phillips				rtc@68 {
15623dd1cbfSKim Phillips					compatible = "dallas,ds1339";
15723dd1cbfSKim Phillips					reg = <0x68>;
15823dd1cbfSKim Phillips				};
15944274698SAnton Vorontsov
16044274698SAnton Vorontsov				mcu_pio: mcu@a {
16144274698SAnton Vorontsov					#gpio-cells = <2>;
16244274698SAnton Vorontsov					compatible = "fsl,mc9s08qg8-mpc8379erdb",
16344274698SAnton Vorontsov						     "fsl,mcu-mpc8349emitx";
16444274698SAnton Vorontsov					reg = <0x0a>;
16544274698SAnton Vorontsov					gpio-controller;
16644274698SAnton Vorontsov				};
16723dd1cbfSKim Phillips			};
16823dd1cbfSKim Phillips
169125a00d7SAnton Vorontsov			sdhci@2e000 {
170125a00d7SAnton Vorontsov				compatible = "fsl,mpc8379-esdhc";
171125a00d7SAnton Vorontsov				reg = <0x2e000 0x1000>;
172125a00d7SAnton Vorontsov				interrupts = <42 0x8>;
173125a00d7SAnton Vorontsov				interrupt-parent = <&ipic>;
174125a00d7SAnton Vorontsov				/* Filled in by U-Boot */
175125a00d7SAnton Vorontsov				clock-frequency = <0>;
176125a00d7SAnton Vorontsov			};
177125a00d7SAnton Vorontsov		};
178125a00d7SAnton Vorontsov
17923dd1cbfSKim Phillips		i2c@3100 {
18023dd1cbfSKim Phillips			#address-cells = <1>;
18123dd1cbfSKim Phillips			#size-cells = <0>;
18223dd1cbfSKim Phillips			cell-index = <1>;
18323dd1cbfSKim Phillips			compatible = "fsl-i2c";
18423dd1cbfSKim Phillips			reg = <0x3100 0x100>;
185cda13dd1SPaul Gortmaker			interrupts = <15 0x8>;
18623dd1cbfSKim Phillips			interrupt-parent = <&ipic>;
18723dd1cbfSKim Phillips			dfsrr;
18823dd1cbfSKim Phillips		};
18923dd1cbfSKim Phillips
19023dd1cbfSKim Phillips		spi@7000 {
19123dd1cbfSKim Phillips			cell-index = <0>;
19223dd1cbfSKim Phillips			compatible = "fsl,spi";
19323dd1cbfSKim Phillips			reg = <0x7000 0x1000>;
194cda13dd1SPaul Gortmaker			interrupts = <16 0x8>;
19523dd1cbfSKim Phillips			interrupt-parent = <&ipic>;
19623dd1cbfSKim Phillips			mode = "cpu";
19723dd1cbfSKim Phillips		};
19823dd1cbfSKim Phillips
199dee80553SKumar Gala		dma@82a8 {
200dee80553SKumar Gala			#address-cells = <1>;
201dee80553SKumar Gala			#size-cells = <1>;
202dee80553SKumar Gala			compatible = "fsl,mpc8379-dma", "fsl,elo-dma";
203dee80553SKumar Gala			reg = <0x82a8 4>;
204dee80553SKumar Gala			ranges = <0 0x8100 0x1a8>;
205dee80553SKumar Gala			interrupt-parent = <&ipic>;
206dee80553SKumar Gala			interrupts = <71 8>;
207dee80553SKumar Gala			cell-index = <0>;
208dee80553SKumar Gala			dma-channel@0 {
209dee80553SKumar Gala				compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
210dee80553SKumar Gala				reg = <0 0x80>;
211aeb42762SKumar Gala				cell-index = <0>;
212dee80553SKumar Gala				interrupt-parent = <&ipic>;
213dee80553SKumar Gala				interrupts = <71 8>;
214dee80553SKumar Gala			};
215dee80553SKumar Gala			dma-channel@80 {
216dee80553SKumar Gala				compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
217dee80553SKumar Gala				reg = <0x80 0x80>;
218aeb42762SKumar Gala				cell-index = <1>;
219dee80553SKumar Gala				interrupt-parent = <&ipic>;
220dee80553SKumar Gala				interrupts = <71 8>;
221dee80553SKumar Gala			};
222dee80553SKumar Gala			dma-channel@100 {
223dee80553SKumar Gala				compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
224dee80553SKumar Gala				reg = <0x100 0x80>;
225aeb42762SKumar Gala				cell-index = <2>;
226dee80553SKumar Gala				interrupt-parent = <&ipic>;
227dee80553SKumar Gala				interrupts = <71 8>;
228dee80553SKumar Gala			};
229dee80553SKumar Gala			dma-channel@180 {
230dee80553SKumar Gala				compatible = "fsl,mpc8379-dma-channel", "fsl,elo-dma-channel";
231dee80553SKumar Gala				reg = <0x180 0x28>;
232aeb42762SKumar Gala				cell-index = <3>;
233dee80553SKumar Gala				interrupt-parent = <&ipic>;
234dee80553SKumar Gala				interrupts = <71 8>;
235dee80553SKumar Gala			};
236dee80553SKumar Gala		};
237dee80553SKumar Gala
23823dd1cbfSKim Phillips		usb@23000 {
23923dd1cbfSKim Phillips			compatible = "fsl-usb2-dr";
24023dd1cbfSKim Phillips			reg = <0x23000 0x1000>;
24123dd1cbfSKim Phillips			#address-cells = <1>;
24223dd1cbfSKim Phillips			#size-cells = <0>;
24323dd1cbfSKim Phillips			interrupt-parent = <&ipic>;
244cda13dd1SPaul Gortmaker			interrupts = <38 0x8>;
2458e8ff3a3SAnton Vorontsov			phy_type = "ulpi";
246125a00d7SAnton Vorontsov			sleep = <&pmc 0x00c00000>;
24723dd1cbfSKim Phillips		};
24823dd1cbfSKim Phillips
24923dd1cbfSKim Phillips		mdio@24520 {
25023dd1cbfSKim Phillips			#address-cells = <1>;
25123dd1cbfSKim Phillips			#size-cells = <0>;
25223dd1cbfSKim Phillips			compatible = "fsl,gianfar-mdio";
25323dd1cbfSKim Phillips			reg = <0x24520 0x20>;
25423dd1cbfSKim Phillips			phy2: ethernet-phy@2 {
25523dd1cbfSKim Phillips				interrupt-parent = <&ipic>;
256cda13dd1SPaul Gortmaker				interrupts = <17 0x8>;
257cda13dd1SPaul Gortmaker				reg = <0x2>;
25823dd1cbfSKim Phillips				device_type = "ethernet-phy";
25923dd1cbfSKim Phillips			};
260b31a1d8bSAndy Fleming			tbi0: tbi-phy@11 {
261b31a1d8bSAndy Fleming				reg = <0x11>;
262b31a1d8bSAndy Fleming				device_type = "tbi-phy";
263b31a1d8bSAndy Fleming			};
264b31a1d8bSAndy Fleming		};
265b31a1d8bSAndy Fleming
266b31a1d8bSAndy Fleming		mdio@25520 {
267b31a1d8bSAndy Fleming			#address-cells = <1>;
268b31a1d8bSAndy Fleming			#size-cells = <0>;
269b31a1d8bSAndy Fleming			compatible = "fsl,gianfar-tbi";
270b31a1d8bSAndy Fleming			reg = <0x25520 0x20>;
271b31a1d8bSAndy Fleming
272b31a1d8bSAndy Fleming			tbi1: tbi-phy@11 {
273b31a1d8bSAndy Fleming				reg = <0x11>;
274b31a1d8bSAndy Fleming				device_type = "tbi-phy";
275b31a1d8bSAndy Fleming			};
27623dd1cbfSKim Phillips		};
27723dd1cbfSKim Phillips
27823dd1cbfSKim Phillips		enet0: ethernet@24000 {
27923dd1cbfSKim Phillips			cell-index = <0>;
28023dd1cbfSKim Phillips			device_type = "network";
28123dd1cbfSKim Phillips			model = "eTSEC";
28223dd1cbfSKim Phillips			compatible = "gianfar";
28323dd1cbfSKim Phillips			reg = <0x24000 0x1000>;
28423dd1cbfSKim Phillips			local-mac-address = [ 00 00 00 00 00 00 ];
285cda13dd1SPaul Gortmaker			interrupts = <32 0x8 33 0x8 34 0x8>;
28623dd1cbfSKim Phillips			phy-connection-type = "mii";
28723dd1cbfSKim Phillips			interrupt-parent = <&ipic>;
288b31a1d8bSAndy Fleming			tbi-handle = <&tbi0>;
28923dd1cbfSKim Phillips			phy-handle = <&phy2>;
290125a00d7SAnton Vorontsov			sleep = <&pmc 0xc0000000>;
291125a00d7SAnton Vorontsov			fsl,magic-packet;
29223dd1cbfSKim Phillips		};
29323dd1cbfSKim Phillips
29423dd1cbfSKim Phillips		enet1: ethernet@25000 {
29523dd1cbfSKim Phillips			cell-index = <1>;
29623dd1cbfSKim Phillips			device_type = "network";
29723dd1cbfSKim Phillips			model = "eTSEC";
29823dd1cbfSKim Phillips			compatible = "gianfar";
29923dd1cbfSKim Phillips			reg = <0x25000 0x1000>;
30023dd1cbfSKim Phillips			local-mac-address = [ 00 00 00 00 00 00 ];
301cda13dd1SPaul Gortmaker			interrupts = <35 0x8 36 0x8 37 0x8>;
30223dd1cbfSKim Phillips			phy-connection-type = "mii";
30323dd1cbfSKim Phillips			interrupt-parent = <&ipic>;
304f17c6323SAnton Vorontsov			fixed-link = <1 1 1000 0 0>;
305b31a1d8bSAndy Fleming			tbi-handle = <&tbi1>;
306125a00d7SAnton Vorontsov			sleep = <&pmc 0x30000000>;
307125a00d7SAnton Vorontsov			fsl,magic-packet;
30823dd1cbfSKim Phillips		};
30923dd1cbfSKim Phillips
31023dd1cbfSKim Phillips		serial0: serial@4500 {
31123dd1cbfSKim Phillips			cell-index = <0>;
31223dd1cbfSKim Phillips			device_type = "serial";
31323dd1cbfSKim Phillips			compatible = "ns16550";
31423dd1cbfSKim Phillips			reg = <0x4500 0x100>;
31523dd1cbfSKim Phillips			clock-frequency = <0>;
316cda13dd1SPaul Gortmaker			interrupts = <9 0x8>;
31723dd1cbfSKim Phillips			interrupt-parent = <&ipic>;
31823dd1cbfSKim Phillips		};
31923dd1cbfSKim Phillips
32023dd1cbfSKim Phillips		serial1: serial@4600 {
32123dd1cbfSKim Phillips			cell-index = <1>;
32223dd1cbfSKim Phillips			device_type = "serial";
32323dd1cbfSKim Phillips			compatible = "ns16550";
32423dd1cbfSKim Phillips			reg = <0x4600 0x100>;
32523dd1cbfSKim Phillips			clock-frequency = <0>;
326cda13dd1SPaul Gortmaker			interrupts = <10 0x8>;
32723dd1cbfSKim Phillips			interrupt-parent = <&ipic>;
32823dd1cbfSKim Phillips		};
32923dd1cbfSKim Phillips
33023dd1cbfSKim Phillips		crypto@30000 {
3313fd44736SKim Phillips			compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
3323fd44736SKim Phillips				     "fsl,sec2.1", "fsl,sec2.0";
33323dd1cbfSKim Phillips			reg = <0x30000 0x10000>;
334cda13dd1SPaul Gortmaker			interrupts = <11 0x8>;
33523dd1cbfSKim Phillips			interrupt-parent = <&ipic>;
3363fd44736SKim Phillips			fsl,num-channels = <4>;
3373fd44736SKim Phillips			fsl,channel-fifo-len = <24>;
3383fd44736SKim Phillips			fsl,exec-units-mask = <0x9fe>;
3393fd44736SKim Phillips			fsl,descriptor-types-mask = <0x3ab0ebf>;
340125a00d7SAnton Vorontsov			sleep = <&pmc 0x03000000>;
341a0e8618cSAnton Vorontsov		};
342a0e8618cSAnton Vorontsov
34323dd1cbfSKim Phillips		sata@18000 {
34423dd1cbfSKim Phillips			compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
34523dd1cbfSKim Phillips			reg = <0x18000 0x1000>;
346cda13dd1SPaul Gortmaker			interrupts = <44 0x8>;
34723dd1cbfSKim Phillips			interrupt-parent = <&ipic>;
348125a00d7SAnton Vorontsov			sleep = <&pmc 0x000000c0>;
34923dd1cbfSKim Phillips		};
35023dd1cbfSKim Phillips
35123dd1cbfSKim Phillips		sata@19000 {
35223dd1cbfSKim Phillips			compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
35323dd1cbfSKim Phillips			reg = <0x19000 0x1000>;
354cda13dd1SPaul Gortmaker			interrupts = <45 0x8>;
35523dd1cbfSKim Phillips			interrupt-parent = <&ipic>;
356125a00d7SAnton Vorontsov			sleep = <&pmc 0x00000030>;
35723dd1cbfSKim Phillips		};
35823dd1cbfSKim Phillips
35923dd1cbfSKim Phillips		sata@1a000 {
36023dd1cbfSKim Phillips			compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
36123dd1cbfSKim Phillips			reg = <0x1a000 0x1000>;
362cda13dd1SPaul Gortmaker			interrupts = <46 0x8>;
36323dd1cbfSKim Phillips			interrupt-parent = <&ipic>;
364125a00d7SAnton Vorontsov			sleep = <&pmc 0x0000000c>;
36523dd1cbfSKim Phillips		};
36623dd1cbfSKim Phillips
36723dd1cbfSKim Phillips		sata@1b000 {
36823dd1cbfSKim Phillips			compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
36923dd1cbfSKim Phillips			reg = <0x1b000 0x1000>;
370cda13dd1SPaul Gortmaker			interrupts = <47 0x8>;
37123dd1cbfSKim Phillips			interrupt-parent = <&ipic>;
372125a00d7SAnton Vorontsov			sleep = <&pmc 0x00000003>;
37323dd1cbfSKim Phillips		};
37423dd1cbfSKim Phillips
37523dd1cbfSKim Phillips		/* IPIC
37623dd1cbfSKim Phillips		 * interrupts cell = <intr #, sense>
37723dd1cbfSKim Phillips		 * sense values match linux IORESOURCE_IRQ_* defines:
37823dd1cbfSKim Phillips		 * sense == 8: Level, low assertion
37923dd1cbfSKim Phillips		 * sense == 2: Edge, high-to-low change
38023dd1cbfSKim Phillips		 */
38123dd1cbfSKim Phillips		ipic: interrupt-controller@700 {
38223dd1cbfSKim Phillips			compatible = "fsl,ipic";
38323dd1cbfSKim Phillips			interrupt-controller;
38423dd1cbfSKim Phillips			#address-cells = <0>;
38523dd1cbfSKim Phillips			#interrupt-cells = <2>;
38623dd1cbfSKim Phillips			reg = <0x700 0x100>;
38723dd1cbfSKim Phillips		};
388125a00d7SAnton Vorontsov
389125a00d7SAnton Vorontsov		pmc: power@b00 {
390125a00d7SAnton Vorontsov			compatible = "fsl,mpc8379-pmc", "fsl,mpc8349-pmc";
391125a00d7SAnton Vorontsov			reg = <0xb00 0x100 0xa00 0x100>;
392125a00d7SAnton Vorontsov			interrupts = <80 0x8>;
393125a00d7SAnton Vorontsov			interrupt-parent = <&ipic>;
394125a00d7SAnton Vorontsov		};
39523dd1cbfSKim Phillips	};
39623dd1cbfSKim Phillips
39723dd1cbfSKim Phillips	pci0: pci@e0008500 {
39823dd1cbfSKim Phillips		interrupt-map-mask = <0xf800 0 0 7>;
39923dd1cbfSKim Phillips		interrupt-map = <
40023dd1cbfSKim Phillips				/* IRQ5 = 21 = 0x15, IRQ6 = 0x16, IRQ7 = 23 = 0x17 */
40123dd1cbfSKim Phillips
40223dd1cbfSKim Phillips				/* IDSEL AD14 IRQ6 inta */
403cda13dd1SPaul Gortmaker				 0x7000 0x0 0x0 0x1 &ipic 22 0x8
40423dd1cbfSKim Phillips
40523dd1cbfSKim Phillips				/* IDSEL AD15 IRQ5 inta, IRQ6 intb, IRQ7 intd */
406cda13dd1SPaul Gortmaker				 0x7800 0x0 0x0 0x1 &ipic 21 0x8
407cda13dd1SPaul Gortmaker				 0x7800 0x0 0x0 0x2 &ipic 22 0x8
408cda13dd1SPaul Gortmaker				 0x7800 0x0 0x0 0x4 &ipic 23 0x8
40923dd1cbfSKim Phillips
41023dd1cbfSKim Phillips				/* IDSEL AD28 IRQ7 inta, IRQ5 intb IRQ6 intc*/
411cda13dd1SPaul Gortmaker				 0xE000 0x0 0x0 0x1 &ipic 23 0x8
412cda13dd1SPaul Gortmaker				 0xE000 0x0 0x0 0x2 &ipic 21 0x8
413cda13dd1SPaul Gortmaker				 0xE000 0x0 0x0 0x3 &ipic 22 0x8>;
41423dd1cbfSKim Phillips		interrupt-parent = <&ipic>;
415cda13dd1SPaul Gortmaker		interrupts = <66 0x8>;
416cda13dd1SPaul Gortmaker		bus-range = <0x0 0x0>;
417cda13dd1SPaul Gortmaker		ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
418cda13dd1SPaul Gortmaker		          0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
419cda13dd1SPaul Gortmaker		          0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
420125a00d7SAnton Vorontsov		sleep = <&pmc 0x00010000>;
42123dd1cbfSKim Phillips		clock-frequency = <66666666>;
42223dd1cbfSKim Phillips		#interrupt-cells = <1>;
42323dd1cbfSKim Phillips		#size-cells = <2>;
42423dd1cbfSKim Phillips		#address-cells = <3>;
4255b70a097SJohn Rigby		reg = <0xe0008500 0x100		/* internal registers */
4265b70a097SJohn Rigby		       0xe0008300 0x8>;		/* config space access registers */
42723dd1cbfSKim Phillips		compatible = "fsl,mpc8349-pci";
42823dd1cbfSKim Phillips		device_type = "pci";
42923dd1cbfSKim Phillips	};
43023dd1cbfSKim Phillips};
431