123dd1cbfSKim Phillips/*
223dd1cbfSKim Phillips * MPC8378E RDB Device Tree Source
323dd1cbfSKim Phillips *
423dd1cbfSKim Phillips * Copyright 2007, 2008 Freescale Semiconductor Inc.
523dd1cbfSKim Phillips *
623dd1cbfSKim Phillips * This program is free software; you can redistribute  it and/or modify it
723dd1cbfSKim Phillips * under  the terms of  the GNU General  Public License as published by the
823dd1cbfSKim Phillips * Free Software Foundation;  either version 2 of the  License, or (at your
923dd1cbfSKim Phillips * option) any later version.
1023dd1cbfSKim Phillips */
1123dd1cbfSKim Phillips
1223dd1cbfSKim Phillips/dts-v1/;
1323dd1cbfSKim Phillips
1423dd1cbfSKim Phillips/ {
153b29dadeSKim Phillips	compatible = "fsl,mpc8378rdb";
1623dd1cbfSKim Phillips	#address-cells = <1>;
1723dd1cbfSKim Phillips	#size-cells = <1>;
1823dd1cbfSKim Phillips
1923dd1cbfSKim Phillips	aliases {
2023dd1cbfSKim Phillips		ethernet0 = &enet0;
2123dd1cbfSKim Phillips		ethernet1 = &enet1;
2223dd1cbfSKim Phillips		serial0 = &serial0;
2323dd1cbfSKim Phillips		serial1 = &serial1;
2423dd1cbfSKim Phillips		pci0 = &pci0;
250585a155SAnton Vorontsov		pci1 = &pci1;
260585a155SAnton Vorontsov		pci2 = &pci2;
2723dd1cbfSKim Phillips	};
2823dd1cbfSKim Phillips
2923dd1cbfSKim Phillips	cpus {
3023dd1cbfSKim Phillips		#address-cells = <1>;
3123dd1cbfSKim Phillips		#size-cells = <0>;
3223dd1cbfSKim Phillips
3323dd1cbfSKim Phillips		PowerPC,8378@0 {
3423dd1cbfSKim Phillips			device_type = "cpu";
35cda13dd1SPaul Gortmaker			reg = <0x0>;
3623dd1cbfSKim Phillips			d-cache-line-size = <32>;
3723dd1cbfSKim Phillips			i-cache-line-size = <32>;
3823dd1cbfSKim Phillips			d-cache-size = <32768>;
3923dd1cbfSKim Phillips			i-cache-size = <32768>;
4023dd1cbfSKim Phillips			timebase-frequency = <0>;
4123dd1cbfSKim Phillips			bus-frequency = <0>;
4223dd1cbfSKim Phillips			clock-frequency = <0>;
4323dd1cbfSKim Phillips		};
4423dd1cbfSKim Phillips	};
4523dd1cbfSKim Phillips
4623dd1cbfSKim Phillips	memory {
4723dd1cbfSKim Phillips		device_type = "memory";
4823dd1cbfSKim Phillips		reg = <0x00000000 0x10000000>;	// 256MB at 0
4923dd1cbfSKim Phillips	};
5023dd1cbfSKim Phillips
5123dd1cbfSKim Phillips	localbus@e0005000 {
5223dd1cbfSKim Phillips		#address-cells = <2>;
5323dd1cbfSKim Phillips		#size-cells = <1>;
5423dd1cbfSKim Phillips		compatible = "fsl,mpc8378-elbc", "fsl,elbc", "simple-bus";
5523dd1cbfSKim Phillips		reg = <0xe0005000 0x1000>;
56cda13dd1SPaul Gortmaker		interrupts = <77 0x8>;
5723dd1cbfSKim Phillips		interrupt-parent = <&ipic>;
5823dd1cbfSKim Phillips
5923dd1cbfSKim Phillips		// CS0 and CS1 are swapped when
6023dd1cbfSKim Phillips		// booting from nand, but the
6123dd1cbfSKim Phillips		// addresses are the same.
62cda13dd1SPaul Gortmaker		ranges = <0x0 0x0 0xfe000000 0x00800000
63cda13dd1SPaul Gortmaker		          0x1 0x0 0xe0600000 0x00008000
64cda13dd1SPaul Gortmaker		          0x2 0x0 0xf0000000 0x00020000
65cda13dd1SPaul Gortmaker		          0x3 0x0 0xfa000000 0x00008000>;
6623dd1cbfSKim Phillips
6723dd1cbfSKim Phillips		flash@0,0 {
6823dd1cbfSKim Phillips			#address-cells = <1>;
6923dd1cbfSKim Phillips			#size-cells = <1>;
7023dd1cbfSKim Phillips			compatible = "cfi-flash";
71cda13dd1SPaul Gortmaker			reg = <0x0 0x0 0x800000>;
7223dd1cbfSKim Phillips			bank-width = <2>;
7323dd1cbfSKim Phillips			device-width = <1>;
7423dd1cbfSKim Phillips		};
7523dd1cbfSKim Phillips
7623dd1cbfSKim Phillips		nand@1,0 {
7723dd1cbfSKim Phillips			#address-cells = <1>;
7823dd1cbfSKim Phillips			#size-cells = <1>;
7923dd1cbfSKim Phillips			compatible = "fsl,mpc8378-fcm-nand",
8023dd1cbfSKim Phillips			             "fsl,elbc-fcm-nand";
81cda13dd1SPaul Gortmaker			reg = <0x1 0x0 0x8000>;
8223dd1cbfSKim Phillips
8323dd1cbfSKim Phillips			u-boot@0 {
8423dd1cbfSKim Phillips				reg = <0x0 0x100000>;
8523dd1cbfSKim Phillips				read-only;
8623dd1cbfSKim Phillips			};
8723dd1cbfSKim Phillips
8823dd1cbfSKim Phillips			kernel@100000 {
8923dd1cbfSKim Phillips				reg = <0x100000 0x300000>;
9023dd1cbfSKim Phillips			};
9123dd1cbfSKim Phillips			fs@400000 {
9223dd1cbfSKim Phillips				reg = <0x400000 0x1c00000>;
9323dd1cbfSKim Phillips			};
9423dd1cbfSKim Phillips		};
9523dd1cbfSKim Phillips	};
9623dd1cbfSKim Phillips
9723dd1cbfSKim Phillips	immr@e0000000 {
9823dd1cbfSKim Phillips		#address-cells = <1>;
9923dd1cbfSKim Phillips		#size-cells = <1>;
10023dd1cbfSKim Phillips		device_type = "soc";
10123dd1cbfSKim Phillips		compatible = "simple-bus";
102cda13dd1SPaul Gortmaker		ranges = <0x0 0xe0000000 0x00100000>;
10323dd1cbfSKim Phillips		reg = <0xe0000000 0x00000200>;
10423dd1cbfSKim Phillips		bus-frequency = <0>;
10523dd1cbfSKim Phillips
10623dd1cbfSKim Phillips		wdt@200 {
10723dd1cbfSKim Phillips			device_type = "watchdog";
10823dd1cbfSKim Phillips			compatible = "mpc83xx_wdt";
10923dd1cbfSKim Phillips			reg = <0x200 0x100>;
11023dd1cbfSKim Phillips		};
11123dd1cbfSKim Phillips
1129e7d95c1SReynes Philippe		gpio1: gpio-controller@c00 {
1139e7d95c1SReynes Philippe			#gpio-cells = <2>;
1149e7d95c1SReynes Philippe			compatible = "fsl,mpc8378-gpio", "fsl,mpc8349-gpio";
1159e7d95c1SReynes Philippe			reg = <0xc00 0x100>;
1169e7d95c1SReynes Philippe			interrupts = <74 0x8>;
1179e7d95c1SReynes Philippe			interrupt-parent = <&ipic>;
1189e7d95c1SReynes Philippe			gpio-controller;
1199e7d95c1SReynes Philippe		};
1209e7d95c1SReynes Philippe
1219e7d95c1SReynes Philippe		gpio2: gpio-controller@d00 {
1229e7d95c1SReynes Philippe			#gpio-cells = <2>;
1239e7d95c1SReynes Philippe			compatible = "fsl,mpc8378-gpio", "fsl,mpc8349-gpio";
1249e7d95c1SReynes Philippe			reg = <0xd00 0x100>;
1259e7d95c1SReynes Philippe			interrupts = <75 0x8>;
1269e7d95c1SReynes Philippe			interrupt-parent = <&ipic>;
1279e7d95c1SReynes Philippe			gpio-controller;
1289e7d95c1SReynes Philippe		};
1299e7d95c1SReynes Philippe
13023dd1cbfSKim Phillips		i2c@3000 {
13123dd1cbfSKim Phillips			#address-cells = <1>;
13223dd1cbfSKim Phillips			#size-cells = <0>;
13323dd1cbfSKim Phillips			cell-index = <0>;
13423dd1cbfSKim Phillips			compatible = "fsl-i2c";
13523dd1cbfSKim Phillips			reg = <0x3000 0x100>;
136cda13dd1SPaul Gortmaker			interrupts = <14 0x8>;
13723dd1cbfSKim Phillips			interrupt-parent = <&ipic>;
13823dd1cbfSKim Phillips			dfsrr;
139f7a0be45SReynes Philippe
140f7a0be45SReynes Philippe			at24@50 {
141f7a0be45SReynes Philippe				compatible = "at24,24c256";
142f7a0be45SReynes Philippe				reg = <0x50>;
143f7a0be45SReynes Philippe			};
144f7a0be45SReynes Philippe
14523dd1cbfSKim Phillips			rtc@68 {
14623dd1cbfSKim Phillips				compatible = "dallas,ds1339";
14723dd1cbfSKim Phillips				reg = <0x68>;
14823dd1cbfSKim Phillips			};
14944274698SAnton Vorontsov
15044274698SAnton Vorontsov			mcu_pio: mcu@a {
15144274698SAnton Vorontsov				#gpio-cells = <2>;
15244274698SAnton Vorontsov				compatible = "fsl,mc9s08qg8-mpc8378erdb",
15344274698SAnton Vorontsov					     "fsl,mcu-mpc8349emitx";
15444274698SAnton Vorontsov				reg = <0x0a>;
15544274698SAnton Vorontsov				gpio-controller;
15644274698SAnton Vorontsov			};
15723dd1cbfSKim Phillips		};
15823dd1cbfSKim Phillips
15923dd1cbfSKim Phillips		i2c@3100 {
16023dd1cbfSKim Phillips			#address-cells = <1>;
16123dd1cbfSKim Phillips			#size-cells = <0>;
16223dd1cbfSKim Phillips			cell-index = <1>;
16323dd1cbfSKim Phillips			compatible = "fsl-i2c";
16423dd1cbfSKim Phillips			reg = <0x3100 0x100>;
165cda13dd1SPaul Gortmaker			interrupts = <15 0x8>;
16623dd1cbfSKim Phillips			interrupt-parent = <&ipic>;
16723dd1cbfSKim Phillips			dfsrr;
16823dd1cbfSKim Phillips		};
16923dd1cbfSKim Phillips
17023dd1cbfSKim Phillips		spi@7000 {
17123dd1cbfSKim Phillips			cell-index = <0>;
17223dd1cbfSKim Phillips			compatible = "fsl,spi";
17323dd1cbfSKim Phillips			reg = <0x7000 0x1000>;
174cda13dd1SPaul Gortmaker			interrupts = <16 0x8>;
17523dd1cbfSKim Phillips			interrupt-parent = <&ipic>;
17623dd1cbfSKim Phillips			mode = "cpu";
17723dd1cbfSKim Phillips		};
17823dd1cbfSKim Phillips
179dee80553SKumar Gala		dma@82a8 {
180dee80553SKumar Gala			#address-cells = <1>;
181dee80553SKumar Gala			#size-cells = <1>;
182dee80553SKumar Gala			compatible = "fsl,mpc8378-dma", "fsl,elo-dma";
183dee80553SKumar Gala			reg = <0x82a8 4>;
184dee80553SKumar Gala			ranges = <0 0x8100 0x1a8>;
185dee80553SKumar Gala			interrupt-parent = <&ipic>;
186dee80553SKumar Gala			interrupts = <71 8>;
187dee80553SKumar Gala			cell-index = <0>;
188dee80553SKumar Gala			dma-channel@0 {
189dee80553SKumar Gala				compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel";
190dee80553SKumar Gala				reg = <0 0x80>;
191aeb42762SKumar Gala				cell-index = <0>;
192dee80553SKumar Gala				interrupt-parent = <&ipic>;
193dee80553SKumar Gala				interrupts = <71 8>;
194dee80553SKumar Gala			};
195dee80553SKumar Gala			dma-channel@80 {
196dee80553SKumar Gala				compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel";
197dee80553SKumar Gala				reg = <0x80 0x80>;
198aeb42762SKumar Gala				cell-index = <1>;
199dee80553SKumar Gala				interrupt-parent = <&ipic>;
200dee80553SKumar Gala				interrupts = <71 8>;
201dee80553SKumar Gala			};
202dee80553SKumar Gala			dma-channel@100 {
203dee80553SKumar Gala				compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel";
204dee80553SKumar Gala				reg = <0x100 0x80>;
205aeb42762SKumar Gala				cell-index = <2>;
206dee80553SKumar Gala				interrupt-parent = <&ipic>;
207dee80553SKumar Gala				interrupts = <71 8>;
208dee80553SKumar Gala			};
209dee80553SKumar Gala			dma-channel@180 {
210dee80553SKumar Gala				compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel";
211dee80553SKumar Gala				reg = <0x180 0x28>;
212aeb42762SKumar Gala				cell-index = <3>;
213dee80553SKumar Gala				interrupt-parent = <&ipic>;
214dee80553SKumar Gala				interrupts = <71 8>;
215dee80553SKumar Gala			};
216dee80553SKumar Gala		};
217dee80553SKumar Gala
21823dd1cbfSKim Phillips		usb@23000 {
21923dd1cbfSKim Phillips			compatible = "fsl-usb2-dr";
22023dd1cbfSKim Phillips			reg = <0x23000 0x1000>;
22123dd1cbfSKim Phillips			#address-cells = <1>;
22223dd1cbfSKim Phillips			#size-cells = <0>;
22323dd1cbfSKim Phillips			interrupt-parent = <&ipic>;
224cda13dd1SPaul Gortmaker			interrupts = <38 0x8>;
2258e8ff3a3SAnton Vorontsov			phy_type = "ulpi";
22623dd1cbfSKim Phillips		};
22723dd1cbfSKim Phillips
22823dd1cbfSKim Phillips		mdio@24520 {
22923dd1cbfSKim Phillips			#address-cells = <1>;
23023dd1cbfSKim Phillips			#size-cells = <0>;
23123dd1cbfSKim Phillips			compatible = "fsl,gianfar-mdio";
23223dd1cbfSKim Phillips			reg = <0x24520 0x20>;
23323dd1cbfSKim Phillips			phy2: ethernet-phy@2 {
23423dd1cbfSKim Phillips				interrupt-parent = <&ipic>;
235cda13dd1SPaul Gortmaker				interrupts = <17 0x8>;
236cda13dd1SPaul Gortmaker				reg = <0x2>;
23723dd1cbfSKim Phillips				device_type = "ethernet-phy";
23823dd1cbfSKim Phillips			};
239b31a1d8bSAndy Fleming			tbi0: tbi-phy@11 {
240b31a1d8bSAndy Fleming				reg = <0x11>;
241b31a1d8bSAndy Fleming				device_type = "tbi-phy";
24223dd1cbfSKim Phillips			};
243b31a1d8bSAndy Fleming		};
244b31a1d8bSAndy Fleming
245b31a1d8bSAndy Fleming		mdio@25520 {
246b31a1d8bSAndy Fleming			#address-cells = <1>;
247b31a1d8bSAndy Fleming			#size-cells = <0>;
248b31a1d8bSAndy Fleming			compatible = "fsl,gianfar-tbi";
249b31a1d8bSAndy Fleming			reg = <0x25520 0x20>;
250b31a1d8bSAndy Fleming
251b31a1d8bSAndy Fleming			tbi1: tbi-phy@11 {
252b31a1d8bSAndy Fleming				reg = <0x11>;
253b31a1d8bSAndy Fleming				device_type = "tbi-phy";
254b31a1d8bSAndy Fleming			};
255b31a1d8bSAndy Fleming		};
256b31a1d8bSAndy Fleming
25723dd1cbfSKim Phillips
25823dd1cbfSKim Phillips		enet0: ethernet@24000 {
25923dd1cbfSKim Phillips			cell-index = <0>;
26023dd1cbfSKim Phillips			device_type = "network";
26123dd1cbfSKim Phillips			model = "eTSEC";
26223dd1cbfSKim Phillips			compatible = "gianfar";
26323dd1cbfSKim Phillips			reg = <0x24000 0x1000>;
26423dd1cbfSKim Phillips			local-mac-address = [ 00 00 00 00 00 00 ];
265cda13dd1SPaul Gortmaker			interrupts = <32 0x8 33 0x8 34 0x8>;
26623dd1cbfSKim Phillips			phy-connection-type = "mii";
26723dd1cbfSKim Phillips			interrupt-parent = <&ipic>;
26823dd1cbfSKim Phillips			phy-handle = <&phy2>;
26923dd1cbfSKim Phillips		};
27023dd1cbfSKim Phillips
27123dd1cbfSKim Phillips		enet1: ethernet@25000 {
27223dd1cbfSKim Phillips			cell-index = <1>;
27323dd1cbfSKim Phillips			device_type = "network";
27423dd1cbfSKim Phillips			model = "eTSEC";
27523dd1cbfSKim Phillips			compatible = "gianfar";
27623dd1cbfSKim Phillips			reg = <0x25000 0x1000>;
27723dd1cbfSKim Phillips			local-mac-address = [ 00 00 00 00 00 00 ];
278cda13dd1SPaul Gortmaker			interrupts = <35 0x8 36 0x8 37 0x8>;
27923dd1cbfSKim Phillips			phy-connection-type = "mii";
28023dd1cbfSKim Phillips			interrupt-parent = <&ipic>;
281f17c6323SAnton Vorontsov			fixed-link = <1 1 1000 0 0>;
28223dd1cbfSKim Phillips		};
28323dd1cbfSKim Phillips
28423dd1cbfSKim Phillips		serial0: serial@4500 {
28523dd1cbfSKim Phillips			cell-index = <0>;
28623dd1cbfSKim Phillips			device_type = "serial";
28723dd1cbfSKim Phillips			compatible = "ns16550";
28823dd1cbfSKim Phillips			reg = <0x4500 0x100>;
28923dd1cbfSKim Phillips			clock-frequency = <0>;
290cda13dd1SPaul Gortmaker			interrupts = <9 0x8>;
29123dd1cbfSKim Phillips			interrupt-parent = <&ipic>;
29223dd1cbfSKim Phillips		};
29323dd1cbfSKim Phillips
29423dd1cbfSKim Phillips		serial1: serial@4600 {
29523dd1cbfSKim Phillips			cell-index = <1>;
29623dd1cbfSKim Phillips			device_type = "serial";
29723dd1cbfSKim Phillips			compatible = "ns16550";
29823dd1cbfSKim Phillips			reg = <0x4600 0x100>;
29923dd1cbfSKim Phillips			clock-frequency = <0>;
300cda13dd1SPaul Gortmaker			interrupts = <10 0x8>;
30123dd1cbfSKim Phillips			interrupt-parent = <&ipic>;
30223dd1cbfSKim Phillips		};
30323dd1cbfSKim Phillips
30423dd1cbfSKim Phillips		crypto@30000 {
3053fd44736SKim Phillips			compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
3063fd44736SKim Phillips				     "fsl,sec2.1", "fsl,sec2.0";
30723dd1cbfSKim Phillips			reg = <0x30000 0x10000>;
308cda13dd1SPaul Gortmaker			interrupts = <11 0x8>;
30923dd1cbfSKim Phillips			interrupt-parent = <&ipic>;
3103fd44736SKim Phillips			fsl,num-channels = <4>;
3113fd44736SKim Phillips			fsl,channel-fifo-len = <24>;
3123fd44736SKim Phillips			fsl,exec-units-mask = <0x9fe>;
3133fd44736SKim Phillips			fsl,descriptor-types-mask = <0x3ab0ebf>;
31423dd1cbfSKim Phillips		};
31523dd1cbfSKim Phillips
31623dd1cbfSKim Phillips		/* IPIC
31723dd1cbfSKim Phillips		 * interrupts cell = <intr #, sense>
31823dd1cbfSKim Phillips		 * sense values match linux IORESOURCE_IRQ_* defines:
31923dd1cbfSKim Phillips		 * sense == 8: Level, low assertion
32023dd1cbfSKim Phillips		 * sense == 2: Edge, high-to-low change
32123dd1cbfSKim Phillips		 */
32223dd1cbfSKim Phillips		ipic: interrupt-controller@700 {
32323dd1cbfSKim Phillips			compatible = "fsl,ipic";
32423dd1cbfSKim Phillips			interrupt-controller;
32523dd1cbfSKim Phillips			#address-cells = <0>;
32623dd1cbfSKim Phillips			#interrupt-cells = <2>;
32723dd1cbfSKim Phillips			reg = <0x700 0x100>;
32823dd1cbfSKim Phillips		};
32923dd1cbfSKim Phillips	};
33023dd1cbfSKim Phillips
33123dd1cbfSKim Phillips	pci0: pci@e0008500 {
33223dd1cbfSKim Phillips		interrupt-map-mask = <0xf800 0 0 7>;
33323dd1cbfSKim Phillips		interrupt-map = <
33423dd1cbfSKim Phillips				/* IRQ5 = 21 = 0x15, IRQ6 = 0x16, IRQ7 = 23 = 0x17 */
33523dd1cbfSKim Phillips
33623dd1cbfSKim Phillips				/* IDSEL AD14 IRQ6 inta */
337cda13dd1SPaul Gortmaker				 0x7000 0x0 0x0 0x1 &ipic 22 0x8
33823dd1cbfSKim Phillips
33923dd1cbfSKim Phillips				/* IDSEL AD15 IRQ5 inta, IRQ6 intb, IRQ7 intd */
340cda13dd1SPaul Gortmaker				 0x7800 0x0 0x0 0x1 &ipic 21 0x8
341cda13dd1SPaul Gortmaker				 0x7800 0x0 0x0 0x2 &ipic 22 0x8
342cda13dd1SPaul Gortmaker				 0x7800 0x0 0x0 0x4 &ipic 23 0x8
34323dd1cbfSKim Phillips
34423dd1cbfSKim Phillips				/* IDSEL AD28 IRQ7 inta, IRQ5 intb IRQ6 intc*/
345cda13dd1SPaul Gortmaker				 0xE000 0x0 0x0 0x1 &ipic 23 0x8
346cda13dd1SPaul Gortmaker				 0xE000 0x0 0x0 0x2 &ipic 21 0x8
347cda13dd1SPaul Gortmaker				 0xE000 0x0 0x0 0x3 &ipic 22 0x8>;
34823dd1cbfSKim Phillips		interrupt-parent = <&ipic>;
349cda13dd1SPaul Gortmaker		interrupts = <66 0x8>;
35023dd1cbfSKim Phillips		bus-range = <0 0>;
351cda13dd1SPaul Gortmaker		ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
352cda13dd1SPaul Gortmaker		          0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
353cda13dd1SPaul Gortmaker		          0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
35423dd1cbfSKim Phillips		clock-frequency = <66666666>;
35523dd1cbfSKim Phillips		#interrupt-cells = <1>;
35623dd1cbfSKim Phillips		#size-cells = <2>;
35723dd1cbfSKim Phillips		#address-cells = <3>;
3585b70a097SJohn Rigby		reg = <0xe0008500 0x100		/* internal registers */
3595b70a097SJohn Rigby		       0xe0008300 0x8>;		/* config space access registers */
36023dd1cbfSKim Phillips		compatible = "fsl,mpc8349-pci";
36123dd1cbfSKim Phillips		device_type = "pci";
36223dd1cbfSKim Phillips	};
3630585a155SAnton Vorontsov
3640585a155SAnton Vorontsov	pci1: pcie@e0009000 {
3650585a155SAnton Vorontsov		#address-cells = <3>;
3660585a155SAnton Vorontsov		#size-cells = <2>;
3670585a155SAnton Vorontsov		#interrupt-cells = <1>;
3680585a155SAnton Vorontsov		device_type = "pci";
3690585a155SAnton Vorontsov		compatible = "fsl,mpc8378-pcie", "fsl,mpc8314-pcie";
3700585a155SAnton Vorontsov		reg = <0xe0009000 0x00001000>;
3710585a155SAnton Vorontsov		ranges = <0x02000000 0 0xa8000000 0xa8000000 0 0x10000000
3720585a155SAnton Vorontsov		          0x01000000 0 0x00000000 0xb8000000 0 0x00800000>;
3730585a155SAnton Vorontsov		bus-range = <0 255>;
3740585a155SAnton Vorontsov		interrupt-map-mask = <0xf800 0 0 7>;
3750585a155SAnton Vorontsov		interrupt-map = <0 0 0 1 &ipic 1 8
3760585a155SAnton Vorontsov				 0 0 0 2 &ipic 1 8
3770585a155SAnton Vorontsov				 0 0 0 3 &ipic 1 8
3780585a155SAnton Vorontsov				 0 0 0 4 &ipic 1 8>;
3790585a155SAnton Vorontsov		clock-frequency = <0>;
3800585a155SAnton Vorontsov
3810585a155SAnton Vorontsov		pcie@0 {
3820585a155SAnton Vorontsov			#address-cells = <3>;
3830585a155SAnton Vorontsov			#size-cells = <2>;
3840585a155SAnton Vorontsov			device_type = "pci";
3850585a155SAnton Vorontsov			reg = <0 0 0 0 0>;
3860585a155SAnton Vorontsov			ranges = <0x02000000 0 0xa8000000
3870585a155SAnton Vorontsov				  0x02000000 0 0xa8000000
3880585a155SAnton Vorontsov				  0 0x10000000
3890585a155SAnton Vorontsov				  0x01000000 0 0x00000000
3900585a155SAnton Vorontsov				  0x01000000 0 0x00000000
3910585a155SAnton Vorontsov				  0 0x00800000>;
3920585a155SAnton Vorontsov		};
3930585a155SAnton Vorontsov	};
3940585a155SAnton Vorontsov
3950585a155SAnton Vorontsov	pci2: pcie@e000a000 {
3960585a155SAnton Vorontsov		#address-cells = <3>;
3970585a155SAnton Vorontsov		#size-cells = <2>;
3980585a155SAnton Vorontsov		#interrupt-cells = <1>;
3990585a155SAnton Vorontsov		device_type = "pci";
4000585a155SAnton Vorontsov		compatible = "fsl,mpc8378-pcie", "fsl,mpc8314-pcie";
4010585a155SAnton Vorontsov		reg = <0xe000a000 0x00001000>;
4020585a155SAnton Vorontsov		ranges = <0x02000000 0 0xc8000000 0xc8000000 0 0x10000000
4030585a155SAnton Vorontsov			  0x01000000 0 0x00000000 0xd8000000 0 0x00800000>;
4040585a155SAnton Vorontsov		bus-range = <0 255>;
4050585a155SAnton Vorontsov		interrupt-map-mask = <0xf800 0 0 7>;
4060585a155SAnton Vorontsov		interrupt-map = <0 0 0 1 &ipic 2 8
4070585a155SAnton Vorontsov				 0 0 0 2 &ipic 2 8
4080585a155SAnton Vorontsov				 0 0 0 3 &ipic 2 8
4090585a155SAnton Vorontsov				 0 0 0 4 &ipic 2 8>;
4100585a155SAnton Vorontsov		clock-frequency = <0>;
4110585a155SAnton Vorontsov
4120585a155SAnton Vorontsov		pcie@0 {
4130585a155SAnton Vorontsov			#address-cells = <3>;
4140585a155SAnton Vorontsov			#size-cells = <2>;
4150585a155SAnton Vorontsov			device_type = "pci";
4160585a155SAnton Vorontsov			reg = <0 0 0 0 0>;
4170585a155SAnton Vorontsov			ranges = <0x02000000 0 0xc8000000
4180585a155SAnton Vorontsov				  0x02000000 0 0xc8000000
4190585a155SAnton Vorontsov				  0 0x10000000
4200585a155SAnton Vorontsov				  0x01000000 0 0x00000000
4210585a155SAnton Vorontsov				  0x01000000 0 0x00000000
4220585a155SAnton Vorontsov				  0 0x00800000>;
4230585a155SAnton Vorontsov		};
4240585a155SAnton Vorontsov	};
42523dd1cbfSKim Phillips};
426