156525200SKumar Gala/* 256525200SKumar Gala * QorIQ MPIC device tree stub [ controller @ offset 0x40000 ] 356525200SKumar Gala * 456525200SKumar Gala * Copyright 2011 Freescale Semiconductor Inc. 556525200SKumar Gala * 656525200SKumar Gala * Redistribution and use in source and binary forms, with or without 756525200SKumar Gala * modification, are permitted provided that the following conditions are met: 856525200SKumar Gala * * Redistributions of source code must retain the above copyright 956525200SKumar Gala * notice, this list of conditions and the following disclaimer. 1056525200SKumar Gala * * Redistributions in binary form must reproduce the above copyright 1156525200SKumar Gala * notice, this list of conditions and the following disclaimer in the 1256525200SKumar Gala * documentation and/or other materials provided with the distribution. 1356525200SKumar Gala * * Neither the name of Freescale Semiconductor nor the 1456525200SKumar Gala * names of its contributors may be used to endorse or promote products 1556525200SKumar Gala * derived from this software without specific prior written permission. 1656525200SKumar Gala * 1756525200SKumar Gala * 1856525200SKumar Gala * ALTERNATIVELY, this software may be distributed under the terms of the 1956525200SKumar Gala * GNU General Public License ("GPL") as published by the Free Software 2056525200SKumar Gala * Foundation, either version 2 of that License or (at your option) any 2156525200SKumar Gala * later version. 2256525200SKumar Gala * 2356525200SKumar Gala * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY 2456525200SKumar Gala * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 2556525200SKumar Gala * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 2656525200SKumar Gala * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY 2756525200SKumar Gala * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 2856525200SKumar Gala * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 2956525200SKumar Gala * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND 3056525200SKumar Gala * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 3156525200SKumar Gala * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 3256525200SKumar Gala * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 3356525200SKumar Gala */ 3456525200SKumar Gala 3556525200SKumar Galampic: pic@40000 { 3656525200SKumar Gala interrupt-controller; 3756525200SKumar Gala #address-cells = <0>; 3856525200SKumar Gala #interrupt-cells = <4>; 3956525200SKumar Gala reg = <0x40000 0x40000>; 4056525200SKumar Gala compatible = "fsl,mpic", "chrp,open-pic"; 4156525200SKumar Gala device_type = "open-pic"; 4256525200SKumar Gala clock-frequency = <0x0>; 4356525200SKumar Gala}; 4456525200SKumar Gala 4556525200SKumar Galatimer@41100 { 4656525200SKumar Gala compatible = "fsl,mpic-global-timer"; 4756525200SKumar Gala reg = <0x41100 0x100 0x41300 4>; 4856525200SKumar Gala interrupts = <0 0 3 0 4956525200SKumar Gala 1 0 3 0 5056525200SKumar Gala 2 0 3 0 5156525200SKumar Gala 3 0 3 0>; 5256525200SKumar Gala}; 5356525200SKumar Gala 5456525200SKumar Galamsi0: msi@41600 { 5556525200SKumar Gala compatible = "fsl,mpic-msi"; 56da3b6c05SDiana CRACIUN reg = <0x41600 0x200 0x44140 4>; 5756525200SKumar Gala msi-available-ranges = <0 0x100>; 5856525200SKumar Gala interrupts = < 5956525200SKumar Gala 0xe0 0 0 0 6056525200SKumar Gala 0xe1 0 0 0 6156525200SKumar Gala 0xe2 0 0 0 6256525200SKumar Gala 0xe3 0 0 0 6356525200SKumar Gala 0xe4 0 0 0 6456525200SKumar Gala 0xe5 0 0 0 6556525200SKumar Gala 0xe6 0 0 0 6656525200SKumar Gala 0xe7 0 0 0>; 6756525200SKumar Gala}; 6856525200SKumar Gala 6956525200SKumar Galamsi1: msi@41800 { 7056525200SKumar Gala compatible = "fsl,mpic-msi"; 71da3b6c05SDiana CRACIUN reg = <0x41800 0x200 0x45140 4>; 7256525200SKumar Gala msi-available-ranges = <0 0x100>; 7356525200SKumar Gala interrupts = < 7456525200SKumar Gala 0xe8 0 0 0 7556525200SKumar Gala 0xe9 0 0 0 7656525200SKumar Gala 0xea 0 0 0 7756525200SKumar Gala 0xeb 0 0 0 7856525200SKumar Gala 0xec 0 0 0 7956525200SKumar Gala 0xed 0 0 0 8056525200SKumar Gala 0xee 0 0 0 8156525200SKumar Gala 0xef 0 0 0>; 8256525200SKumar Gala}; 8356525200SKumar Gala 8456525200SKumar Galamsi2: msi@41a00 { 8556525200SKumar Gala compatible = "fsl,mpic-msi"; 86da3b6c05SDiana CRACIUN reg = <0x41a00 0x200 0x46140 4>; 8756525200SKumar Gala msi-available-ranges = <0 0x100>; 8856525200SKumar Gala interrupts = < 8956525200SKumar Gala 0xf0 0 0 0 9056525200SKumar Gala 0xf1 0 0 0 9156525200SKumar Gala 0xf2 0 0 0 9256525200SKumar Gala 0xf3 0 0 0 9356525200SKumar Gala 0xf4 0 0 0 9456525200SKumar Gala 0xf5 0 0 0 9556525200SKumar Gala 0xf6 0 0 0 9656525200SKumar Gala 0xf7 0 0 0>; 9756525200SKumar Gala}; 9856525200SKumar Gala 9956525200SKumar Galatimer@42100 { 10056525200SKumar Gala compatible = "fsl,mpic-global-timer"; 10156525200SKumar Gala reg = <0x42100 0x100 0x42300 4>; 10256525200SKumar Gala interrupts = <4 0 3 0 10356525200SKumar Gala 5 0 3 0 10456525200SKumar Gala 6 0 3 0 10556525200SKumar Gala 7 0 3 0>; 10656525200SKumar Gala}; 107