1b9db022cSKumar Gala/*
2b9db022cSKumar Gala * P4080/P4040 Silicon/SoC Device Tree Source (post include)
3b9db022cSKumar Gala *
41e8ed06dSKumar Gala * Copyright 2011 - 2014 Freescale Semiconductor Inc.
5b9db022cSKumar Gala *
6b9db022cSKumar Gala * Redistribution and use in source and binary forms, with or without
7b9db022cSKumar Gala * modification, are permitted provided that the following conditions are met:
8b9db022cSKumar Gala *     * Redistributions of source code must retain the above copyright
9b9db022cSKumar Gala *       notice, this list of conditions and the following disclaimer.
10b9db022cSKumar Gala *     * Redistributions in binary form must reproduce the above copyright
11b9db022cSKumar Gala *       notice, this list of conditions and the following disclaimer in the
12b9db022cSKumar Gala *       documentation and/or other materials provided with the distribution.
13b9db022cSKumar Gala *     * Neither the name of Freescale Semiconductor nor the
14b9db022cSKumar Gala *       names of its contributors may be used to endorse or promote products
15b9db022cSKumar Gala *       derived from this software without specific prior written permission.
16b9db022cSKumar Gala *
17b9db022cSKumar Gala *
18b9db022cSKumar Gala * ALTERNATIVELY, this software may be distributed under the terms of the
19b9db022cSKumar Gala * GNU General Public License ("GPL") as published by the Free Software
20b9db022cSKumar Gala * Foundation, either version 2 of that License or (at your option) any
21b9db022cSKumar Gala * later version.
22b9db022cSKumar Gala *
23b9db022cSKumar Gala * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
24b9db022cSKumar Gala * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25b9db022cSKumar Gala * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26b9db022cSKumar Gala * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27b9db022cSKumar Gala * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28b9db022cSKumar Gala * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29b9db022cSKumar Gala * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30b9db022cSKumar Gala * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31b9db022cSKumar Gala * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32b9db022cSKumar Gala * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33b9db022cSKumar Gala */
34b9db022cSKumar Gala
351e8ed06dSKumar Gala&bman_fbpr {
361e8ed06dSKumar Gala	compatible = "fsl,bman-fbpr";
371e8ed06dSKumar Gala	alloc-ranges = <0 0 0x10 0>;
381e8ed06dSKumar Gala};
391e8ed06dSKumar Gala
40b9db022cSKumar Gala&lbc {
41b9db022cSKumar Gala	compatible = "fsl,p4080-elbc", "fsl,elbc", "simple-bus";
42b9db022cSKumar Gala	interrupts = <25 2 0 0>;
43b9db022cSKumar Gala	#address-cells = <2>;
44b9db022cSKumar Gala	#size-cells = <1>;
45b9db022cSKumar Gala};
46b9db022cSKumar Gala
47b9db022cSKumar Gala/* controller at 0x200000 */
48b9db022cSKumar Gala&pci0 {
4914bdc913STimur Tabi	compatible = "fsl,p4080-pcie", "fsl,qoriq-pcie-v2.1";
50b9db022cSKumar Gala	device_type = "pci";
51b9db022cSKumar Gala	#size-cells = <2>;
52b9db022cSKumar Gala	#address-cells = <3>;
53b9db022cSKumar Gala	bus-range = <0x0 0xff>;
54b9db022cSKumar Gala	clock-frequency = <33333333>;
55b9db022cSKumar Gala	interrupts = <16 2 1 15>;
560408753fSTimur Tabi	fsl,iommu-parent = <&pamu0>;
570408753fSTimur Tabi	fsl,liodn-reg = <&guts 0x500>; /* PEX1LIODNR */
58b9db022cSKumar Gala	pcie@0 {
59b9db022cSKumar Gala		reg = <0 0 0 0 0>;
60b9db022cSKumar Gala		#interrupt-cells = <1>;
61b9db022cSKumar Gala		#size-cells = <2>;
62b9db022cSKumar Gala		#address-cells = <3>;
63b9db022cSKumar Gala		device_type = "pci";
64b9db022cSKumar Gala		interrupts = <16 2 1 15>;
65b9db022cSKumar Gala		interrupt-map-mask = <0xf800 0 0 7>;
66b9db022cSKumar Gala		interrupt-map = <
67b9db022cSKumar Gala			/* IDSEL 0x0 */
68b9db022cSKumar Gala			0000 0 0 1 &mpic 40 1 0 0
69b9db022cSKumar Gala			0000 0 0 2 &mpic 1 1 0 0
70b9db022cSKumar Gala			0000 0 0 3 &mpic 2 1 0 0
71b9db022cSKumar Gala			0000 0 0 4 &mpic 3 1 0 0
72b9db022cSKumar Gala			>;
73b9db022cSKumar Gala	};
74b9db022cSKumar Gala};
75b9db022cSKumar Gala
76b9db022cSKumar Gala/* controller at 0x201000 */
77b9db022cSKumar Gala&pci1 {
7814bdc913STimur Tabi	compatible = "fsl,p4080-pcie", "fsl,qoriq-pcie-v2.1";
79b9db022cSKumar Gala	device_type = "pci";
80b9db022cSKumar Gala	#size-cells = <2>;
81b9db022cSKumar Gala	#address-cells = <3>;
82b9db022cSKumar Gala	bus-range = <0 0xff>;
83b9db022cSKumar Gala	clock-frequency = <33333333>;
84b9db022cSKumar Gala	interrupts = <16 2 1 14>;
850408753fSTimur Tabi	fsl,iommu-parent = <&pamu0>;
860408753fSTimur Tabi	fsl,liodn-reg = <&guts 0x504>; /* PEX2LIODNR */
87b9db022cSKumar Gala	pcie@0 {
88b9db022cSKumar Gala		reg = <0 0 0 0 0>;
89b9db022cSKumar Gala		#interrupt-cells = <1>;
90b9db022cSKumar Gala		#size-cells = <2>;
91b9db022cSKumar Gala		#address-cells = <3>;
92b9db022cSKumar Gala		device_type = "pci";
93b9db022cSKumar Gala		interrupts = <16 2 1 14>;
94b9db022cSKumar Gala		interrupt-map-mask = <0xf800 0 0 7>;
95b9db022cSKumar Gala		interrupt-map = <
96b9db022cSKumar Gala			/* IDSEL 0x0 */
97b9db022cSKumar Gala			0000 0 0 1 &mpic 41 1 0 0
98b9db022cSKumar Gala			0000 0 0 2 &mpic 5 1 0 0
99b9db022cSKumar Gala			0000 0 0 3 &mpic 6 1 0 0
100b9db022cSKumar Gala			0000 0 0 4 &mpic 7 1 0 0
101b9db022cSKumar Gala			>;
102b9db022cSKumar Gala	};
103b9db022cSKumar Gala};
104b9db022cSKumar Gala
105b9db022cSKumar Gala/* controller at 0x202000 */
106b9db022cSKumar Gala&pci2 {
10714bdc913STimur Tabi	compatible = "fsl,p4080-pcie", "fsl,qoriq-pcie-v2.1";
108b9db022cSKumar Gala	device_type = "pci";
109b9db022cSKumar Gala	#size-cells = <2>;
110b9db022cSKumar Gala	#address-cells = <3>;
111b9db022cSKumar Gala	bus-range = <0x0 0xff>;
112b9db022cSKumar Gala	clock-frequency = <33333333>;
113b9db022cSKumar Gala	interrupts = <16 2 1 13>;
1140408753fSTimur Tabi	fsl,iommu-parent = <&pamu0>;
1150408753fSTimur Tabi	fsl,liodn-reg = <&guts 0x508>; /* PEX3LIODNR */
116b9db022cSKumar Gala	pcie@0 {
117b9db022cSKumar Gala		reg = <0 0 0 0 0>;
118b9db022cSKumar Gala		#interrupt-cells = <1>;
119b9db022cSKumar Gala		#size-cells = <2>;
120b9db022cSKumar Gala		#address-cells = <3>;
121b9db022cSKumar Gala		device_type = "pci";
122b9db022cSKumar Gala		interrupts = <16 2 1 13>;
123b9db022cSKumar Gala		interrupt-map-mask = <0xf800 0 0 7>;
124b9db022cSKumar Gala		interrupt-map = <
125b9db022cSKumar Gala			/* IDSEL 0x0 */
126b9db022cSKumar Gala			0000 0 0 1 &mpic 42 1 0 0
127b9db022cSKumar Gala			0000 0 0 2 &mpic 9 1 0 0
128b9db022cSKumar Gala			0000 0 0 3 &mpic 10 1 0 0
129b9db022cSKumar Gala			0000 0 0 4 &mpic 11 1 0 0
130b9db022cSKumar Gala			>;
131b9db022cSKumar Gala	};
132b9db022cSKumar Gala};
133b9db022cSKumar Gala
134b9db022cSKumar Gala&rio {
13554986964SKumar Gala	compatible = "fsl,srio";
13654986964SKumar Gala	interrupts = <16 2 1 11>;
137b9db022cSKumar Gala	#address-cells = <2>;
138b9db022cSKumar Gala	#size-cells = <2>;
13954986964SKumar Gala	fsl,srio-rmu-handle = <&rmu>;
1400408753fSTimur Tabi	fsl,iommu-parent = <&pamu0>;
14154986964SKumar Gala	ranges;
14254986964SKumar Gala
14354986964SKumar Gala	port1 {
14454986964SKumar Gala		#address-cells = <2>;
14554986964SKumar Gala		#size-cells = <2>;
14654986964SKumar Gala		cell-index = <1>;
1470408753fSTimur Tabi		fsl,liodn-reg = <&guts 0x510>; /* RIO1LIODNR */
14854986964SKumar Gala	};
14954986964SKumar Gala
15054986964SKumar Gala	port2 {
15154986964SKumar Gala		#address-cells = <2>;
15254986964SKumar Gala		#size-cells = <2>;
15354986964SKumar Gala		cell-index = <2>;
1540408753fSTimur Tabi		fsl,liodn-reg = <&guts 0x514>; /* RIO2LIODNR */
15554986964SKumar Gala	};
156b9db022cSKumar Gala};
157b9db022cSKumar Gala
158b9db022cSKumar Gala&dcsr {
159b9db022cSKumar Gala	#address-cells = <1>;
160b9db022cSKumar Gala	#size-cells = <1>;
161b9db022cSKumar Gala	compatible = "fsl,dcsr", "simple-bus";
162b9db022cSKumar Gala
163b9db022cSKumar Gala	dcsr-epu@0 {
16437f2808bSStephen George		compatible = "fsl,p4080-dcsr-epu", "fsl,dcsr-epu";
165b9db022cSKumar Gala		interrupts = <52 2 0 0
166b9db022cSKumar Gala			      84 2 0 0
167b9db022cSKumar Gala			      85 2 0 0>;
168b9db022cSKumar Gala		reg = <0x0 0x1000>;
169b9db022cSKumar Gala	};
170b9db022cSKumar Gala	dcsr-npc {
171b9db022cSKumar Gala		compatible = "fsl,dcsr-npc";
172b9db022cSKumar Gala		reg = <0x1000 0x1000 0x1000000 0x8000>;
173b9db022cSKumar Gala	};
174b9db022cSKumar Gala	dcsr-nxc@2000 {
175b9db022cSKumar Gala		compatible = "fsl,dcsr-nxc";
176b9db022cSKumar Gala		reg = <0x2000 0x1000>;
177b9db022cSKumar Gala	};
178b9db022cSKumar Gala	dcsr-corenet {
179b9db022cSKumar Gala		compatible = "fsl,dcsr-corenet";
180b9db022cSKumar Gala		reg = <0x8000 0x1000 0xB0000 0x1000>;
181b9db022cSKumar Gala	};
182b9db022cSKumar Gala	dcsr-dpaa@9000 {
183b9db022cSKumar Gala		compatible = "fsl,p4080-dcsr-dpaa", "fsl,dcsr-dpaa";
184b9db022cSKumar Gala		reg = <0x9000 0x1000>;
185b9db022cSKumar Gala	};
186b9db022cSKumar Gala	dcsr-ocn@11000 {
187b9db022cSKumar Gala		compatible = "fsl,p4080-dcsr-ocn", "fsl,dcsr-ocn";
188b9db022cSKumar Gala		reg = <0x11000 0x1000>;
189b9db022cSKumar Gala	};
190b9db022cSKumar Gala	dcsr-ddr@12000 {
191b9db022cSKumar Gala		compatible = "fsl,dcsr-ddr";
192b9db022cSKumar Gala		dev-handle = <&ddr1>;
193b9db022cSKumar Gala		reg = <0x12000 0x1000>;
194b9db022cSKumar Gala	};
195b9db022cSKumar Gala	dcsr-ddr@13000 {
196b9db022cSKumar Gala		compatible = "fsl,dcsr-ddr";
197b9db022cSKumar Gala		dev-handle = <&ddr2>;
198b9db022cSKumar Gala		reg = <0x13000 0x1000>;
199b9db022cSKumar Gala	};
200b9db022cSKumar Gala	dcsr-nal@18000 {
201b9db022cSKumar Gala		compatible = "fsl,p4080-dcsr-nal", "fsl,dcsr-nal";
202b9db022cSKumar Gala		reg = <0x18000 0x1000>;
203b9db022cSKumar Gala	};
204b9db022cSKumar Gala	dcsr-rcpm@22000 {
205b9db022cSKumar Gala		compatible = "fsl,p4080-dcsr-rcpm", "fsl,dcsr-rcpm";
206b9db022cSKumar Gala		reg = <0x22000 0x1000>;
207b9db022cSKumar Gala	};
208b9db022cSKumar Gala	dcsr-cpu-sb-proxy@40000 {
209b9db022cSKumar Gala		compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
210b9db022cSKumar Gala		cpu-handle = <&cpu0>;
211b9db022cSKumar Gala		reg = <0x40000 0x1000>;
212b9db022cSKumar Gala	};
213b9db022cSKumar Gala	dcsr-cpu-sb-proxy@41000 {
214b9db022cSKumar Gala		compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
215b9db022cSKumar Gala		cpu-handle = <&cpu1>;
216b9db022cSKumar Gala		reg = <0x41000 0x1000>;
217b9db022cSKumar Gala	};
218b9db022cSKumar Gala	dcsr-cpu-sb-proxy@42000 {
219b9db022cSKumar Gala		compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
220b9db022cSKumar Gala		cpu-handle = <&cpu2>;
221b9db022cSKumar Gala		reg = <0x42000 0x1000>;
222b9db022cSKumar Gala	};
223b9db022cSKumar Gala	dcsr-cpu-sb-proxy@43000 {
224b9db022cSKumar Gala		compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
225b9db022cSKumar Gala		cpu-handle = <&cpu3>;
226b9db022cSKumar Gala		reg = <0x43000 0x1000>;
227b9db022cSKumar Gala	};
228b9db022cSKumar Gala	dcsr-cpu-sb-proxy@44000 {
229b9db022cSKumar Gala		compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
230b9db022cSKumar Gala		cpu-handle = <&cpu4>;
231b9db022cSKumar Gala		reg = <0x44000 0x1000>;
232b9db022cSKumar Gala	};
233b9db022cSKumar Gala	dcsr-cpu-sb-proxy@45000 {
234b9db022cSKumar Gala		compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
235b9db022cSKumar Gala		cpu-handle = <&cpu5>;
236b9db022cSKumar Gala		reg = <0x45000 0x1000>;
237b9db022cSKumar Gala	};
238b9db022cSKumar Gala	dcsr-cpu-sb-proxy@46000 {
239b9db022cSKumar Gala		compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
240b9db022cSKumar Gala		cpu-handle = <&cpu6>;
241b9db022cSKumar Gala		reg = <0x46000 0x1000>;
242b9db022cSKumar Gala	};
243b9db022cSKumar Gala	dcsr-cpu-sb-proxy@47000 {
244b9db022cSKumar Gala		compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy";
245b9db022cSKumar Gala		cpu-handle = <&cpu7>;
246b9db022cSKumar Gala		reg = <0x47000 0x1000>;
247b9db022cSKumar Gala	};
248b9db022cSKumar Gala
249b9db022cSKumar Gala};
250b9db022cSKumar Gala
2511e8ed06dSKumar Gala/include/ "qoriq-bman1-portals.dtsi"
2521e8ed06dSKumar Gala
253b9db022cSKumar Gala&soc {
254b9db022cSKumar Gala	#address-cells = <1>;
255b9db022cSKumar Gala	#size-cells = <1>;
256b9db022cSKumar Gala	device_type = "soc";
257b9db022cSKumar Gala	compatible = "simple-bus";
258b9db022cSKumar Gala
259b9db022cSKumar Gala	soc-sram-error {
260b9db022cSKumar Gala		compatible = "fsl,soc-sram-error";
261b9db022cSKumar Gala		interrupts = <16 2 1 29>;
262b9db022cSKumar Gala	};
263b9db022cSKumar Gala
264b9db022cSKumar Gala	corenet-law@0 {
265b9db022cSKumar Gala		compatible = "fsl,corenet-law";
266b9db022cSKumar Gala		reg = <0x0 0x1000>;
267b9db022cSKumar Gala		fsl,num-laws = <32>;
268b9db022cSKumar Gala	};
269b9db022cSKumar Gala
270b9db022cSKumar Gala	ddr1: memory-controller@8000 {
271b9db022cSKumar Gala		compatible = "fsl,qoriq-memory-controller-v4.4", "fsl,qoriq-memory-controller";
272b9db022cSKumar Gala		reg = <0x8000 0x1000>;
273b9db022cSKumar Gala		interrupts = <16 2 1 23>;
274b9db022cSKumar Gala	};
275b9db022cSKumar Gala
276b9db022cSKumar Gala	ddr2: memory-controller@9000 {
277b9db022cSKumar Gala		compatible = "fsl,qoriq-memory-controller-v4.4","fsl,qoriq-memory-controller";
278b9db022cSKumar Gala		reg = <0x9000 0x1000>;
279b9db022cSKumar Gala		interrupts = <16 2 1 22>;
280b9db022cSKumar Gala	};
281b9db022cSKumar Gala
282b9db022cSKumar Gala	cpc: l3-cache-controller@10000 {
283b9db022cSKumar Gala		compatible = "fsl,p4080-l3-cache-controller", "cache";
284b9db022cSKumar Gala		reg = <0x10000 0x1000
285b9db022cSKumar Gala		       0x11000 0x1000>;
286b9db022cSKumar Gala		interrupts = <16 2 1 27
287b9db022cSKumar Gala			      16 2 1 26>;
288b9db022cSKumar Gala	};
289b9db022cSKumar Gala
290b9db022cSKumar Gala	corenet-cf@18000 {
291846c9443SDiana Craciun		compatible = "fsl,corenet1-cf", "fsl,corenet-cf";
292b9db022cSKumar Gala		reg = <0x18000 0x1000>;
293b9db022cSKumar Gala		interrupts = <16 2 1 31>;
294b9db022cSKumar Gala		fsl,ccf-num-csdids = <32>;
295b9db022cSKumar Gala		fsl,ccf-num-snoopids = <32>;
296b9db022cSKumar Gala	};
297b9db022cSKumar Gala
298b9db022cSKumar Gala	iommu@20000 {
299b9db022cSKumar Gala		compatible = "fsl,pamu-v1.0", "fsl,pamu";
3000408753fSTimur Tabi		reg = <0x20000 0x5000>; /* for compatibility with older PAMU drivers */
3010408753fSTimur Tabi		ranges = <0 0x20000 0x5000>;
3020408753fSTimur Tabi		#address-cells = <1>;
3030408753fSTimur Tabi		#size-cells = <1>;
304b9db022cSKumar Gala		interrupts = <
305b9db022cSKumar Gala			24 2 0 0
306b9db022cSKumar Gala			16 2 1 30>;
307e83eb028SScott Wood		fsl,portid-mapping = <0x00f80000>;
3080408753fSTimur Tabi
3090408753fSTimur Tabi		pamu0: pamu@0 {
3100408753fSTimur Tabi			reg = <0 0x1000>;
3110408753fSTimur Tabi			fsl,primary-cache-geometry = <32 1>;
3120408753fSTimur Tabi			fsl,secondary-cache-geometry = <128 2>;
3130408753fSTimur Tabi		};
3140408753fSTimur Tabi
3150408753fSTimur Tabi		pamu1: pamu@1000 {
3160408753fSTimur Tabi			reg = <0x1000 0x1000>;
3170408753fSTimur Tabi			fsl,primary-cache-geometry = <32 1>;
3180408753fSTimur Tabi			fsl,secondary-cache-geometry = <128 2>;
3190408753fSTimur Tabi		};
3200408753fSTimur Tabi
3210408753fSTimur Tabi		pamu2: pamu@2000 {
3220408753fSTimur Tabi			reg = <0x2000 0x1000>;
3230408753fSTimur Tabi			fsl,primary-cache-geometry = <32 1>;
3240408753fSTimur Tabi			fsl,secondary-cache-geometry = <128 2>;
3250408753fSTimur Tabi		};
3260408753fSTimur Tabi
3270408753fSTimur Tabi		pamu3: pamu@3000 {
3280408753fSTimur Tabi			reg = <0x3000 0x1000>;
3290408753fSTimur Tabi			fsl,primary-cache-geometry = <32 1>;
3300408753fSTimur Tabi			fsl,secondary-cache-geometry = <128 2>;
3310408753fSTimur Tabi		};
3320408753fSTimur Tabi
3330408753fSTimur Tabi		pamu4: pamu@4000 {
3340408753fSTimur Tabi			reg = <0x4000 0x1000>;
3350408753fSTimur Tabi			fsl,primary-cache-geometry = <32 1>;
3360408753fSTimur Tabi			fsl,secondary-cache-geometry = <128 2>;
3370408753fSTimur Tabi		};
338b9db022cSKumar Gala	};
339b9db022cSKumar Gala
34054986964SKumar Gala/include/ "qoriq-rmu-0.dtsi"
3410408753fSTimur Tabi	rmu@d3000 {
3420408753fSTimur Tabi		fsl,iommu-parent = <&pamu0>;
3430408753fSTimur Tabi		fsl,liodn-reg = <&guts 0x540>; /* RMULIODNR */
3440408753fSTimur Tabi	};
3450408753fSTimur Tabi
346b9db022cSKumar Gala/include/ "qoriq-mpic.dtsi"
347b9db022cSKumar Gala
348b9db022cSKumar Gala	guts: global-utilities@e0000 {
349b9db022cSKumar Gala		compatible = "fsl,qoriq-device-config-1.0";
350b9db022cSKumar Gala		reg = <0xe0000 0xe00>;
351b9db022cSKumar Gala		fsl,has-rstcr;
352b9db022cSKumar Gala		#sleep-cells = <1>;
353b9db022cSKumar Gala		fsl,liodn-bits = <12>;
354b9db022cSKumar Gala	};
355b9db022cSKumar Gala
356b9db022cSKumar Gala	pins: global-utilities@e0e00 {
357b9db022cSKumar Gala		compatible = "fsl,qoriq-pin-control-1.0";
358b9db022cSKumar Gala		reg = <0xe0e00 0x200>;
359b9db022cSKumar Gala		#sleep-cells = <2>;
360b9db022cSKumar Gala	};
361b9db022cSKumar Gala
362eaffcb0fSEmil Medve/include/ "qoriq-clockgen1.dtsi"
363eaffcb0fSEmil Medve	global-utilities@e1000 {
364b9db022cSKumar Gala		compatible = "fsl,p4080-clockgen", "fsl,qoriq-clockgen-1.0";
3655d1a566eSTang Yuantian
3665d1a566eSTang Yuantian		pll2: pll2@840 {
3675d1a566eSTang Yuantian			#clock-cells = <1>;
3685d1a566eSTang Yuantian			reg = <0x840 0x4>;
3695d1a566eSTang Yuantian			compatible = "fsl,qoriq-core-pll-1.0";
3705d1a566eSTang Yuantian			clocks = <&sysclk>;
3715d1a566eSTang Yuantian			clock-output-names = "pll2", "pll2-div2";
3725d1a566eSTang Yuantian		};
3735d1a566eSTang Yuantian
3745d1a566eSTang Yuantian		pll3: pll3@860 {
3755d1a566eSTang Yuantian			#clock-cells = <1>;
3765d1a566eSTang Yuantian			reg = <0x860 0x4>;
3775d1a566eSTang Yuantian			compatible = "fsl,qoriq-core-pll-1.0";
3785d1a566eSTang Yuantian			clocks = <&sysclk>;
3795d1a566eSTang Yuantian			clock-output-names = "pll3", "pll3-div2";
3805d1a566eSTang Yuantian		};
3815d1a566eSTang Yuantian
3825d1a566eSTang Yuantian		mux2: mux2@40 {
3835d1a566eSTang Yuantian			#clock-cells = <0>;
3845d1a566eSTang Yuantian			reg = <0x40 0x4>;
3855d1a566eSTang Yuantian			compatible = "fsl,qoriq-core-mux-1.0";
3865d1a566eSTang Yuantian			clocks = <&pll0 0>, <&pll0 1>, <&pll1 0>, <&pll1 1>;
3875d1a566eSTang Yuantian			clock-names = "pll0", "pll0-div2", "pll1", "pll1-div2";
3885d1a566eSTang Yuantian			clock-output-names = "cmux2";
3895d1a566eSTang Yuantian		};
3905d1a566eSTang Yuantian
3915d1a566eSTang Yuantian		mux3: mux3@60 {
3925d1a566eSTang Yuantian			#clock-cells = <0>;
3935d1a566eSTang Yuantian			reg = <0x60 0x4>;
3945d1a566eSTang Yuantian			compatible = "fsl,qoriq-core-mux-1.0";
3955d1a566eSTang Yuantian			clocks = <&pll0 0>, <&pll0 1>, <&pll1 0>, <&pll1 1>;
3965d1a566eSTang Yuantian			clock-names = "pll0", "pll0-div2", "pll1", "pll1-div2";
3975d1a566eSTang Yuantian			clock-output-names = "cmux3";
3985d1a566eSTang Yuantian		};
3995d1a566eSTang Yuantian
4005d1a566eSTang Yuantian		mux4: mux4@80 {
4015d1a566eSTang Yuantian			#clock-cells = <0>;
4025d1a566eSTang Yuantian			reg = <0x80 0x4>;
4035d1a566eSTang Yuantian			compatible = "fsl,qoriq-core-mux-1.0";
4045d1a566eSTang Yuantian			clocks = <&pll2 0>, <&pll2 1>, <&pll3 0>, <&pll3 1>;
4055d1a566eSTang Yuantian			clock-names = "pll2", "pll2-div2", "pll3", "pll3-div2";
4065d1a566eSTang Yuantian			clock-output-names = "cmux4";
4075d1a566eSTang Yuantian		};
4085d1a566eSTang Yuantian
4095d1a566eSTang Yuantian		mux5: mux5@a0 {
4105d1a566eSTang Yuantian			#clock-cells = <0>;
4115d1a566eSTang Yuantian			reg = <0xa0 0x4>;
4125d1a566eSTang Yuantian			compatible = "fsl,qoriq-core-mux-1.0";
4135d1a566eSTang Yuantian			clocks = <&pll2 0>, <&pll2 1>, <&pll3 0>, <&pll3 1>;
4145d1a566eSTang Yuantian			clock-names = "pll2", "pll2-div2", "pll3", "pll3-div2";
4155d1a566eSTang Yuantian			clock-output-names = "cmux5";
4165d1a566eSTang Yuantian		};
4175d1a566eSTang Yuantian
4185d1a566eSTang Yuantian		mux6: mux6@c0 {
4195d1a566eSTang Yuantian			#clock-cells = <0>;
4205d1a566eSTang Yuantian			reg = <0xc0 0x4>;
4215d1a566eSTang Yuantian			compatible = "fsl,qoriq-core-mux-1.0";
4225d1a566eSTang Yuantian			clocks = <&pll2 0>, <&pll2 1>, <&pll3 0>, <&pll3 1>;
4235d1a566eSTang Yuantian			clock-names = "pll2", "pll2-div2", "pll3", "pll3-div2";
4245d1a566eSTang Yuantian			clock-output-names = "cmux6";
4255d1a566eSTang Yuantian		};
4265d1a566eSTang Yuantian
4275d1a566eSTang Yuantian		mux7: mux7@e0 {
4285d1a566eSTang Yuantian			#clock-cells = <0>;
4295d1a566eSTang Yuantian			reg = <0xe0 0x4>;
4305d1a566eSTang Yuantian			compatible = "fsl,qoriq-core-mux-1.0";
4315d1a566eSTang Yuantian			clocks = <&pll2 0>, <&pll2 1>, <&pll3 0>, <&pll3 1>;
4325d1a566eSTang Yuantian			clock-names = "pll2", "pll2-div2", "pll3", "pll3-div2";
4335d1a566eSTang Yuantian			clock-output-names = "cmux7";
4345d1a566eSTang Yuantian		};
435b9db022cSKumar Gala	};
436b9db022cSKumar Gala
437b9db022cSKumar Gala	rcpm: global-utilities@e2000 {
438b9db022cSKumar Gala		compatible = "fsl,qoriq-rcpm-1.0";
439b9db022cSKumar Gala		reg = <0xe2000 0x1000>;
440b9db022cSKumar Gala		#sleep-cells = <1>;
441b9db022cSKumar Gala	};
442b9db022cSKumar Gala
443b9db022cSKumar Gala	sfp: sfp@e8000 {
444b9db022cSKumar Gala		compatible = "fsl,p4080-sfp", "fsl,qoriq-sfp-1.0";
445b9db022cSKumar Gala		reg	   = <0xe8000 0x1000>;
446b9db022cSKumar Gala	};
447b9db022cSKumar Gala
448b9db022cSKumar Gala	serdes: serdes@ea000 {
449b9db022cSKumar Gala		compatible = "fsl,p4080-serdes";
450b9db022cSKumar Gala		reg	   = <0xea000 0x1000>;
451b9db022cSKumar Gala	};
452b9db022cSKumar Gala
453b9db022cSKumar Gala/include/ "qoriq-dma-0.dtsi"
4540408753fSTimur Tabi	dma@100300 {
4550408753fSTimur Tabi		fsl,iommu-parent = <&pamu0>;
4560408753fSTimur Tabi		fsl,liodn-reg = <&guts 0x580>; /* DMA1LIODNR */
4570408753fSTimur Tabi	};
4580408753fSTimur Tabi
459b9db022cSKumar Gala/include/ "qoriq-dma-1.dtsi"
4600408753fSTimur Tabi	dma@101300 {
4610408753fSTimur Tabi		fsl,iommu-parent = <&pamu0>;
4620408753fSTimur Tabi		fsl,liodn-reg = <&guts 0x584>; /* DMA2LIODNR */
4630408753fSTimur Tabi	};
4640408753fSTimur Tabi
465b9db022cSKumar Gala/include/ "qoriq-espi-0.dtsi"
466b9db022cSKumar Gala	spi@110000 {
467b9db022cSKumar Gala		fsl,espi-num-chipselects = <4>;
468b9db022cSKumar Gala	};
469b9db022cSKumar Gala
470b9db022cSKumar Gala/include/ "qoriq-esdhc-0.dtsi"
471b9db022cSKumar Gala	sdhc@114000 {
4720408753fSTimur Tabi		fsl,iommu-parent = <&pamu1>;
4730408753fSTimur Tabi		fsl,liodn-reg = <&guts 0x530>; /* eSDHCLIODNR */
474b9db022cSKumar Gala		voltage-ranges = <3300 3300>;
475b9db022cSKumar Gala		sdhci,auto-cmd12;
476b9db022cSKumar Gala	};
477b9db022cSKumar Gala
478b9db022cSKumar Gala/include/ "qoriq-i2c-0.dtsi"
479b9db022cSKumar Gala/include/ "qoriq-i2c-1.dtsi"
480b9db022cSKumar Gala/include/ "qoriq-duart-0.dtsi"
481b9db022cSKumar Gala/include/ "qoriq-duart-1.dtsi"
482b9db022cSKumar Gala/include/ "qoriq-gpio-0.dtsi"
483b9db022cSKumar Gala/include/ "qoriq-usb2-mph-0.dtsi"
48409a3017aSShengzhou Liu	usb@210000 {
48509a3017aSShengzhou Liu		compatible = "fsl-usb2-mph-v1.6", "fsl,mpc85xx-usb2-mph", "fsl-usb2-mph";
4860408753fSTimur Tabi		fsl,iommu-parent = <&pamu1>;
4870408753fSTimur Tabi		fsl,liodn-reg = <&guts 0x520>; /* USB1LIODNR */
48809a3017aSShengzhou Liu		port0;
48909a3017aSShengzhou Liu	};
490b9db022cSKumar Gala/include/ "qoriq-usb2-dr-0.dtsi"
49109a3017aSShengzhou Liu	usb@211000 {
49209a3017aSShengzhou Liu		compatible = "fsl-usb2-dr-v1.6", "fsl,mpc85xx-usb2-dr", "fsl-usb2-dr";
4930408753fSTimur Tabi		fsl,iommu-parent = <&pamu1>;
4940408753fSTimur Tabi		fsl,liodn-reg = <&guts 0x524>; /* USB2LIODNR */
49509a3017aSShengzhou Liu	};
496b9db022cSKumar Gala/include/ "qoriq-sec4.0-0.dtsi"
4970408753fSTimur Tabicrypto: crypto@300000 {
4980408753fSTimur Tabi		fsl,iommu-parent = <&pamu1>;
4990408753fSTimur Tabi	};
5001e8ed06dSKumar Gala
5011e8ed06dSKumar Gala/include/ "qoriq-bman1.dtsi"
502b9db022cSKumar Gala};
503