1b4c3804dSKumar Gala/* 2b4c3804dSKumar Gala * P3041 Silicon/SoC Device Tree Source (post include) 3b4c3804dSKumar Gala * 4b4c3804dSKumar Gala * Copyright 2011 Freescale Semiconductor Inc. 5b4c3804dSKumar Gala * 6b4c3804dSKumar Gala * Redistribution and use in source and binary forms, with or without 7b4c3804dSKumar Gala * modification, are permitted provided that the following conditions are met: 8b4c3804dSKumar Gala * * Redistributions of source code must retain the above copyright 9b4c3804dSKumar Gala * notice, this list of conditions and the following disclaimer. 10b4c3804dSKumar Gala * * Redistributions in binary form must reproduce the above copyright 11b4c3804dSKumar Gala * notice, this list of conditions and the following disclaimer in the 12b4c3804dSKumar Gala * documentation and/or other materials provided with the distribution. 13b4c3804dSKumar Gala * * Neither the name of Freescale Semiconductor nor the 14b4c3804dSKumar Gala * names of its contributors may be used to endorse or promote products 15b4c3804dSKumar Gala * derived from this software without specific prior written permission. 16b4c3804dSKumar Gala * 17b4c3804dSKumar Gala * 18b4c3804dSKumar Gala * ALTERNATIVELY, this software may be distributed under the terms of the 19b4c3804dSKumar Gala * GNU General Public License ("GPL") as published by the Free Software 20b4c3804dSKumar Gala * Foundation, either version 2 of that License or (at your option) any 21b4c3804dSKumar Gala * later version. 22b4c3804dSKumar Gala * 23b4c3804dSKumar Gala * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY 24b4c3804dSKumar Gala * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 25b4c3804dSKumar Gala * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 26b4c3804dSKumar Gala * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY 27b4c3804dSKumar Gala * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 28b4c3804dSKumar Gala * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 29b4c3804dSKumar Gala * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND 30b4c3804dSKumar Gala * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 31b4c3804dSKumar Gala * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 32b4c3804dSKumar Gala * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 33b4c3804dSKumar Gala */ 34b4c3804dSKumar Gala 35b4c3804dSKumar Gala&lbc { 36b4c3804dSKumar Gala compatible = "fsl,p3041-elbc", "fsl,elbc", "simple-bus"; 37b4c3804dSKumar Gala interrupts = <25 2 0 0>; 38b4c3804dSKumar Gala #address-cells = <2>; 39b4c3804dSKumar Gala #size-cells = <1>; 40b4c3804dSKumar Gala}; 41b4c3804dSKumar Gala 42b4c3804dSKumar Gala/* controller at 0x200000 */ 43b4c3804dSKumar Gala&pci0 { 44b4c3804dSKumar Gala compatible = "fsl,p3041-pcie", "fsl,qoriq-pcie-v2.2"; 45b4c3804dSKumar Gala device_type = "pci"; 46b4c3804dSKumar Gala #size-cells = <2>; 47b4c3804dSKumar Gala #address-cells = <3>; 48b4c3804dSKumar Gala bus-range = <0x0 0xff>; 49b4c3804dSKumar Gala clock-frequency = <33333333>; 50b4c3804dSKumar Gala interrupts = <16 2 1 15>; 510408753fSTimur Tabi fsl,iommu-parent = <&pamu0>; 520408753fSTimur Tabi fsl,liodn-reg = <&guts 0x500>; /* PEX1LIODNR */ 53b4c3804dSKumar Gala pcie@0 { 54b4c3804dSKumar Gala reg = <0 0 0 0 0>; 55b4c3804dSKumar Gala #interrupt-cells = <1>; 56b4c3804dSKumar Gala #size-cells = <2>; 57b4c3804dSKumar Gala #address-cells = <3>; 58b4c3804dSKumar Gala device_type = "pci"; 59b4c3804dSKumar Gala interrupts = <16 2 1 15>; 60b4c3804dSKumar Gala interrupt-map-mask = <0xf800 0 0 7>; 61b4c3804dSKumar Gala interrupt-map = < 62b4c3804dSKumar Gala /* IDSEL 0x0 */ 63b4c3804dSKumar Gala 0000 0 0 1 &mpic 40 1 0 0 64b4c3804dSKumar Gala 0000 0 0 2 &mpic 1 1 0 0 65b4c3804dSKumar Gala 0000 0 0 3 &mpic 2 1 0 0 66b4c3804dSKumar Gala 0000 0 0 4 &mpic 3 1 0 0 67b4c3804dSKumar Gala >; 68b4c3804dSKumar Gala }; 69b4c3804dSKumar Gala}; 70b4c3804dSKumar Gala 71b4c3804dSKumar Gala/* controller at 0x201000 */ 72b4c3804dSKumar Gala&pci1 { 73b4c3804dSKumar Gala compatible = "fsl,p3041-pcie", "fsl,qoriq-pcie-v2.2"; 74b4c3804dSKumar Gala device_type = "pci"; 75b4c3804dSKumar Gala #size-cells = <2>; 76b4c3804dSKumar Gala #address-cells = <3>; 77b4c3804dSKumar Gala bus-range = <0 0xff>; 78b4c3804dSKumar Gala clock-frequency = <33333333>; 79b4c3804dSKumar Gala interrupts = <16 2 1 14>; 800408753fSTimur Tabi fsl,iommu-parent = <&pamu0>; 810408753fSTimur Tabi fsl,liodn-reg = <&guts 0x504>; /* PEX2LIODNR */ 82b4c3804dSKumar Gala pcie@0 { 83b4c3804dSKumar Gala reg = <0 0 0 0 0>; 84b4c3804dSKumar Gala #interrupt-cells = <1>; 85b4c3804dSKumar Gala #size-cells = <2>; 86b4c3804dSKumar Gala #address-cells = <3>; 87b4c3804dSKumar Gala device_type = "pci"; 88b4c3804dSKumar Gala interrupts = <16 2 1 14>; 89b4c3804dSKumar Gala interrupt-map-mask = <0xf800 0 0 7>; 90b4c3804dSKumar Gala interrupt-map = < 91b4c3804dSKumar Gala /* IDSEL 0x0 */ 92b4c3804dSKumar Gala 0000 0 0 1 &mpic 41 1 0 0 93b4c3804dSKumar Gala 0000 0 0 2 &mpic 5 1 0 0 94b4c3804dSKumar Gala 0000 0 0 3 &mpic 6 1 0 0 95b4c3804dSKumar Gala 0000 0 0 4 &mpic 7 1 0 0 96b4c3804dSKumar Gala >; 97b4c3804dSKumar Gala }; 98b4c3804dSKumar Gala}; 99b4c3804dSKumar Gala 100b4c3804dSKumar Gala/* controller at 0x202000 */ 101b4c3804dSKumar Gala&pci2 { 102b4c3804dSKumar Gala compatible = "fsl,p3041-pcie", "fsl,qoriq-pcie-v2.2"; 103b4c3804dSKumar Gala device_type = "pci"; 104b4c3804dSKumar Gala #size-cells = <2>; 105b4c3804dSKumar Gala #address-cells = <3>; 106b4c3804dSKumar Gala bus-range = <0x0 0xff>; 107b4c3804dSKumar Gala clock-frequency = <33333333>; 108b4c3804dSKumar Gala interrupts = <16 2 1 13>; 1090408753fSTimur Tabi fsl,iommu-parent = <&pamu0>; 1100408753fSTimur Tabi fsl,liodn-reg = <&guts 0x508>; /* PEX3LIODNR */ 111b4c3804dSKumar Gala pcie@0 { 112b4c3804dSKumar Gala reg = <0 0 0 0 0>; 113b4c3804dSKumar Gala #interrupt-cells = <1>; 114b4c3804dSKumar Gala #size-cells = <2>; 115b4c3804dSKumar Gala #address-cells = <3>; 116b4c3804dSKumar Gala device_type = "pci"; 117b4c3804dSKumar Gala interrupts = <16 2 1 13>; 118b4c3804dSKumar Gala interrupt-map-mask = <0xf800 0 0 7>; 119b4c3804dSKumar Gala interrupt-map = < 120b4c3804dSKumar Gala /* IDSEL 0x0 */ 121b4c3804dSKumar Gala 0000 0 0 1 &mpic 42 1 0 0 122b4c3804dSKumar Gala 0000 0 0 2 &mpic 9 1 0 0 123b4c3804dSKumar Gala 0000 0 0 3 &mpic 10 1 0 0 124b4c3804dSKumar Gala 0000 0 0 4 &mpic 11 1 0 0 125b4c3804dSKumar Gala >; 126b4c3804dSKumar Gala }; 127b4c3804dSKumar Gala}; 128b4c3804dSKumar Gala 129b4c3804dSKumar Gala/* controller at 0x203000 */ 130b4c3804dSKumar Gala&pci3 { 131b4c3804dSKumar Gala compatible = "fsl,p3041-pcie", "fsl,qoriq-pcie-v2.2"; 132b4c3804dSKumar Gala device_type = "pci"; 133b4c3804dSKumar Gala #size-cells = <2>; 134b4c3804dSKumar Gala #address-cells = <3>; 135b4c3804dSKumar Gala bus-range = <0x0 0xff>; 136b4c3804dSKumar Gala clock-frequency = <33333333>; 137b4c3804dSKumar Gala interrupts = <16 2 1 12>; 138b4c3804dSKumar Gala pcie@0 { 139b4c3804dSKumar Gala reg = <0 0 0 0 0>; 140b4c3804dSKumar Gala #interrupt-cells = <1>; 141b4c3804dSKumar Gala #size-cells = <2>; 142b4c3804dSKumar Gala #address-cells = <3>; 143b4c3804dSKumar Gala device_type = "pci"; 144b4c3804dSKumar Gala interrupts = <16 2 1 12>; 145b4c3804dSKumar Gala interrupt-map-mask = <0xf800 0 0 7>; 146b4c3804dSKumar Gala interrupt-map = < 147b4c3804dSKumar Gala /* IDSEL 0x0 */ 148b4c3804dSKumar Gala 0000 0 0 1 &mpic 43 1 0 0 149b4c3804dSKumar Gala 0000 0 0 2 &mpic 0 1 0 0 150b4c3804dSKumar Gala 0000 0 0 3 &mpic 4 1 0 0 151b4c3804dSKumar Gala 0000 0 0 4 &mpic 8 1 0 0 152b4c3804dSKumar Gala >; 153b4c3804dSKumar Gala }; 154b4c3804dSKumar Gala}; 155b4c3804dSKumar Gala 15654986964SKumar Gala&rio { 15754986964SKumar Gala compatible = "fsl,srio"; 15854986964SKumar Gala interrupts = <16 2 1 11>; 15954986964SKumar Gala #address-cells = <2>; 16054986964SKumar Gala #size-cells = <2>; 1610408753fSTimur Tabi fsl,iommu-parent = <&pamu0>; 16254986964SKumar Gala ranges; 16354986964SKumar Gala 16454986964SKumar Gala port1 { 16554986964SKumar Gala #address-cells = <2>; 16654986964SKumar Gala #size-cells = <2>; 16754986964SKumar Gala cell-index = <1>; 1680408753fSTimur Tabi fsl,liodn-reg = <&guts 0x510>; /* RIO1LIODNR */ 16954986964SKumar Gala }; 17054986964SKumar Gala 17154986964SKumar Gala port2 { 17254986964SKumar Gala #address-cells = <2>; 17354986964SKumar Gala #size-cells = <2>; 17454986964SKumar Gala cell-index = <2>; 1750408753fSTimur Tabi fsl,liodn-reg = <&guts 0x514>; /* RIO2LIODNR */ 17654986964SKumar Gala }; 17754986964SKumar Gala}; 17854986964SKumar Gala 179b4c3804dSKumar Gala&dcsr { 180b4c3804dSKumar Gala #address-cells = <1>; 181b4c3804dSKumar Gala #size-cells = <1>; 182b4c3804dSKumar Gala compatible = "fsl,dcsr", "simple-bus"; 183b4c3804dSKumar Gala 184b4c3804dSKumar Gala dcsr-epu@0 { 18537f2808bSStephen George compatible = "fsl,p3041-dcsr-epu", "fsl,dcsr-epu"; 186b4c3804dSKumar Gala interrupts = <52 2 0 0 187b4c3804dSKumar Gala 84 2 0 0 188b4c3804dSKumar Gala 85 2 0 0>; 189b4c3804dSKumar Gala reg = <0x0 0x1000>; 190b4c3804dSKumar Gala }; 191b4c3804dSKumar Gala dcsr-npc { 192b4c3804dSKumar Gala compatible = "fsl,dcsr-npc"; 193b4c3804dSKumar Gala reg = <0x1000 0x1000 0x1000000 0x8000>; 194b4c3804dSKumar Gala }; 195b4c3804dSKumar Gala dcsr-nxc@2000 { 196b4c3804dSKumar Gala compatible = "fsl,dcsr-nxc"; 197b4c3804dSKumar Gala reg = <0x2000 0x1000>; 198b4c3804dSKumar Gala }; 199b4c3804dSKumar Gala dcsr-corenet { 200b4c3804dSKumar Gala compatible = "fsl,dcsr-corenet"; 201b4c3804dSKumar Gala reg = <0x8000 0x1000 0xB0000 0x1000>; 202b4c3804dSKumar Gala }; 203b4c3804dSKumar Gala dcsr-dpaa@9000 { 204b4c3804dSKumar Gala compatible = "fsl,p3041-dcsr-dpaa", "fsl,dcsr-dpaa"; 205b4c3804dSKumar Gala reg = <0x9000 0x1000>; 206b4c3804dSKumar Gala }; 207b4c3804dSKumar Gala dcsr-ocn@11000 { 208b4c3804dSKumar Gala compatible = "fsl,p3041-dcsr-ocn", "fsl,dcsr-ocn"; 209b4c3804dSKumar Gala reg = <0x11000 0x1000>; 210b4c3804dSKumar Gala }; 211b4c3804dSKumar Gala dcsr-ddr@12000 { 212b4c3804dSKumar Gala compatible = "fsl,dcsr-ddr"; 213b4c3804dSKumar Gala dev-handle = <&ddr1>; 214b4c3804dSKumar Gala reg = <0x12000 0x1000>; 215b4c3804dSKumar Gala }; 216b4c3804dSKumar Gala dcsr-nal@18000 { 217b4c3804dSKumar Gala compatible = "fsl,p3041-dcsr-nal", "fsl,dcsr-nal"; 218b4c3804dSKumar Gala reg = <0x18000 0x1000>; 219b4c3804dSKumar Gala }; 220b4c3804dSKumar Gala dcsr-rcpm@22000 { 221b4c3804dSKumar Gala compatible = "fsl,p3041-dcsr-rcpm", "fsl,dcsr-rcpm"; 222b4c3804dSKumar Gala reg = <0x22000 0x1000>; 223b4c3804dSKumar Gala }; 224b4c3804dSKumar Gala dcsr-cpu-sb-proxy@40000 { 225b4c3804dSKumar Gala compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy"; 226b4c3804dSKumar Gala cpu-handle = <&cpu0>; 227b4c3804dSKumar Gala reg = <0x40000 0x1000>; 228b4c3804dSKumar Gala }; 229b4c3804dSKumar Gala dcsr-cpu-sb-proxy@41000 { 230b4c3804dSKumar Gala compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy"; 231b4c3804dSKumar Gala cpu-handle = <&cpu1>; 232b4c3804dSKumar Gala reg = <0x41000 0x1000>; 233b4c3804dSKumar Gala }; 234b4c3804dSKumar Gala dcsr-cpu-sb-proxy@42000 { 235b4c3804dSKumar Gala compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy"; 236b4c3804dSKumar Gala cpu-handle = <&cpu2>; 237b4c3804dSKumar Gala reg = <0x42000 0x1000>; 238b4c3804dSKumar Gala }; 239b4c3804dSKumar Gala dcsr-cpu-sb-proxy@43000 { 240b4c3804dSKumar Gala compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy"; 241b4c3804dSKumar Gala cpu-handle = <&cpu3>; 242b4c3804dSKumar Gala reg = <0x43000 0x1000>; 243b4c3804dSKumar Gala }; 244b4c3804dSKumar Gala}; 245b4c3804dSKumar Gala 246b4c3804dSKumar Gala&soc { 247b4c3804dSKumar Gala #address-cells = <1>; 248b4c3804dSKumar Gala #size-cells = <1>; 249b4c3804dSKumar Gala device_type = "soc"; 250b4c3804dSKumar Gala compatible = "simple-bus"; 251b4c3804dSKumar Gala 252b4c3804dSKumar Gala soc-sram-error { 253b4c3804dSKumar Gala compatible = "fsl,soc-sram-error"; 254b4c3804dSKumar Gala interrupts = <16 2 1 29>; 255b4c3804dSKumar Gala }; 256b4c3804dSKumar Gala 257b4c3804dSKumar Gala corenet-law@0 { 258b4c3804dSKumar Gala compatible = "fsl,corenet-law"; 259b4c3804dSKumar Gala reg = <0x0 0x1000>; 260b4c3804dSKumar Gala fsl,num-laws = <32>; 261b4c3804dSKumar Gala }; 262b4c3804dSKumar Gala 263b4c3804dSKumar Gala ddr1: memory-controller@8000 { 264b4c3804dSKumar Gala compatible = "fsl,qoriq-memory-controller-v4.5", "fsl,qoriq-memory-controller"; 265b4c3804dSKumar Gala reg = <0x8000 0x1000>; 266b4c3804dSKumar Gala interrupts = <16 2 1 23>; 267b4c3804dSKumar Gala }; 268b4c3804dSKumar Gala 269b4c3804dSKumar Gala cpc: l3-cache-controller@10000 { 270b4c3804dSKumar Gala compatible = "fsl,p3041-l3-cache-controller", "fsl,p4080-l3-cache-controller", "cache"; 271b4c3804dSKumar Gala reg = <0x10000 0x1000>; 272b4c3804dSKumar Gala interrupts = <16 2 1 27>; 273b4c3804dSKumar Gala }; 274b4c3804dSKumar Gala 275b4c3804dSKumar Gala corenet-cf@18000 { 276b4c3804dSKumar Gala compatible = "fsl,corenet-cf"; 277b4c3804dSKumar Gala reg = <0x18000 0x1000>; 278b4c3804dSKumar Gala interrupts = <16 2 1 31>; 279b4c3804dSKumar Gala fsl,ccf-num-csdids = <32>; 280b4c3804dSKumar Gala fsl,ccf-num-snoopids = <32>; 281b4c3804dSKumar Gala }; 282b4c3804dSKumar Gala 283b4c3804dSKumar Gala iommu@20000 { 284b4c3804dSKumar Gala compatible = "fsl,pamu-v1.0", "fsl,pamu"; 2850408753fSTimur Tabi reg = <0x20000 0x4000>; /* for compatibility with older PAMU drivers */ 2860408753fSTimur Tabi ranges = <0 0x20000 0x4000>; 2870408753fSTimur Tabi #address-cells = <1>; 2880408753fSTimur Tabi #size-cells = <1>; 289b4c3804dSKumar Gala interrupts = < 290b4c3804dSKumar Gala 24 2 0 0 291b4c3804dSKumar Gala 16 2 1 30>; 2920408753fSTimur Tabi 2930408753fSTimur Tabi pamu0: pamu@0 { 2940408753fSTimur Tabi reg = <0 0x1000>; 2950408753fSTimur Tabi fsl,primary-cache-geometry = <32 1>; 2960408753fSTimur Tabi fsl,secondary-cache-geometry = <128 2>; 2970408753fSTimur Tabi }; 2980408753fSTimur Tabi 2990408753fSTimur Tabi pamu1: pamu@1000 { 3000408753fSTimur Tabi reg = <0x1000 0x1000>; 3010408753fSTimur Tabi fsl,primary-cache-geometry = <32 1>; 3020408753fSTimur Tabi fsl,secondary-cache-geometry = <128 2>; 3030408753fSTimur Tabi }; 3040408753fSTimur Tabi 3050408753fSTimur Tabi pamu2: pamu@2000 { 3060408753fSTimur Tabi reg = <0x2000 0x1000>; 3070408753fSTimur Tabi fsl,primary-cache-geometry = <32 1>; 3080408753fSTimur Tabi fsl,secondary-cache-geometry = <128 2>; 3090408753fSTimur Tabi }; 3100408753fSTimur Tabi 3110408753fSTimur Tabi pamu3: pamu@3000 { 3120408753fSTimur Tabi reg = <0x3000 0x1000>; 3130408753fSTimur Tabi fsl,primary-cache-geometry = <32 1>; 3140408753fSTimur Tabi fsl,secondary-cache-geometry = <128 2>; 3150408753fSTimur Tabi }; 316b4c3804dSKumar Gala }; 317b4c3804dSKumar Gala 318b4c3804dSKumar Gala/include/ "qoriq-mpic.dtsi" 319b4c3804dSKumar Gala 320b4c3804dSKumar Gala guts: global-utilities@e0000 { 321b4c3804dSKumar Gala compatible = "fsl,qoriq-device-config-1.0"; 322b4c3804dSKumar Gala reg = <0xe0000 0xe00>; 323b4c3804dSKumar Gala fsl,has-rstcr; 324b4c3804dSKumar Gala #sleep-cells = <1>; 325b4c3804dSKumar Gala fsl,liodn-bits = <12>; 326b4c3804dSKumar Gala }; 327b4c3804dSKumar Gala 328b4c3804dSKumar Gala pins: global-utilities@e0e00 { 329b4c3804dSKumar Gala compatible = "fsl,qoriq-pin-control-1.0"; 330b4c3804dSKumar Gala reg = <0xe0e00 0x200>; 331b4c3804dSKumar Gala #sleep-cells = <2>; 332b4c3804dSKumar Gala }; 333b4c3804dSKumar Gala 334b4c3804dSKumar Gala clockgen: global-utilities@e1000 { 335b4c3804dSKumar Gala compatible = "fsl,p3041-clockgen", "fsl,qoriq-clockgen-1.0"; 3365d1a566eSTang Yuantian ranges = <0x0 0xe1000 0x1000>; 337b4c3804dSKumar Gala reg = <0xe1000 0x1000>; 338b4c3804dSKumar Gala clock-frequency = <0>; 3395d1a566eSTang Yuantian #address-cells = <1>; 3405d1a566eSTang Yuantian #size-cells = <1>; 3415d1a566eSTang Yuantian 3425d1a566eSTang Yuantian sysclk: sysclk { 3435d1a566eSTang Yuantian #clock-cells = <0>; 3445d1a566eSTang Yuantian compatible = "fsl,qoriq-sysclk-1.0"; 3455d1a566eSTang Yuantian clock-output-names = "sysclk"; 3465d1a566eSTang Yuantian }; 3475d1a566eSTang Yuantian 3485d1a566eSTang Yuantian pll0: pll0@800 { 3495d1a566eSTang Yuantian #clock-cells = <1>; 3505d1a566eSTang Yuantian reg = <0x800 0x4>; 3515d1a566eSTang Yuantian compatible = "fsl,qoriq-core-pll-1.0"; 3525d1a566eSTang Yuantian clocks = <&sysclk>; 3535d1a566eSTang Yuantian clock-output-names = "pll0", "pll0-div2"; 3545d1a566eSTang Yuantian }; 3555d1a566eSTang Yuantian 3565d1a566eSTang Yuantian pll1: pll1@820 { 3575d1a566eSTang Yuantian #clock-cells = <1>; 3585d1a566eSTang Yuantian reg = <0x820 0x4>; 3595d1a566eSTang Yuantian compatible = "fsl,qoriq-core-pll-1.0"; 3605d1a566eSTang Yuantian clocks = <&sysclk>; 3615d1a566eSTang Yuantian clock-output-names = "pll1", "pll1-div2"; 3625d1a566eSTang Yuantian }; 3635d1a566eSTang Yuantian 3645d1a566eSTang Yuantian mux0: mux0@0 { 3655d1a566eSTang Yuantian #clock-cells = <0>; 3665d1a566eSTang Yuantian reg = <0x0 0x4>; 3675d1a566eSTang Yuantian compatible = "fsl,qoriq-core-mux-1.0"; 3685d1a566eSTang Yuantian clocks = <&pll0 0>, <&pll0 1>, <&pll1 0>, <&pll1 1>; 3695d1a566eSTang Yuantian clock-names = "pll0", "pll0-div2", "pll1", "pll1-div2"; 3705d1a566eSTang Yuantian clock-output-names = "cmux0"; 3715d1a566eSTang Yuantian }; 3725d1a566eSTang Yuantian 3735d1a566eSTang Yuantian mux1: mux1@20 { 3745d1a566eSTang Yuantian #clock-cells = <0>; 3755d1a566eSTang Yuantian reg = <0x20 0x4>; 3765d1a566eSTang Yuantian compatible = "fsl,qoriq-core-mux-1.0"; 3775d1a566eSTang Yuantian clocks = <&pll0 0>, <&pll0 1>, <&pll1 0>, <&pll1 1>; 3785d1a566eSTang Yuantian clock-names = "pll0", "pll0-div2", "pll1", "pll1-div2"; 3795d1a566eSTang Yuantian clock-output-names = "cmux1"; 3805d1a566eSTang Yuantian }; 3815d1a566eSTang Yuantian 3825d1a566eSTang Yuantian mux2: mux2@40 { 3835d1a566eSTang Yuantian #clock-cells = <0>; 3845d1a566eSTang Yuantian reg = <0x40 0x4>; 3855d1a566eSTang Yuantian compatible = "fsl,qoriq-core-mux-1.0"; 3865d1a566eSTang Yuantian clocks = <&pll0 0>, <&pll0 1>, <&pll1 0>, <&pll1 1>; 3875d1a566eSTang Yuantian clock-names = "pll0", "pll0-div2", "pll1", "pll1-div2"; 3885d1a566eSTang Yuantian clock-output-names = "cmux2"; 3895d1a566eSTang Yuantian }; 3905d1a566eSTang Yuantian 3915d1a566eSTang Yuantian mux3: mux3@60 { 3925d1a566eSTang Yuantian #clock-cells = <0>; 3935d1a566eSTang Yuantian reg = <0x60 0x4>; 3945d1a566eSTang Yuantian compatible = "fsl,qoriq-core-mux-1.0"; 3955d1a566eSTang Yuantian clocks = <&pll0 0>, <&pll0 1>, <&pll1 0>, <&pll1 1>; 3965d1a566eSTang Yuantian clock-names = "pll0", "pll0-div2", "pll1", "pll1-div2"; 3975d1a566eSTang Yuantian clock-output-names = "cmux3"; 3985d1a566eSTang Yuantian }; 399b4c3804dSKumar Gala }; 400b4c3804dSKumar Gala 401b4c3804dSKumar Gala rcpm: global-utilities@e2000 { 402b4c3804dSKumar Gala compatible = "fsl,qoriq-rcpm-1.0"; 403b4c3804dSKumar Gala reg = <0xe2000 0x1000>; 404b4c3804dSKumar Gala #sleep-cells = <1>; 405b4c3804dSKumar Gala }; 406b4c3804dSKumar Gala 407b4c3804dSKumar Gala sfp: sfp@e8000 { 408b4c3804dSKumar Gala compatible = "fsl,p3041-sfp", "fsl,qoriq-sfp-1.0"; 409b4c3804dSKumar Gala reg = <0xe8000 0x1000>; 410b4c3804dSKumar Gala }; 411b4c3804dSKumar Gala 412b4c3804dSKumar Gala serdes: serdes@ea000 { 413b4c3804dSKumar Gala compatible = "fsl,p3041-serdes"; 414b4c3804dSKumar Gala reg = <0xea000 0x1000>; 415b4c3804dSKumar Gala }; 416b4c3804dSKumar Gala 417b4c3804dSKumar Gala/include/ "qoriq-dma-0.dtsi" 4180408753fSTimur Tabi dma@100300 { 4190408753fSTimur Tabi fsl,iommu-parent = <&pamu0>; 4200408753fSTimur Tabi fsl,liodn-reg = <&guts 0x580>; /* DMA1LIODNR */ 4210408753fSTimur Tabi }; 4220408753fSTimur Tabi 423b4c3804dSKumar Gala/include/ "qoriq-dma-1.dtsi" 4240408753fSTimur Tabi dma@101300 { 4250408753fSTimur Tabi fsl,iommu-parent = <&pamu0>; 4260408753fSTimur Tabi fsl,liodn-reg = <&guts 0x584>; /* DMA2LIODNR */ 4270408753fSTimur Tabi }; 4280408753fSTimur Tabi 429b4c3804dSKumar Gala/include/ "qoriq-espi-0.dtsi" 430b4c3804dSKumar Gala spi@110000 { 431b4c3804dSKumar Gala fsl,espi-num-chipselects = <4>; 432b4c3804dSKumar Gala }; 433b4c3804dSKumar Gala 434b4c3804dSKumar Gala/include/ "qoriq-esdhc-0.dtsi" 435b4c3804dSKumar Gala sdhc@114000 { 4360408753fSTimur Tabi fsl,iommu-parent = <&pamu1>; 4370408753fSTimur Tabi fsl,liodn-reg = <&guts 0x530>; /* eSDHCLIODNR */ 438b4c3804dSKumar Gala sdhci,auto-cmd12; 439b4c3804dSKumar Gala }; 440b4c3804dSKumar Gala 441b4c3804dSKumar Gala/include/ "qoriq-i2c-0.dtsi" 442b4c3804dSKumar Gala/include/ "qoriq-i2c-1.dtsi" 443b4c3804dSKumar Gala/include/ "qoriq-duart-0.dtsi" 444b4c3804dSKumar Gala/include/ "qoriq-duart-1.dtsi" 445b4c3804dSKumar Gala/include/ "qoriq-gpio-0.dtsi" 446b4c3804dSKumar Gala/include/ "qoriq-usb2-mph-0.dtsi" 447b4c3804dSKumar Gala usb0: usb@210000 { 448465aceb8SRamneek Mehresh compatible = "fsl-usb2-mph-v1.6", "fsl-usb2-mph"; 449b4c3804dSKumar Gala phy_type = "utmi"; 4500408753fSTimur Tabi fsl,iommu-parent = <&pamu1>; 4510408753fSTimur Tabi fsl,liodn-reg = <&guts 0x520>; /* USB1LIODNR */ 452b4c3804dSKumar Gala port0; 453b4c3804dSKumar Gala }; 454b4c3804dSKumar Gala 455b4c3804dSKumar Gala/include/ "qoriq-usb2-dr-0.dtsi" 456b4c3804dSKumar Gala usb1: usb@211000 { 457465aceb8SRamneek Mehresh compatible = "fsl-usb2-dr-v1.6", "fsl,mpc85xx-usb2-dr", "fsl-usb2-dr"; 4580408753fSTimur Tabi fsl,iommu-parent = <&pamu1>; 4590408753fSTimur Tabi fsl,liodn-reg = <&guts 0x524>; /* USB2LIODNR */ 460b4c3804dSKumar Gala dr_mode = "host"; 461b4c3804dSKumar Gala phy_type = "utmi"; 462b4c3804dSKumar Gala }; 463b4c3804dSKumar Gala 464b4c3804dSKumar Gala/include/ "qoriq-sata2-0.dtsi" 4650408753fSTimur Tabi sata@220000 { 4660408753fSTimur Tabi fsl,iommu-parent = <&pamu1>; 4670408753fSTimur Tabi fsl,liodn-reg = <&guts 0x550>; /* SATA1LIODNR */ 4680408753fSTimur Tabi }; 4690408753fSTimur Tabi 470b4c3804dSKumar Gala/include/ "qoriq-sata2-1.dtsi" 4710408753fSTimur Tabi sata@221000 { 4720408753fSTimur Tabi fsl,iommu-parent = <&pamu1>; 4730408753fSTimur Tabi fsl,liodn-reg = <&guts 0x554>; /* SATA2LIODNR */ 4740408753fSTimur Tabi }; 4750408753fSTimur Tabi 476b4c3804dSKumar Gala/include/ "qoriq-sec4.2-0.dtsi" 4770408753fSTimur Tabicrypto: crypto@300000 { 4780408753fSTimur Tabi fsl,iommu-parent = <&pamu1>; 4790408753fSTimur Tabi }; 480b4c3804dSKumar Gala}; 481