xref: /openbmc/linux/scripts/dtc/include-prefixes/dt-bindings/firmware/imx/rsrc.h (revision 88d93afd774edc2b84b255acf1456ef501feeea5)
1d4ea45e8SA.s. Dong /* SPDX-License-Identifier: GPL-2.0+ */
2d4ea45e8SA.s. Dong /*
3d4ea45e8SA.s. Dong  * Copyright (C) 2016 Freescale Semiconductor, Inc.
4d4ea45e8SA.s. Dong  * Copyright 2017-2018 NXP
5d4ea45e8SA.s. Dong  */
6d4ea45e8SA.s. Dong 
7d4ea45e8SA.s. Dong #ifndef __DT_BINDINGS_RSCRC_IMX_H
8d4ea45e8SA.s. Dong #define __DT_BINDINGS_RSCRC_IMX_H
9d4ea45e8SA.s. Dong 
10d4ea45e8SA.s. Dong /*
11d4ea45e8SA.s. Dong  * These defines are used to indicate a resource. Resources include peripherals
12d4ea45e8SA.s. Dong  * and bus masters (but not memory regions). Note items from list should
13d4ea45e8SA.s. Dong  * never be changed or removed (only added to at the end of the list).
14d4ea45e8SA.s. Dong  */
15d4ea45e8SA.s. Dong 
16d4ea45e8SA.s. Dong #define IMX_SC_R_A53			0
17d4ea45e8SA.s. Dong #define IMX_SC_R_A53_0			1
18d4ea45e8SA.s. Dong #define IMX_SC_R_A53_1			2
19d4ea45e8SA.s. Dong #define IMX_SC_R_A53_2			3
20d4ea45e8SA.s. Dong #define IMX_SC_R_A53_3			4
21d4ea45e8SA.s. Dong #define IMX_SC_R_A72			5
22d4ea45e8SA.s. Dong #define IMX_SC_R_A72_0			6
23d4ea45e8SA.s. Dong #define IMX_SC_R_A72_1			7
24d4ea45e8SA.s. Dong #define IMX_SC_R_A72_2			8
25d4ea45e8SA.s. Dong #define IMX_SC_R_A72_3			9
26d4ea45e8SA.s. Dong #define IMX_SC_R_CCI			10
27d4ea45e8SA.s. Dong #define IMX_SC_R_DB			11
28d4ea45e8SA.s. Dong #define IMX_SC_R_DRC_0			12
29d4ea45e8SA.s. Dong #define IMX_SC_R_DRC_1			13
30d4ea45e8SA.s. Dong #define IMX_SC_R_GIC_SMMU		14
31d4ea45e8SA.s. Dong #define IMX_SC_R_IRQSTR_M4_0		15
32d4ea45e8SA.s. Dong #define IMX_SC_R_IRQSTR_M4_1		16
33d4ea45e8SA.s. Dong #define IMX_SC_R_SMMU			17
34d4ea45e8SA.s. Dong #define IMX_SC_R_GIC			18
35d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0_BLIT0		19
36d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0_BLIT1		20
37d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0_BLIT2		21
38d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0_BLIT_OUT		22
390f8e2317SAnson Huang #define IMX_SC_R_PERF			23
40d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0_WARP		25
41d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0_VIDEO0		28
42d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0_VIDEO1		29
43d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0_FRAC0		30
44d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0			32
45d4ea45e8SA.s. Dong #define IMX_SC_R_GPU_2_PID0		33
46d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0_PLL_0		34
47d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0_PLL_1		35
48d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1_BLIT0		36
49d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1_BLIT1		37
50d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1_BLIT2		38
51d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1_BLIT_OUT		39
52d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1_WARP		42
53d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1_VIDEO0		45
54d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1_VIDEO1		46
55d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1_FRAC0		47
56d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1			49
57d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1_PLL_0		51
58d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1_PLL_1		52
59d4ea45e8SA.s. Dong #define IMX_SC_R_SPI_0			53
60d4ea45e8SA.s. Dong #define IMX_SC_R_SPI_1			54
61d4ea45e8SA.s. Dong #define IMX_SC_R_SPI_2			55
62d4ea45e8SA.s. Dong #define IMX_SC_R_SPI_3			56
63d4ea45e8SA.s. Dong #define IMX_SC_R_UART_0			57
64d4ea45e8SA.s. Dong #define IMX_SC_R_UART_1			58
65d4ea45e8SA.s. Dong #define IMX_SC_R_UART_2			59
66d4ea45e8SA.s. Dong #define IMX_SC_R_UART_3			60
67d4ea45e8SA.s. Dong #define IMX_SC_R_UART_4			61
68d4ea45e8SA.s. Dong #define IMX_SC_R_EMVSIM_0		62
69d4ea45e8SA.s. Dong #define IMX_SC_R_EMVSIM_1		63
70d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH0		64
71d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH1		65
72d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH2		66
73d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH3		67
74d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH4		68
75d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH5		69
76d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH6		70
77d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH7		71
78d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH8		72
79d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH9		73
80d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH10		74
81d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH11		75
82d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH12		76
83d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH13		77
84d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH14		78
85d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH15		79
86d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH16		80
87d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH17		81
88d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH18		82
89d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH19		83
90d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH20		84
91d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH21		85
92d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH22		86
93d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH23		87
94d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH24		88
95d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH25		89
96d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH26		90
97d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH27		91
98d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH28		92
99d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH29		93
100d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH30		94
101d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH31		95
102d4ea45e8SA.s. Dong #define IMX_SC_R_I2C_0			96
103d4ea45e8SA.s. Dong #define IMX_SC_R_I2C_1			97
104d4ea45e8SA.s. Dong #define IMX_SC_R_I2C_2			98
105d4ea45e8SA.s. Dong #define IMX_SC_R_I2C_3			99
106d4ea45e8SA.s. Dong #define IMX_SC_R_I2C_4			100
107d4ea45e8SA.s. Dong #define IMX_SC_R_ADC_0			101
108d4ea45e8SA.s. Dong #define IMX_SC_R_ADC_1			102
109d4ea45e8SA.s. Dong #define IMX_SC_R_FTM_0			103
110d4ea45e8SA.s. Dong #define IMX_SC_R_FTM_1			104
111d4ea45e8SA.s. Dong #define IMX_SC_R_CAN_0			105
112d4ea45e8SA.s. Dong #define IMX_SC_R_CAN_1			106
113d4ea45e8SA.s. Dong #define IMX_SC_R_CAN_2			107
114d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH0		108
115d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH1		109
116d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH2		110
117d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH3		111
118d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH4		112
119d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH5		113
120d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH6		114
121d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH7		115
122d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH8		116
123d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH9		117
124d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH10		118
125d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH11		119
126d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH12		120
127d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH13		121
128d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH14		122
129d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH15		123
130d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH16		124
131d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH17		125
132d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH18		126
133d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH19		127
134d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH20		128
135d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH21		129
136d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH22		130
137d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH23		131
138d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH24		132
139d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH25		133
140d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH26		134
141d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH27		135
142d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH28		136
143d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH29		137
144d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH30		138
145d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH31		139
146d4ea45e8SA.s. Dong #define IMX_SC_R_UNUSED1		140
147d4ea45e8SA.s. Dong #define IMX_SC_R_UNUSED2		141
148d4ea45e8SA.s. Dong #define IMX_SC_R_UNUSED3		142
149d4ea45e8SA.s. Dong #define IMX_SC_R_UNUSED4		143
150d4ea45e8SA.s. Dong #define IMX_SC_R_GPU_0_PID0		144
151d4ea45e8SA.s. Dong #define IMX_SC_R_GPU_0_PID1		145
152d4ea45e8SA.s. Dong #define IMX_SC_R_GPU_0_PID2		146
153d4ea45e8SA.s. Dong #define IMX_SC_R_GPU_0_PID3		147
154d4ea45e8SA.s. Dong #define IMX_SC_R_GPU_1_PID0		148
155d4ea45e8SA.s. Dong #define IMX_SC_R_GPU_1_PID1		149
156d4ea45e8SA.s. Dong #define IMX_SC_R_GPU_1_PID2		150
157d4ea45e8SA.s. Dong #define IMX_SC_R_GPU_1_PID3		151
158d4ea45e8SA.s. Dong #define IMX_SC_R_PCIE_A			152
159d4ea45e8SA.s. Dong #define IMX_SC_R_SERDES_0		153
160d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_0		154
161d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_1		155
162d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_2		156
163d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_3		157
164d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_4		158
165d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_5		159
166d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_6		160
167d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_7		161
168d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_8		162
169d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_9		163
170d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_10		164
171d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_11		165
172d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_12		166
173d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_13		167
174d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_14		168
175d4ea45e8SA.s. Dong #define IMX_SC_R_PCIE_B			169
176d4ea45e8SA.s. Dong #define IMX_SC_R_SATA_0			170
177d4ea45e8SA.s. Dong #define IMX_SC_R_SERDES_1		171
178d4ea45e8SA.s. Dong #define IMX_SC_R_HSIO_GPIO		172
179d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_15		173
180d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_16		174
181d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_17		175
182d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_18		176
183d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_19		177
184d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_20		178
185d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_21		179
186d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_22		180
187d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_23		181
188d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_24		182
189d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_25		183
190d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_26		184
191d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_27		185
192d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_28		186
193d4ea45e8SA.s. Dong #define IMX_SC_R_LCD_0			187
194d4ea45e8SA.s. Dong #define IMX_SC_R_LCD_0_PWM_0		188
195d4ea45e8SA.s. Dong #define IMX_SC_R_LCD_0_I2C_0		189
196d4ea45e8SA.s. Dong #define IMX_SC_R_LCD_0_I2C_1		190
197d4ea45e8SA.s. Dong #define IMX_SC_R_PWM_0			191
198d4ea45e8SA.s. Dong #define IMX_SC_R_PWM_1			192
199d4ea45e8SA.s. Dong #define IMX_SC_R_PWM_2			193
200d4ea45e8SA.s. Dong #define IMX_SC_R_PWM_3			194
201d4ea45e8SA.s. Dong #define IMX_SC_R_PWM_4			195
202d4ea45e8SA.s. Dong #define IMX_SC_R_PWM_5			196
203d4ea45e8SA.s. Dong #define IMX_SC_R_PWM_6			197
204d4ea45e8SA.s. Dong #define IMX_SC_R_PWM_7			198
205d4ea45e8SA.s. Dong #define IMX_SC_R_GPIO_0			199
206d4ea45e8SA.s. Dong #define IMX_SC_R_GPIO_1			200
207d4ea45e8SA.s. Dong #define IMX_SC_R_GPIO_2			201
208d4ea45e8SA.s. Dong #define IMX_SC_R_GPIO_3			202
209d4ea45e8SA.s. Dong #define IMX_SC_R_GPIO_4			203
210d4ea45e8SA.s. Dong #define IMX_SC_R_GPIO_5			204
211d4ea45e8SA.s. Dong #define IMX_SC_R_GPIO_6			205
212d4ea45e8SA.s. Dong #define IMX_SC_R_GPIO_7			206
213d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_0			207
214d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_1			208
215d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_2			209
216d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_3			210
217d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_4			211
218d4ea45e8SA.s. Dong #define IMX_SC_R_KPP			212
219d4ea45e8SA.s. Dong #define IMX_SC_R_MU_0A			213
220d4ea45e8SA.s. Dong #define IMX_SC_R_MU_1A			214
221d4ea45e8SA.s. Dong #define IMX_SC_R_MU_2A			215
222d4ea45e8SA.s. Dong #define IMX_SC_R_MU_3A			216
223d4ea45e8SA.s. Dong #define IMX_SC_R_MU_4A			217
224d4ea45e8SA.s. Dong #define IMX_SC_R_MU_5A			218
225d4ea45e8SA.s. Dong #define IMX_SC_R_MU_6A			219
226d4ea45e8SA.s. Dong #define IMX_SC_R_MU_7A			220
227d4ea45e8SA.s. Dong #define IMX_SC_R_MU_8A			221
228d4ea45e8SA.s. Dong #define IMX_SC_R_MU_9A			222
229d4ea45e8SA.s. Dong #define IMX_SC_R_MU_10A			223
230d4ea45e8SA.s. Dong #define IMX_SC_R_MU_11A			224
231d4ea45e8SA.s. Dong #define IMX_SC_R_MU_12A			225
232d4ea45e8SA.s. Dong #define IMX_SC_R_MU_13A			226
233d4ea45e8SA.s. Dong #define IMX_SC_R_MU_5B			227
234d4ea45e8SA.s. Dong #define IMX_SC_R_MU_6B			228
235d4ea45e8SA.s. Dong #define IMX_SC_R_MU_7B			229
236d4ea45e8SA.s. Dong #define IMX_SC_R_MU_8B			230
237d4ea45e8SA.s. Dong #define IMX_SC_R_MU_9B			231
238d4ea45e8SA.s. Dong #define IMX_SC_R_MU_10B			232
239d4ea45e8SA.s. Dong #define IMX_SC_R_MU_11B			233
240d4ea45e8SA.s. Dong #define IMX_SC_R_MU_12B			234
241d4ea45e8SA.s. Dong #define IMX_SC_R_MU_13B			235
242d4ea45e8SA.s. Dong #define IMX_SC_R_ROM_0			236
243d4ea45e8SA.s. Dong #define IMX_SC_R_FSPI_0			237
244d4ea45e8SA.s. Dong #define IMX_SC_R_FSPI_1			238
245d4ea45e8SA.s. Dong #define IMX_SC_R_IEE			239
246d4ea45e8SA.s. Dong #define IMX_SC_R_IEE_R0			240
247d4ea45e8SA.s. Dong #define IMX_SC_R_IEE_R1			241
248d4ea45e8SA.s. Dong #define IMX_SC_R_IEE_R2			242
249d4ea45e8SA.s. Dong #define IMX_SC_R_IEE_R3			243
250d4ea45e8SA.s. Dong #define IMX_SC_R_IEE_R4			244
251d4ea45e8SA.s. Dong #define IMX_SC_R_IEE_R5			245
252d4ea45e8SA.s. Dong #define IMX_SC_R_IEE_R6			246
253d4ea45e8SA.s. Dong #define IMX_SC_R_IEE_R7			247
254d4ea45e8SA.s. Dong #define IMX_SC_R_SDHC_0			248
255d4ea45e8SA.s. Dong #define IMX_SC_R_SDHC_1			249
256d4ea45e8SA.s. Dong #define IMX_SC_R_SDHC_2			250
257d4ea45e8SA.s. Dong #define IMX_SC_R_ENET_0			251
258d4ea45e8SA.s. Dong #define IMX_SC_R_ENET_1			252
259d4ea45e8SA.s. Dong #define IMX_SC_R_MLB_0			253
260d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH0		254
261d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH1		255
262d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH2		256
263d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH3		257
264d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH4		258
265d4ea45e8SA.s. Dong #define IMX_SC_R_USB_0			259
266d4ea45e8SA.s. Dong #define IMX_SC_R_USB_1			260
267d4ea45e8SA.s. Dong #define IMX_SC_R_USB_0_PHY		261
268d4ea45e8SA.s. Dong #define IMX_SC_R_USB_2			262
269d4ea45e8SA.s. Dong #define IMX_SC_R_USB_2_PHY		263
270d4ea45e8SA.s. Dong #define IMX_SC_R_DTCP			264
271d4ea45e8SA.s. Dong #define IMX_SC_R_NAND			265
272d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_0			266
273d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_0_PWM_0		267
274d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_0_I2C_0		268
275d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_0_I2C_1		269
276d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_1			270
277d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_1_PWM_0		271
278d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_1_I2C_0		272
279d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_1_I2C_1		273
280d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_2			274
281d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_2_PWM_0		275
282d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_2_I2C_0		276
283d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_2_I2C_1		277
284d4ea45e8SA.s. Dong #define IMX_SC_R_M4_0_PID0		278
285d4ea45e8SA.s. Dong #define IMX_SC_R_M4_0_PID1		279
286d4ea45e8SA.s. Dong #define IMX_SC_R_M4_0_PID2		280
287d4ea45e8SA.s. Dong #define IMX_SC_R_M4_0_PID3		281
288d4ea45e8SA.s. Dong #define IMX_SC_R_M4_0_PID4		282
289d4ea45e8SA.s. Dong #define IMX_SC_R_M4_0_RGPIO		283
290d4ea45e8SA.s. Dong #define IMX_SC_R_M4_0_SEMA42		284
291d4ea45e8SA.s. Dong #define IMX_SC_R_M4_0_TPM		285
292d4ea45e8SA.s. Dong #define IMX_SC_R_M4_0_PIT		286
293d4ea45e8SA.s. Dong #define IMX_SC_R_M4_0_UART		287
294d4ea45e8SA.s. Dong #define IMX_SC_R_M4_0_I2C		288
295d4ea45e8SA.s. Dong #define IMX_SC_R_M4_0_INTMUX		289
296d4ea45e8SA.s. Dong #define IMX_SC_R_M4_0_MU_0B		292
297d4ea45e8SA.s. Dong #define IMX_SC_R_M4_0_MU_0A0		293
298d4ea45e8SA.s. Dong #define IMX_SC_R_M4_0_MU_0A1		294
299d4ea45e8SA.s. Dong #define IMX_SC_R_M4_0_MU_0A2		295
300d4ea45e8SA.s. Dong #define IMX_SC_R_M4_0_MU_0A3		296
301d4ea45e8SA.s. Dong #define IMX_SC_R_M4_0_MU_1A		297
302d4ea45e8SA.s. Dong #define IMX_SC_R_M4_1_PID0		298
303d4ea45e8SA.s. Dong #define IMX_SC_R_M4_1_PID1		299
304d4ea45e8SA.s. Dong #define IMX_SC_R_M4_1_PID2		300
305d4ea45e8SA.s. Dong #define IMX_SC_R_M4_1_PID3		301
306d4ea45e8SA.s. Dong #define IMX_SC_R_M4_1_PID4		302
307d4ea45e8SA.s. Dong #define IMX_SC_R_M4_1_RGPIO		303
308d4ea45e8SA.s. Dong #define IMX_SC_R_M4_1_SEMA42		304
309d4ea45e8SA.s. Dong #define IMX_SC_R_M4_1_TPM		305
310d4ea45e8SA.s. Dong #define IMX_SC_R_M4_1_PIT		306
311d4ea45e8SA.s. Dong #define IMX_SC_R_M4_1_UART		307
312d4ea45e8SA.s. Dong #define IMX_SC_R_M4_1_I2C		308
313d4ea45e8SA.s. Dong #define IMX_SC_R_M4_1_INTMUX		309
314d4ea45e8SA.s. Dong #define IMX_SC_R_M4_1_MU_0B		312
315d4ea45e8SA.s. Dong #define IMX_SC_R_M4_1_MU_0A0		313
316d4ea45e8SA.s. Dong #define IMX_SC_R_M4_1_MU_0A1		314
317d4ea45e8SA.s. Dong #define IMX_SC_R_M4_1_MU_0A2		315
318d4ea45e8SA.s. Dong #define IMX_SC_R_M4_1_MU_0A3		316
319d4ea45e8SA.s. Dong #define IMX_SC_R_M4_1_MU_1A		317
320d4ea45e8SA.s. Dong #define IMX_SC_R_SAI_0			318
321d4ea45e8SA.s. Dong #define IMX_SC_R_SAI_1			319
322d4ea45e8SA.s. Dong #define IMX_SC_R_SAI_2			320
323d4ea45e8SA.s. Dong #define IMX_SC_R_IRQSTR_SCU2		321
324d4ea45e8SA.s. Dong #define IMX_SC_R_IRQSTR_DSP		322
325d4ea45e8SA.s. Dong #define IMX_SC_R_ELCDIF_PLL		323
3260f8e2317SAnson Huang #define IMX_SC_R_OCRAM			324
327d4ea45e8SA.s. Dong #define IMX_SC_R_AUDIO_PLL_0		325
328d4ea45e8SA.s. Dong #define IMX_SC_R_PI_0			326
329d4ea45e8SA.s. Dong #define IMX_SC_R_PI_0_PWM_0		327
330d4ea45e8SA.s. Dong #define IMX_SC_R_PI_0_PWM_1		328
331d4ea45e8SA.s. Dong #define IMX_SC_R_PI_0_I2C_0		329
332d4ea45e8SA.s. Dong #define IMX_SC_R_PI_0_PLL		330
333d4ea45e8SA.s. Dong #define IMX_SC_R_PI_1			331
334d4ea45e8SA.s. Dong #define IMX_SC_R_PI_1_PWM_0		332
335d4ea45e8SA.s. Dong #define IMX_SC_R_PI_1_PWM_1		333
336d4ea45e8SA.s. Dong #define IMX_SC_R_PI_1_I2C_0		334
337d4ea45e8SA.s. Dong #define IMX_SC_R_PI_1_PLL		335
338d4ea45e8SA.s. Dong #define IMX_SC_R_SC_PID0		336
339d4ea45e8SA.s. Dong #define IMX_SC_R_SC_PID1		337
340d4ea45e8SA.s. Dong #define IMX_SC_R_SC_PID2		338
341d4ea45e8SA.s. Dong #define IMX_SC_R_SC_PID3		339
342d4ea45e8SA.s. Dong #define IMX_SC_R_SC_PID4		340
343d4ea45e8SA.s. Dong #define IMX_SC_R_SC_SEMA42		341
344d4ea45e8SA.s. Dong #define IMX_SC_R_SC_TPM			342
345d4ea45e8SA.s. Dong #define IMX_SC_R_SC_PIT			343
346d4ea45e8SA.s. Dong #define IMX_SC_R_SC_UART		344
347d4ea45e8SA.s. Dong #define IMX_SC_R_SC_I2C			345
348d4ea45e8SA.s. Dong #define IMX_SC_R_SC_MU_0B		346
349d4ea45e8SA.s. Dong #define IMX_SC_R_SC_MU_0A0		347
350d4ea45e8SA.s. Dong #define IMX_SC_R_SC_MU_0A1		348
351d4ea45e8SA.s. Dong #define IMX_SC_R_SC_MU_0A2		349
352d4ea45e8SA.s. Dong #define IMX_SC_R_SC_MU_0A3		350
353d4ea45e8SA.s. Dong #define IMX_SC_R_SC_MU_1A		351
354d4ea45e8SA.s. Dong #define IMX_SC_R_SYSCNT_RD		352
355d4ea45e8SA.s. Dong #define IMX_SC_R_SYSCNT_CMP		353
356d4ea45e8SA.s. Dong #define IMX_SC_R_DEBUG			354
357d4ea45e8SA.s. Dong #define IMX_SC_R_SYSTEM			355
358d4ea45e8SA.s. Dong #define IMX_SC_R_SNVS			356
359d4ea45e8SA.s. Dong #define IMX_SC_R_OTP			357
360d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_PID0		358
361d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_PID1		359
362d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_PID2		360
363d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_PID3		361
364d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_PID4		362
365d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_PID5		363
366d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_PID6		364
367d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_PID7		365
368d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_UART		366
369d4ea45e8SA.s. Dong #define IMX_SC_R_VPUCORE		367
370d4ea45e8SA.s. Dong #define IMX_SC_R_VPUCORE_0		368
371d4ea45e8SA.s. Dong #define IMX_SC_R_VPUCORE_1		369
372d4ea45e8SA.s. Dong #define IMX_SC_R_VPUCORE_2		370
373d4ea45e8SA.s. Dong #define IMX_SC_R_VPUCORE_3		371
374d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_4_CH0		372
375d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_4_CH1		373
376d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_4_CH2		374
377d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_4_CH3		375
378d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_4_CH4		376
379d4ea45e8SA.s. Dong #define IMX_SC_R_ISI_CH0		377
380d4ea45e8SA.s. Dong #define IMX_SC_R_ISI_CH1		378
381d4ea45e8SA.s. Dong #define IMX_SC_R_ISI_CH2		379
382d4ea45e8SA.s. Dong #define IMX_SC_R_ISI_CH3		380
383d4ea45e8SA.s. Dong #define IMX_SC_R_ISI_CH4		381
384d4ea45e8SA.s. Dong #define IMX_SC_R_ISI_CH5		382
385d4ea45e8SA.s. Dong #define IMX_SC_R_ISI_CH6		383
386d4ea45e8SA.s. Dong #define IMX_SC_R_ISI_CH7		384
387d4ea45e8SA.s. Dong #define IMX_SC_R_MJPEG_DEC_S0		385
388d4ea45e8SA.s. Dong #define IMX_SC_R_MJPEG_DEC_S1		386
389d4ea45e8SA.s. Dong #define IMX_SC_R_MJPEG_DEC_S2		387
390d4ea45e8SA.s. Dong #define IMX_SC_R_MJPEG_DEC_S3		388
391d4ea45e8SA.s. Dong #define IMX_SC_R_MJPEG_ENC_S0		389
392d4ea45e8SA.s. Dong #define IMX_SC_R_MJPEG_ENC_S1		390
393d4ea45e8SA.s. Dong #define IMX_SC_R_MJPEG_ENC_S2		391
394d4ea45e8SA.s. Dong #define IMX_SC_R_MJPEG_ENC_S3		392
395d4ea45e8SA.s. Dong #define IMX_SC_R_MIPI_0			393
396d4ea45e8SA.s. Dong #define IMX_SC_R_MIPI_0_PWM_0		394
397d4ea45e8SA.s. Dong #define IMX_SC_R_MIPI_0_I2C_0		395
398d4ea45e8SA.s. Dong #define IMX_SC_R_MIPI_0_I2C_1		396
399d4ea45e8SA.s. Dong #define IMX_SC_R_MIPI_1			397
400d4ea45e8SA.s. Dong #define IMX_SC_R_MIPI_1_PWM_0		398
401d4ea45e8SA.s. Dong #define IMX_SC_R_MIPI_1_I2C_0		399
402d4ea45e8SA.s. Dong #define IMX_SC_R_MIPI_1_I2C_1		400
403d4ea45e8SA.s. Dong #define IMX_SC_R_CSI_0			401
404d4ea45e8SA.s. Dong #define IMX_SC_R_CSI_0_PWM_0		402
405d4ea45e8SA.s. Dong #define IMX_SC_R_CSI_0_I2C_0		403
406d4ea45e8SA.s. Dong #define IMX_SC_R_CSI_1			404
407d4ea45e8SA.s. Dong #define IMX_SC_R_CSI_1_PWM_0		405
408d4ea45e8SA.s. Dong #define IMX_SC_R_CSI_1_I2C_0		406
409d4ea45e8SA.s. Dong #define IMX_SC_R_HDMI			407
410d4ea45e8SA.s. Dong #define IMX_SC_R_HDMI_I2S		408
411d4ea45e8SA.s. Dong #define IMX_SC_R_HDMI_I2C_0		409
412d4ea45e8SA.s. Dong #define IMX_SC_R_HDMI_PLL_0		410
413d4ea45e8SA.s. Dong #define IMX_SC_R_HDMI_RX		411
414d4ea45e8SA.s. Dong #define IMX_SC_R_HDMI_RX_BYPASS		412
415d4ea45e8SA.s. Dong #define IMX_SC_R_HDMI_RX_I2C_0		413
416d4ea45e8SA.s. Dong #define IMX_SC_R_ASRC_0			414
417d4ea45e8SA.s. Dong #define IMX_SC_R_ESAI_0			415
418d4ea45e8SA.s. Dong #define IMX_SC_R_SPDIF_0		416
419d4ea45e8SA.s. Dong #define IMX_SC_R_SPDIF_1		417
420d4ea45e8SA.s. Dong #define IMX_SC_R_SAI_3			418
421d4ea45e8SA.s. Dong #define IMX_SC_R_SAI_4			419
422d4ea45e8SA.s. Dong #define IMX_SC_R_SAI_5			420
423d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_5			421
424d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_6			422
425d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_7			423
426d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_8			424
427d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_9			425
428d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_10			426
429d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH5		427
430d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH6		428
431d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH7		429
432d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH8		430
433d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH9		431
434d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH10		432
435d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH11		433
436d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH12		434
437d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH13		435
438d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH14		436
439d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH15		437
440d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH16		438
441d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH17		439
442d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH18		440
443d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH19		441
444d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH20		442
445d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH21		443
446d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH22		444
447d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH23		445
448d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH24		446
449d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH25		447
450d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH26		448
451d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH27		449
452d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH28		450
453d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH29		451
454d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH30		452
455d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH31		453
456d4ea45e8SA.s. Dong #define IMX_SC_R_ASRC_1			454
457d4ea45e8SA.s. Dong #define IMX_SC_R_ESAI_1			455
458d4ea45e8SA.s. Dong #define IMX_SC_R_SAI_6			456
459d4ea45e8SA.s. Dong #define IMX_SC_R_SAI_7			457
460d4ea45e8SA.s. Dong #define IMX_SC_R_AMIX			458
461d4ea45e8SA.s. Dong #define IMX_SC_R_MQS_0			459
462d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH0		460
463d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH1		461
464d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH2		462
465d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH3		463
466d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH4		464
467d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH5		465
468d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH6		466
469d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH7		467
470d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH8		468
471d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH9		469
472d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH10		470
473d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH11		471
474d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH12		472
475d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH13		473
476d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH14		474
477d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH15		475
478d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH16		476
479d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH17		477
480d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH18		478
481d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH19		479
482d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH20		480
483d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH21		481
484d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH22		482
485d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH23		483
486d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH24		484
487d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH25		485
488d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH26		486
489d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH27		487
490d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH28		488
491d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH29		489
492d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH30		490
493d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH31		491
494d4ea45e8SA.s. Dong #define IMX_SC_R_AUDIO_PLL_1		492
495d4ea45e8SA.s. Dong #define IMX_SC_R_AUDIO_CLK_0		493
496d4ea45e8SA.s. Dong #define IMX_SC_R_AUDIO_CLK_1		494
497d4ea45e8SA.s. Dong #define IMX_SC_R_MCLK_OUT_0		495
498d4ea45e8SA.s. Dong #define IMX_SC_R_MCLK_OUT_1		496
499d4ea45e8SA.s. Dong #define IMX_SC_R_PMIC_0			497
500d4ea45e8SA.s. Dong #define IMX_SC_R_PMIC_1			498
501d4ea45e8SA.s. Dong #define IMX_SC_R_SECO			499
502d4ea45e8SA.s. Dong #define IMX_SC_R_CAAM_JR1		500
503d4ea45e8SA.s. Dong #define IMX_SC_R_CAAM_JR2		501
504d4ea45e8SA.s. Dong #define IMX_SC_R_CAAM_JR3		502
505d4ea45e8SA.s. Dong #define IMX_SC_R_SECO_MU_2		503
506d4ea45e8SA.s. Dong #define IMX_SC_R_SECO_MU_3		504
507d4ea45e8SA.s. Dong #define IMX_SC_R_SECO_MU_4		505
508d4ea45e8SA.s. Dong #define IMX_SC_R_HDMI_RX_PWM_0		506
509d4ea45e8SA.s. Dong #define IMX_SC_R_A35			507
510d4ea45e8SA.s. Dong #define IMX_SC_R_A35_0			508
511d4ea45e8SA.s. Dong #define IMX_SC_R_A35_1			509
512d4ea45e8SA.s. Dong #define IMX_SC_R_A35_2			510
513d4ea45e8SA.s. Dong #define IMX_SC_R_A35_3			511
514d4ea45e8SA.s. Dong #define IMX_SC_R_DSP			512
515d4ea45e8SA.s. Dong #define IMX_SC_R_DSP_RAM		513
516d4ea45e8SA.s. Dong #define IMX_SC_R_CAAM_JR1_OUT		514
517d4ea45e8SA.s. Dong #define IMX_SC_R_CAAM_JR2_OUT		515
518d4ea45e8SA.s. Dong #define IMX_SC_R_CAAM_JR3_OUT		516
519d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_DEC_0		517
520d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_ENC_0		518
521d4ea45e8SA.s. Dong #define IMX_SC_R_CAAM_JR0		519
522d4ea45e8SA.s. Dong #define IMX_SC_R_CAAM_JR0_OUT		520
523d4ea45e8SA.s. Dong #define IMX_SC_R_PMIC_2			521
524d4ea45e8SA.s. Dong #define IMX_SC_R_DBLOGIC		522
525d4ea45e8SA.s. Dong #define IMX_SC_R_HDMI_PLL_1		523
526d4ea45e8SA.s. Dong #define IMX_SC_R_BOARD_R0		524
527d4ea45e8SA.s. Dong #define IMX_SC_R_BOARD_R1		525
528d4ea45e8SA.s. Dong #define IMX_SC_R_BOARD_R2		526
529d4ea45e8SA.s. Dong #define IMX_SC_R_BOARD_R3		527
530d4ea45e8SA.s. Dong #define IMX_SC_R_BOARD_R4		528
531d4ea45e8SA.s. Dong #define IMX_SC_R_BOARD_R5		529
532d4ea45e8SA.s. Dong #define IMX_SC_R_BOARD_R6		530
533d4ea45e8SA.s. Dong #define IMX_SC_R_BOARD_R7		531
534d4ea45e8SA.s. Dong #define IMX_SC_R_MJPEG_DEC_MP		532
535d4ea45e8SA.s. Dong #define IMX_SC_R_MJPEG_ENC_MP		533
536d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_TS_0		534
537d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_MU_0		535
538d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_MU_1		536
539d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_MU_2		537
540d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_MU_3		538
541d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_ENC_1		539
542d4ea45e8SA.s. Dong #define IMX_SC_R_VPU			540
5430f8e2317SAnson Huang #define IMX_SC_R_DMA_5_CH0		541
5440f8e2317SAnson Huang #define IMX_SC_R_DMA_5_CH1		542
5450f8e2317SAnson Huang #define IMX_SC_R_DMA_5_CH2		543
5460f8e2317SAnson Huang #define IMX_SC_R_DMA_5_CH3		544
5470f8e2317SAnson Huang #define IMX_SC_R_ATTESTATION		545
5480f8e2317SAnson Huang #define IMX_SC_R_LAST			546
549d4ea45e8SA.s. Dong 
550755a7397SDong Aisheng /*
551*88d93afdSDong Aisheng  * Defines for SC PM CLK
552*88d93afdSDong Aisheng  */
553*88d93afdSDong Aisheng #define IMX_SC_PM_CLK_SLV_BUS		0	/* Slave bus clock */
554*88d93afdSDong Aisheng #define IMX_SC_PM_CLK_MST_BUS		1	/* Master bus clock */
555*88d93afdSDong Aisheng #define IMX_SC_PM_CLK_PER		2	/* Peripheral clock */
556*88d93afdSDong Aisheng #define IMX_SC_PM_CLK_PHY		3	/* Phy clock */
557*88d93afdSDong Aisheng #define IMX_SC_PM_CLK_MISC		4	/* Misc clock */
558*88d93afdSDong Aisheng #define IMX_SC_PM_CLK_MISC0		0	/* Misc 0 clock */
559*88d93afdSDong Aisheng #define IMX_SC_PM_CLK_MISC1		1	/* Misc 1 clock */
560*88d93afdSDong Aisheng #define IMX_SC_PM_CLK_MISC2		2	/* Misc 2 clock */
561*88d93afdSDong Aisheng #define IMX_SC_PM_CLK_MISC3		3	/* Misc 3 clock */
562*88d93afdSDong Aisheng #define IMX_SC_PM_CLK_MISC4		4	/* Misc 4 clock */
563*88d93afdSDong Aisheng #define IMX_SC_PM_CLK_CPU		2	/* CPU clock */
564*88d93afdSDong Aisheng #define IMX_SC_PM_CLK_PLL		4	/* PLL */
565*88d93afdSDong Aisheng #define IMX_SC_PM_CLK_BYPASS		4	/* Bypass clock */
566*88d93afdSDong Aisheng 
567*88d93afdSDong Aisheng /*
568755a7397SDong Aisheng  * Defines for SC CONTROL
569755a7397SDong Aisheng  */
570755a7397SDong Aisheng #define IMX_SC_C_TEMP				0
571755a7397SDong Aisheng #define IMX_SC_C_TEMP_HI			1
572755a7397SDong Aisheng #define IMX_SC_C_TEMP_LOW			2
573755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_MST1_ADDR		3
574755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_MST2_ADDR		4
575755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_MST_ENB		5
576755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_MST1_ENB		6
577755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_MST2_ENB		7
578755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_SLV1_ADDR		8
579755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_SLV2_ADDR		9
580755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_MST_VLD		10
581755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_MST1_VLD		11
582755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_MST2_VLD		12
583755a7397SDong Aisheng #define IMX_SC_C_SINGLE_MODE			13
584755a7397SDong Aisheng #define IMX_SC_C_ID				14
585755a7397SDong Aisheng #define IMX_SC_C_PXL_CLK_POLARITY		15
586755a7397SDong Aisheng #define IMX_SC_C_LINESTATE			16
587755a7397SDong Aisheng #define IMX_SC_C_PCIE_G_RST			17
588755a7397SDong Aisheng #define IMX_SC_C_PCIE_BUTTON_RST		18
589755a7397SDong Aisheng #define IMX_SC_C_PCIE_PERST			19
590755a7397SDong Aisheng #define IMX_SC_C_PHY_RESET			20
591755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_RATE_CORRECTION	21
592755a7397SDong Aisheng #define IMX_SC_C_PANIC				22
593755a7397SDong Aisheng #define IMX_SC_C_PRIORITY_GROUP			23
594755a7397SDong Aisheng #define IMX_SC_C_TXCLK				24
595755a7397SDong Aisheng #define IMX_SC_C_CLKDIV				25
596755a7397SDong Aisheng #define IMX_SC_C_DISABLE_50			26
597755a7397SDong Aisheng #define IMX_SC_C_DISABLE_125			27
598755a7397SDong Aisheng #define IMX_SC_C_SEL_125			28
599755a7397SDong Aisheng #define IMX_SC_C_MODE				29
600755a7397SDong Aisheng #define IMX_SC_C_SYNC_CTRL0			30
601755a7397SDong Aisheng #define IMX_SC_C_KACHUNK_CNT			31
602755a7397SDong Aisheng #define IMX_SC_C_KACHUNK_SEL			32
603755a7397SDong Aisheng #define IMX_SC_C_SYNC_CTRL1			33
604755a7397SDong Aisheng #define IMX_SC_C_DPI_RESET			34
605755a7397SDong Aisheng #define IMX_SC_C_MIPI_RESET			35
606755a7397SDong Aisheng #define IMX_SC_C_DUAL_MODE			36
607755a7397SDong Aisheng #define IMX_SC_C_VOLTAGE			37
608755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_SEL			38
609755a7397SDong Aisheng #define IMX_SC_C_OFS_SEL			39
610755a7397SDong Aisheng #define IMX_SC_C_OFS_AUDIO			40
611755a7397SDong Aisheng #define IMX_SC_C_OFS_PERIPH			41
612755a7397SDong Aisheng #define IMX_SC_C_OFS_IRQ			42
613755a7397SDong Aisheng #define IMX_SC_C_RST0				43
614755a7397SDong Aisheng #define IMX_SC_C_RST1				44
615755a7397SDong Aisheng #define IMX_SC_C_SEL0				45
616*88d93afdSDong Aisheng #define IMX_SC_C_CALIB0				46
617*88d93afdSDong Aisheng #define IMX_SC_C_CALIB1				47
618*88d93afdSDong Aisheng #define IMX_SC_C_CALIB2				48
619*88d93afdSDong Aisheng #define IMX_SC_C_IPG_DEBUG			49
620*88d93afdSDong Aisheng #define IMX_SC_C_IPG_DOZE			50
621*88d93afdSDong Aisheng #define IMX_SC_C_IPG_WAIT			51
622*88d93afdSDong Aisheng #define IMX_SC_C_IPG_STOP			52
623*88d93afdSDong Aisheng #define IMX_SC_C_IPG_STOP_MODE			53
624*88d93afdSDong Aisheng #define IMX_SC_C_IPG_STOP_ACK			54
625*88d93afdSDong Aisheng #define IMX_SC_C_SYNC_CTRL			55
626*88d93afdSDong Aisheng #define IMX_SC_C_OFS_AUDIO_ALT			56
627*88d93afdSDong Aisheng #define IMX_SC_C_DSP_BYP			57
628*88d93afdSDong Aisheng #define IMX_SC_C_CLK_GEN_EN			58
629*88d93afdSDong Aisheng #define IMX_SC_C_INTF_SEL			59
630*88d93afdSDong Aisheng #define IMX_SC_C_RXC_DLY			60
631*88d93afdSDong Aisheng #define IMX_SC_C_TIMER_SEL			61
632*88d93afdSDong Aisheng #define IMX_SC_C_LAST				62
633755a7397SDong Aisheng 
634d4ea45e8SA.s. Dong #endif /* __DT_BINDINGS_RSCRC_IMX_H */
635