xref: /openbmc/linux/scripts/dtc/include-prefixes/dt-bindings/firmware/imx/rsrc.h (revision 7ae9fb1b7ecbb5d85d07857943f677fd1a559b18)
1d4ea45e8SA.s. Dong /* SPDX-License-Identifier: GPL-2.0+ */
2d4ea45e8SA.s. Dong /*
3d4ea45e8SA.s. Dong  * Copyright (C) 2016 Freescale Semiconductor, Inc.
4d4ea45e8SA.s. Dong  * Copyright 2017-2018 NXP
5d4ea45e8SA.s. Dong  */
6d4ea45e8SA.s. Dong 
7d4ea45e8SA.s. Dong #ifndef __DT_BINDINGS_RSCRC_IMX_H
8d4ea45e8SA.s. Dong #define __DT_BINDINGS_RSCRC_IMX_H
9d4ea45e8SA.s. Dong 
10d4ea45e8SA.s. Dong /*
11d4ea45e8SA.s. Dong  * These defines are used to indicate a resource. Resources include peripherals
12d4ea45e8SA.s. Dong  * and bus masters (but not memory regions). Note items from list should
13d4ea45e8SA.s. Dong  * never be changed or removed (only added to at the end of the list).
14d4ea45e8SA.s. Dong  */
15d4ea45e8SA.s. Dong 
16*f5798cedSViorel Suman #define IMX_SC_R_AP_0			0
17*f5798cedSViorel Suman #define IMX_SC_R_AP_0_0			1
18*f5798cedSViorel Suman #define IMX_SC_R_AP_0_1			2
19*f5798cedSViorel Suman #define IMX_SC_R_AP_0_2			3
20*f5798cedSViorel Suman #define IMX_SC_R_AP_0_3			4
21*f5798cedSViorel Suman #define IMX_SC_R_AP_1			5
22*f5798cedSViorel Suman #define IMX_SC_R_AP_1_0			6
23*f5798cedSViorel Suman #define IMX_SC_R_AP_1_1			7
24*f5798cedSViorel Suman #define IMX_SC_R_AP_1_2			8
25*f5798cedSViorel Suman #define IMX_SC_R_AP_1_3			9
26d4ea45e8SA.s. Dong #define IMX_SC_R_CCI			10
27d4ea45e8SA.s. Dong #define IMX_SC_R_DB			11
28d4ea45e8SA.s. Dong #define IMX_SC_R_DRC_0			12
29d4ea45e8SA.s. Dong #define IMX_SC_R_DRC_1			13
30d4ea45e8SA.s. Dong #define IMX_SC_R_GIC_SMMU		14
31*f5798cedSViorel Suman #define IMX_SC_R_IRQSTR_MCU_0		15
32*f5798cedSViorel Suman #define IMX_SC_R_IRQSTR_MCU_1		16
33*f5798cedSViorel Suman #define IMX_SC_R_SMMU_0			17
34*f5798cedSViorel Suman #define IMX_SC_R_GIC_0			18
35d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0_BLIT0		19
36d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0_BLIT1		20
37d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0_BLIT2		21
38d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0_BLIT_OUT		22
39*f5798cedSViorel Suman #define IMX_SC_R_PERF_0			23
40c09cc6e5SShenwei Wang #define IMX_SC_R_USB_1_PHY		24
41d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0_WARP		25
42c09cc6e5SShenwei Wang #define IMX_SC_R_V2X_MU_0		26
43c09cc6e5SShenwei Wang #define IMX_SC_R_V2X_MU_1		27
44d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0_VIDEO0		28
45d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0_VIDEO1		29
46d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0_FRAC0		30
47c09cc6e5SShenwei Wang #define IMX_SC_R_V2X_MU_2		31
48d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0			32
49d4ea45e8SA.s. Dong #define IMX_SC_R_GPU_2_PID0		33
50d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0_PLL_0		34
51d4ea45e8SA.s. Dong #define IMX_SC_R_DC_0_PLL_1		35
52d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1_BLIT0		36
53d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1_BLIT1		37
54d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1_BLIT2		38
55d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1_BLIT_OUT		39
56c09cc6e5SShenwei Wang #define IMX_SC_R_V2X_MU_3		40
57c09cc6e5SShenwei Wang #define IMX_SC_R_V2X_MU_4		41
58d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1_WARP		42
59*f5798cedSViorel Suman #define IMX_SC_R_STM			43
60c09cc6e5SShenwei Wang #define IMX_SC_R_SECVIO			44
61d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1_VIDEO0		45
62d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1_VIDEO1		46
63d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1_FRAC0		47
64*f5798cedSViorel Suman #define IMX_SC_R_V2X			48
65d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1			49
66*f5798cedSViorel Suman #define IMX_SC_R_UNUSED14		50
67d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1_PLL_0		51
68d4ea45e8SA.s. Dong #define IMX_SC_R_DC_1_PLL_1		52
69d4ea45e8SA.s. Dong #define IMX_SC_R_SPI_0			53
70d4ea45e8SA.s. Dong #define IMX_SC_R_SPI_1			54
71d4ea45e8SA.s. Dong #define IMX_SC_R_SPI_2			55
72d4ea45e8SA.s. Dong #define IMX_SC_R_SPI_3			56
73d4ea45e8SA.s. Dong #define IMX_SC_R_UART_0			57
74d4ea45e8SA.s. Dong #define IMX_SC_R_UART_1			58
75d4ea45e8SA.s. Dong #define IMX_SC_R_UART_2			59
76d4ea45e8SA.s. Dong #define IMX_SC_R_UART_3			60
77d4ea45e8SA.s. Dong #define IMX_SC_R_UART_4			61
78d4ea45e8SA.s. Dong #define IMX_SC_R_EMVSIM_0		62
79d4ea45e8SA.s. Dong #define IMX_SC_R_EMVSIM_1		63
80d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH0		64
81d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH1		65
82d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH2		66
83d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH3		67
84d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH4		68
85d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH5		69
86d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH6		70
87d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH7		71
88d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH8		72
89d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH9		73
90d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH10		74
91d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH11		75
92d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH12		76
93d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH13		77
94d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH14		78
95d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH15		79
96d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH16		80
97d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH17		81
98d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH18		82
99d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH19		83
100d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH20		84
101d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH21		85
102d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH22		86
103d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH23		87
104d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH24		88
105d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH25		89
106d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH26		90
107d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH27		91
108d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH28		92
109d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH29		93
110d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH30		94
111d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_0_CH31		95
112d4ea45e8SA.s. Dong #define IMX_SC_R_I2C_0			96
113d4ea45e8SA.s. Dong #define IMX_SC_R_I2C_1			97
114d4ea45e8SA.s. Dong #define IMX_SC_R_I2C_2			98
115d4ea45e8SA.s. Dong #define IMX_SC_R_I2C_3			99
116d4ea45e8SA.s. Dong #define IMX_SC_R_I2C_4			100
117d4ea45e8SA.s. Dong #define IMX_SC_R_ADC_0			101
118d4ea45e8SA.s. Dong #define IMX_SC_R_ADC_1			102
119d4ea45e8SA.s. Dong #define IMX_SC_R_FTM_0			103
120d4ea45e8SA.s. Dong #define IMX_SC_R_FTM_1			104
121d4ea45e8SA.s. Dong #define IMX_SC_R_CAN_0			105
122d4ea45e8SA.s. Dong #define IMX_SC_R_CAN_1			106
123d4ea45e8SA.s. Dong #define IMX_SC_R_CAN_2			107
124cefd754dSJoakim Zhang #define IMX_SC_R_CAN(x)			(IMX_SC_R_CAN_0 + (x))
125d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH0		108
126d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH1		109
127d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH2		110
128d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH3		111
129d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH4		112
130d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH5		113
131d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH6		114
132d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH7		115
133d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH8		116
134d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH9		117
135d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH10		118
136d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH11		119
137d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH12		120
138d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH13		121
139d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH14		122
140d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH15		123
141d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH16		124
142d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH17		125
143d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH18		126
144d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH19		127
145d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH20		128
146d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH21		129
147d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH22		130
148d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH23		131
149d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH24		132
150d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH25		133
151d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH26		134
152d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH27		135
153d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH28		136
154d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH29		137
155d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH30		138
156d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_1_CH31		139
157*f5798cedSViorel Suman #define IMX_SC_R_V2X_PID0		140
158*f5798cedSViorel Suman #define IMX_SC_R_V2X_PID1		141
159*f5798cedSViorel Suman #define IMX_SC_R_V2X_PID2		142
160*f5798cedSViorel Suman #define IMX_SC_R_V2X_PID3		143
161d4ea45e8SA.s. Dong #define IMX_SC_R_GPU_0_PID0		144
162d4ea45e8SA.s. Dong #define IMX_SC_R_GPU_0_PID1		145
163d4ea45e8SA.s. Dong #define IMX_SC_R_GPU_0_PID2		146
164d4ea45e8SA.s. Dong #define IMX_SC_R_GPU_0_PID3		147
165d4ea45e8SA.s. Dong #define IMX_SC_R_GPU_1_PID0		148
166d4ea45e8SA.s. Dong #define IMX_SC_R_GPU_1_PID1		149
167d4ea45e8SA.s. Dong #define IMX_SC_R_GPU_1_PID2		150
168d4ea45e8SA.s. Dong #define IMX_SC_R_GPU_1_PID3		151
169d4ea45e8SA.s. Dong #define IMX_SC_R_PCIE_A			152
170d4ea45e8SA.s. Dong #define IMX_SC_R_SERDES_0		153
171d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_0		154
172d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_1		155
173d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_2		156
174d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_3		157
175d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_4		158
176d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_5		159
177d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_6		160
178d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_7		161
179d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_8		162
180d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_9		163
181d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_10		164
182d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_11		165
183d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_12		166
184d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_13		167
185d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_14		168
186d4ea45e8SA.s. Dong #define IMX_SC_R_PCIE_B			169
187d4ea45e8SA.s. Dong #define IMX_SC_R_SATA_0			170
188d4ea45e8SA.s. Dong #define IMX_SC_R_SERDES_1		171
189*f5798cedSViorel Suman #define IMX_SC_R_HSIO_GPIO_0		172
190d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_15		173
191d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_16		174
192d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_17		175
193d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_18		176
194d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_19		177
195d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_20		178
196d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_21		179
197d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_22		180
198d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_23		181
199d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_24		182
200d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_25		183
201d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_26		184
202d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_27		185
203d4ea45e8SA.s. Dong #define IMX_SC_R_MATCH_28		186
204d4ea45e8SA.s. Dong #define IMX_SC_R_LCD_0			187
205d4ea45e8SA.s. Dong #define IMX_SC_R_LCD_0_PWM_0		188
206d4ea45e8SA.s. Dong #define IMX_SC_R_LCD_0_I2C_0		189
207d4ea45e8SA.s. Dong #define IMX_SC_R_LCD_0_I2C_1		190
208d4ea45e8SA.s. Dong #define IMX_SC_R_PWM_0			191
209d4ea45e8SA.s. Dong #define IMX_SC_R_PWM_1			192
210d4ea45e8SA.s. Dong #define IMX_SC_R_PWM_2			193
211d4ea45e8SA.s. Dong #define IMX_SC_R_PWM_3			194
212d4ea45e8SA.s. Dong #define IMX_SC_R_PWM_4			195
213d4ea45e8SA.s. Dong #define IMX_SC_R_PWM_5			196
214d4ea45e8SA.s. Dong #define IMX_SC_R_PWM_6			197
215d4ea45e8SA.s. Dong #define IMX_SC_R_PWM_7			198
216d4ea45e8SA.s. Dong #define IMX_SC_R_GPIO_0			199
217d4ea45e8SA.s. Dong #define IMX_SC_R_GPIO_1			200
218d4ea45e8SA.s. Dong #define IMX_SC_R_GPIO_2			201
219d4ea45e8SA.s. Dong #define IMX_SC_R_GPIO_3			202
220d4ea45e8SA.s. Dong #define IMX_SC_R_GPIO_4			203
221d4ea45e8SA.s. Dong #define IMX_SC_R_GPIO_5			204
222d4ea45e8SA.s. Dong #define IMX_SC_R_GPIO_6			205
223d4ea45e8SA.s. Dong #define IMX_SC_R_GPIO_7			206
224d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_0			207
225d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_1			208
226d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_2			209
227d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_3			210
228d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_4			211
229d4ea45e8SA.s. Dong #define IMX_SC_R_KPP			212
230d4ea45e8SA.s. Dong #define IMX_SC_R_MU_0A			213
231d4ea45e8SA.s. Dong #define IMX_SC_R_MU_1A			214
232d4ea45e8SA.s. Dong #define IMX_SC_R_MU_2A			215
233d4ea45e8SA.s. Dong #define IMX_SC_R_MU_3A			216
234d4ea45e8SA.s. Dong #define IMX_SC_R_MU_4A			217
235d4ea45e8SA.s. Dong #define IMX_SC_R_MU_5A			218
236d4ea45e8SA.s. Dong #define IMX_SC_R_MU_6A			219
237d4ea45e8SA.s. Dong #define IMX_SC_R_MU_7A			220
238d4ea45e8SA.s. Dong #define IMX_SC_R_MU_8A			221
239d4ea45e8SA.s. Dong #define IMX_SC_R_MU_9A			222
240d4ea45e8SA.s. Dong #define IMX_SC_R_MU_10A			223
241d4ea45e8SA.s. Dong #define IMX_SC_R_MU_11A			224
242d4ea45e8SA.s. Dong #define IMX_SC_R_MU_12A			225
243d4ea45e8SA.s. Dong #define IMX_SC_R_MU_13A			226
244d4ea45e8SA.s. Dong #define IMX_SC_R_MU_5B			227
245d4ea45e8SA.s. Dong #define IMX_SC_R_MU_6B			228
246d4ea45e8SA.s. Dong #define IMX_SC_R_MU_7B			229
247d4ea45e8SA.s. Dong #define IMX_SC_R_MU_8B			230
248d4ea45e8SA.s. Dong #define IMX_SC_R_MU_9B			231
249d4ea45e8SA.s. Dong #define IMX_SC_R_MU_10B			232
250d4ea45e8SA.s. Dong #define IMX_SC_R_MU_11B			233
251d4ea45e8SA.s. Dong #define IMX_SC_R_MU_12B			234
252d4ea45e8SA.s. Dong #define IMX_SC_R_MU_13B			235
253d4ea45e8SA.s. Dong #define IMX_SC_R_ROM_0			236
254d4ea45e8SA.s. Dong #define IMX_SC_R_FSPI_0			237
255d4ea45e8SA.s. Dong #define IMX_SC_R_FSPI_1			238
256*f5798cedSViorel Suman #define IMX_SC_R_IEE_0			239
257*f5798cedSViorel Suman #define IMX_SC_R_IEE_0_R0		240
258*f5798cedSViorel Suman #define IMX_SC_R_IEE_0_R1		241
259*f5798cedSViorel Suman #define IMX_SC_R_IEE_0_R2		242
260*f5798cedSViorel Suman #define IMX_SC_R_IEE_0_R3		243
261*f5798cedSViorel Suman #define IMX_SC_R_IEE_0_R4		244
262*f5798cedSViorel Suman #define IMX_SC_R_IEE_0_R5		245
263*f5798cedSViorel Suman #define IMX_SC_R_IEE_0_R6		246
264*f5798cedSViorel Suman #define IMX_SC_R_IEE_0_R7		247
265d4ea45e8SA.s. Dong #define IMX_SC_R_SDHC_0			248
266d4ea45e8SA.s. Dong #define IMX_SC_R_SDHC_1			249
267d4ea45e8SA.s. Dong #define IMX_SC_R_SDHC_2			250
268d4ea45e8SA.s. Dong #define IMX_SC_R_ENET_0			251
269d4ea45e8SA.s. Dong #define IMX_SC_R_ENET_1			252
270d4ea45e8SA.s. Dong #define IMX_SC_R_MLB_0			253
271d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH0		254
272d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH1		255
273d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH2		256
274d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH3		257
275d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH4		258
276d4ea45e8SA.s. Dong #define IMX_SC_R_USB_0			259
277d4ea45e8SA.s. Dong #define IMX_SC_R_USB_1			260
278d4ea45e8SA.s. Dong #define IMX_SC_R_USB_0_PHY		261
279d4ea45e8SA.s. Dong #define IMX_SC_R_USB_2			262
280d4ea45e8SA.s. Dong #define IMX_SC_R_USB_2_PHY		263
281d4ea45e8SA.s. Dong #define IMX_SC_R_DTCP			264
282d4ea45e8SA.s. Dong #define IMX_SC_R_NAND			265
283d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_0			266
284d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_0_PWM_0		267
285d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_0_I2C_0		268
286d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_0_I2C_1		269
287d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_1			270
288d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_1_PWM_0		271
289d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_1_I2C_0		272
290d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_1_I2C_1		273
291d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_2			274
292d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_2_PWM_0		275
293d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_2_I2C_0		276
294d4ea45e8SA.s. Dong #define IMX_SC_R_LVDS_2_I2C_1		277
295*f5798cedSViorel Suman #define IMX_SC_R_MCU_0_PID0		278
296*f5798cedSViorel Suman #define IMX_SC_R_MCU_0_PID1		279
297*f5798cedSViorel Suman #define IMX_SC_R_MCU_0_PID2		280
298*f5798cedSViorel Suman #define IMX_SC_R_MCU_0_PID3		281
299*f5798cedSViorel Suman #define IMX_SC_R_MCU_0_PID4		282
300*f5798cedSViorel Suman #define IMX_SC_R_MCU_0_RGPIO		283
301*f5798cedSViorel Suman #define IMX_SC_R_MCU_0_SEMA42		284
302*f5798cedSViorel Suman #define IMX_SC_R_MCU_0_TPM		285
303*f5798cedSViorel Suman #define IMX_SC_R_MCU_0_PIT		286
304*f5798cedSViorel Suman #define IMX_SC_R_MCU_0_UART		287
305*f5798cedSViorel Suman #define IMX_SC_R_MCU_0_I2C		288
306*f5798cedSViorel Suman #define IMX_SC_R_MCU_0_INTMUX		289
307*f5798cedSViorel Suman #define IMX_SC_R_ENET_0_A0		290
308*f5798cedSViorel Suman #define IMX_SC_R_ENET_0_A1		291
309*f5798cedSViorel Suman #define IMX_SC_R_MCU_0_MU_0B		292
310*f5798cedSViorel Suman #define IMX_SC_R_MCU_0_MU_0A0		293
311*f5798cedSViorel Suman #define IMX_SC_R_MCU_0_MU_0A1		294
312*f5798cedSViorel Suman #define IMX_SC_R_MCU_0_MU_0A2		295
313*f5798cedSViorel Suman #define IMX_SC_R_MCU_0_MU_0A3		296
314*f5798cedSViorel Suman #define IMX_SC_R_MCU_0_MU_1A		297
315*f5798cedSViorel Suman #define IMX_SC_R_MCU_1_PID0		298
316*f5798cedSViorel Suman #define IMX_SC_R_MCU_1_PID1		299
317*f5798cedSViorel Suman #define IMX_SC_R_MCU_1_PID2		300
318*f5798cedSViorel Suman #define IMX_SC_R_MCU_1_PID3		301
319*f5798cedSViorel Suman #define IMX_SC_R_MCU_1_PID4		302
320*f5798cedSViorel Suman #define IMX_SC_R_MCU_1_RGPIO		303
321*f5798cedSViorel Suman #define IMX_SC_R_MCU_1_SEMA42		304
322*f5798cedSViorel Suman #define IMX_SC_R_MCU_1_TPM		305
323*f5798cedSViorel Suman #define IMX_SC_R_MCU_1_PIT		306
324*f5798cedSViorel Suman #define IMX_SC_R_MCU_1_UART		307
325*f5798cedSViorel Suman #define IMX_SC_R_MCU_1_I2C		308
326*f5798cedSViorel Suman #define IMX_SC_R_MCU_1_INTMUX		309
327*f5798cedSViorel Suman #define IMX_SC_R_UNUSED17		310
328*f5798cedSViorel Suman #define IMX_SC_R_UNUSED18		311
329*f5798cedSViorel Suman #define IMX_SC_R_MCU_1_MU_0B		312
330*f5798cedSViorel Suman #define IMX_SC_R_MCU_1_MU_0A0		313
331*f5798cedSViorel Suman #define IMX_SC_R_MCU_1_MU_0A1		314
332*f5798cedSViorel Suman #define IMX_SC_R_MCU_1_MU_0A2		315
333*f5798cedSViorel Suman #define IMX_SC_R_MCU_1_MU_0A3		316
334*f5798cedSViorel Suman #define IMX_SC_R_MCU_1_MU_1A		317
335d4ea45e8SA.s. Dong #define IMX_SC_R_SAI_0			318
336d4ea45e8SA.s. Dong #define IMX_SC_R_SAI_1			319
337d4ea45e8SA.s. Dong #define IMX_SC_R_SAI_2			320
338*f5798cedSViorel Suman #define IMX_SC_R_IRQSTR_AP_0		321
339d4ea45e8SA.s. Dong #define IMX_SC_R_IRQSTR_DSP		322
340d4ea45e8SA.s. Dong #define IMX_SC_R_ELCDIF_PLL		323
3410f8e2317SAnson Huang #define IMX_SC_R_OCRAM			324
342d4ea45e8SA.s. Dong #define IMX_SC_R_AUDIO_PLL_0		325
343d4ea45e8SA.s. Dong #define IMX_SC_R_PI_0			326
344d4ea45e8SA.s. Dong #define IMX_SC_R_PI_0_PWM_0		327
345d4ea45e8SA.s. Dong #define IMX_SC_R_PI_0_PWM_1		328
346d4ea45e8SA.s. Dong #define IMX_SC_R_PI_0_I2C_0		329
347d4ea45e8SA.s. Dong #define IMX_SC_R_PI_0_PLL		330
348d4ea45e8SA.s. Dong #define IMX_SC_R_PI_1			331
349d4ea45e8SA.s. Dong #define IMX_SC_R_PI_1_PWM_0		332
350d4ea45e8SA.s. Dong #define IMX_SC_R_PI_1_PWM_1		333
351d4ea45e8SA.s. Dong #define IMX_SC_R_PI_1_I2C_0		334
352d4ea45e8SA.s. Dong #define IMX_SC_R_PI_1_PLL		335
353d4ea45e8SA.s. Dong #define IMX_SC_R_SC_PID0		336
354d4ea45e8SA.s. Dong #define IMX_SC_R_SC_PID1		337
355d4ea45e8SA.s. Dong #define IMX_SC_R_SC_PID2		338
356d4ea45e8SA.s. Dong #define IMX_SC_R_SC_PID3		339
357d4ea45e8SA.s. Dong #define IMX_SC_R_SC_PID4		340
358d4ea45e8SA.s. Dong #define IMX_SC_R_SC_SEMA42		341
359d4ea45e8SA.s. Dong #define IMX_SC_R_SC_TPM			342
360d4ea45e8SA.s. Dong #define IMX_SC_R_SC_PIT			343
361d4ea45e8SA.s. Dong #define IMX_SC_R_SC_UART		344
362d4ea45e8SA.s. Dong #define IMX_SC_R_SC_I2C			345
363d4ea45e8SA.s. Dong #define IMX_SC_R_SC_MU_0B		346
364d4ea45e8SA.s. Dong #define IMX_SC_R_SC_MU_0A0		347
365d4ea45e8SA.s. Dong #define IMX_SC_R_SC_MU_0A1		348
366d4ea45e8SA.s. Dong #define IMX_SC_R_SC_MU_0A2		349
367d4ea45e8SA.s. Dong #define IMX_SC_R_SC_MU_0A3		350
368d4ea45e8SA.s. Dong #define IMX_SC_R_SC_MU_1A		351
369d4ea45e8SA.s. Dong #define IMX_SC_R_SYSCNT_RD		352
370d4ea45e8SA.s. Dong #define IMX_SC_R_SYSCNT_CMP		353
371d4ea45e8SA.s. Dong #define IMX_SC_R_DEBUG			354
372d4ea45e8SA.s. Dong #define IMX_SC_R_SYSTEM			355
373d4ea45e8SA.s. Dong #define IMX_SC_R_SNVS			356
374d4ea45e8SA.s. Dong #define IMX_SC_R_OTP			357
375d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_PID0		358
376d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_PID1		359
377d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_PID2		360
378d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_PID3		361
379d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_PID4		362
380d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_PID5		363
381d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_PID6		364
382d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_PID7		365
383*f5798cedSViorel Suman #define IMX_SC_R_ENET_0_A2		366
384*f5798cedSViorel Suman #define IMX_SC_R_ENET_1_A0		367
385*f5798cedSViorel Suman #define IMX_SC_R_ENET_1_A1		368
386*f5798cedSViorel Suman #define IMX_SC_R_ENET_1_A2		369
387*f5798cedSViorel Suman #define IMX_SC_R_ENET_1_A3		370
388*f5798cedSViorel Suman #define IMX_SC_R_ENET_1_A4		371
389d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_4_CH0		372
390d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_4_CH1		373
391d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_4_CH2		374
392d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_4_CH3		375
393d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_4_CH4		376
394*f5798cedSViorel Suman #define IMX_SC_R_ISI_0_CH0		377
395*f5798cedSViorel Suman #define IMX_SC_R_ISI_0_CH1		378
396*f5798cedSViorel Suman #define IMX_SC_R_ISI_0_CH2		379
397*f5798cedSViorel Suman #define IMX_SC_R_ISI_0_CH3		380
398*f5798cedSViorel Suman #define IMX_SC_R_ISI_0_CH4		381
399*f5798cedSViorel Suman #define IMX_SC_R_ISI_0_CH5		382
400*f5798cedSViorel Suman #define IMX_SC_R_ISI_0_CH6		383
401*f5798cedSViorel Suman #define IMX_SC_R_ISI_0_CH7		384
402*f5798cedSViorel Suman #define IMX_SC_R_MJPEG_0_DEC_S0		385
403*f5798cedSViorel Suman #define IMX_SC_R_MJPEG_0_DEC_S1		386
404*f5798cedSViorel Suman #define IMX_SC_R_MJPEG_0_DEC_S2		387
405*f5798cedSViorel Suman #define IMX_SC_R_MJPEG_0_DEC_S3		388
406*f5798cedSViorel Suman #define IMX_SC_R_MJPEG_0_ENC_S0		389
407*f5798cedSViorel Suman #define IMX_SC_R_MJPEG_0_ENC_S1		390
408*f5798cedSViorel Suman #define IMX_SC_R_MJPEG_0_ENC_S2		391
409*f5798cedSViorel Suman #define IMX_SC_R_MJPEG_0_ENC_S3		392
410d4ea45e8SA.s. Dong #define IMX_SC_R_MIPI_0			393
411d4ea45e8SA.s. Dong #define IMX_SC_R_MIPI_0_PWM_0		394
412d4ea45e8SA.s. Dong #define IMX_SC_R_MIPI_0_I2C_0		395
413d4ea45e8SA.s. Dong #define IMX_SC_R_MIPI_0_I2C_1		396
414d4ea45e8SA.s. Dong #define IMX_SC_R_MIPI_1			397
415d4ea45e8SA.s. Dong #define IMX_SC_R_MIPI_1_PWM_0		398
416d4ea45e8SA.s. Dong #define IMX_SC_R_MIPI_1_I2C_0		399
417d4ea45e8SA.s. Dong #define IMX_SC_R_MIPI_1_I2C_1		400
418d4ea45e8SA.s. Dong #define IMX_SC_R_CSI_0			401
419d4ea45e8SA.s. Dong #define IMX_SC_R_CSI_0_PWM_0		402
420d4ea45e8SA.s. Dong #define IMX_SC_R_CSI_0_I2C_0		403
421d4ea45e8SA.s. Dong #define IMX_SC_R_CSI_1			404
422d4ea45e8SA.s. Dong #define IMX_SC_R_CSI_1_PWM_0		405
423d4ea45e8SA.s. Dong #define IMX_SC_R_CSI_1_I2C_0		406
424d4ea45e8SA.s. Dong #define IMX_SC_R_HDMI			407
425d4ea45e8SA.s. Dong #define IMX_SC_R_HDMI_I2S		408
426d4ea45e8SA.s. Dong #define IMX_SC_R_HDMI_I2C_0		409
427d4ea45e8SA.s. Dong #define IMX_SC_R_HDMI_PLL_0		410
428d4ea45e8SA.s. Dong #define IMX_SC_R_HDMI_RX		411
429d4ea45e8SA.s. Dong #define IMX_SC_R_HDMI_RX_BYPASS		412
430d4ea45e8SA.s. Dong #define IMX_SC_R_HDMI_RX_I2C_0		413
431d4ea45e8SA.s. Dong #define IMX_SC_R_ASRC_0			414
432d4ea45e8SA.s. Dong #define IMX_SC_R_ESAI_0			415
433d4ea45e8SA.s. Dong #define IMX_SC_R_SPDIF_0		416
434d4ea45e8SA.s. Dong #define IMX_SC_R_SPDIF_1		417
435d4ea45e8SA.s. Dong #define IMX_SC_R_SAI_3			418
436d4ea45e8SA.s. Dong #define IMX_SC_R_SAI_4			419
437d4ea45e8SA.s. Dong #define IMX_SC_R_SAI_5			420
438d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_5			421
439d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_6			422
440d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_7			423
441d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_8			424
442d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_9			425
443d4ea45e8SA.s. Dong #define IMX_SC_R_GPT_10			426
444d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH5		427
445d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH6		428
446d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH7		429
447d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH8		430
448d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH9		431
449d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH10		432
450d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH11		433
451d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH12		434
452d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH13		435
453d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH14		436
454d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH15		437
455d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH16		438
456d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH17		439
457d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH18		440
458d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH19		441
459d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH20		442
460d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH21		443
461d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH22		444
462d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH23		445
463d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH24		446
464d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH25		447
465d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH26		448
466d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH27		449
467d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH28		450
468d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH29		451
469d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH30		452
470d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_2_CH31		453
471d4ea45e8SA.s. Dong #define IMX_SC_R_ASRC_1			454
472d4ea45e8SA.s. Dong #define IMX_SC_R_ESAI_1			455
473d4ea45e8SA.s. Dong #define IMX_SC_R_SAI_6			456
474d4ea45e8SA.s. Dong #define IMX_SC_R_SAI_7			457
475d4ea45e8SA.s. Dong #define IMX_SC_R_AMIX			458
476d4ea45e8SA.s. Dong #define IMX_SC_R_MQS_0			459
477d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH0		460
478d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH1		461
479d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH2		462
480d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH3		463
481d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH4		464
482d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH5		465
483d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH6		466
484d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH7		467
485d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH8		468
486d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH9		469
487d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH10		470
488d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH11		471
489d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH12		472
490d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH13		473
491d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH14		474
492d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH15		475
493d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH16		476
494d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH17		477
495d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH18		478
496d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH19		479
497d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH20		480
498d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH21		481
499d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH22		482
500d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH23		483
501d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH24		484
502d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH25		485
503d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH26		486
504d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH27		487
505d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH28		488
506d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH29		489
507d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH30		490
508d4ea45e8SA.s. Dong #define IMX_SC_R_DMA_3_CH31		491
509d4ea45e8SA.s. Dong #define IMX_SC_R_AUDIO_PLL_1		492
510d4ea45e8SA.s. Dong #define IMX_SC_R_AUDIO_CLK_0		493
511d4ea45e8SA.s. Dong #define IMX_SC_R_AUDIO_CLK_1		494
512d4ea45e8SA.s. Dong #define IMX_SC_R_MCLK_OUT_0		495
513d4ea45e8SA.s. Dong #define IMX_SC_R_MCLK_OUT_1		496
514d4ea45e8SA.s. Dong #define IMX_SC_R_PMIC_0			497
515d4ea45e8SA.s. Dong #define IMX_SC_R_PMIC_1			498
516d4ea45e8SA.s. Dong #define IMX_SC_R_SECO			499
517d4ea45e8SA.s. Dong #define IMX_SC_R_CAAM_JR1		500
518d4ea45e8SA.s. Dong #define IMX_SC_R_CAAM_JR2		501
519d4ea45e8SA.s. Dong #define IMX_SC_R_CAAM_JR3		502
520d4ea45e8SA.s. Dong #define IMX_SC_R_SECO_MU_2		503
521d4ea45e8SA.s. Dong #define IMX_SC_R_SECO_MU_3		504
522d4ea45e8SA.s. Dong #define IMX_SC_R_SECO_MU_4		505
523d4ea45e8SA.s. Dong #define IMX_SC_R_HDMI_RX_PWM_0		506
524*f5798cedSViorel Suman #define IMX_SC_R_AP_2			507
525*f5798cedSViorel Suman #define IMX_SC_R_AP_2_0			508
526*f5798cedSViorel Suman #define IMX_SC_R_AP_2_1			509
527*f5798cedSViorel Suman #define IMX_SC_R_AP_2_2			510
528*f5798cedSViorel Suman #define IMX_SC_R_AP_2_3			511
529d4ea45e8SA.s. Dong #define IMX_SC_R_DSP			512
530d4ea45e8SA.s. Dong #define IMX_SC_R_DSP_RAM		513
531d4ea45e8SA.s. Dong #define IMX_SC_R_CAAM_JR1_OUT		514
532d4ea45e8SA.s. Dong #define IMX_SC_R_CAAM_JR2_OUT		515
533d4ea45e8SA.s. Dong #define IMX_SC_R_CAAM_JR3_OUT		516
534d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_DEC_0		517
535d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_ENC_0		518
536d4ea45e8SA.s. Dong #define IMX_SC_R_CAAM_JR0		519
537d4ea45e8SA.s. Dong #define IMX_SC_R_CAAM_JR0_OUT		520
538d4ea45e8SA.s. Dong #define IMX_SC_R_PMIC_2			521
539d4ea45e8SA.s. Dong #define IMX_SC_R_DBLOGIC		522
540d4ea45e8SA.s. Dong #define IMX_SC_R_HDMI_PLL_1		523
541d4ea45e8SA.s. Dong #define IMX_SC_R_BOARD_R0		524
542d4ea45e8SA.s. Dong #define IMX_SC_R_BOARD_R1		525
543d4ea45e8SA.s. Dong #define IMX_SC_R_BOARD_R2		526
544d4ea45e8SA.s. Dong #define IMX_SC_R_BOARD_R3		527
545d4ea45e8SA.s. Dong #define IMX_SC_R_BOARD_R4		528
546d4ea45e8SA.s. Dong #define IMX_SC_R_BOARD_R5		529
547d4ea45e8SA.s. Dong #define IMX_SC_R_BOARD_R6		530
548d4ea45e8SA.s. Dong #define IMX_SC_R_BOARD_R7		531
549*f5798cedSViorel Suman #define IMX_SC_R_MJPEG_0_DEC_MP		532
550*f5798cedSViorel Suman #define IMX_SC_R_MJPEG_0_ENC_MP		533
551d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_TS_0		534
552d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_MU_0		535
553d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_MU_1		536
554d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_MU_2		537
555d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_MU_3		538
556d4ea45e8SA.s. Dong #define IMX_SC_R_VPU_ENC_1		539
557d4ea45e8SA.s. Dong #define IMX_SC_R_VPU			540
5580f8e2317SAnson Huang #define IMX_SC_R_DMA_5_CH0		541
5590f8e2317SAnson Huang #define IMX_SC_R_DMA_5_CH1		542
5600f8e2317SAnson Huang #define IMX_SC_R_DMA_5_CH2		543
5610f8e2317SAnson Huang #define IMX_SC_R_DMA_5_CH3		544
5620f8e2317SAnson Huang #define IMX_SC_R_ATTESTATION		545
5630f8e2317SAnson Huang #define IMX_SC_R_LAST			546
564d4ea45e8SA.s. Dong 
565755a7397SDong Aisheng /*
56688d93afdSDong Aisheng  * Defines for SC PM CLK
56788d93afdSDong Aisheng  */
56888d93afdSDong Aisheng #define IMX_SC_PM_CLK_SLV_BUS		0	/* Slave bus clock */
56988d93afdSDong Aisheng #define IMX_SC_PM_CLK_MST_BUS		1	/* Master bus clock */
57088d93afdSDong Aisheng #define IMX_SC_PM_CLK_PER		2	/* Peripheral clock */
57188d93afdSDong Aisheng #define IMX_SC_PM_CLK_PHY		3	/* Phy clock */
57288d93afdSDong Aisheng #define IMX_SC_PM_CLK_MISC		4	/* Misc clock */
57388d93afdSDong Aisheng #define IMX_SC_PM_CLK_MISC0		0	/* Misc 0 clock */
57488d93afdSDong Aisheng #define IMX_SC_PM_CLK_MISC1		1	/* Misc 1 clock */
57588d93afdSDong Aisheng #define IMX_SC_PM_CLK_MISC2		2	/* Misc 2 clock */
57688d93afdSDong Aisheng #define IMX_SC_PM_CLK_MISC3		3	/* Misc 3 clock */
57788d93afdSDong Aisheng #define IMX_SC_PM_CLK_MISC4		4	/* Misc 4 clock */
57888d93afdSDong Aisheng #define IMX_SC_PM_CLK_CPU		2	/* CPU clock */
57988d93afdSDong Aisheng #define IMX_SC_PM_CLK_PLL		4	/* PLL */
58088d93afdSDong Aisheng #define IMX_SC_PM_CLK_BYPASS		4	/* Bypass clock */
58188d93afdSDong Aisheng 
58288d93afdSDong Aisheng /*
583*f5798cedSViorel Suman  * Compatibility defines for sc_rsrc_t
584*f5798cedSViorel Suman  */
585*f5798cedSViorel Suman #define IMX_SC_R_A35			IMX_SC_R_AP_2
586*f5798cedSViorel Suman #define IMX_SC_R_A35_0			IMX_SC_R_AP_2_0
587*f5798cedSViorel Suman #define IMX_SC_R_A35_1			IMX_SC_R_AP_2_1
588*f5798cedSViorel Suman #define IMX_SC_R_A35_2			IMX_SC_R_AP_2_2
589*f5798cedSViorel Suman #define IMX_SC_R_A35_3			IMX_SC_R_AP_2_3
590*f5798cedSViorel Suman #define IMX_SC_R_A53			IMX_SC_R_AP_0
591*f5798cedSViorel Suman #define IMX_SC_R_A53_0			IMX_SC_R_AP_0_0
592*f5798cedSViorel Suman #define IMX_SC_R_A53_1			IMX_SC_R_AP_0_1
593*f5798cedSViorel Suman #define IMX_SC_R_A53_2			IMX_SC_R_AP_0_2
594*f5798cedSViorel Suman #define IMX_SC_R_A53_3			IMX_SC_R_AP_0_3
595*f5798cedSViorel Suman #define IMX_SC_R_A72			IMX_SC_R_AP_1
596*f5798cedSViorel Suman #define IMX_SC_R_A72_0			IMX_SC_R_AP_1_0
597*f5798cedSViorel Suman #define IMX_SC_R_A72_1			IMX_SC_R_AP_1_1
598*f5798cedSViorel Suman #define IMX_SC_R_A72_2			IMX_SC_R_AP_1_2
599*f5798cedSViorel Suman #define IMX_SC_R_A72_3			IMX_SC_R_AP_1_3
600*f5798cedSViorel Suman #define IMX_SC_R_GIC			IMX_SC_R_GIC_0
601*f5798cedSViorel Suman #define IMX_SC_R_HSIO_GPIO		IMX_SC_R_HSIO_GPIO_0
602*f5798cedSViorel Suman #define IMX_SC_R_IEE			IMX_SC_R_IEE_0
603*f5798cedSViorel Suman #define IMX_SC_R_IEE_R0			IMX_SC_R_IEE_0_R0
604*f5798cedSViorel Suman #define IMX_SC_R_IEE_R1			IMX_SC_R_IEE_0_R1
605*f5798cedSViorel Suman #define IMX_SC_R_IEE_R2			IMX_SC_R_IEE_0_R2
606*f5798cedSViorel Suman #define IMX_SC_R_IEE_R3			IMX_SC_R_IEE_0_R3
607*f5798cedSViorel Suman #define IMX_SC_R_IEE_R4			IMX_SC_R_IEE_0_R4
608*f5798cedSViorel Suman #define IMX_SC_R_IEE_R5			IMX_SC_R_IEE_0_R5
609*f5798cedSViorel Suman #define IMX_SC_R_IEE_R6			IMX_SC_R_IEE_0_R6
610*f5798cedSViorel Suman #define IMX_SC_R_IEE_R7			IMX_SC_R_IEE_0_R7
611*f5798cedSViorel Suman #define IMX_SC_R_IRQSTR_M4_0		IMX_SC_R_IRQSTR_MCU_0
612*f5798cedSViorel Suman #define IMX_SC_R_IRQSTR_M4_1		IMX_SC_R_IRQSTR_MCU_1
613*f5798cedSViorel Suman #define IMX_SC_R_IRQSTR_SCU2		IMX_SC_R_IRQSTR_AP_0
614*f5798cedSViorel Suman #define IMX_SC_R_ISI_CH0		IMX_SC_R_ISI_0_CH0
615*f5798cedSViorel Suman #define IMX_SC_R_ISI_CH1		IMX_SC_R_ISI_0_CH1
616*f5798cedSViorel Suman #define IMX_SC_R_ISI_CH2		IMX_SC_R_ISI_0_CH2
617*f5798cedSViorel Suman #define IMX_SC_R_ISI_CH3		IMX_SC_R_ISI_0_CH3
618*f5798cedSViorel Suman #define IMX_SC_R_ISI_CH4		IMX_SC_R_ISI_0_CH4
619*f5798cedSViorel Suman #define IMX_SC_R_ISI_CH5		IMX_SC_R_ISI_0_CH5
620*f5798cedSViorel Suman #define IMX_SC_R_ISI_CH6		IMX_SC_R_ISI_0_CH6
621*f5798cedSViorel Suman #define IMX_SC_R_ISI_CH7		IMX_SC_R_ISI_0_CH7
622*f5798cedSViorel Suman #define IMX_SC_R_M4_0_I2C		IMX_SC_R_MCU_0_I2C
623*f5798cedSViorel Suman #define IMX_SC_R_M4_0_INTMUX		IMX_SC_R_MCU_0_INTMUX
624*f5798cedSViorel Suman #define IMX_SC_R_M4_0_MU_0A0		IMX_SC_R_MCU_0_MU_0A0
625*f5798cedSViorel Suman #define IMX_SC_R_M4_0_MU_0A1		IMX_SC_R_MCU_0_MU_0A1
626*f5798cedSViorel Suman #define IMX_SC_R_M4_0_MU_0A2		IMX_SC_R_MCU_0_MU_0A2
627*f5798cedSViorel Suman #define IMX_SC_R_M4_0_MU_0A3		IMX_SC_R_MCU_0_MU_0A3
628*f5798cedSViorel Suman #define IMX_SC_R_M4_0_MU_0B		IMX_SC_R_MCU_0_MU_0B
629*f5798cedSViorel Suman #define IMX_SC_R_M4_0_MU_1A		IMX_SC_R_MCU_0_MU_1A
630*f5798cedSViorel Suman #define IMX_SC_R_M4_0_PID0		IMX_SC_R_MCU_0_PID0
631*f5798cedSViorel Suman #define IMX_SC_R_M4_0_PID1		IMX_SC_R_MCU_0_PID1
632*f5798cedSViorel Suman #define IMX_SC_R_M4_0_PID2		IMX_SC_R_MCU_0_PID2
633*f5798cedSViorel Suman #define IMX_SC_R_M4_0_PID3		IMX_SC_R_MCU_0_PID3
634*f5798cedSViorel Suman #define IMX_SC_R_M4_0_PID4		IMX_SC_R_MCU_0_PID4
635*f5798cedSViorel Suman #define IMX_SC_R_M4_0_PIT		IMX_SC_R_MCU_0_PIT
636*f5798cedSViorel Suman #define IMX_SC_R_M4_0_RGPIO		IMX_SC_R_MCU_0_RGPIO
637*f5798cedSViorel Suman #define IMX_SC_R_M4_0_SEMA42		IMX_SC_R_MCU_0_SEMA42
638*f5798cedSViorel Suman #define IMX_SC_R_M4_0_TPM		IMX_SC_R_MCU_0_TPM
639*f5798cedSViorel Suman #define IMX_SC_R_M4_0_UART		IMX_SC_R_MCU_0_UART
640*f5798cedSViorel Suman #define IMX_SC_R_M4_1_I2C		IMX_SC_R_MCU_1_I2C
641*f5798cedSViorel Suman #define IMX_SC_R_M4_1_INTMUX		IMX_SC_R_MCU_1_INTMUX
642*f5798cedSViorel Suman #define IMX_SC_R_M4_1_MU_0A0		IMX_SC_R_MCU_1_MU_0A0
643*f5798cedSViorel Suman #define IMX_SC_R_M4_1_MU_0A1		IMX_SC_R_MCU_1_MU_0A1
644*f5798cedSViorel Suman #define IMX_SC_R_M4_1_MU_0A2		IMX_SC_R_MCU_1_MU_0A2
645*f5798cedSViorel Suman #define IMX_SC_R_M4_1_MU_0A3		IMX_SC_R_MCU_1_MU_0A3
646*f5798cedSViorel Suman #define IMX_SC_R_M4_1_MU_0B		IMX_SC_R_MCU_1_MU_0B
647*f5798cedSViorel Suman #define IMX_SC_R_M4_1_MU_1A		IMX_SC_R_MCU_1_MU_1A
648*f5798cedSViorel Suman #define IMX_SC_R_M4_1_PID0		IMX_SC_R_MCU_1_PID0
649*f5798cedSViorel Suman #define IMX_SC_R_M4_1_PID1		IMX_SC_R_MCU_1_PID1
650*f5798cedSViorel Suman #define IMX_SC_R_M4_1_PID2		IMX_SC_R_MCU_1_PID2
651*f5798cedSViorel Suman #define IMX_SC_R_M4_1_PID3		IMX_SC_R_MCU_1_PID3
652*f5798cedSViorel Suman #define IMX_SC_R_M4_1_PID4		IMX_SC_R_MCU_1_PID4
653*f5798cedSViorel Suman #define IMX_SC_R_M4_1_PIT		IMX_SC_R_MCU_1_PIT
654*f5798cedSViorel Suman #define IMX_SC_R_M4_1_RGPIO		IMX_SC_R_MCU_1_RGPIO
655*f5798cedSViorel Suman #define IMX_SC_R_M4_1_SEMA42		IMX_SC_R_MCU_1_SEMA42
656*f5798cedSViorel Suman #define IMX_SC_R_M4_1_TPM		IMX_SC_R_MCU_1_TPM
657*f5798cedSViorel Suman #define IMX_SC_R_M4_1_UART		IMX_SC_R_MCU_1_UART
658*f5798cedSViorel Suman #define IMX_SC_R_MJPEG_DEC_MP		IMX_SC_R_MJPEG_0_DEC_MP
659*f5798cedSViorel Suman #define IMX_SC_R_MJPEG_DEC_S0		IMX_SC_R_MJPEG_0_DEC_S0
660*f5798cedSViorel Suman #define IMX_SC_R_MJPEG_DEC_S1		IMX_SC_R_MJPEG_0_DEC_S1
661*f5798cedSViorel Suman #define IMX_SC_R_MJPEG_DEC_S2		IMX_SC_R_MJPEG_0_DEC_S2
662*f5798cedSViorel Suman #define IMX_SC_R_MJPEG_DEC_S3		IMX_SC_R_MJPEG_0_DEC_S3
663*f5798cedSViorel Suman #define IMX_SC_R_MJPEG_ENC_MP		IMX_SC_R_MJPEG_0_ENC_MP
664*f5798cedSViorel Suman #define IMX_SC_R_MJPEG_ENC_S0		IMX_SC_R_MJPEG_0_ENC_S0
665*f5798cedSViorel Suman #define IMX_SC_R_MJPEG_ENC_S1		IMX_SC_R_MJPEG_0_ENC_S1
666*f5798cedSViorel Suman #define IMX_SC_R_MJPEG_ENC_S2		IMX_SC_R_MJPEG_0_ENC_S2
667*f5798cedSViorel Suman #define IMX_SC_R_MJPEG_ENC_S3		IMX_SC_R_MJPEG_0_ENC_S3
668*f5798cedSViorel Suman #define IMX_SC_R_PERF			IMX_SC_R_PERF_0
669*f5798cedSViorel Suman #define IMX_SC_R_SMMU			IMX_SC_R_SMMU_0
670*f5798cedSViorel Suman #define IMX_SC_R_VPU_UART		IMX_SC_R_ENET_0_A2
671*f5798cedSViorel Suman #define IMX_SC_R_VPUCORE		IMX_SC_R_ENET_1_A0
672*f5798cedSViorel Suman #define IMX_SC_R_VPUCORE_0		IMX_SC_R_ENET_1_A1
673*f5798cedSViorel Suman #define IMX_SC_R_VPUCORE_1		IMX_SC_R_ENET_1_A2
674*f5798cedSViorel Suman #define IMX_SC_R_VPUCORE_2		IMX_SC_R_ENET_1_A3
675*f5798cedSViorel Suman #define IMX_SC_R_VPUCORE_3		IMX_SC_R_ENET_1_A4
676*f5798cedSViorel Suman #define IMX_SC_R_UNUSED1		IMX_SC_R_V2X_PID0
677*f5798cedSViorel Suman #define IMX_SC_R_UNUSED2		IMX_SC_R_V2X_PID1
678*f5798cedSViorel Suman #define IMX_SC_R_UNUSED3		IMX_SC_R_V2X_PID2
679*f5798cedSViorel Suman #define IMX_SC_R_UNUSED4		IMX_SC_R_V2X_PID3
680*f5798cedSViorel Suman 
681*f5798cedSViorel Suman /*
682755a7397SDong Aisheng  * Defines for SC CONTROL
683755a7397SDong Aisheng  */
684755a7397SDong Aisheng #define IMX_SC_C_TEMP				0
685755a7397SDong Aisheng #define IMX_SC_C_TEMP_HI			1
686755a7397SDong Aisheng #define IMX_SC_C_TEMP_LOW			2
687755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_MST1_ADDR		3
688755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_MST2_ADDR		4
689755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_MST_ENB		5
690755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_MST1_ENB		6
691755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_MST2_ENB		7
692755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_SLV1_ADDR		8
693755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_SLV2_ADDR		9
694755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_MST_VLD		10
695755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_MST1_VLD		11
696755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_MST2_VLD		12
697755a7397SDong Aisheng #define IMX_SC_C_SINGLE_MODE			13
698755a7397SDong Aisheng #define IMX_SC_C_ID				14
699755a7397SDong Aisheng #define IMX_SC_C_PXL_CLK_POLARITY		15
700755a7397SDong Aisheng #define IMX_SC_C_LINESTATE			16
701755a7397SDong Aisheng #define IMX_SC_C_PCIE_G_RST			17
702755a7397SDong Aisheng #define IMX_SC_C_PCIE_BUTTON_RST		18
703755a7397SDong Aisheng #define IMX_SC_C_PCIE_PERST			19
704755a7397SDong Aisheng #define IMX_SC_C_PHY_RESET			20
705755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_RATE_CORRECTION	21
706755a7397SDong Aisheng #define IMX_SC_C_PANIC				22
707755a7397SDong Aisheng #define IMX_SC_C_PRIORITY_GROUP			23
708755a7397SDong Aisheng #define IMX_SC_C_TXCLK				24
709755a7397SDong Aisheng #define IMX_SC_C_CLKDIV				25
710755a7397SDong Aisheng #define IMX_SC_C_DISABLE_50			26
711755a7397SDong Aisheng #define IMX_SC_C_DISABLE_125			27
712755a7397SDong Aisheng #define IMX_SC_C_SEL_125			28
713755a7397SDong Aisheng #define IMX_SC_C_MODE				29
714755a7397SDong Aisheng #define IMX_SC_C_SYNC_CTRL0			30
715755a7397SDong Aisheng #define IMX_SC_C_KACHUNK_CNT			31
716755a7397SDong Aisheng #define IMX_SC_C_KACHUNK_SEL			32
717755a7397SDong Aisheng #define IMX_SC_C_SYNC_CTRL1			33
718755a7397SDong Aisheng #define IMX_SC_C_DPI_RESET			34
719755a7397SDong Aisheng #define IMX_SC_C_MIPI_RESET			35
720755a7397SDong Aisheng #define IMX_SC_C_DUAL_MODE			36
721755a7397SDong Aisheng #define IMX_SC_C_VOLTAGE			37
722755a7397SDong Aisheng #define IMX_SC_C_PXL_LINK_SEL			38
723755a7397SDong Aisheng #define IMX_SC_C_OFS_SEL			39
724755a7397SDong Aisheng #define IMX_SC_C_OFS_AUDIO			40
725755a7397SDong Aisheng #define IMX_SC_C_OFS_PERIPH			41
726755a7397SDong Aisheng #define IMX_SC_C_OFS_IRQ			42
727755a7397SDong Aisheng #define IMX_SC_C_RST0				43
728755a7397SDong Aisheng #define IMX_SC_C_RST1				44
729755a7397SDong Aisheng #define IMX_SC_C_SEL0				45
73088d93afdSDong Aisheng #define IMX_SC_C_CALIB0				46
73188d93afdSDong Aisheng #define IMX_SC_C_CALIB1				47
73288d93afdSDong Aisheng #define IMX_SC_C_CALIB2				48
73388d93afdSDong Aisheng #define IMX_SC_C_IPG_DEBUG			49
73488d93afdSDong Aisheng #define IMX_SC_C_IPG_DOZE			50
73588d93afdSDong Aisheng #define IMX_SC_C_IPG_WAIT			51
73688d93afdSDong Aisheng #define IMX_SC_C_IPG_STOP			52
73788d93afdSDong Aisheng #define IMX_SC_C_IPG_STOP_MODE			53
73888d93afdSDong Aisheng #define IMX_SC_C_IPG_STOP_ACK			54
73988d93afdSDong Aisheng #define IMX_SC_C_SYNC_CTRL			55
74088d93afdSDong Aisheng #define IMX_SC_C_OFS_AUDIO_ALT			56
74188d93afdSDong Aisheng #define IMX_SC_C_DSP_BYP			57
74288d93afdSDong Aisheng #define IMX_SC_C_CLK_GEN_EN			58
74388d93afdSDong Aisheng #define IMX_SC_C_INTF_SEL			59
74488d93afdSDong Aisheng #define IMX_SC_C_RXC_DLY			60
74588d93afdSDong Aisheng #define IMX_SC_C_TIMER_SEL			61
746*f5798cedSViorel Suman #define IMX_SC_C_MISC0				62
747*f5798cedSViorel Suman #define IMX_SC_C_MISC1				63
748*f5798cedSViorel Suman #define IMX_SC_C_MISC2				64
749*f5798cedSViorel Suman #define IMX_SC_C_MISC3				65
750*f5798cedSViorel Suman #define IMX_SC_C_LAST				66
751755a7397SDong Aisheng 
752d4ea45e8SA.s. Dong #endif /* __DT_BINDINGS_RSCRC_IMX_H */
753