1ac991dceSLaurent Pinchart /*
2ac991dceSLaurent Pinchart  * Copyright 2013 Ideas On Board SPRL
3ac991dceSLaurent Pinchart  *
4ac991dceSLaurent Pinchart  * This program is free software; you can redistribute it and/or modify
5ac991dceSLaurent Pinchart  * it under the terms of the GNU General Public License as published by
6ac991dceSLaurent Pinchart  * the Free Software Foundation; either version 2 of the License, or
7ac991dceSLaurent Pinchart  * (at your option) any later version.
8ac991dceSLaurent Pinchart  */
9ac991dceSLaurent Pinchart 
10ac991dceSLaurent Pinchart #ifndef __DT_BINDINGS_CLOCK_R8A7790_H__
11ac991dceSLaurent Pinchart #define __DT_BINDINGS_CLOCK_R8A7790_H__
12ac991dceSLaurent Pinchart 
13ac991dceSLaurent Pinchart /* CPG */
14ac991dceSLaurent Pinchart #define R8A7790_CLK_MAIN		0
15ac991dceSLaurent Pinchart #define R8A7790_CLK_PLL0		1
16ac991dceSLaurent Pinchart #define R8A7790_CLK_PLL1		2
17ac991dceSLaurent Pinchart #define R8A7790_CLK_PLL3		3
18ac991dceSLaurent Pinchart #define R8A7790_CLK_LB			4
19ac991dceSLaurent Pinchart #define R8A7790_CLK_QSPI		5
20ac991dceSLaurent Pinchart #define R8A7790_CLK_SDH			6
21ac991dceSLaurent Pinchart #define R8A7790_CLK_SD0			7
22ac991dceSLaurent Pinchart #define R8A7790_CLK_SD1			8
23ac991dceSLaurent Pinchart #define R8A7790_CLK_Z			9
2441650f40SSergei Shtylyov #define R8A7790_CLK_RCAN		10
253453ca9eSSergei Shtylyov #define R8A7790_CLK_ADSP		11
26ac991dceSLaurent Pinchart 
279d90951aSLaurent Pinchart /* MSTP0 */
289d90951aSLaurent Pinchart #define R8A7790_CLK_MSIOF0		0
299d90951aSLaurent Pinchart 
30ac991dceSLaurent Pinchart /* MSTP1 */
314ba8f246SYoshifumi Hosoya #define R8A7790_CLK_VCP1		0
324ba8f246SYoshifumi Hosoya #define R8A7790_CLK_VCP0		1
334ba8f246SYoshifumi Hosoya #define R8A7790_CLK_VPC1		2
344ba8f246SYoshifumi Hosoya #define R8A7790_CLK_VPC0		3
35da076a88SMikhail Ulyanov #define R8A7790_CLK_JPU			6
364ba8f246SYoshifumi Hosoya #define R8A7790_CLK_SSP1		9
37ac991dceSLaurent Pinchart #define R8A7790_CLK_TMU1		11
382284ff5fSKouei Abe #define R8A7790_CLK_3DG			12
394ba8f246SYoshifumi Hosoya #define R8A7790_CLK_2DDMAC		15
404ba8f246SYoshifumi Hosoya #define R8A7790_CLK_FDP1_2		17
414ba8f246SYoshifumi Hosoya #define R8A7790_CLK_FDP1_1		18
424ba8f246SYoshifumi Hosoya #define R8A7790_CLK_FDP1_0		19
43ac991dceSLaurent Pinchart #define R8A7790_CLK_TMU3		21
44ac991dceSLaurent Pinchart #define R8A7790_CLK_TMU2		22
45ac991dceSLaurent Pinchart #define R8A7790_CLK_CMT0		24
46ac991dceSLaurent Pinchart #define R8A7790_CLK_TMU0		25
47ac991dceSLaurent Pinchart #define R8A7790_CLK_VSP1_DU1		27
48ac991dceSLaurent Pinchart #define R8A7790_CLK_VSP1_DU0		28
4979ea9934SLaurent Pinchart #define R8A7790_CLK_VSP1_R		30
5079ea9934SLaurent Pinchart #define R8A7790_CLK_VSP1_S		31
51ac991dceSLaurent Pinchart 
52ac991dceSLaurent Pinchart /* MSTP2 */
53ac991dceSLaurent Pinchart #define R8A7790_CLK_SCIFA2		2
54ac991dceSLaurent Pinchart #define R8A7790_CLK_SCIFA1		3
55ac991dceSLaurent Pinchart #define R8A7790_CLK_SCIFA0		4
569d90951aSLaurent Pinchart #define R8A7790_CLK_MSIOF2		5
57ac991dceSLaurent Pinchart #define R8A7790_CLK_SCIFB0		6
58ac991dceSLaurent Pinchart #define R8A7790_CLK_SCIFB1		7
599d90951aSLaurent Pinchart #define R8A7790_CLK_MSIOF1		8
609d90951aSLaurent Pinchart #define R8A7790_CLK_MSIOF3		15
61ac991dceSLaurent Pinchart #define R8A7790_CLK_SCIFB2		16
62b998da05SSimon Horman #define R8A7790_CLK_SYS_DMAC1		18
63b998da05SSimon Horman #define R8A7790_CLK_SYS_DMAC0		19
64ac991dceSLaurent Pinchart 
65ac991dceSLaurent Pinchart /* MSTP3 */
6601d968e9SWolfram Sang #define R8A7790_CLK_IIC2		0
67ac991dceSLaurent Pinchart #define R8A7790_CLK_TPU0		4
68ac991dceSLaurent Pinchart #define R8A7790_CLK_MMCIF1		5
6938805823SGeert Uytterhoeven #define R8A7790_CLK_SCIF2		10
70ac991dceSLaurent Pinchart #define R8A7790_CLK_SDHI3		11
71ac991dceSLaurent Pinchart #define R8A7790_CLK_SDHI2		12
72ac991dceSLaurent Pinchart #define R8A7790_CLK_SDHI1		13
73ac991dceSLaurent Pinchart #define R8A7790_CLK_SDHI0		14
74ac991dceSLaurent Pinchart #define R8A7790_CLK_MMCIF0		15
7501d968e9SWolfram Sang #define R8A7790_CLK_IIC0		18
76ecafea8cSPhil Edworthy #define R8A7790_CLK_PCIEC		19
7701d968e9SWolfram Sang #define R8A7790_CLK_IIC1		23
78ac991dceSLaurent Pinchart #define R8A7790_CLK_SSUSB		28
79ac991dceSLaurent Pinchart #define R8A7790_CLK_CMT1		29
80ac991dceSLaurent Pinchart #define R8A7790_CLK_USBDMAC0		30
81ac991dceSLaurent Pinchart #define R8A7790_CLK_USBDMAC1		31
82ac991dceSLaurent Pinchart 
8361624cafSGeert Uytterhoeven /* MSTP4 */
8461624cafSGeert Uytterhoeven #define R8A7790_CLK_IRQC		7
859e585236SGeert Uytterhoeven #define R8A7790_CLK_INTC_SYS		8
8661624cafSGeert Uytterhoeven 
87ac991dceSLaurent Pinchart /* MSTP5 */
88ba3240beSKuninori Morimoto #define R8A7790_CLK_AUDIO_DMAC1		1
89ba3240beSKuninori Morimoto #define R8A7790_CLK_AUDIO_DMAC0		2
903453ca9eSSergei Shtylyov #define R8A7790_CLK_ADSP_MOD		6
91ac991dceSLaurent Pinchart #define R8A7790_CLK_THERMAL		22
92ac991dceSLaurent Pinchart #define R8A7790_CLK_PWM			23
93ac991dceSLaurent Pinchart 
94ac991dceSLaurent Pinchart /* MSTP7 */
95ac991dceSLaurent Pinchart #define R8A7790_CLK_EHCI		3
96ac991dceSLaurent Pinchart #define R8A7790_CLK_HSUSB		4
97ac991dceSLaurent Pinchart #define R8A7790_CLK_HSCIF1		16
98ac991dceSLaurent Pinchart #define R8A7790_CLK_HSCIF0		17
99ac991dceSLaurent Pinchart #define R8A7790_CLK_SCIF1		20
100ac991dceSLaurent Pinchart #define R8A7790_CLK_SCIF0		21
101ac991dceSLaurent Pinchart #define R8A7790_CLK_DU2			22
102ac991dceSLaurent Pinchart #define R8A7790_CLK_DU1			23
103ac991dceSLaurent Pinchart #define R8A7790_CLK_DU0			24
104ac991dceSLaurent Pinchart #define R8A7790_CLK_LVDS1		25
105ac991dceSLaurent Pinchart #define R8A7790_CLK_LVDS0		26
106ac991dceSLaurent Pinchart 
107ac991dceSLaurent Pinchart /* MSTP8 */
108f6b5dd40SAndrey Gusakov #define R8A7790_CLK_MLB			2
109ac991dceSLaurent Pinchart #define R8A7790_CLK_VIN3		8
110ac991dceSLaurent Pinchart #define R8A7790_CLK_VIN2		9
111ac991dceSLaurent Pinchart #define R8A7790_CLK_VIN1		10
112ac991dceSLaurent Pinchart #define R8A7790_CLK_VIN0		11
11363d2d750SSergei Shtylyov #define R8A7790_CLK_ETHERAVB		12
114ac991dceSLaurent Pinchart #define R8A7790_CLK_ETHER		13
115ac991dceSLaurent Pinchart #define R8A7790_CLK_SATA1		14
116ac991dceSLaurent Pinchart #define R8A7790_CLK_SATA0		15
117ac991dceSLaurent Pinchart 
118ac991dceSLaurent Pinchart /* MSTP9 */
119ac991dceSLaurent Pinchart #define R8A7790_CLK_GPIO5		7
120ac991dceSLaurent Pinchart #define R8A7790_CLK_GPIO4		8
121ac991dceSLaurent Pinchart #define R8A7790_CLK_GPIO3		9
122ac991dceSLaurent Pinchart #define R8A7790_CLK_GPIO2		10
123ac991dceSLaurent Pinchart #define R8A7790_CLK_GPIO1		11
124ac991dceSLaurent Pinchart #define R8A7790_CLK_GPIO0		12
125ac991dceSLaurent Pinchart #define R8A7790_CLK_RCAN1		15
126ac991dceSLaurent Pinchart #define R8A7790_CLK_RCAN0		16
12791b56ca1SLaurent Pinchart #define R8A7790_CLK_QSPI_MOD		17
128ac991dceSLaurent Pinchart #define R8A7790_CLK_IICDVFS		26
129ac991dceSLaurent Pinchart #define R8A7790_CLK_I2C3		28
130ac991dceSLaurent Pinchart #define R8A7790_CLK_I2C2		29
131ac991dceSLaurent Pinchart #define R8A7790_CLK_I2C1		30
132ac991dceSLaurent Pinchart #define R8A7790_CLK_I2C0		31
133ac991dceSLaurent Pinchart 
134bcde3722SKuninori Morimoto /* MSTP10 */
135bcde3722SKuninori Morimoto #define R8A7790_CLK_SSI_ALL		5
136bcde3722SKuninori Morimoto #define R8A7790_CLK_SSI9		6
137bcde3722SKuninori Morimoto #define R8A7790_CLK_SSI8		7
138bcde3722SKuninori Morimoto #define R8A7790_CLK_SSI7		8
139bcde3722SKuninori Morimoto #define R8A7790_CLK_SSI6		9
140bcde3722SKuninori Morimoto #define R8A7790_CLK_SSI5		10
141bcde3722SKuninori Morimoto #define R8A7790_CLK_SSI4		11
142bcde3722SKuninori Morimoto #define R8A7790_CLK_SSI3		12
143bcde3722SKuninori Morimoto #define R8A7790_CLK_SSI2		13
144bcde3722SKuninori Morimoto #define R8A7790_CLK_SSI1		14
145bcde3722SKuninori Morimoto #define R8A7790_CLK_SSI0		15
146bcde3722SKuninori Morimoto #define R8A7790_CLK_SCU_ALL		17
147bcde3722SKuninori Morimoto #define R8A7790_CLK_SCU_DVC1		18
148bcde3722SKuninori Morimoto #define R8A7790_CLK_SCU_DVC0		19
149a7163784SKuninori Morimoto #define R8A7790_CLK_SCU_CTU1_MIX1	20
150a7163784SKuninori Morimoto #define R8A7790_CLK_SCU_CTU0_MIX0	21
151bcde3722SKuninori Morimoto #define R8A7790_CLK_SCU_SRC9		22
152bcde3722SKuninori Morimoto #define R8A7790_CLK_SCU_SRC8		23
153bcde3722SKuninori Morimoto #define R8A7790_CLK_SCU_SRC7		24
154bcde3722SKuninori Morimoto #define R8A7790_CLK_SCU_SRC6		25
155bcde3722SKuninori Morimoto #define R8A7790_CLK_SCU_SRC5		26
156bcde3722SKuninori Morimoto #define R8A7790_CLK_SCU_SRC4		27
157bcde3722SKuninori Morimoto #define R8A7790_CLK_SCU_SRC3		28
158bcde3722SKuninori Morimoto #define R8A7790_CLK_SCU_SRC2		29
159bcde3722SKuninori Morimoto #define R8A7790_CLK_SCU_SRC1		30
160bcde3722SKuninori Morimoto #define R8A7790_CLK_SCU_SRC0		31
161bcde3722SKuninori Morimoto 
162ac991dceSLaurent Pinchart #endif /* __DT_BINDINGS_CLOCK_R8A7790_H__ */
163