1// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
3 * Device Tree Source for the TMPV7708
4 *
5 * (C) Copyright 2018 - 2020, Toshiba Corporation.
6 * (C) Copyright 2020, Nobuhiro Iwamatsu <nobuhiro1.iwamatsu@toshiba.co.jp>
7 *
8 */
9
10#include <dt-bindings/clock/toshiba,tmpv770x.h>
11#include <dt-bindings/interrupt-controller/irq.h>
12#include <dt-bindings/interrupt-controller/arm-gic.h>
13
14/memreserve/ 0x81000000 0x00300000;	/* cpu-release-addr */
15
16/ {
17	compatible = "toshiba,tmpv7708";
18	#address-cells = <2>;
19	#size-cells = <2>;
20
21	cpus {
22		#address-cells = <1>;
23		#size-cells = <0>;
24
25		cpu-map {
26			cluster0 {
27				core0 {
28					cpu = <&cpu0>;
29				};
30				core1 {
31					cpu = <&cpu1>;
32				};
33				core2 {
34					cpu = <&cpu2>;
35				};
36				core3 {
37					cpu = <&cpu3>;
38				};
39			};
40
41			cluster1 {
42				core0 {
43					cpu = <&cpu4>;
44				};
45				core1 {
46					cpu = <&cpu5>;
47				};
48				core2 {
49					cpu = <&cpu6>;
50				};
51				core3 {
52					cpu = <&cpu7>;
53				};
54			};
55		};
56
57		cpu0: cpu@0 {
58			compatible = "arm,cortex-a53";
59			device_type = "cpu";
60			enable-method = "spin-table";
61			cpu-release-addr = <0x0 0x81100000>;
62			reg = <0x00>;
63		};
64
65		cpu1: cpu@1 {
66			compatible = "arm,cortex-a53";
67			device_type = "cpu";
68			enable-method = "spin-table";
69			cpu-release-addr = <0x0 0x81100000>;
70			reg = <0x01>;
71		};
72
73		cpu2: cpu@2 {
74			compatible = "arm,cortex-a53";
75			device_type = "cpu";
76			enable-method = "spin-table";
77			cpu-release-addr = <0x0 0x81100000>;
78			reg = <0x02>;
79		};
80
81		cpu3: cpu@3 {
82			compatible = "arm,cortex-a53";
83			device_type = "cpu";
84			enable-method = "spin-table";
85			cpu-release-addr = <0x0 0x81100000>;
86			reg = <0x03>;
87		};
88
89		cpu4: cpu@100 {
90			compatible = "arm,cortex-a53";
91			device_type = "cpu";
92			enable-method = "spin-table";
93			cpu-release-addr = <0x0 0x81100000>;
94			reg = <0x100>;
95		};
96
97		cpu5: cpu@101 {
98			compatible = "arm,cortex-a53";
99			device_type = "cpu";
100			enable-method = "spin-table";
101			cpu-release-addr = <0x0 0x81100000>;
102			reg = <0x101>;
103		};
104
105		cpu6: cpu@102 {
106			compatible = "arm,cortex-a53";
107			device_type = "cpu";
108			enable-method = "spin-table";
109			cpu-release-addr = <0x0 0x81100000>;
110			reg = <0x102>;
111		};
112
113		cpu7: cpu@103 {
114			compatible = "arm,cortex-a53";
115			device_type = "cpu";
116			enable-method = "spin-table";
117			cpu-release-addr = <0x0 0x81100000>;
118			reg = <0x103>;
119		};
120	};
121
122	timer {
123		compatible = "arm,armv8-timer";
124		interrupt-parent = <&gic>;
125		interrupts =
126			<GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
127			<GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
128			<GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
129			<GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
130	};
131
132	clk25mhz: clk25mhz {
133		compatible = "fixed-clock";
134		#clock-cells = <0>;
135		clock-frequency = <25000000>;
136		clock-output-names = "clk25mhz";
137	};
138
139	clk125mhz: clk125mhz {
140		compatible = "fixed-clock";
141		clock-frequency = <125000000>;
142		#clock-cells = <0>;
143		clock-output-names = "clk125mhz";
144	};
145
146	clk150mhz: clk150mhz {
147		compatible = "fixed-clock";
148		clock-frequency = <150000000>;
149		#clock-cells = <0>;
150		clock-output-names = "clk150mhz";
151	};
152
153	clk300mhz: clk300mhz {
154		compatible = "fixed-clock";
155		clock-frequency = <300000000>;
156		#clock-cells = <0>;
157		clock-output-names = "clk300mhz";
158	};
159
160	clk600mhz: clk600mhz {
161		compatible = "fixed-clock";
162		#clock-cells = <0>;
163		clock-frequency = <600000000>;
164		clock-output-names = "clk600mhz";
165	};
166
167	extclk100mhz: extclk100mhz {
168		compatible = "fixed-clock";
169		#clock-cells = <0>;
170		clock-frequency = <100000000>;
171		clock-output-names = "extclk100mhz";
172	};
173
174	wdt_clk: wdt-clk {
175		compatible = "fixed-clock";
176		clock-frequency = <150000000>;
177		#clock-cells = <0>;
178	};
179
180	osc2_clk: osc2-clk {
181		compatible = "fixed-clock";
182		clock-frequency = <20000000>;
183		#clock-cells = <0>;
184	};
185
186	soc {
187		#address-cells = <2>;
188		#size-cells = <2>;
189		compatible = "simple-bus";
190		interrupt-parent = <&gic>;
191		ranges;
192
193		gic: interrupt-controller@24001000 {
194			compatible = "arm,gic-400";
195			interrupt-controller;
196			#interrupt-cells = <3>;
197			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
198			reg = <0 0x24001000 0 0x1000>,
199			      <0 0x24002000 0 0x2000>,
200			      <0 0x24004000 0 0x2000>,
201			      <0 0x24006000 0 0x2000>;
202		};
203
204		pmux: pmux@24190000 {
205			compatible = "toshiba,tmpv7708-pinctrl";
206			reg = <0 0x24190000 0 0x10000>;
207		};
208
209		gpio: gpio@28020000 {
210			compatible = "toshiba,gpio-tmpv7708";
211			reg = <0 0x28020000 0 0x1000>;
212			#gpio-cells = <0x2>;
213			gpio-ranges = <&pmux 0 0 32>;
214			gpio-controller;
215			interrupt-controller;
216			#interrupt-cells = <2>;
217			interrupt-parent = <&gic>;
218		};
219
220		pipllct: clock-controller@24220000 {
221			compatible = "toshiba,tmpv7708-pipllct";
222			reg = <0 0x24220000 0 0x820>;
223			#clock-cells = <1>;
224			clocks = <&osc2_clk>;
225		};
226
227		pismu: syscon@24200000 {
228			compatible = "toshiba,tmpv7708-pismu", "syscon";
229			reg = <0 0x24200000 0 0x2140>;
230			#clock-cells = <1>;
231			#reset-cells = <1>;
232		};
233
234		uart0: serial@28200000 {
235			compatible = "arm,pl011", "arm,primecell";
236			reg = <0 0x28200000 0 0x1000>;
237			interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
238			pinctrl-names = "default";
239			pinctrl-0 = <&uart0_pins>;
240			clocks = <&pismu TMPV770X_CLK_PIUART0>;
241			clock-names = "apb_pclk";
242			status = "disabled";
243		};
244
245		uart1: serial@28201000 {
246			compatible = "arm,pl011", "arm,primecell";
247			reg = <0 0x28201000 0 0x1000>;
248			interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
249			pinctrl-names = "default";
250			pinctrl-0 = <&uart1_pins>;
251			clocks = <&pismu TMPV770X_CLK_PIUART1>;
252			clock-names = "apb_pclk";
253			status = "disabled";
254		};
255
256		uart2: serial@28202000 {
257			compatible = "arm,pl011", "arm,primecell";
258			reg = <0 0x28202000 0 0x1000>;
259			interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
260			pinctrl-names = "default";
261			pinctrl-0 = <&uart2_pins>;
262			clocks = <&pismu TMPV770X_CLK_PIUART2>;
263			clock-names = "apb_pclk";
264			status = "disabled";
265		};
266
267		uart3: serial@28203000 {
268			compatible = "arm,pl011", "arm,primecell";
269			reg = <0 0x28203000 0 0x1000>;
270			interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
271			pinctrl-names = "default";
272			pinctrl-0 = <&uart3_pins>;
273			clocks = <&pismu TMPV770X_CLK_PIUART2>;
274			clock-names = "apb_pclk";
275			status = "disabled";
276		};
277
278		i2c0: i2c@28030000 {
279			compatible = "snps,designware-i2c";
280			reg = <0 0x28030000 0 0x1000>;
281			interrupts = <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
282			pinctrl-names = "default";
283			pinctrl-0 = <&i2c0_pins>;
284			clock-frequency = <400000>;
285			#address-cells = <1>;
286			#size-cells = <0>;
287			status = "disabled";
288		};
289
290		i2c1: i2c@28031000 {
291			compatible = "snps,designware-i2c";
292			reg = <0 0x28031000 0 0x1000>;
293			interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
294			pinctrl-names = "default";
295			pinctrl-0 = <&i2c1_pins>;
296			clock-frequency = <400000>;
297			#address-cells = <1>;
298			#size-cells = <0>;
299			status = "disabled";
300		};
301
302		i2c2: i2c@28032000 {
303			compatible = "snps,designware-i2c";
304			reg = <0 0x28032000 0 0x1000>;
305			interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
306			pinctrl-names = "default";
307			pinctrl-0 = <&i2c2_pins>;
308			clock-frequency = <400000>;
309			#address-cells = <1>;
310			#size-cells = <0>;
311			status = "disabled";
312		};
313
314		i2c3: i2c@28033000 {
315			compatible = "snps,designware-i2c";
316			reg = <0 0x28033000 0 0x1000>;
317			interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
318			pinctrl-names = "default";
319			pinctrl-0 = <&i2c3_pins>;
320			clock-frequency = <400000>;
321			#address-cells = <1>;
322			#size-cells = <0>;
323			status = "disabled";
324		};
325
326		i2c4: i2c@28034000 {
327			compatible = "snps,designware-i2c";
328			reg = <0 0x28034000 0 0x1000>;
329			interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>;
330			pinctrl-names = "default";
331			pinctrl-0 = <&i2c4_pins>;
332			clock-frequency = <400000>;
333			#address-cells = <1>;
334			#size-cells = <0>;
335			status = "disabled";
336		};
337
338		i2c5: i2c@28035000 {
339			compatible = "snps,designware-i2c";
340			reg = <0 0x28035000 0 0x1000>;
341			interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
342			pinctrl-names = "default";
343			pinctrl-0 = <&i2c5_pins>;
344			clock-frequency = <400000>;
345			#address-cells = <1>;
346			#size-cells = <0>;
347			status = "disabled";
348		};
349
350		i2c6: i2c@28036000 {
351			compatible = "snps,designware-i2c";
352			reg = <0 0x28036000 0 0x1000>;
353			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
354			pinctrl-names = "default";
355			pinctrl-0 = <&i2c6_pins>;
356			clock-frequency = <400000>;
357			#address-cells = <1>;
358			#size-cells = <0>;
359			status = "disabled";
360		};
361
362		i2c7: i2c@28037000 {
363			compatible = "snps,designware-i2c";
364			reg = <0 0x28037000 0 0x1000>;
365			interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
366			pinctrl-names = "default";
367			pinctrl-0 = <&i2c7_pins>;
368			clock-frequency = <400000>;
369			#address-cells = <1>;
370			#size-cells = <0>;
371			status = "disabled";
372		};
373
374		i2c8: i2c@28038000 {
375			compatible = "snps,designware-i2c";
376			reg = <0 0x28038000 0 0x1000>;
377			interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
378			pinctrl-names = "default";
379			pinctrl-0 = <&i2c8_pins>;
380			clock-frequency = <400000>;
381			#address-cells = <1>;
382			#size-cells = <0>;
383			status = "disabled";
384		};
385
386		spi0: spi@28140000 {
387			compatible = "arm,pl022", "arm,primecell";
388			reg = <0 0x28140000 0 0x1000>;
389			interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
390			pinctrl-names = "default";
391			pinctrl-0 = <&spi0_pins>;
392			num-cs = <1>;
393			#address-cells = <1>;
394			#size-cells = <0>;
395			status = "disabled";
396		};
397
398		spi1: spi@28141000 {
399			compatible = "arm,pl022", "arm,primecell";
400			reg = <0 0x28141000 0 0x1000>;
401			interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>;
402			pinctrl-names = "default";
403			pinctrl-0 = <&spi1_pins>;
404			num-cs = <1>;
405			#address-cells = <1>;
406			#size-cells = <0>;
407			status = "disabled";
408		};
409
410		spi2: spi@28142000 {
411			compatible = "arm,pl022", "arm,primecell";
412			reg = <0 0x28142000 0 0x1000>;
413			interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
414			pinctrl-names = "default";
415			pinctrl-0 = <&spi2_pins>;
416			num-cs = <1>;
417			#address-cells = <1>;
418			#size-cells = <0>;
419			status = "disabled";
420		};
421
422		spi3: spi@28143000 {
423			compatible = "arm,pl022", "arm,primecell";
424			reg = <0 0x28143000 0 0x1000>;
425			interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
426			pinctrl-names = "default";
427			pinctrl-0 = <&spi3_pins>;
428			num-cs = <1>;
429			#address-cells = <1>;
430			#size-cells = <0>;
431			status = "disabled";
432		};
433
434		spi4: spi@28144000 {
435			compatible = "arm,pl022", "arm,primecell";
436			reg = <0 0x28144000 0 0x1000>;
437			interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
438			pinctrl-names = "default";
439			pinctrl-0 = <&spi4_pins>;
440			num-cs = <1>;
441			#address-cells = <1>;
442			#size-cells = <0>;
443			status = "disabled";
444		};
445
446		spi5: spi@28145000 {
447			compatible = "arm,pl022", "arm,primecell";
448			reg = <0 0x28145000 0 0x1000>;
449			interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>;
450			pinctrl-names = "default";
451			pinctrl-0 = <&spi5_pins>;
452			num-cs = <1>;
453			#address-cells = <1>;
454			#size-cells = <0>;
455			status = "disabled";
456		};
457
458		spi6: spi@28146000 {
459			compatible = "arm,pl022", "arm,primecell";
460			reg = <0 0x28146000 0 0x1000>;
461			interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>;
462			pinctrl-names = "default";
463			pinctrl-0 = <&spi6_pins>;
464			num-cs = <1>;
465			#address-cells = <1>;
466			#size-cells = <0>;
467			status = "disabled";
468		};
469
470		piether: ethernet@28000000 {
471			compatible = "toshiba,visconti-dwmac", "snps,dwmac-4.20a";
472			reg = <0 0x28000000 0 0x10000>;
473			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
474			interrupt-names = "macirq";
475			snps,txpbl = <4>;
476			snps,rxpbl = <4>;
477			snps,tso;
478			status = "disabled";
479		};
480
481		wdt: wdt@28330000 {
482			compatible = "toshiba,visconti-wdt";
483			reg = <0 0x28330000 0 0x1000>;
484			status = "disabled";
485		};
486
487		pwm: pwm@241c0000 {
488			compatible = "toshiba,visconti-pwm";
489			reg = <0 0x241c0000 0 0x1000>;
490			pinctrl-names = "default";
491			pinctrl-0 = <&pwm_mux>;
492			#pwm-cells = <2>;
493			status = "disabled";
494		};
495
496		pcie: pcie@28400000 {
497			compatible = "toshiba,visconti-pcie";
498			reg = <0x0 0x28400000 0x0 0x00400000>,
499			      <0x0 0x70000000 0x0 0x10000000>,
500			      <0x0 0x28050000 0x0 0x00010000>,
501			      <0x0 0x24200000 0x0 0x00002000>,
502			      <0x0 0x24162000 0x0 0x00001000>;
503			reg-names  = "dbi", "config", "ulreg", "smu", "mpu";
504			device_type = "pci";
505			bus-range = <0x00 0xff>;
506			num-lanes = <2>;
507			num-viewport = <8>;
508
509			#address-cells = <3>;
510			#size-cells = <2>;
511			#interrupt-cells = <1>;
512			ranges = <0x81000000 0 0x40000000 0 0x40000000 0 0x00010000
513				  0x82000000 0 0x50000000 0 0x50000000 0 0x20000000>;
514			interrupts = <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
515				     <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
516			interrupt-names = "msi", "intr";
517			interrupt-map-mask = <0 0 0 7>;
518			interrupt-map =
519				<0 0 0 1 &gic GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH
520				 0 0 0 2 &gic GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH
521				 0 0 0 3 &gic GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH
522				 0 0 0 4 &gic GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
523			max-link-speed = <2>;
524			status = "disabled";
525		};
526	};
527};
528
529#include "tmpv7708_pins.dtsi"
530