148dea9a7SNobuhiro Iwamatsu// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
248dea9a7SNobuhiro Iwamatsu/*
348dea9a7SNobuhiro Iwamatsu * Device Tree Source for the TMPV7708
448dea9a7SNobuhiro Iwamatsu *
548dea9a7SNobuhiro Iwamatsu * (C) Copyright 2018 - 2020, Toshiba Corporation.
648dea9a7SNobuhiro Iwamatsu * (C) Copyright 2020, Nobuhiro Iwamatsu <nobuhiro1.iwamatsu@toshiba.co.jp>
748dea9a7SNobuhiro Iwamatsu *
848dea9a7SNobuhiro Iwamatsu */
948dea9a7SNobuhiro Iwamatsu
10*34f7c6e7SNobuhiro Iwamatsu#include <dt-bindings/clock/toshiba,tmpv770x.h>
1148dea9a7SNobuhiro Iwamatsu#include <dt-bindings/interrupt-controller/irq.h>
1248dea9a7SNobuhiro Iwamatsu#include <dt-bindings/interrupt-controller/arm-gic.h>
1348dea9a7SNobuhiro Iwamatsu
1448dea9a7SNobuhiro Iwamatsu/memreserve/ 0x81000000 0x00300000;	/* cpu-release-addr */
1548dea9a7SNobuhiro Iwamatsu
1648dea9a7SNobuhiro Iwamatsu/ {
1748dea9a7SNobuhiro Iwamatsu	compatible = "toshiba,tmpv7708";
1848dea9a7SNobuhiro Iwamatsu	#address-cells = <2>;
1948dea9a7SNobuhiro Iwamatsu	#size-cells = <2>;
2048dea9a7SNobuhiro Iwamatsu
2148dea9a7SNobuhiro Iwamatsu	cpus {
2248dea9a7SNobuhiro Iwamatsu		#address-cells = <1>;
2348dea9a7SNobuhiro Iwamatsu		#size-cells = <0>;
2448dea9a7SNobuhiro Iwamatsu
2548dea9a7SNobuhiro Iwamatsu		cpu-map {
2648dea9a7SNobuhiro Iwamatsu			cluster0 {
2748dea9a7SNobuhiro Iwamatsu				core0 {
2848dea9a7SNobuhiro Iwamatsu					cpu = <&cpu0>;
2948dea9a7SNobuhiro Iwamatsu				};
3048dea9a7SNobuhiro Iwamatsu				core1 {
3148dea9a7SNobuhiro Iwamatsu					cpu = <&cpu1>;
3248dea9a7SNobuhiro Iwamatsu				};
3348dea9a7SNobuhiro Iwamatsu				core2 {
3448dea9a7SNobuhiro Iwamatsu					cpu = <&cpu2>;
3548dea9a7SNobuhiro Iwamatsu				};
3648dea9a7SNobuhiro Iwamatsu				core3 {
3748dea9a7SNobuhiro Iwamatsu					cpu = <&cpu3>;
3848dea9a7SNobuhiro Iwamatsu				};
3948dea9a7SNobuhiro Iwamatsu			};
4048dea9a7SNobuhiro Iwamatsu
4148dea9a7SNobuhiro Iwamatsu			cluster1 {
4248dea9a7SNobuhiro Iwamatsu				core0 {
4348dea9a7SNobuhiro Iwamatsu					cpu = <&cpu4>;
4448dea9a7SNobuhiro Iwamatsu				};
4548dea9a7SNobuhiro Iwamatsu				core1 {
4648dea9a7SNobuhiro Iwamatsu					cpu = <&cpu5>;
4748dea9a7SNobuhiro Iwamatsu				};
4848dea9a7SNobuhiro Iwamatsu				core2 {
4948dea9a7SNobuhiro Iwamatsu					cpu = <&cpu6>;
5048dea9a7SNobuhiro Iwamatsu				};
5148dea9a7SNobuhiro Iwamatsu				core3 {
5248dea9a7SNobuhiro Iwamatsu					cpu = <&cpu7>;
5348dea9a7SNobuhiro Iwamatsu				};
5448dea9a7SNobuhiro Iwamatsu			};
5548dea9a7SNobuhiro Iwamatsu		};
5648dea9a7SNobuhiro Iwamatsu
5748dea9a7SNobuhiro Iwamatsu		cpu0: cpu@0 {
5848dea9a7SNobuhiro Iwamatsu			compatible = "arm,cortex-a53";
5948dea9a7SNobuhiro Iwamatsu			device_type = "cpu";
6048dea9a7SNobuhiro Iwamatsu			enable-method = "spin-table";
6148dea9a7SNobuhiro Iwamatsu			cpu-release-addr = <0x0 0x81100000>;
6248dea9a7SNobuhiro Iwamatsu			reg = <0x00>;
6348dea9a7SNobuhiro Iwamatsu		};
6448dea9a7SNobuhiro Iwamatsu
6548dea9a7SNobuhiro Iwamatsu		cpu1: cpu@1 {
6648dea9a7SNobuhiro Iwamatsu			compatible = "arm,cortex-a53";
6748dea9a7SNobuhiro Iwamatsu			device_type = "cpu";
6848dea9a7SNobuhiro Iwamatsu			enable-method = "spin-table";
6948dea9a7SNobuhiro Iwamatsu			cpu-release-addr = <0x0 0x81100000>;
7048dea9a7SNobuhiro Iwamatsu			reg = <0x01>;
7148dea9a7SNobuhiro Iwamatsu		};
7248dea9a7SNobuhiro Iwamatsu
7348dea9a7SNobuhiro Iwamatsu		cpu2: cpu@2 {
7448dea9a7SNobuhiro Iwamatsu			compatible = "arm,cortex-a53";
7548dea9a7SNobuhiro Iwamatsu			device_type = "cpu";
7648dea9a7SNobuhiro Iwamatsu			enable-method = "spin-table";
7748dea9a7SNobuhiro Iwamatsu			cpu-release-addr = <0x0 0x81100000>;
7848dea9a7SNobuhiro Iwamatsu			reg = <0x02>;
7948dea9a7SNobuhiro Iwamatsu		};
8048dea9a7SNobuhiro Iwamatsu
8148dea9a7SNobuhiro Iwamatsu		cpu3: cpu@3 {
8248dea9a7SNobuhiro Iwamatsu			compatible = "arm,cortex-a53";
8348dea9a7SNobuhiro Iwamatsu			device_type = "cpu";
8448dea9a7SNobuhiro Iwamatsu			enable-method = "spin-table";
8548dea9a7SNobuhiro Iwamatsu			cpu-release-addr = <0x0 0x81100000>;
8648dea9a7SNobuhiro Iwamatsu			reg = <0x03>;
8748dea9a7SNobuhiro Iwamatsu		};
8848dea9a7SNobuhiro Iwamatsu
8948dea9a7SNobuhiro Iwamatsu		cpu4: cpu@100 {
9048dea9a7SNobuhiro Iwamatsu			compatible = "arm,cortex-a53";
9148dea9a7SNobuhiro Iwamatsu			device_type = "cpu";
9248dea9a7SNobuhiro Iwamatsu			enable-method = "spin-table";
9348dea9a7SNobuhiro Iwamatsu			cpu-release-addr = <0x0 0x81100000>;
9448dea9a7SNobuhiro Iwamatsu			reg = <0x100>;
9548dea9a7SNobuhiro Iwamatsu		};
9648dea9a7SNobuhiro Iwamatsu
9748dea9a7SNobuhiro Iwamatsu		cpu5: cpu@101 {
9848dea9a7SNobuhiro Iwamatsu			compatible = "arm,cortex-a53";
9948dea9a7SNobuhiro Iwamatsu			device_type = "cpu";
10048dea9a7SNobuhiro Iwamatsu			enable-method = "spin-table";
10148dea9a7SNobuhiro Iwamatsu			cpu-release-addr = <0x0 0x81100000>;
10248dea9a7SNobuhiro Iwamatsu			reg = <0x101>;
10348dea9a7SNobuhiro Iwamatsu		};
10448dea9a7SNobuhiro Iwamatsu
10548dea9a7SNobuhiro Iwamatsu		cpu6: cpu@102 {
10648dea9a7SNobuhiro Iwamatsu			compatible = "arm,cortex-a53";
10748dea9a7SNobuhiro Iwamatsu			device_type = "cpu";
10848dea9a7SNobuhiro Iwamatsu			enable-method = "spin-table";
10948dea9a7SNobuhiro Iwamatsu			cpu-release-addr = <0x0 0x81100000>;
11048dea9a7SNobuhiro Iwamatsu			reg = <0x102>;
11148dea9a7SNobuhiro Iwamatsu		};
11248dea9a7SNobuhiro Iwamatsu
11348dea9a7SNobuhiro Iwamatsu		cpu7: cpu@103 {
11448dea9a7SNobuhiro Iwamatsu			compatible = "arm,cortex-a53";
11548dea9a7SNobuhiro Iwamatsu			device_type = "cpu";
11648dea9a7SNobuhiro Iwamatsu			enable-method = "spin-table";
11748dea9a7SNobuhiro Iwamatsu			cpu-release-addr = <0x0 0x81100000>;
11848dea9a7SNobuhiro Iwamatsu			reg = <0x103>;
11948dea9a7SNobuhiro Iwamatsu		};
12048dea9a7SNobuhiro Iwamatsu	};
12148dea9a7SNobuhiro Iwamatsu
12248dea9a7SNobuhiro Iwamatsu	timer {
12348dea9a7SNobuhiro Iwamatsu		compatible = "arm,armv8-timer";
12448dea9a7SNobuhiro Iwamatsu		interrupt-parent = <&gic>;
12548dea9a7SNobuhiro Iwamatsu		interrupts =
12648dea9a7SNobuhiro Iwamatsu			<GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
12748dea9a7SNobuhiro Iwamatsu			<GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
12848dea9a7SNobuhiro Iwamatsu			<GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
12948dea9a7SNobuhiro Iwamatsu			<GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
13048dea9a7SNobuhiro Iwamatsu	};
13148dea9a7SNobuhiro Iwamatsu
13248dea9a7SNobuhiro Iwamatsu	uart_clk: uart-clk {
13348dea9a7SNobuhiro Iwamatsu		compatible = "fixed-clock";
13448dea9a7SNobuhiro Iwamatsu		clock-frequency = <150000000>;
13548dea9a7SNobuhiro Iwamatsu		#clock-cells = <0>;
13648dea9a7SNobuhiro Iwamatsu	};
13748dea9a7SNobuhiro Iwamatsu
1386beeaf48SNobuhiro Iwamatsu	clk25mhz: clk25mhz {
1396beeaf48SNobuhiro Iwamatsu		compatible = "fixed-clock";
1406beeaf48SNobuhiro Iwamatsu		#clock-cells = <0>;
1416beeaf48SNobuhiro Iwamatsu		clock-frequency = <25000000>;
1426beeaf48SNobuhiro Iwamatsu		clock-output-names = "clk25mhz";
1436beeaf48SNobuhiro Iwamatsu	};
1446beeaf48SNobuhiro Iwamatsu
145ec8a42e7SNobuhiro Iwamatsu	clk125mhz: clk125mhz {
146ec8a42e7SNobuhiro Iwamatsu		compatible = "fixed-clock";
147ec8a42e7SNobuhiro Iwamatsu		clock-frequency = <125000000>;
148ec8a42e7SNobuhiro Iwamatsu		#clock-cells = <0>;
149ec8a42e7SNobuhiro Iwamatsu		clock-output-names = "clk125mhz";
150ec8a42e7SNobuhiro Iwamatsu	};
151ec8a42e7SNobuhiro Iwamatsu
152c53fd410SYuji Ishikawa	clk150mhz: clk150mhz {
153c53fd410SYuji Ishikawa		compatible = "fixed-clock";
154c53fd410SYuji Ishikawa		clock-frequency = <150000000>;
155c53fd410SYuji Ishikawa		#clock-cells = <0>;
156c53fd410SYuji Ishikawa		clock-output-names = "clk150mhz";
157c53fd410SYuji Ishikawa	};
158c53fd410SYuji Ishikawa
159ec8a42e7SNobuhiro Iwamatsu	clk300mhz: clk300mhz {
160ec8a42e7SNobuhiro Iwamatsu		compatible = "fixed-clock";
161ec8a42e7SNobuhiro Iwamatsu		clock-frequency = <300000000>;
162ec8a42e7SNobuhiro Iwamatsu		#clock-cells = <0>;
163ec8a42e7SNobuhiro Iwamatsu		clock-output-names = "clk300mhz";
164ec8a42e7SNobuhiro Iwamatsu	};
165ec8a42e7SNobuhiro Iwamatsu
1666beeaf48SNobuhiro Iwamatsu	clk600mhz: clk600mhz {
1676beeaf48SNobuhiro Iwamatsu		compatible = "fixed-clock";
1686beeaf48SNobuhiro Iwamatsu		#clock-cells = <0>;
1696beeaf48SNobuhiro Iwamatsu		clock-frequency = <600000000>;
1706beeaf48SNobuhiro Iwamatsu		clock-output-names = "clk600mhz";
1716beeaf48SNobuhiro Iwamatsu	};
1726beeaf48SNobuhiro Iwamatsu
1736beeaf48SNobuhiro Iwamatsu	extclk100mhz: extclk100mhz {
1746beeaf48SNobuhiro Iwamatsu		compatible = "fixed-clock";
1756beeaf48SNobuhiro Iwamatsu		#clock-cells = <0>;
1766beeaf48SNobuhiro Iwamatsu		clock-frequency = <100000000>;
1776beeaf48SNobuhiro Iwamatsu		clock-output-names = "extclk100mhz";
1786beeaf48SNobuhiro Iwamatsu	};
1796beeaf48SNobuhiro Iwamatsu
1804fd18fc3SNobuhiro Iwamatsu	wdt_clk: wdt-clk {
1814fd18fc3SNobuhiro Iwamatsu		compatible = "fixed-clock";
1824fd18fc3SNobuhiro Iwamatsu		clock-frequency = <150000000>;
1834fd18fc3SNobuhiro Iwamatsu		#clock-cells = <0>;
1844fd18fc3SNobuhiro Iwamatsu	};
1854fd18fc3SNobuhiro Iwamatsu
186*34f7c6e7SNobuhiro Iwamatsu	osc2_clk: osc2-clk {
187*34f7c6e7SNobuhiro Iwamatsu		compatible = "fixed-clock";
188*34f7c6e7SNobuhiro Iwamatsu		clock-frequency = <20000000>;
189*34f7c6e7SNobuhiro Iwamatsu		#clock-cells = <0>;
190*34f7c6e7SNobuhiro Iwamatsu	};
191*34f7c6e7SNobuhiro Iwamatsu
19248dea9a7SNobuhiro Iwamatsu	soc {
19348dea9a7SNobuhiro Iwamatsu		#address-cells = <2>;
19448dea9a7SNobuhiro Iwamatsu		#size-cells = <2>;
19548dea9a7SNobuhiro Iwamatsu		compatible = "simple-bus";
19648dea9a7SNobuhiro Iwamatsu		interrupt-parent = <&gic>;
19748dea9a7SNobuhiro Iwamatsu		ranges;
19848dea9a7SNobuhiro Iwamatsu
19948dea9a7SNobuhiro Iwamatsu		gic: interrupt-controller@24001000 {
20048dea9a7SNobuhiro Iwamatsu			compatible = "arm,gic-400";
20148dea9a7SNobuhiro Iwamatsu			interrupt-controller;
20248dea9a7SNobuhiro Iwamatsu			#interrupt-cells = <3>;
20348dea9a7SNobuhiro Iwamatsu			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
20448dea9a7SNobuhiro Iwamatsu			reg = <0 0x24001000 0 0x1000>,
20548dea9a7SNobuhiro Iwamatsu			      <0 0x24002000 0 0x2000>,
20648dea9a7SNobuhiro Iwamatsu			      <0 0x24004000 0 0x2000>,
20748dea9a7SNobuhiro Iwamatsu			      <0 0x24006000 0 0x2000>;
20848dea9a7SNobuhiro Iwamatsu		};
20948dea9a7SNobuhiro Iwamatsu
21048dea9a7SNobuhiro Iwamatsu		pmux: pmux@24190000 {
21148dea9a7SNobuhiro Iwamatsu			compatible = "toshiba,tmpv7708-pinctrl";
21248dea9a7SNobuhiro Iwamatsu			reg = <0 0x24190000 0 0x10000>;
21348dea9a7SNobuhiro Iwamatsu		};
21448dea9a7SNobuhiro Iwamatsu
2150109a175SNobuhiro Iwamatsu		gpio: gpio@28020000 {
2160109a175SNobuhiro Iwamatsu			compatible = "toshiba,gpio-tmpv7708";
2170109a175SNobuhiro Iwamatsu			reg = <0 0x28020000 0 0x1000>;
2180109a175SNobuhiro Iwamatsu			#gpio-cells = <0x2>;
2190109a175SNobuhiro Iwamatsu			gpio-ranges = <&pmux 0 0 32>;
2200109a175SNobuhiro Iwamatsu			gpio-controller;
2210109a175SNobuhiro Iwamatsu			interrupt-controller;
2220109a175SNobuhiro Iwamatsu			#interrupt-cells = <2>;
2230109a175SNobuhiro Iwamatsu			interrupt-parent = <&gic>;
2240109a175SNobuhiro Iwamatsu		};
2250109a175SNobuhiro Iwamatsu
226*34f7c6e7SNobuhiro Iwamatsu		pipllct: clock-controller@24220000 {
227*34f7c6e7SNobuhiro Iwamatsu			compatible = "toshiba,tmpv7708-pipllct";
228*34f7c6e7SNobuhiro Iwamatsu			reg = <0 0x24220000 0 0x820>;
229*34f7c6e7SNobuhiro Iwamatsu			#clock-cells = <1>;
230*34f7c6e7SNobuhiro Iwamatsu			clocks = <&osc2_clk>;
231*34f7c6e7SNobuhiro Iwamatsu		};
232*34f7c6e7SNobuhiro Iwamatsu
233*34f7c6e7SNobuhiro Iwamatsu		pismu: syscon@24200000 {
234*34f7c6e7SNobuhiro Iwamatsu			compatible = "toshiba,tmpv7708-pismu", "syscon";
235*34f7c6e7SNobuhiro Iwamatsu			reg = <0 0x24200000 0 0x2140>;
236*34f7c6e7SNobuhiro Iwamatsu			#clock-cells = <1>;
237*34f7c6e7SNobuhiro Iwamatsu			#reset-cells = <1>;
238*34f7c6e7SNobuhiro Iwamatsu		};
239*34f7c6e7SNobuhiro Iwamatsu
24048dea9a7SNobuhiro Iwamatsu		uart0: serial@28200000 {
24148dea9a7SNobuhiro Iwamatsu			compatible = "arm,pl011", "arm,primecell";
24248dea9a7SNobuhiro Iwamatsu			reg = <0 0x28200000 0 0x1000>;
24348dea9a7SNobuhiro Iwamatsu			interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
24448dea9a7SNobuhiro Iwamatsu			pinctrl-names = "default";
24548dea9a7SNobuhiro Iwamatsu			pinctrl-0 = <&uart0_pins>;
24648dea9a7SNobuhiro Iwamatsu			status = "disabled";
24748dea9a7SNobuhiro Iwamatsu		};
24848dea9a7SNobuhiro Iwamatsu
24948dea9a7SNobuhiro Iwamatsu		uart1: serial@28201000 {
25048dea9a7SNobuhiro Iwamatsu			compatible = "arm,pl011", "arm,primecell";
25148dea9a7SNobuhiro Iwamatsu			reg = <0 0x28201000 0 0x1000>;
25248dea9a7SNobuhiro Iwamatsu			interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
25348dea9a7SNobuhiro Iwamatsu			pinctrl-names = "default";
25448dea9a7SNobuhiro Iwamatsu			pinctrl-0 = <&uart1_pins>;
25548dea9a7SNobuhiro Iwamatsu			status = "disabled";
25648dea9a7SNobuhiro Iwamatsu		};
25748dea9a7SNobuhiro Iwamatsu
25848dea9a7SNobuhiro Iwamatsu		uart2: serial@28202000 {
25948dea9a7SNobuhiro Iwamatsu			compatible = "arm,pl011", "arm,primecell";
26048dea9a7SNobuhiro Iwamatsu			reg = <0 0x28202000 0 0x1000>;
26148dea9a7SNobuhiro Iwamatsu			interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
26248dea9a7SNobuhiro Iwamatsu			pinctrl-names = "default";
26348dea9a7SNobuhiro Iwamatsu			pinctrl-0 = <&uart2_pins>;
26448dea9a7SNobuhiro Iwamatsu			status = "disabled";
26548dea9a7SNobuhiro Iwamatsu		};
26648dea9a7SNobuhiro Iwamatsu
26748dea9a7SNobuhiro Iwamatsu		uart3: serial@28203000 {
26848dea9a7SNobuhiro Iwamatsu			compatible = "arm,pl011", "arm,primecell";
26948dea9a7SNobuhiro Iwamatsu			reg = <0 0x28203000 0 0x1000>;
27048dea9a7SNobuhiro Iwamatsu			interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
27148dea9a7SNobuhiro Iwamatsu			pinctrl-names = "default";
27248dea9a7SNobuhiro Iwamatsu			pinctrl-0 = <&uart3_pins>;
27348dea9a7SNobuhiro Iwamatsu			status = "disabled";
27448dea9a7SNobuhiro Iwamatsu		};
27548dea9a7SNobuhiro Iwamatsu
27648dea9a7SNobuhiro Iwamatsu		i2c0: i2c@28030000 {
27748dea9a7SNobuhiro Iwamatsu			compatible = "snps,designware-i2c";
27848dea9a7SNobuhiro Iwamatsu			reg = <0 0x28030000 0 0x1000>;
27948dea9a7SNobuhiro Iwamatsu			interrupts = <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
28048dea9a7SNobuhiro Iwamatsu			pinctrl-names = "default";
28148dea9a7SNobuhiro Iwamatsu			pinctrl-0 = <&i2c0_pins>;
28248dea9a7SNobuhiro Iwamatsu			clock-frequency = <400000>;
28348dea9a7SNobuhiro Iwamatsu			#address-cells = <1>;
28448dea9a7SNobuhiro Iwamatsu			#size-cells = <0>;
28548dea9a7SNobuhiro Iwamatsu			status = "disabled";
28648dea9a7SNobuhiro Iwamatsu		};
28748dea9a7SNobuhiro Iwamatsu
28848dea9a7SNobuhiro Iwamatsu		i2c1: i2c@28031000 {
28948dea9a7SNobuhiro Iwamatsu			compatible = "snps,designware-i2c";
29048dea9a7SNobuhiro Iwamatsu			reg = <0 0x28031000 0 0x1000>;
29148dea9a7SNobuhiro Iwamatsu			interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
29248dea9a7SNobuhiro Iwamatsu			pinctrl-names = "default";
29348dea9a7SNobuhiro Iwamatsu			pinctrl-0 = <&i2c1_pins>;
29448dea9a7SNobuhiro Iwamatsu			clock-frequency = <400000>;
29548dea9a7SNobuhiro Iwamatsu			#address-cells = <1>;
29648dea9a7SNobuhiro Iwamatsu			#size-cells = <0>;
29748dea9a7SNobuhiro Iwamatsu			status = "disabled";
29848dea9a7SNobuhiro Iwamatsu		};
29948dea9a7SNobuhiro Iwamatsu
30048dea9a7SNobuhiro Iwamatsu		i2c2: i2c@28032000 {
30148dea9a7SNobuhiro Iwamatsu			compatible = "snps,designware-i2c";
30248dea9a7SNobuhiro Iwamatsu			reg = <0 0x28032000 0 0x1000>;
30348dea9a7SNobuhiro Iwamatsu			interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
30448dea9a7SNobuhiro Iwamatsu			pinctrl-names = "default";
30548dea9a7SNobuhiro Iwamatsu			pinctrl-0 = <&i2c2_pins>;
30648dea9a7SNobuhiro Iwamatsu			clock-frequency = <400000>;
30748dea9a7SNobuhiro Iwamatsu			#address-cells = <1>;
30848dea9a7SNobuhiro Iwamatsu			#size-cells = <0>;
30948dea9a7SNobuhiro Iwamatsu			status = "disabled";
31048dea9a7SNobuhiro Iwamatsu		};
31148dea9a7SNobuhiro Iwamatsu
31248dea9a7SNobuhiro Iwamatsu		i2c3: i2c@28033000 {
31348dea9a7SNobuhiro Iwamatsu			compatible = "snps,designware-i2c";
31448dea9a7SNobuhiro Iwamatsu			reg = <0 0x28033000 0 0x1000>;
31548dea9a7SNobuhiro Iwamatsu			interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
31648dea9a7SNobuhiro Iwamatsu			pinctrl-names = "default";
31748dea9a7SNobuhiro Iwamatsu			pinctrl-0 = <&i2c3_pins>;
31848dea9a7SNobuhiro Iwamatsu			clock-frequency = <400000>;
31948dea9a7SNobuhiro Iwamatsu			#address-cells = <1>;
32048dea9a7SNobuhiro Iwamatsu			#size-cells = <0>;
32148dea9a7SNobuhiro Iwamatsu			status = "disabled";
32248dea9a7SNobuhiro Iwamatsu		};
32348dea9a7SNobuhiro Iwamatsu
32448dea9a7SNobuhiro Iwamatsu		i2c4: i2c@28034000 {
32548dea9a7SNobuhiro Iwamatsu			compatible = "snps,designware-i2c";
32648dea9a7SNobuhiro Iwamatsu			reg = <0 0x28034000 0 0x1000>;
32748dea9a7SNobuhiro Iwamatsu			interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>;
32848dea9a7SNobuhiro Iwamatsu			pinctrl-names = "default";
32948dea9a7SNobuhiro Iwamatsu			pinctrl-0 = <&i2c4_pins>;
33048dea9a7SNobuhiro Iwamatsu			clock-frequency = <400000>;
33148dea9a7SNobuhiro Iwamatsu			#address-cells = <1>;
33248dea9a7SNobuhiro Iwamatsu			#size-cells = <0>;
33348dea9a7SNobuhiro Iwamatsu			status = "disabled";
33448dea9a7SNobuhiro Iwamatsu		};
33548dea9a7SNobuhiro Iwamatsu
33648dea9a7SNobuhiro Iwamatsu		i2c5: i2c@28035000 {
33748dea9a7SNobuhiro Iwamatsu			compatible = "snps,designware-i2c";
33848dea9a7SNobuhiro Iwamatsu			reg = <0 0x28035000 0 0x1000>;
33948dea9a7SNobuhiro Iwamatsu			interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
34048dea9a7SNobuhiro Iwamatsu			pinctrl-names = "default";
34148dea9a7SNobuhiro Iwamatsu			pinctrl-0 = <&i2c5_pins>;
34248dea9a7SNobuhiro Iwamatsu			clock-frequency = <400000>;
34348dea9a7SNobuhiro Iwamatsu			#address-cells = <1>;
34448dea9a7SNobuhiro Iwamatsu			#size-cells = <0>;
34548dea9a7SNobuhiro Iwamatsu			status = "disabled";
34648dea9a7SNobuhiro Iwamatsu		};
34748dea9a7SNobuhiro Iwamatsu
34848dea9a7SNobuhiro Iwamatsu		i2c6: i2c@28036000 {
34948dea9a7SNobuhiro Iwamatsu			compatible = "snps,designware-i2c";
35048dea9a7SNobuhiro Iwamatsu			reg = <0 0x28036000 0 0x1000>;
35148dea9a7SNobuhiro Iwamatsu			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
35248dea9a7SNobuhiro Iwamatsu			pinctrl-names = "default";
35348dea9a7SNobuhiro Iwamatsu			pinctrl-0 = <&i2c6_pins>;
35448dea9a7SNobuhiro Iwamatsu			clock-frequency = <400000>;
35548dea9a7SNobuhiro Iwamatsu			#address-cells = <1>;
35648dea9a7SNobuhiro Iwamatsu			#size-cells = <0>;
35748dea9a7SNobuhiro Iwamatsu			status = "disabled";
35848dea9a7SNobuhiro Iwamatsu		};
35948dea9a7SNobuhiro Iwamatsu
36048dea9a7SNobuhiro Iwamatsu		i2c7: i2c@28037000 {
36148dea9a7SNobuhiro Iwamatsu			compatible = "snps,designware-i2c";
36248dea9a7SNobuhiro Iwamatsu			reg = <0 0x28037000 0 0x1000>;
36348dea9a7SNobuhiro Iwamatsu			interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
36448dea9a7SNobuhiro Iwamatsu			pinctrl-names = "default";
36548dea9a7SNobuhiro Iwamatsu			pinctrl-0 = <&i2c7_pins>;
36648dea9a7SNobuhiro Iwamatsu			clock-frequency = <400000>;
36748dea9a7SNobuhiro Iwamatsu			#address-cells = <1>;
36848dea9a7SNobuhiro Iwamatsu			#size-cells = <0>;
36948dea9a7SNobuhiro Iwamatsu			status = "disabled";
37048dea9a7SNobuhiro Iwamatsu		};
37148dea9a7SNobuhiro Iwamatsu
37248dea9a7SNobuhiro Iwamatsu		i2c8: i2c@28038000 {
37348dea9a7SNobuhiro Iwamatsu			compatible = "snps,designware-i2c";
37448dea9a7SNobuhiro Iwamatsu			reg = <0 0x28038000 0 0x1000>;
37548dea9a7SNobuhiro Iwamatsu			interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
37648dea9a7SNobuhiro Iwamatsu			pinctrl-names = "default";
37748dea9a7SNobuhiro Iwamatsu			pinctrl-0 = <&i2c8_pins>;
37848dea9a7SNobuhiro Iwamatsu			clock-frequency = <400000>;
37948dea9a7SNobuhiro Iwamatsu			#address-cells = <1>;
38048dea9a7SNobuhiro Iwamatsu			#size-cells = <0>;
38148dea9a7SNobuhiro Iwamatsu			status = "disabled";
38248dea9a7SNobuhiro Iwamatsu		};
38348dea9a7SNobuhiro Iwamatsu
38448dea9a7SNobuhiro Iwamatsu		spi0: spi@28140000 {
38548dea9a7SNobuhiro Iwamatsu			compatible = "arm,pl022", "arm,primecell";
38648dea9a7SNobuhiro Iwamatsu			reg = <0 0x28140000 0 0x1000>;
38748dea9a7SNobuhiro Iwamatsu			interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
38848dea9a7SNobuhiro Iwamatsu			pinctrl-names = "default";
38948dea9a7SNobuhiro Iwamatsu			pinctrl-0 = <&spi0_pins>;
39048dea9a7SNobuhiro Iwamatsu			num-cs = <1>;
39148dea9a7SNobuhiro Iwamatsu			#address-cells = <1>;
39248dea9a7SNobuhiro Iwamatsu			#size-cells = <0>;
39348dea9a7SNobuhiro Iwamatsu			status = "disabled";
39448dea9a7SNobuhiro Iwamatsu		};
39548dea9a7SNobuhiro Iwamatsu
39648dea9a7SNobuhiro Iwamatsu		spi1: spi@28141000 {
39748dea9a7SNobuhiro Iwamatsu			compatible = "arm,pl022", "arm,primecell";
39848dea9a7SNobuhiro Iwamatsu			reg = <0 0x28141000 0 0x1000>;
39948dea9a7SNobuhiro Iwamatsu			interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>;
40048dea9a7SNobuhiro Iwamatsu			pinctrl-names = "default";
40148dea9a7SNobuhiro Iwamatsu			pinctrl-0 = <&spi1_pins>;
40248dea9a7SNobuhiro Iwamatsu			num-cs = <1>;
40348dea9a7SNobuhiro Iwamatsu			#address-cells = <1>;
40448dea9a7SNobuhiro Iwamatsu			#size-cells = <0>;
40548dea9a7SNobuhiro Iwamatsu			status = "disabled";
40648dea9a7SNobuhiro Iwamatsu		};
40748dea9a7SNobuhiro Iwamatsu
40848dea9a7SNobuhiro Iwamatsu		spi2: spi@28142000 {
40948dea9a7SNobuhiro Iwamatsu			compatible = "arm,pl022", "arm,primecell";
41048dea9a7SNobuhiro Iwamatsu			reg = <0 0x28142000 0 0x1000>;
41148dea9a7SNobuhiro Iwamatsu			interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
41248dea9a7SNobuhiro Iwamatsu			pinctrl-names = "default";
41348dea9a7SNobuhiro Iwamatsu			pinctrl-0 = <&spi2_pins>;
41448dea9a7SNobuhiro Iwamatsu			num-cs = <1>;
41548dea9a7SNobuhiro Iwamatsu			#address-cells = <1>;
41648dea9a7SNobuhiro Iwamatsu			#size-cells = <0>;
41748dea9a7SNobuhiro Iwamatsu			status = "disabled";
41848dea9a7SNobuhiro Iwamatsu		};
41948dea9a7SNobuhiro Iwamatsu
42048dea9a7SNobuhiro Iwamatsu		spi3: spi@28143000 {
42148dea9a7SNobuhiro Iwamatsu			compatible = "arm,pl022", "arm,primecell";
42248dea9a7SNobuhiro Iwamatsu			reg = <0 0x28143000 0 0x1000>;
42348dea9a7SNobuhiro Iwamatsu			interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
42448dea9a7SNobuhiro Iwamatsu			pinctrl-names = "default";
42548dea9a7SNobuhiro Iwamatsu			pinctrl-0 = <&spi3_pins>;
42648dea9a7SNobuhiro Iwamatsu			num-cs = <1>;
42748dea9a7SNobuhiro Iwamatsu			#address-cells = <1>;
42848dea9a7SNobuhiro Iwamatsu			#size-cells = <0>;
42948dea9a7SNobuhiro Iwamatsu			status = "disabled";
43048dea9a7SNobuhiro Iwamatsu		};
43148dea9a7SNobuhiro Iwamatsu
43248dea9a7SNobuhiro Iwamatsu		spi4: spi@28144000 {
43348dea9a7SNobuhiro Iwamatsu			compatible = "arm,pl022", "arm,primecell";
43448dea9a7SNobuhiro Iwamatsu			reg = <0 0x28144000 0 0x1000>;
43548dea9a7SNobuhiro Iwamatsu			interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
43648dea9a7SNobuhiro Iwamatsu			pinctrl-names = "default";
43748dea9a7SNobuhiro Iwamatsu			pinctrl-0 = <&spi4_pins>;
43848dea9a7SNobuhiro Iwamatsu			num-cs = <1>;
43948dea9a7SNobuhiro Iwamatsu			#address-cells = <1>;
44048dea9a7SNobuhiro Iwamatsu			#size-cells = <0>;
44148dea9a7SNobuhiro Iwamatsu			status = "disabled";
44248dea9a7SNobuhiro Iwamatsu		};
44348dea9a7SNobuhiro Iwamatsu
44448dea9a7SNobuhiro Iwamatsu		spi5: spi@28145000 {
44548dea9a7SNobuhiro Iwamatsu			compatible = "arm,pl022", "arm,primecell";
44648dea9a7SNobuhiro Iwamatsu			reg = <0 0x28145000 0 0x1000>;
44748dea9a7SNobuhiro Iwamatsu			interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>;
44848dea9a7SNobuhiro Iwamatsu			pinctrl-names = "default";
44948dea9a7SNobuhiro Iwamatsu			pinctrl-0 = <&spi5_pins>;
45048dea9a7SNobuhiro Iwamatsu			num-cs = <1>;
45148dea9a7SNobuhiro Iwamatsu			#address-cells = <1>;
45248dea9a7SNobuhiro Iwamatsu			#size-cells = <0>;
45348dea9a7SNobuhiro Iwamatsu			status = "disabled";
45448dea9a7SNobuhiro Iwamatsu		};
45548dea9a7SNobuhiro Iwamatsu
45648dea9a7SNobuhiro Iwamatsu		spi6: spi@28146000 {
45748dea9a7SNobuhiro Iwamatsu			compatible = "arm,pl022", "arm,primecell";
45848dea9a7SNobuhiro Iwamatsu			reg = <0 0x28146000 0 0x1000>;
45948dea9a7SNobuhiro Iwamatsu			interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>;
46048dea9a7SNobuhiro Iwamatsu			pinctrl-names = "default";
46148dea9a7SNobuhiro Iwamatsu			pinctrl-0 = <&spi6_pins>;
46248dea9a7SNobuhiro Iwamatsu			num-cs = <1>;
46348dea9a7SNobuhiro Iwamatsu			#address-cells = <1>;
46448dea9a7SNobuhiro Iwamatsu			#size-cells = <0>;
46548dea9a7SNobuhiro Iwamatsu			status = "disabled";
46648dea9a7SNobuhiro Iwamatsu		};
467ec8a42e7SNobuhiro Iwamatsu
468ec8a42e7SNobuhiro Iwamatsu		piether: ethernet@28000000 {
469ec8a42e7SNobuhiro Iwamatsu			compatible = "toshiba,visconti-dwmac", "snps,dwmac-4.20a";
470ec8a42e7SNobuhiro Iwamatsu			reg = <0 0x28000000 0 0x10000>;
471ec8a42e7SNobuhiro Iwamatsu			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
472ec8a42e7SNobuhiro Iwamatsu			interrupt-names = "macirq";
473ec8a42e7SNobuhiro Iwamatsu			snps,txpbl = <4>;
474ec8a42e7SNobuhiro Iwamatsu			snps,rxpbl = <4>;
475ec8a42e7SNobuhiro Iwamatsu			snps,tso;
476ec8a42e7SNobuhiro Iwamatsu			status = "disabled";
477ec8a42e7SNobuhiro Iwamatsu		};
47882851fceSLinus Torvalds
4794fd18fc3SNobuhiro Iwamatsu		wdt: wdt@28330000 {
4804fd18fc3SNobuhiro Iwamatsu			compatible = "toshiba,visconti-wdt";
4814fd18fc3SNobuhiro Iwamatsu			reg = <0 0x28330000 0 0x1000>;
4824fd18fc3SNobuhiro Iwamatsu			status = "disabled";
4834fd18fc3SNobuhiro Iwamatsu		};
484172cdcaeSNobuhiro Iwamatsu
485172cdcaeSNobuhiro Iwamatsu		pwm: pwm@241c0000 {
486172cdcaeSNobuhiro Iwamatsu			compatible = "toshiba,visconti-pwm";
487172cdcaeSNobuhiro Iwamatsu			reg = <0 0x241c0000 0 0x1000>;
488172cdcaeSNobuhiro Iwamatsu			pinctrl-names = "default";
489172cdcaeSNobuhiro Iwamatsu			pinctrl-0 = <&pwm_mux>;
490172cdcaeSNobuhiro Iwamatsu			#pwm-cells = <2>;
491172cdcaeSNobuhiro Iwamatsu			status = "disabled";
492172cdcaeSNobuhiro Iwamatsu		};
4936beeaf48SNobuhiro Iwamatsu
4946beeaf48SNobuhiro Iwamatsu		pcie: pcie@28400000 {
4956beeaf48SNobuhiro Iwamatsu			compatible = "toshiba,visconti-pcie";
4966beeaf48SNobuhiro Iwamatsu			reg = <0x0 0x28400000 0x0 0x00400000>,
4976beeaf48SNobuhiro Iwamatsu			      <0x0 0x70000000 0x0 0x10000000>,
4986beeaf48SNobuhiro Iwamatsu			      <0x0 0x28050000 0x0 0x00010000>,
4996beeaf48SNobuhiro Iwamatsu			      <0x0 0x24200000 0x0 0x00002000>,
5006beeaf48SNobuhiro Iwamatsu			      <0x0 0x24162000 0x0 0x00001000>;
5016beeaf48SNobuhiro Iwamatsu			reg-names  = "dbi", "config", "ulreg", "smu", "mpu";
5026beeaf48SNobuhiro Iwamatsu			device_type = "pci";
5036beeaf48SNobuhiro Iwamatsu			bus-range = <0x00 0xff>;
5046beeaf48SNobuhiro Iwamatsu			num-lanes = <2>;
5056beeaf48SNobuhiro Iwamatsu			num-viewport = <8>;
5066beeaf48SNobuhiro Iwamatsu
5076beeaf48SNobuhiro Iwamatsu			#address-cells = <3>;
5086beeaf48SNobuhiro Iwamatsu			#size-cells = <2>;
5096beeaf48SNobuhiro Iwamatsu			#interrupt-cells = <1>;
5106beeaf48SNobuhiro Iwamatsu			ranges = <0x81000000 0 0x40000000 0 0x40000000 0 0x00010000
5116beeaf48SNobuhiro Iwamatsu				  0x82000000 0 0x50000000 0 0x50000000 0 0x20000000>;
5126beeaf48SNobuhiro Iwamatsu			interrupts = <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
5136beeaf48SNobuhiro Iwamatsu				     <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
5146beeaf48SNobuhiro Iwamatsu			interrupt-names = "msi", "intr";
5156beeaf48SNobuhiro Iwamatsu			interrupt-map-mask = <0 0 0 7>;
5166beeaf48SNobuhiro Iwamatsu			interrupt-map =
5176beeaf48SNobuhiro Iwamatsu				<0 0 0 1 &gic GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH
5186beeaf48SNobuhiro Iwamatsu				 0 0 0 2 &gic GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH
5196beeaf48SNobuhiro Iwamatsu				 0 0 0 3 &gic GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH
5206beeaf48SNobuhiro Iwamatsu				 0 0 0 4 &gic GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
5216beeaf48SNobuhiro Iwamatsu			max-link-speed = <2>;
5226beeaf48SNobuhiro Iwamatsu			status = "disabled";
5236beeaf48SNobuhiro Iwamatsu		};
52448dea9a7SNobuhiro Iwamatsu	};
52548dea9a7SNobuhiro Iwamatsu};
52648dea9a7SNobuhiro Iwamatsu
52748dea9a7SNobuhiro Iwamatsu#include "tmpv7708_pins.dtsi"
528