1b8545f9dSAswath Govindraju// SPDX-License-Identifier: GPL-2.0 2b8545f9dSAswath Govindraju/* 3b8545f9dSAswath Govindraju * Device Tree Source for J721S2 SoC Family Main Domain peripherals 4b8545f9dSAswath Govindraju * 5b8545f9dSAswath Govindraju * Copyright (C) 2021 Texas Instruments Incorporated - https://www.ti.com/ 6b8545f9dSAswath Govindraju */ 7b8545f9dSAswath Govindraju 8b8545f9dSAswath Govindraju&cbass_main { 9b8545f9dSAswath Govindraju msmc_ram: sram@70000000 { 10b8545f9dSAswath Govindraju compatible = "mmio-sram"; 11b8545f9dSAswath Govindraju reg = <0x0 0x70000000 0x0 0x400000>; 12b8545f9dSAswath Govindraju #address-cells = <1>; 13b8545f9dSAswath Govindraju #size-cells = <1>; 14b8545f9dSAswath Govindraju ranges = <0x0 0x0 0x70000000 0x400000>; 15b8545f9dSAswath Govindraju 16b8545f9dSAswath Govindraju atf-sram@0 { 17b8545f9dSAswath Govindraju reg = <0x0 0x20000>; 18b8545f9dSAswath Govindraju }; 19b8545f9dSAswath Govindraju 20b8545f9dSAswath Govindraju tifs-sram@1f0000 { 21b8545f9dSAswath Govindraju reg = <0x1f0000 0x10000>; 22b8545f9dSAswath Govindraju }; 23b8545f9dSAswath Govindraju 24b8545f9dSAswath Govindraju l3cache-sram@200000 { 25b8545f9dSAswath Govindraju reg = <0x200000 0x200000>; 26b8545f9dSAswath Govindraju }; 27b8545f9dSAswath Govindraju }; 28b8545f9dSAswath Govindraju 29b8545f9dSAswath Govindraju gic500: interrupt-controller@1800000 { 30b8545f9dSAswath Govindraju compatible = "arm,gic-v3"; 31b8545f9dSAswath Govindraju #address-cells = <2>; 32b8545f9dSAswath Govindraju #size-cells = <2>; 33b8545f9dSAswath Govindraju ranges; 34b8545f9dSAswath Govindraju #interrupt-cells = <3>; 35b8545f9dSAswath Govindraju interrupt-controller; 36*856216b7SMatt Ranostay reg = <0x00 0x01800000 0x00 0x100000>, /* GICD */ 37a9668037SNishanth Menon <0x00 0x01900000 0x00 0x100000>, /* GICR */ 38a9668037SNishanth Menon <0x00 0x6f000000 0x00 0x2000>, /* GICC */ 39a9668037SNishanth Menon <0x00 0x6f010000 0x00 0x1000>, /* GICH */ 40a9668037SNishanth Menon <0x00 0x6f020000 0x00 0x2000>; /* GICV */ 41b8545f9dSAswath Govindraju 42b8545f9dSAswath Govindraju /* vcpumntirq: virtual CPU interface maintenance interrupt */ 43b8545f9dSAswath Govindraju interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 44b8545f9dSAswath Govindraju 45b8545f9dSAswath Govindraju gic_its: msi-controller@1820000 { 46b8545f9dSAswath Govindraju compatible = "arm,gic-v3-its"; 47b8545f9dSAswath Govindraju reg = <0x00 0x01820000 0x00 0x10000>; 48b8545f9dSAswath Govindraju socionext,synquacer-pre-its = <0x1000000 0x400000>; 49b8545f9dSAswath Govindraju msi-controller; 50b8545f9dSAswath Govindraju #msi-cells = <1>; 51b8545f9dSAswath Govindraju }; 52b8545f9dSAswath Govindraju }; 53b8545f9dSAswath Govindraju 54b8545f9dSAswath Govindraju main_gpio_intr: interrupt-controller@a00000 { 55b8545f9dSAswath Govindraju compatible = "ti,sci-intr"; 56b8545f9dSAswath Govindraju reg = <0x00 0x00a00000 0x00 0x800>; 57b8545f9dSAswath Govindraju ti,intr-trigger-type = <1>; 58b8545f9dSAswath Govindraju interrupt-controller; 59b8545f9dSAswath Govindraju interrupt-parent = <&gic500>; 60b8545f9dSAswath Govindraju #interrupt-cells = <1>; 61b8545f9dSAswath Govindraju ti,sci = <&sms>; 62b8545f9dSAswath Govindraju ti,sci-dev-id = <148>; 63b8545f9dSAswath Govindraju ti,interrupt-ranges = <8 360 56>; 64b8545f9dSAswath Govindraju }; 65b8545f9dSAswath Govindraju 66b8545f9dSAswath Govindraju main_pmx0: pinctrl@11c000 { 67b8545f9dSAswath Govindraju compatible = "pinctrl-single"; 68b8545f9dSAswath Govindraju /* Proxy 0 addressing */ 69b8545f9dSAswath Govindraju reg = <0x0 0x11c000 0x0 0x120>; 70b8545f9dSAswath Govindraju #pinctrl-cells = <1>; 71b8545f9dSAswath Govindraju pinctrl-single,register-width = <32>; 72b8545f9dSAswath Govindraju pinctrl-single,function-mask = <0xffffffff>; 73b8545f9dSAswath Govindraju }; 74b8545f9dSAswath Govindraju 75b8545f9dSAswath Govindraju main_uart0: serial@2800000 { 76b8545f9dSAswath Govindraju compatible = "ti,j721e-uart", "ti,am654-uart"; 77b8545f9dSAswath Govindraju reg = <0x00 0x02800000 0x00 0x200>; 78b8545f9dSAswath Govindraju interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>; 79b8545f9dSAswath Govindraju current-speed = <115200>; 80b8545f9dSAswath Govindraju clocks = <&k3_clks 146 3>; 81b8545f9dSAswath Govindraju clock-names = "fclk"; 82b8545f9dSAswath Govindraju power-domains = <&k3_pds 146 TI_SCI_PD_EXCLUSIVE>; 83b8545f9dSAswath Govindraju }; 84b8545f9dSAswath Govindraju 85b8545f9dSAswath Govindraju main_uart1: serial@2810000 { 86b8545f9dSAswath Govindraju compatible = "ti,j721e-uart", "ti,am654-uart"; 87b8545f9dSAswath Govindraju reg = <0x00 0x02810000 0x00 0x200>; 88b8545f9dSAswath Govindraju interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>; 89b8545f9dSAswath Govindraju current-speed = <115200>; 90b8545f9dSAswath Govindraju clocks = <&k3_clks 350 3>; 91b8545f9dSAswath Govindraju clock-names = "fclk"; 92b8545f9dSAswath Govindraju power-domains = <&k3_pds 350 TI_SCI_PD_EXCLUSIVE>; 93b8545f9dSAswath Govindraju }; 94b8545f9dSAswath Govindraju 95b8545f9dSAswath Govindraju main_uart2: serial@2820000 { 96b8545f9dSAswath Govindraju compatible = "ti,j721e-uart", "ti,am654-uart"; 97b8545f9dSAswath Govindraju reg = <0x00 0x02820000 0x00 0x200>; 98b8545f9dSAswath Govindraju interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>; 99b8545f9dSAswath Govindraju current-speed = <115200>; 100b8545f9dSAswath Govindraju clocks = <&k3_clks 351 3>; 101b8545f9dSAswath Govindraju clock-names = "fclk"; 102b8545f9dSAswath Govindraju power-domains = <&k3_pds 351 TI_SCI_PD_EXCLUSIVE>; 103b8545f9dSAswath Govindraju }; 104b8545f9dSAswath Govindraju 105b8545f9dSAswath Govindraju main_uart3: serial@2830000 { 106b8545f9dSAswath Govindraju compatible = "ti,j721e-uart", "ti,am654-uart"; 107b8545f9dSAswath Govindraju reg = <0x00 0x02830000 0x00 0x200>; 108b8545f9dSAswath Govindraju interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>; 109b8545f9dSAswath Govindraju current-speed = <115200>; 110b8545f9dSAswath Govindraju clocks = <&k3_clks 352 3>; 111b8545f9dSAswath Govindraju clock-names = "fclk"; 112b8545f9dSAswath Govindraju power-domains = <&k3_pds 352 TI_SCI_PD_EXCLUSIVE>; 113b8545f9dSAswath Govindraju }; 114b8545f9dSAswath Govindraju 115b8545f9dSAswath Govindraju main_uart4: serial@2840000 { 116b8545f9dSAswath Govindraju compatible = "ti,j721e-uart", "ti,am654-uart"; 117b8545f9dSAswath Govindraju reg = <0x00 0x02840000 0x00 0x200>; 118b8545f9dSAswath Govindraju interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>; 119b8545f9dSAswath Govindraju current-speed = <115200>; 120b8545f9dSAswath Govindraju clocks = <&k3_clks 353 3>; 121b8545f9dSAswath Govindraju clock-names = "fclk"; 122b8545f9dSAswath Govindraju power-domains = <&k3_pds 353 TI_SCI_PD_EXCLUSIVE>; 123b8545f9dSAswath Govindraju }; 124b8545f9dSAswath Govindraju 125b8545f9dSAswath Govindraju main_uart5: serial@2850000 { 126b8545f9dSAswath Govindraju compatible = "ti,j721e-uart", "ti,am654-uart"; 127b8545f9dSAswath Govindraju reg = <0x00 0x02850000 0x00 0x200>; 128b8545f9dSAswath Govindraju interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>; 129b8545f9dSAswath Govindraju current-speed = <115200>; 130b8545f9dSAswath Govindraju clocks = <&k3_clks 354 3>; 131b8545f9dSAswath Govindraju clock-names = "fclk"; 132b8545f9dSAswath Govindraju power-domains = <&k3_pds 354 TI_SCI_PD_EXCLUSIVE>; 133b8545f9dSAswath Govindraju }; 134b8545f9dSAswath Govindraju 135b8545f9dSAswath Govindraju main_uart6: serial@2860000 { 136b8545f9dSAswath Govindraju compatible = "ti,j721e-uart", "ti,am654-uart"; 137b8545f9dSAswath Govindraju reg = <0x00 0x02860000 0x00 0x200>; 138b8545f9dSAswath Govindraju interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>; 139b8545f9dSAswath Govindraju current-speed = <115200>; 140b8545f9dSAswath Govindraju clocks = <&k3_clks 355 3>; 141b8545f9dSAswath Govindraju clock-names = "fclk"; 142b8545f9dSAswath Govindraju power-domains = <&k3_pds 355 TI_SCI_PD_EXCLUSIVE>; 143b8545f9dSAswath Govindraju }; 144b8545f9dSAswath Govindraju 145b8545f9dSAswath Govindraju main_uart7: serial@2870000 { 146b8545f9dSAswath Govindraju compatible = "ti,j721e-uart", "ti,am654-uart"; 147b8545f9dSAswath Govindraju reg = <0x00 0x02870000 0x00 0x200>; 148b8545f9dSAswath Govindraju interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>; 149b8545f9dSAswath Govindraju current-speed = <115200>; 150b8545f9dSAswath Govindraju clocks = <&k3_clks 356 3>; 151b8545f9dSAswath Govindraju clock-names = "fclk"; 152b8545f9dSAswath Govindraju power-domains = <&k3_pds 356 TI_SCI_PD_EXCLUSIVE>; 153b8545f9dSAswath Govindraju }; 154b8545f9dSAswath Govindraju 155b8545f9dSAswath Govindraju main_uart8: serial@2880000 { 156b8545f9dSAswath Govindraju compatible = "ti,j721e-uart", "ti,am654-uart"; 157b8545f9dSAswath Govindraju reg = <0x00 0x02880000 0x00 0x200>; 158b8545f9dSAswath Govindraju interrupts = <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>; 159b8545f9dSAswath Govindraju current-speed = <115200>; 160b8545f9dSAswath Govindraju clocks = <&k3_clks 357 3>; 161b8545f9dSAswath Govindraju clock-names = "fclk"; 162b8545f9dSAswath Govindraju power-domains = <&k3_pds 357 TI_SCI_PD_EXCLUSIVE>; 163b8545f9dSAswath Govindraju }; 164b8545f9dSAswath Govindraju 165b8545f9dSAswath Govindraju main_uart9: serial@2890000 { 166b8545f9dSAswath Govindraju compatible = "ti,j721e-uart", "ti,am654-uart"; 167b8545f9dSAswath Govindraju reg = <0x00 0x02890000 0x00 0x200>; 168b8545f9dSAswath Govindraju interrupts = <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>; 169b8545f9dSAswath Govindraju current-speed = <115200>; 170b8545f9dSAswath Govindraju clocks = <&k3_clks 358 3>; 171b8545f9dSAswath Govindraju clock-names = "fclk"; 172b8545f9dSAswath Govindraju power-domains = <&k3_pds 358 TI_SCI_PD_EXCLUSIVE>; 173b8545f9dSAswath Govindraju }; 174b8545f9dSAswath Govindraju 175b8545f9dSAswath Govindraju main_gpio0: gpio@600000 { 176b8545f9dSAswath Govindraju compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 177b8545f9dSAswath Govindraju reg = <0x00 0x00600000 0x00 0x100>; 178b8545f9dSAswath Govindraju gpio-controller; 179b8545f9dSAswath Govindraju #gpio-cells = <2>; 180b8545f9dSAswath Govindraju interrupt-parent = <&main_gpio_intr>; 181b8545f9dSAswath Govindraju interrupts = <145>, <146>, <147>, <148>, <149>; 182b8545f9dSAswath Govindraju interrupt-controller; 183b8545f9dSAswath Govindraju #interrupt-cells = <2>; 184b8545f9dSAswath Govindraju ti,ngpio = <66>; 185b8545f9dSAswath Govindraju ti,davinci-gpio-unbanked = <0>; 186b8545f9dSAswath Govindraju power-domains = <&k3_pds 111 TI_SCI_PD_EXCLUSIVE>; 187b8545f9dSAswath Govindraju clocks = <&k3_clks 111 0>; 188b8545f9dSAswath Govindraju clock-names = "gpio"; 189b8545f9dSAswath Govindraju }; 190b8545f9dSAswath Govindraju 191b8545f9dSAswath Govindraju main_gpio2: gpio@610000 { 192b8545f9dSAswath Govindraju compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 193b8545f9dSAswath Govindraju reg = <0x00 0x00610000 0x00 0x100>; 194b8545f9dSAswath Govindraju gpio-controller; 195b8545f9dSAswath Govindraju #gpio-cells = <2>; 196b8545f9dSAswath Govindraju interrupt-parent = <&main_gpio_intr>; 197b8545f9dSAswath Govindraju interrupts = <154>, <155>, <156>, <157>, <158>; 198b8545f9dSAswath Govindraju interrupt-controller; 199b8545f9dSAswath Govindraju #interrupt-cells = <2>; 200b8545f9dSAswath Govindraju ti,ngpio = <66>; 201b8545f9dSAswath Govindraju ti,davinci-gpio-unbanked = <0>; 202b8545f9dSAswath Govindraju power-domains = <&k3_pds 112 TI_SCI_PD_EXCLUSIVE>; 203b8545f9dSAswath Govindraju clocks = <&k3_clks 112 0>; 204b8545f9dSAswath Govindraju clock-names = "gpio"; 205b8545f9dSAswath Govindraju }; 206b8545f9dSAswath Govindraju 207b8545f9dSAswath Govindraju main_gpio4: gpio@620000 { 208b8545f9dSAswath Govindraju compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 209b8545f9dSAswath Govindraju reg = <0x00 0x00620000 0x00 0x100>; 210b8545f9dSAswath Govindraju gpio-controller; 211b8545f9dSAswath Govindraju #gpio-cells = <2>; 212b8545f9dSAswath Govindraju interrupt-parent = <&main_gpio_intr>; 213b8545f9dSAswath Govindraju interrupts = <163>, <164>, <165>, <166>, <167>; 214b8545f9dSAswath Govindraju interrupt-controller; 215b8545f9dSAswath Govindraju #interrupt-cells = <2>; 216b8545f9dSAswath Govindraju ti,ngpio = <66>; 217b8545f9dSAswath Govindraju ti,davinci-gpio-unbanked = <0>; 218b8545f9dSAswath Govindraju power-domains = <&k3_pds 113 TI_SCI_PD_EXCLUSIVE>; 219b8545f9dSAswath Govindraju clocks = <&k3_clks 113 0>; 220b8545f9dSAswath Govindraju clock-names = "gpio"; 221b8545f9dSAswath Govindraju }; 222b8545f9dSAswath Govindraju 223b8545f9dSAswath Govindraju main_gpio6: gpio@630000 { 224b8545f9dSAswath Govindraju compatible = "ti,j721e-gpio", "ti,keystone-gpio"; 225b8545f9dSAswath Govindraju reg = <0x00 0x00630000 0x00 0x100>; 226b8545f9dSAswath Govindraju gpio-controller; 227b8545f9dSAswath Govindraju #gpio-cells = <2>; 228b8545f9dSAswath Govindraju interrupt-parent = <&main_gpio_intr>; 229b8545f9dSAswath Govindraju interrupts = <172>, <173>, <174>, <175>, <176>; 230b8545f9dSAswath Govindraju interrupt-controller; 231b8545f9dSAswath Govindraju #interrupt-cells = <2>; 232b8545f9dSAswath Govindraju ti,ngpio = <66>; 233b8545f9dSAswath Govindraju ti,davinci-gpio-unbanked = <0>; 234b8545f9dSAswath Govindraju power-domains = <&k3_pds 114 TI_SCI_PD_EXCLUSIVE>; 235b8545f9dSAswath Govindraju clocks = <&k3_clks 114 0>; 236b8545f9dSAswath Govindraju clock-names = "gpio"; 237b8545f9dSAswath Govindraju }; 238b8545f9dSAswath Govindraju 239b8545f9dSAswath Govindraju main_i2c0: i2c@2000000 { 240b8545f9dSAswath Govindraju compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 241b8545f9dSAswath Govindraju reg = <0x00 0x02000000 0x00 0x100>; 242b8545f9dSAswath Govindraju interrupts = <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>; 243b8545f9dSAswath Govindraju #address-cells = <1>; 244b8545f9dSAswath Govindraju #size-cells = <0>; 245b8545f9dSAswath Govindraju clocks = <&k3_clks 214 1>; 246b8545f9dSAswath Govindraju clock-names = "fck"; 247b8545f9dSAswath Govindraju power-domains = <&k3_pds 214 TI_SCI_PD_EXCLUSIVE>; 248b8545f9dSAswath Govindraju }; 249b8545f9dSAswath Govindraju 250b8545f9dSAswath Govindraju main_i2c1: i2c@2010000 { 251b8545f9dSAswath Govindraju compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 252b8545f9dSAswath Govindraju reg = <0x00 0x02010000 0x00 0x100>; 253b8545f9dSAswath Govindraju interrupts = <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>; 254b8545f9dSAswath Govindraju #address-cells = <1>; 255b8545f9dSAswath Govindraju #size-cells = <0>; 256b8545f9dSAswath Govindraju clocks = <&k3_clks 215 1>; 257b8545f9dSAswath Govindraju clock-names = "fck"; 258b8545f9dSAswath Govindraju power-domains = <&k3_pds 215 TI_SCI_PD_EXCLUSIVE>; 259b8545f9dSAswath Govindraju }; 260b8545f9dSAswath Govindraju 261b8545f9dSAswath Govindraju main_i2c2: i2c@2020000 { 262b8545f9dSAswath Govindraju compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 263b8545f9dSAswath Govindraju reg = <0x00 0x02020000 0x00 0x100>; 264b8545f9dSAswath Govindraju interrupts = <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>; 265b8545f9dSAswath Govindraju #address-cells = <1>; 266b8545f9dSAswath Govindraju #size-cells = <0>; 267b8545f9dSAswath Govindraju clocks = <&k3_clks 216 1>; 268b8545f9dSAswath Govindraju clock-names = "fck"; 269b8545f9dSAswath Govindraju power-domains = <&k3_pds 216 TI_SCI_PD_EXCLUSIVE>; 270b8545f9dSAswath Govindraju }; 271b8545f9dSAswath Govindraju 272b8545f9dSAswath Govindraju main_i2c3: i2c@2030000 { 273b8545f9dSAswath Govindraju compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 274b8545f9dSAswath Govindraju reg = <0x00 0x02030000 0x00 0x100>; 275b8545f9dSAswath Govindraju interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>; 276b8545f9dSAswath Govindraju #address-cells = <1>; 277b8545f9dSAswath Govindraju #size-cells = <0>; 278b8545f9dSAswath Govindraju clocks = <&k3_clks 217 1>; 279b8545f9dSAswath Govindraju clock-names = "fck"; 280b8545f9dSAswath Govindraju power-domains = <&k3_pds 217 TI_SCI_PD_EXCLUSIVE>; 281b8545f9dSAswath Govindraju }; 282b8545f9dSAswath Govindraju 283b8545f9dSAswath Govindraju main_i2c4: i2c@2040000 { 284b8545f9dSAswath Govindraju compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 285b8545f9dSAswath Govindraju reg = <0x00 0x02040000 0x00 0x100>; 286b8545f9dSAswath Govindraju interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>; 287b8545f9dSAswath Govindraju #address-cells = <1>; 288b8545f9dSAswath Govindraju #size-cells = <0>; 289b8545f9dSAswath Govindraju clocks = <&k3_clks 218 1>; 290b8545f9dSAswath Govindraju clock-names = "fck"; 291b8545f9dSAswath Govindraju power-domains = <&k3_pds 218 TI_SCI_PD_EXCLUSIVE>; 292b8545f9dSAswath Govindraju }; 293b8545f9dSAswath Govindraju 294b8545f9dSAswath Govindraju main_i2c5: i2c@2050000 { 295b8545f9dSAswath Govindraju compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 296b8545f9dSAswath Govindraju reg = <0x00 0x02050000 0x00 0x100>; 297b8545f9dSAswath Govindraju interrupts = <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>; 298b8545f9dSAswath Govindraju #address-cells = <1>; 299b8545f9dSAswath Govindraju #size-cells = <0>; 300b8545f9dSAswath Govindraju clocks = <&k3_clks 219 1>; 301b8545f9dSAswath Govindraju clock-names = "fck"; 302b8545f9dSAswath Govindraju power-domains = <&k3_pds 219 TI_SCI_PD_EXCLUSIVE>; 303b8545f9dSAswath Govindraju }; 304b8545f9dSAswath Govindraju 305b8545f9dSAswath Govindraju main_i2c6: i2c@2060000 { 306b8545f9dSAswath Govindraju compatible = "ti,j721e-i2c", "ti,omap4-i2c"; 307b8545f9dSAswath Govindraju reg = <0x00 0x02060000 0x00 0x100>; 308b8545f9dSAswath Govindraju interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>; 309b8545f9dSAswath Govindraju #address-cells = <1>; 310b8545f9dSAswath Govindraju #size-cells = <0>; 311b8545f9dSAswath Govindraju clocks = <&k3_clks 220 1>; 312b8545f9dSAswath Govindraju clock-names = "fck"; 313b8545f9dSAswath Govindraju power-domains = <&k3_pds 220 TI_SCI_PD_EXCLUSIVE>; 314b8545f9dSAswath Govindraju }; 315b8545f9dSAswath Govindraju 316b8545f9dSAswath Govindraju main_sdhci0: mmc@4f80000 { 317b8545f9dSAswath Govindraju compatible = "ti,j721e-sdhci-8bit"; 318b8545f9dSAswath Govindraju reg = <0x00 0x04f80000 0x00 0x1000>, 319b8545f9dSAswath Govindraju <0x00 0x04f88000 0x00 0x400>; 320b8545f9dSAswath Govindraju interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 321b8545f9dSAswath Govindraju power-domains = <&k3_pds 98 TI_SCI_PD_EXCLUSIVE>; 322b8545f9dSAswath Govindraju clocks = <&k3_clks 98 7>, <&k3_clks 98 1>; 323b8545f9dSAswath Govindraju clock-names = "clk_ahb", "clk_xin"; 324b8545f9dSAswath Govindraju assigned-clocks = <&k3_clks 98 1>; 325b8545f9dSAswath Govindraju assigned-clock-parents = <&k3_clks 98 2>; 326b8545f9dSAswath Govindraju bus-width = <8>; 327b8545f9dSAswath Govindraju ti,otap-del-sel-legacy = <0x0>; 328b8545f9dSAswath Govindraju ti,otap-del-sel-mmc-hs = <0x0>; 329b8545f9dSAswath Govindraju ti,otap-del-sel-ddr52 = <0x6>; 330b8545f9dSAswath Govindraju ti,otap-del-sel-hs200 = <0x8>; 331b8545f9dSAswath Govindraju ti,otap-del-sel-hs400 = <0x5>; 332b8545f9dSAswath Govindraju ti,itap-del-sel-legacy = <0x10>; 333b8545f9dSAswath Govindraju ti,itap-del-sel-mmc-hs = <0xa>; 334b8545f9dSAswath Govindraju ti,strobe-sel = <0x77>; 335b8545f9dSAswath Govindraju ti,clkbuf-sel = <0x7>; 336b8545f9dSAswath Govindraju ti,trm-icp = <0x8>; 337b8545f9dSAswath Govindraju mmc-ddr-1_8v; 338b8545f9dSAswath Govindraju mmc-hs200-1_8v; 339b8545f9dSAswath Govindraju mmc-hs400-1_8v; 340b8545f9dSAswath Govindraju dma-coherent; 341b8545f9dSAswath Govindraju }; 342b8545f9dSAswath Govindraju 343b8545f9dSAswath Govindraju main_sdhci1: mmc@4fb0000 { 344b8545f9dSAswath Govindraju compatible = "ti,j721e-sdhci-4bit"; 345b8545f9dSAswath Govindraju reg = <0x00 0x04fb0000 0x00 0x1000>, 346b8545f9dSAswath Govindraju <0x00 0x04fb8000 0x00 0x400>; 347b8545f9dSAswath Govindraju interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 348b8545f9dSAswath Govindraju power-domains = <&k3_pds 99 TI_SCI_PD_EXCLUSIVE>; 349b8545f9dSAswath Govindraju clocks = <&k3_clks 99 8>, <&k3_clks 99 1>; 350b8545f9dSAswath Govindraju clock-names = "clk_ahb", "clk_xin"; 351b8545f9dSAswath Govindraju assigned-clocks = <&k3_clks 99 1>; 352b8545f9dSAswath Govindraju assigned-clock-parents = <&k3_clks 99 2>; 353b8545f9dSAswath Govindraju bus-width = <4>; 354b8545f9dSAswath Govindraju ti,otap-del-sel-legacy = <0x0>; 355b8545f9dSAswath Govindraju ti,otap-del-sel-sd-hs = <0x0>; 356b8545f9dSAswath Govindraju ti,otap-del-sel-sdr12 = <0xf>; 357b8545f9dSAswath Govindraju ti,otap-del-sel-sdr25 = <0xf>; 358b8545f9dSAswath Govindraju ti,otap-del-sel-sdr50 = <0xc>; 359b8545f9dSAswath Govindraju ti,otap-del-sel-sdr104 = <0x5>; 360b8545f9dSAswath Govindraju ti,otap-del-sel-ddr50 = <0xc>; 361b8545f9dSAswath Govindraju ti,itap-del-sel-legacy = <0x0>; 362b8545f9dSAswath Govindraju ti,itap-del-sel-sd-hs = <0x0>; 363b8545f9dSAswath Govindraju ti,itap-del-sel-sdr12 = <0x0>; 364b8545f9dSAswath Govindraju ti,itap-del-sel-sdr25 = <0x0>; 365b8545f9dSAswath Govindraju ti,clkbuf-sel = <0x7>; 366b8545f9dSAswath Govindraju ti,trm-icp = <0x8>; 367b8545f9dSAswath Govindraju dma-coherent; 368b8545f9dSAswath Govindraju /* Masking support for SDR104 capability */ 369b8545f9dSAswath Govindraju sdhci-caps-mask = <0x00000003 0x00000000>; 370b8545f9dSAswath Govindraju }; 371b8545f9dSAswath Govindraju 372b8545f9dSAswath Govindraju main_navss: bus@30000000 { 373b8545f9dSAswath Govindraju compatible = "simple-mfd"; 374b8545f9dSAswath Govindraju #address-cells = <2>; 375b8545f9dSAswath Govindraju #size-cells = <2>; 376b8545f9dSAswath Govindraju ranges = <0x00 0x30000000 0x00 0x30000000 0x00 0x0c400000>; 377b8545f9dSAswath Govindraju ti,sci-dev-id = <224>; 378b8545f9dSAswath Govindraju dma-coherent; 379b8545f9dSAswath Govindraju dma-ranges; 380b8545f9dSAswath Govindraju 381b8545f9dSAswath Govindraju main_navss_intr: interrupt-controller@310e0000 { 382b8545f9dSAswath Govindraju compatible = "ti,sci-intr"; 383b8545f9dSAswath Govindraju reg = <0x00 0x310e0000 0x00 0x4000>; 384b8545f9dSAswath Govindraju ti,intr-trigger-type = <4>; 385b8545f9dSAswath Govindraju interrupt-controller; 386b8545f9dSAswath Govindraju interrupt-parent = <&gic500>; 387b8545f9dSAswath Govindraju #interrupt-cells = <1>; 388b8545f9dSAswath Govindraju ti,sci = <&sms>; 389b8545f9dSAswath Govindraju ti,sci-dev-id = <227>; 390b8545f9dSAswath Govindraju ti,interrupt-ranges = <0 64 64>, 391b8545f9dSAswath Govindraju <64 448 64>, 392b8545f9dSAswath Govindraju <128 672 64>; 393b8545f9dSAswath Govindraju }; 394b8545f9dSAswath Govindraju 395b8545f9dSAswath Govindraju main_udmass_inta: msi-controller@33d00000 { 396b8545f9dSAswath Govindraju compatible = "ti,sci-inta"; 397b8545f9dSAswath Govindraju reg = <0x00 0x33d00000 0x00 0x100000>; 398b8545f9dSAswath Govindraju interrupt-controller; 399b8545f9dSAswath Govindraju #interrupt-cells = <0>; 400b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 401b8545f9dSAswath Govindraju msi-controller; 402b8545f9dSAswath Govindraju ti,sci = <&sms>; 403b8545f9dSAswath Govindraju ti,sci-dev-id = <265>; 404b8545f9dSAswath Govindraju ti,interrupt-ranges = <0 0 256>; 405b8545f9dSAswath Govindraju }; 406b8545f9dSAswath Govindraju 407b8545f9dSAswath Govindraju secure_proxy_main: mailbox@32c00000 { 408b8545f9dSAswath Govindraju compatible = "ti,am654-secure-proxy"; 409b8545f9dSAswath Govindraju #mbox-cells = <1>; 410b8545f9dSAswath Govindraju reg-names = "target_data", "rt", "scfg"; 411b8545f9dSAswath Govindraju reg = <0x00 0x32c00000 0x00 0x100000>, 412b8545f9dSAswath Govindraju <0x00 0x32400000 0x00 0x100000>, 413b8545f9dSAswath Govindraju <0x00 0x32800000 0x00 0x100000>; 414b8545f9dSAswath Govindraju interrupt-names = "rx_011"; 415b8545f9dSAswath Govindraju interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 416b8545f9dSAswath Govindraju }; 417b8545f9dSAswath Govindraju 418b8545f9dSAswath Govindraju hwspinlock: spinlock@30e00000 { 419b8545f9dSAswath Govindraju compatible = "ti,am654-hwspinlock"; 420b8545f9dSAswath Govindraju reg = <0x00 0x30e00000 0x00 0x1000>; 421b8545f9dSAswath Govindraju #hwlock-cells = <1>; 422b8545f9dSAswath Govindraju }; 423b8545f9dSAswath Govindraju 424b8545f9dSAswath Govindraju mailbox0_cluster0: mailbox@31f80000 { 425b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 426b8545f9dSAswath Govindraju reg = <0x00 0x31f80000 0x00 0x200>; 427b8545f9dSAswath Govindraju #mbox-cells = <1>; 428b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 429b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 430b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 431b8545f9dSAswath Govindraju }; 432b8545f9dSAswath Govindraju 433b8545f9dSAswath Govindraju mailbox0_cluster1: mailbox@31f81000 { 434b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 435b8545f9dSAswath Govindraju reg = <0x00 0x31f81000 0x00 0x200>; 436b8545f9dSAswath Govindraju #mbox-cells = <1>; 437b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 438b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 439b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 440b8545f9dSAswath Govindraju }; 441b8545f9dSAswath Govindraju 442b8545f9dSAswath Govindraju mailbox0_cluster2: mailbox@31f82000 { 443b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 444b8545f9dSAswath Govindraju reg = <0x00 0x31f82000 0x00 0x200>; 445b8545f9dSAswath Govindraju #mbox-cells = <1>; 446b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 447b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 448b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 449b8545f9dSAswath Govindraju }; 450b8545f9dSAswath Govindraju 451b8545f9dSAswath Govindraju mailbox0_cluster3: mailbox@31f83000 { 452b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 453b8545f9dSAswath Govindraju reg = <0x00 0x31f83000 0x00 0x200>; 454b8545f9dSAswath Govindraju #mbox-cells = <1>; 455b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 456b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 457b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 458b8545f9dSAswath Govindraju }; 459b8545f9dSAswath Govindraju 460b8545f9dSAswath Govindraju mailbox0_cluster4: mailbox@31f84000 { 461b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 462b8545f9dSAswath Govindraju reg = <0x00 0x31f84000 0x00 0x200>; 463b8545f9dSAswath Govindraju #mbox-cells = <1>; 464b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 465b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 466b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 467b8545f9dSAswath Govindraju }; 468b8545f9dSAswath Govindraju 469b8545f9dSAswath Govindraju mailbox0_cluster5: mailbox@31f85000 { 470b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 471b8545f9dSAswath Govindraju reg = <0x00 0x31f85000 0x00 0x200>; 472b8545f9dSAswath Govindraju #mbox-cells = <1>; 473b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 474b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 475b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 476b8545f9dSAswath Govindraju }; 477b8545f9dSAswath Govindraju 478b8545f9dSAswath Govindraju mailbox0_cluster6: mailbox@31f86000 { 479b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 480b8545f9dSAswath Govindraju reg = <0x00 0x31f86000 0x00 0x200>; 481b8545f9dSAswath Govindraju #mbox-cells = <1>; 482b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 483b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 484b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 485b8545f9dSAswath Govindraju }; 486b8545f9dSAswath Govindraju 487b8545f9dSAswath Govindraju mailbox0_cluster7: mailbox@31f87000 { 488b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 489b8545f9dSAswath Govindraju reg = <0x00 0x31f87000 0x00 0x200>; 490b8545f9dSAswath Govindraju #mbox-cells = <1>; 491b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 492b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 493b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 494b8545f9dSAswath Govindraju }; 495b8545f9dSAswath Govindraju 496b8545f9dSAswath Govindraju mailbox0_cluster8: mailbox@31f88000 { 497b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 498b8545f9dSAswath Govindraju reg = <0x00 0x31f88000 0x00 0x200>; 499b8545f9dSAswath Govindraju #mbox-cells = <1>; 500b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 501b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 502b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 503b8545f9dSAswath Govindraju }; 504b8545f9dSAswath Govindraju 505b8545f9dSAswath Govindraju mailbox0_cluster9: mailbox@31f89000 { 506b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 507b8545f9dSAswath Govindraju reg = <0x00 0x31f89000 0x00 0x200>; 508b8545f9dSAswath Govindraju #mbox-cells = <1>; 509b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 510b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 511b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 512b8545f9dSAswath Govindraju }; 513b8545f9dSAswath Govindraju 514b8545f9dSAswath Govindraju mailbox0_cluster10: mailbox@31f8a000 { 515b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 516b8545f9dSAswath Govindraju reg = <0x00 0x31f8a000 0x00 0x200>; 517b8545f9dSAswath Govindraju #mbox-cells = <1>; 518b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 519b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 520b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 521b8545f9dSAswath Govindraju }; 522b8545f9dSAswath Govindraju 523b8545f9dSAswath Govindraju mailbox0_cluster11: mailbox@31f8b000 { 524b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 525b8545f9dSAswath Govindraju reg = <0x00 0x31f8b000 0x00 0x200>; 526b8545f9dSAswath Govindraju #mbox-cells = <1>; 527b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 528b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 529b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 530b8545f9dSAswath Govindraju }; 531b8545f9dSAswath Govindraju 532b8545f9dSAswath Govindraju mailbox1_cluster0: mailbox@31f90000 { 533b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 534b8545f9dSAswath Govindraju reg = <0x00 0x31f90000 0x00 0x200>; 535b8545f9dSAswath Govindraju #mbox-cells = <1>; 536b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 537b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 538b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 539b8545f9dSAswath Govindraju }; 540b8545f9dSAswath Govindraju 541b8545f9dSAswath Govindraju mailbox1_cluster1: mailbox@31f91000 { 542b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 543b8545f9dSAswath Govindraju reg = <0x00 0x31f91000 0x00 0x200>; 544b8545f9dSAswath Govindraju #mbox-cells = <1>; 545b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 546b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 547b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 548b8545f9dSAswath Govindraju }; 549b8545f9dSAswath Govindraju 550b8545f9dSAswath Govindraju mailbox1_cluster2: mailbox@31f92000 { 551b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 552b8545f9dSAswath Govindraju reg = <0x00 0x31f92000 0x00 0x200>; 553b8545f9dSAswath Govindraju #mbox-cells = <1>; 554b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 555b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 556b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 557b8545f9dSAswath Govindraju }; 558b8545f9dSAswath Govindraju 559b8545f9dSAswath Govindraju mailbox1_cluster3: mailbox@31f93000 { 560b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 561b8545f9dSAswath Govindraju reg = <0x00 0x31f93000 0x00 0x200>; 562b8545f9dSAswath Govindraju #mbox-cells = <1>; 563b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 564b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 565b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 566b8545f9dSAswath Govindraju }; 567b8545f9dSAswath Govindraju 568b8545f9dSAswath Govindraju mailbox1_cluster4: mailbox@31f94000 { 569b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 570b8545f9dSAswath Govindraju reg = <0x00 0x31f94000 0x00 0x200>; 571b8545f9dSAswath Govindraju #mbox-cells = <1>; 572b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 573b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 574b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 575b8545f9dSAswath Govindraju }; 576b8545f9dSAswath Govindraju 577b8545f9dSAswath Govindraju mailbox1_cluster5: mailbox@31f95000 { 578b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 579b8545f9dSAswath Govindraju reg = <0x00 0x31f95000 0x00 0x200>; 580b8545f9dSAswath Govindraju #mbox-cells = <1>; 581b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 582b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 583b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 584b8545f9dSAswath Govindraju }; 585b8545f9dSAswath Govindraju 586b8545f9dSAswath Govindraju mailbox1_cluster6: mailbox@31f96000 { 587b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 588b8545f9dSAswath Govindraju reg = <0x00 0x31f96000 0x00 0x200>; 589b8545f9dSAswath Govindraju #mbox-cells = <1>; 590b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 591b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 592b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 593b8545f9dSAswath Govindraju }; 594b8545f9dSAswath Govindraju 595b8545f9dSAswath Govindraju mailbox1_cluster7: mailbox@31f97000 { 596b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 597b8545f9dSAswath Govindraju reg = <0x00 0x31f97000 0x00 0x200>; 598b8545f9dSAswath Govindraju #mbox-cells = <1>; 599b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 600b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 601b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 602b8545f9dSAswath Govindraju }; 603b8545f9dSAswath Govindraju 604b8545f9dSAswath Govindraju mailbox1_cluster8: mailbox@31f98000 { 605b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 606b8545f9dSAswath Govindraju reg = <0x00 0x31f98000 0x00 0x200>; 607b8545f9dSAswath Govindraju #mbox-cells = <1>; 608b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 609b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 610b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 611b8545f9dSAswath Govindraju }; 612b8545f9dSAswath Govindraju 613b8545f9dSAswath Govindraju mailbox1_cluster9: mailbox@31f99000 { 614b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 615b8545f9dSAswath Govindraju reg = <0x00 0x31f99000 0x00 0x200>; 616b8545f9dSAswath Govindraju #mbox-cells = <1>; 617b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 618b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 619b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 620b8545f9dSAswath Govindraju }; 621b8545f9dSAswath Govindraju 622b8545f9dSAswath Govindraju mailbox1_cluster10: mailbox@31f9a000 { 623b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 624b8545f9dSAswath Govindraju reg = <0x00 0x31f9a000 0x00 0x200>; 625b8545f9dSAswath Govindraju #mbox-cells = <1>; 626b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 627b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 628b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 629b8545f9dSAswath Govindraju }; 630b8545f9dSAswath Govindraju 631b8545f9dSAswath Govindraju mailbox1_cluster11: mailbox@31f9b000 { 632b8545f9dSAswath Govindraju compatible = "ti,am654-mailbox"; 633b8545f9dSAswath Govindraju reg = <0x00 0x31f9b000 0x00 0x200>; 634b8545f9dSAswath Govindraju #mbox-cells = <1>; 635b8545f9dSAswath Govindraju ti,mbox-num-users = <4>; 636b8545f9dSAswath Govindraju ti,mbox-num-fifos = <16>; 637b8545f9dSAswath Govindraju interrupt-parent = <&main_navss_intr>; 638b8545f9dSAswath Govindraju }; 639b8545f9dSAswath Govindraju 640b8545f9dSAswath Govindraju main_ringacc: ringacc@3c000000 { 641b8545f9dSAswath Govindraju compatible = "ti,am654-navss-ringacc"; 642b8545f9dSAswath Govindraju reg = <0x0 0x3c000000 0x0 0x400000>, 643b8545f9dSAswath Govindraju <0x0 0x38000000 0x0 0x400000>, 644b8545f9dSAswath Govindraju <0x0 0x31120000 0x0 0x100>, 645b8545f9dSAswath Govindraju <0x0 0x33000000 0x0 0x40000>; 646b8545f9dSAswath Govindraju reg-names = "rt", "fifos", "proxy_gcfg", "proxy_target"; 647b8545f9dSAswath Govindraju ti,num-rings = <1024>; 648b8545f9dSAswath Govindraju ti,sci-rm-range-gp-rings = <0x1>; 649b8545f9dSAswath Govindraju ti,sci = <&sms>; 650b8545f9dSAswath Govindraju ti,sci-dev-id = <259>; 651b8545f9dSAswath Govindraju msi-parent = <&main_udmass_inta>; 652b8545f9dSAswath Govindraju }; 653b8545f9dSAswath Govindraju 654b8545f9dSAswath Govindraju main_udmap: dma-controller@31150000 { 655b8545f9dSAswath Govindraju compatible = "ti,j721e-navss-main-udmap"; 656b8545f9dSAswath Govindraju reg = <0x0 0x31150000 0x0 0x100>, 657b8545f9dSAswath Govindraju <0x0 0x34000000 0x0 0x80000>, 658b8545f9dSAswath Govindraju <0x0 0x35000000 0x0 0x200000>; 659b8545f9dSAswath Govindraju reg-names = "gcfg", "rchanrt", "tchanrt"; 660b8545f9dSAswath Govindraju msi-parent = <&main_udmass_inta>; 661b8545f9dSAswath Govindraju #dma-cells = <1>; 662b8545f9dSAswath Govindraju 663b8545f9dSAswath Govindraju ti,sci = <&sms>; 664b8545f9dSAswath Govindraju ti,sci-dev-id = <263>; 665b8545f9dSAswath Govindraju ti,ringacc = <&main_ringacc>; 666b8545f9dSAswath Govindraju 667b8545f9dSAswath Govindraju ti,sci-rm-range-tchan = <0x0d>, /* TX_CHAN */ 668b8545f9dSAswath Govindraju <0x0f>, /* TX_HCHAN */ 669b8545f9dSAswath Govindraju <0x10>; /* TX_UHCHAN */ 670b8545f9dSAswath Govindraju ti,sci-rm-range-rchan = <0x0a>, /* RX_CHAN */ 671b8545f9dSAswath Govindraju <0x0b>, /* RX_HCHAN */ 672b8545f9dSAswath Govindraju <0x0c>; /* RX_UHCHAN */ 673b8545f9dSAswath Govindraju ti,sci-rm-range-rflow = <0x00>; /* GP RFLOW */ 674b8545f9dSAswath Govindraju }; 675b8545f9dSAswath Govindraju 676b8545f9dSAswath Govindraju cpts@310d0000 { 677b8545f9dSAswath Govindraju compatible = "ti,j721e-cpts"; 678b8545f9dSAswath Govindraju reg = <0x0 0x310d0000 0x0 0x400>; 679b8545f9dSAswath Govindraju reg-names = "cpts"; 680b8545f9dSAswath Govindraju clocks = <&k3_clks 226 5>; 681b8545f9dSAswath Govindraju clock-names = "cpts"; 682b8545f9dSAswath Govindraju interrupts-extended = <&main_navss_intr 391>; 683b8545f9dSAswath Govindraju interrupt-names = "cpts"; 684b8545f9dSAswath Govindraju ti,cpts-periodic-outputs = <6>; 685b8545f9dSAswath Govindraju ti,cpts-ext-ts-inputs = <8>; 686b8545f9dSAswath Govindraju }; 687b8545f9dSAswath Govindraju }; 688b8545f9dSAswath Govindraju 689b8545f9dSAswath Govindraju main_mcan0: can@2701000 { 690b8545f9dSAswath Govindraju compatible = "bosch,m_can"; 691b8545f9dSAswath Govindraju reg = <0x00 0x02701000 0x00 0x200>, 692b8545f9dSAswath Govindraju <0x00 0x02708000 0x00 0x8000>; 693b8545f9dSAswath Govindraju reg-names = "m_can", "message_ram"; 694b8545f9dSAswath Govindraju power-domains = <&k3_pds 182 TI_SCI_PD_EXCLUSIVE>; 695b8545f9dSAswath Govindraju clocks = <&k3_clks 182 0>, <&k3_clks 182 1>; 696b8545f9dSAswath Govindraju clock-names = "hclk", "cclk"; 697b8545f9dSAswath Govindraju interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 698b8545f9dSAswath Govindraju <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>; 699b8545f9dSAswath Govindraju interrupt-names = "int0", "int1"; 700b8545f9dSAswath Govindraju bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 701b8545f9dSAswath Govindraju }; 702b8545f9dSAswath Govindraju 703b8545f9dSAswath Govindraju main_mcan1: can@2711000 { 704b8545f9dSAswath Govindraju compatible = "bosch,m_can"; 705b8545f9dSAswath Govindraju reg = <0x00 0x02711000 0x00 0x200>, 706b8545f9dSAswath Govindraju <0x00 0x02718000 0x00 0x8000>; 707b8545f9dSAswath Govindraju reg-names = "m_can", "message_ram"; 708b8545f9dSAswath Govindraju power-domains = <&k3_pds 183 TI_SCI_PD_EXCLUSIVE>; 709b8545f9dSAswath Govindraju clocks = <&k3_clks 183 0>, <&k3_clks 183 1>; 710b8545f9dSAswath Govindraju clock-names = "hclk", "cclk"; 711b8545f9dSAswath Govindraju interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>, 712b8545f9dSAswath Govindraju <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>; 713b8545f9dSAswath Govindraju interrupt-names = "int0", "int1"; 714b8545f9dSAswath Govindraju bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 715b8545f9dSAswath Govindraju }; 716b8545f9dSAswath Govindraju 717b8545f9dSAswath Govindraju main_mcan2: can@2721000 { 718b8545f9dSAswath Govindraju compatible = "bosch,m_can"; 719b8545f9dSAswath Govindraju reg = <0x00 0x02721000 0x00 0x200>, 720b8545f9dSAswath Govindraju <0x00 0x02728000 0x00 0x8000>; 721b8545f9dSAswath Govindraju reg-names = "m_can", "message_ram"; 722b8545f9dSAswath Govindraju power-domains = <&k3_pds 184 TI_SCI_PD_EXCLUSIVE>; 723b8545f9dSAswath Govindraju clocks = <&k3_clks 184 0>, <&k3_clks 184 1>; 724b8545f9dSAswath Govindraju clock-names = "hclk", "cclk"; 725b8545f9dSAswath Govindraju interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>, 726b8545f9dSAswath Govindraju <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>; 727b8545f9dSAswath Govindraju interrupt-names = "int0", "int1"; 728b8545f9dSAswath Govindraju bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 729b8545f9dSAswath Govindraju }; 730b8545f9dSAswath Govindraju 731b8545f9dSAswath Govindraju main_mcan3: can@2731000 { 732b8545f9dSAswath Govindraju compatible = "bosch,m_can"; 733b8545f9dSAswath Govindraju reg = <0x00 0x02731000 0x00 0x200>, 734b8545f9dSAswath Govindraju <0x00 0x02738000 0x00 0x8000>; 735b8545f9dSAswath Govindraju reg-names = "m_can", "message_ram"; 736b8545f9dSAswath Govindraju power-domains = <&k3_pds 185 TI_SCI_PD_EXCLUSIVE>; 737b8545f9dSAswath Govindraju clocks = <&k3_clks 185 0>, <&k3_clks 185 1>; 738b8545f9dSAswath Govindraju clock-names = "hclk", "cclk"; 739b8545f9dSAswath Govindraju interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>, 740b8545f9dSAswath Govindraju <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>; 741b8545f9dSAswath Govindraju interrupt-names = "int0", "int1"; 742b8545f9dSAswath Govindraju bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 743b8545f9dSAswath Govindraju }; 744b8545f9dSAswath Govindraju 745b8545f9dSAswath Govindraju main_mcan4: can@2741000 { 746b8545f9dSAswath Govindraju compatible = "bosch,m_can"; 747b8545f9dSAswath Govindraju reg = <0x00 0x02741000 0x00 0x200>, 748b8545f9dSAswath Govindraju <0x00 0x02748000 0x00 0x8000>; 749b8545f9dSAswath Govindraju reg-names = "m_can", "message_ram"; 750b8545f9dSAswath Govindraju power-domains = <&k3_pds 186 TI_SCI_PD_EXCLUSIVE>; 751b8545f9dSAswath Govindraju clocks = <&k3_clks 186 0>, <&k3_clks 186 1>; 752b8545f9dSAswath Govindraju clock-names = "hclk", "cclk"; 753b8545f9dSAswath Govindraju interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, 754b8545f9dSAswath Govindraju <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>; 755b8545f9dSAswath Govindraju interrupt-names = "int0", "int1"; 756b8545f9dSAswath Govindraju bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 757b8545f9dSAswath Govindraju }; 758b8545f9dSAswath Govindraju 759b8545f9dSAswath Govindraju main_mcan5: can@2751000 { 760b8545f9dSAswath Govindraju compatible = "bosch,m_can"; 761b8545f9dSAswath Govindraju reg = <0x00 0x02751000 0x00 0x200>, 762b8545f9dSAswath Govindraju <0x00 0x02758000 0x00 0x8000>; 763b8545f9dSAswath Govindraju reg-names = "m_can", "message_ram"; 764b8545f9dSAswath Govindraju power-domains = <&k3_pds 187 TI_SCI_PD_EXCLUSIVE>; 765b8545f9dSAswath Govindraju clocks = <&k3_clks 187 0>, <&k3_clks 187 1>; 766b8545f9dSAswath Govindraju clock-names = "hclk", "cclk"; 767b8545f9dSAswath Govindraju interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>, 768b8545f9dSAswath Govindraju <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>; 769b8545f9dSAswath Govindraju interrupt-names = "int0", "int1"; 770b8545f9dSAswath Govindraju bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 771b8545f9dSAswath Govindraju }; 772b8545f9dSAswath Govindraju 773b8545f9dSAswath Govindraju main_mcan6: can@2761000 { 774b8545f9dSAswath Govindraju compatible = "bosch,m_can"; 775b8545f9dSAswath Govindraju reg = <0x00 0x02761000 0x00 0x200>, 776b8545f9dSAswath Govindraju <0x00 0x02768000 0x00 0x8000>; 777b8545f9dSAswath Govindraju reg-names = "m_can", "message_ram"; 778b8545f9dSAswath Govindraju power-domains = <&k3_pds 188 TI_SCI_PD_EXCLUSIVE>; 779b8545f9dSAswath Govindraju clocks = <&k3_clks 188 0>, <&k3_clks 188 1>; 780b8545f9dSAswath Govindraju clock-names = "hclk", "cclk"; 781b8545f9dSAswath Govindraju interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 782b8545f9dSAswath Govindraju <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 783b8545f9dSAswath Govindraju interrupt-names = "int0", "int1"; 784b8545f9dSAswath Govindraju bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 785b8545f9dSAswath Govindraju }; 786b8545f9dSAswath Govindraju 787b8545f9dSAswath Govindraju main_mcan7: can@2771000 { 788b8545f9dSAswath Govindraju compatible = "bosch,m_can"; 789b8545f9dSAswath Govindraju reg = <0x00 0x02771000 0x00 0x200>, 790b8545f9dSAswath Govindraju <0x00 0x02778000 0x00 0x8000>; 791b8545f9dSAswath Govindraju reg-names = "m_can", "message_ram"; 792b8545f9dSAswath Govindraju power-domains = <&k3_pds 189 TI_SCI_PD_EXCLUSIVE>; 793b8545f9dSAswath Govindraju clocks = <&k3_clks 189 0>, <&k3_clks 189 1>; 794b8545f9dSAswath Govindraju clock-names = "hclk", "cclk"; 795b8545f9dSAswath Govindraju interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>, 796b8545f9dSAswath Govindraju <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>; 797b8545f9dSAswath Govindraju interrupt-names = "int0", "int1"; 798b8545f9dSAswath Govindraju bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 799b8545f9dSAswath Govindraju }; 800b8545f9dSAswath Govindraju 801b8545f9dSAswath Govindraju main_mcan8: can@2781000 { 802b8545f9dSAswath Govindraju compatible = "bosch,m_can"; 803b8545f9dSAswath Govindraju reg = <0x00 0x02781000 0x00 0x200>, 804b8545f9dSAswath Govindraju <0x00 0x02788000 0x00 0x8000>; 805b8545f9dSAswath Govindraju reg-names = "m_can", "message_ram"; 806b8545f9dSAswath Govindraju power-domains = <&k3_pds 190 TI_SCI_PD_EXCLUSIVE>; 807b8545f9dSAswath Govindraju clocks = <&k3_clks 190 0>, <&k3_clks 190 1>; 808b8545f9dSAswath Govindraju clock-names = "hclk", "cclk"; 809b8545f9dSAswath Govindraju interrupts = <GIC_SPI 576 IRQ_TYPE_LEVEL_HIGH>, 810b8545f9dSAswath Govindraju <GIC_SPI 577 IRQ_TYPE_LEVEL_HIGH>; 811b8545f9dSAswath Govindraju interrupt-names = "int0", "int1"; 812b8545f9dSAswath Govindraju bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 813b8545f9dSAswath Govindraju }; 814b8545f9dSAswath Govindraju 815b8545f9dSAswath Govindraju main_mcan9: can@2791000 { 816b8545f9dSAswath Govindraju compatible = "bosch,m_can"; 817b8545f9dSAswath Govindraju reg = <0x00 0x02791000 0x00 0x200>, 818b8545f9dSAswath Govindraju <0x00 0x02798000 0x00 0x8000>; 819b8545f9dSAswath Govindraju reg-names = "m_can", "message_ram"; 820b8545f9dSAswath Govindraju power-domains = <&k3_pds 191 TI_SCI_PD_EXCLUSIVE>; 821b8545f9dSAswath Govindraju clocks = <&k3_clks 191 0>, <&k3_clks 191 1>; 822b8545f9dSAswath Govindraju clock-names = "hclk", "cclk"; 823b8545f9dSAswath Govindraju interrupts = <GIC_SPI 579 IRQ_TYPE_LEVEL_HIGH>, 824b8545f9dSAswath Govindraju <GIC_SPI 580 IRQ_TYPE_LEVEL_HIGH>; 825b8545f9dSAswath Govindraju interrupt-names = "int0", "int1"; 826b8545f9dSAswath Govindraju bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 827b8545f9dSAswath Govindraju }; 828b8545f9dSAswath Govindraju 829b8545f9dSAswath Govindraju main_mcan10: can@27a1000 { 830b8545f9dSAswath Govindraju compatible = "bosch,m_can"; 831b8545f9dSAswath Govindraju reg = <0x00 0x027a1000 0x00 0x200>, 832b8545f9dSAswath Govindraju <0x00 0x027a8000 0x00 0x8000>; 833b8545f9dSAswath Govindraju reg-names = "m_can", "message_ram"; 834b8545f9dSAswath Govindraju power-domains = <&k3_pds 192 TI_SCI_PD_EXCLUSIVE>; 835b8545f9dSAswath Govindraju clocks = <&k3_clks 192 0>, <&k3_clks 192 1>; 836b8545f9dSAswath Govindraju clock-names = "hclk", "cclk"; 837b8545f9dSAswath Govindraju interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH>, 838b8545f9dSAswath Govindraju <GIC_SPI 583 IRQ_TYPE_LEVEL_HIGH>; 839b8545f9dSAswath Govindraju interrupt-names = "int0", "int1"; 840b8545f9dSAswath Govindraju bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 841b8545f9dSAswath Govindraju }; 842b8545f9dSAswath Govindraju 843b8545f9dSAswath Govindraju main_mcan11: can@27b1000 { 844b8545f9dSAswath Govindraju compatible = "bosch,m_can"; 845b8545f9dSAswath Govindraju reg = <0x00 0x027b1000 0x00 0x200>, 846b8545f9dSAswath Govindraju <0x00 0x027b8000 0x00 0x8000>; 847b8545f9dSAswath Govindraju reg-names = "m_can", "message_ram"; 848b8545f9dSAswath Govindraju power-domains = <&k3_pds 193 TI_SCI_PD_EXCLUSIVE>; 849b8545f9dSAswath Govindraju clocks = <&k3_clks 193 0>, <&k3_clks 193 1>; 850b8545f9dSAswath Govindraju clock-names = "hclk", "cclk"; 851b8545f9dSAswath Govindraju interrupts = <GIC_SPI 585 IRQ_TYPE_LEVEL_HIGH>, 852b8545f9dSAswath Govindraju <GIC_SPI 586 IRQ_TYPE_LEVEL_HIGH>; 853b8545f9dSAswath Govindraju interrupt-names = "int0", "int1"; 854b8545f9dSAswath Govindraju bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 855b8545f9dSAswath Govindraju }; 856b8545f9dSAswath Govindraju 857b8545f9dSAswath Govindraju main_mcan12: can@27c1000 { 858b8545f9dSAswath Govindraju compatible = "bosch,m_can"; 859b8545f9dSAswath Govindraju reg = <0x00 0x027c1000 0x00 0x200>, 860b8545f9dSAswath Govindraju <0x00 0x027c8000 0x00 0x8000>; 861b8545f9dSAswath Govindraju reg-names = "m_can", "message_ram"; 862b8545f9dSAswath Govindraju power-domains = <&k3_pds 194 TI_SCI_PD_EXCLUSIVE>; 863b8545f9dSAswath Govindraju clocks = <&k3_clks 194 0>, <&k3_clks 194 1>; 864b8545f9dSAswath Govindraju clock-names = "hclk", "cclk"; 865b8545f9dSAswath Govindraju interrupts = <GIC_SPI 588 IRQ_TYPE_LEVEL_HIGH>, 866b8545f9dSAswath Govindraju <GIC_SPI 589 IRQ_TYPE_LEVEL_HIGH>; 867b8545f9dSAswath Govindraju interrupt-names = "int0", "int1"; 868b8545f9dSAswath Govindraju bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 869b8545f9dSAswath Govindraju }; 870b8545f9dSAswath Govindraju 871b8545f9dSAswath Govindraju main_mcan13: can@27d1000 { 872b8545f9dSAswath Govindraju compatible = "bosch,m_can"; 873b8545f9dSAswath Govindraju reg = <0x00 0x027d1000 0x00 0x200>, 874b8545f9dSAswath Govindraju <0x00 0x027d8000 0x00 0x8000>; 875b8545f9dSAswath Govindraju reg-names = "m_can", "message_ram"; 876b8545f9dSAswath Govindraju power-domains = <&k3_pds 195 TI_SCI_PD_EXCLUSIVE>; 877b8545f9dSAswath Govindraju clocks = <&k3_clks 195 0>, <&k3_clks 195 1>; 878b8545f9dSAswath Govindraju clock-names = "hclk", "cclk"; 879b8545f9dSAswath Govindraju interrupts = <GIC_SPI 591 IRQ_TYPE_LEVEL_HIGH>, 880b8545f9dSAswath Govindraju <GIC_SPI 592 IRQ_TYPE_LEVEL_HIGH>; 881b8545f9dSAswath Govindraju interrupt-names = "int0", "int1"; 882b8545f9dSAswath Govindraju bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 883b8545f9dSAswath Govindraju }; 884b8545f9dSAswath Govindraju 885b8545f9dSAswath Govindraju main_mcan14: can@2681000 { 886b8545f9dSAswath Govindraju compatible = "bosch,m_can"; 887b8545f9dSAswath Govindraju reg = <0x00 0x02681000 0x00 0x200>, 888b8545f9dSAswath Govindraju <0x00 0x02688000 0x00 0x8000>; 889b8545f9dSAswath Govindraju reg-names = "m_can", "message_ram"; 890b8545f9dSAswath Govindraju power-domains = <&k3_pds 197 TI_SCI_PD_EXCLUSIVE>; 891b8545f9dSAswath Govindraju clocks = <&k3_clks 197 0>, <&k3_clks 197 1>; 892b8545f9dSAswath Govindraju clock-names = "hclk", "cclk"; 893b8545f9dSAswath Govindraju interrupts = <GIC_SPI 594 IRQ_TYPE_LEVEL_HIGH>, 894b8545f9dSAswath Govindraju <GIC_SPI 595 IRQ_TYPE_LEVEL_HIGH>; 895b8545f9dSAswath Govindraju interrupt-names = "int0", "int1"; 896b8545f9dSAswath Govindraju bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 897b8545f9dSAswath Govindraju }; 898b8545f9dSAswath Govindraju 899b8545f9dSAswath Govindraju main_mcan15: can@2691000 { 900b8545f9dSAswath Govindraju compatible = "bosch,m_can"; 901b8545f9dSAswath Govindraju reg = <0x00 0x02691000 0x00 0x200>, 902b8545f9dSAswath Govindraju <0x00 0x02698000 0x00 0x8000>; 903b8545f9dSAswath Govindraju reg-names = "m_can", "message_ram"; 904b8545f9dSAswath Govindraju power-domains = <&k3_pds 199 TI_SCI_PD_EXCLUSIVE>; 905b8545f9dSAswath Govindraju clocks = <&k3_clks 199 0>, <&k3_clks 199 1>; 906b8545f9dSAswath Govindraju clock-names = "hclk", "cclk"; 907b8545f9dSAswath Govindraju interrupts = <GIC_SPI 597 IRQ_TYPE_LEVEL_HIGH>, 908b8545f9dSAswath Govindraju <GIC_SPI 598 IRQ_TYPE_LEVEL_HIGH>; 909b8545f9dSAswath Govindraju interrupt-names = "int0", "int1"; 910b8545f9dSAswath Govindraju bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 911b8545f9dSAswath Govindraju }; 912b8545f9dSAswath Govindraju 913b8545f9dSAswath Govindraju main_mcan16: can@26a1000 { 914b8545f9dSAswath Govindraju compatible = "bosch,m_can"; 915b8545f9dSAswath Govindraju reg = <0x00 0x026a1000 0x00 0x200>, 916b8545f9dSAswath Govindraju <0x00 0x026a8000 0x00 0x8000>; 917b8545f9dSAswath Govindraju reg-names = "m_can", "message_ram"; 918b8545f9dSAswath Govindraju power-domains = <&k3_pds 201 TI_SCI_PD_EXCLUSIVE>; 919b8545f9dSAswath Govindraju clocks = <&k3_clks 201 0>, <&k3_clks 201 1>; 920b8545f9dSAswath Govindraju clock-names = "hclk", "cclk"; 921b8545f9dSAswath Govindraju interrupts = <GIC_SPI 784 IRQ_TYPE_LEVEL_HIGH>, 922b8545f9dSAswath Govindraju <GIC_SPI 785 IRQ_TYPE_LEVEL_HIGH>; 923b8545f9dSAswath Govindraju interrupt-names = "int0", "int1"; 924b8545f9dSAswath Govindraju bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 925b8545f9dSAswath Govindraju }; 926b8545f9dSAswath Govindraju 927b8545f9dSAswath Govindraju main_mcan17: can@26b1000 { 928b8545f9dSAswath Govindraju compatible = "bosch,m_can"; 929b8545f9dSAswath Govindraju reg = <0x00 0x026b1000 0x00 0x200>, 930b8545f9dSAswath Govindraju <0x00 0x026b8000 0x00 0x8000>; 931b8545f9dSAswath Govindraju reg-names = "m_can", "message_ram"; 932b8545f9dSAswath Govindraju power-domains = <&k3_pds 206 TI_SCI_PD_EXCLUSIVE>; 933b8545f9dSAswath Govindraju clocks = <&k3_clks 206 0>, <&k3_clks 206 1>; 934b8545f9dSAswath Govindraju clock-names = "hclk", "cclk"; 935b8545f9dSAswath Govindraju interrupts = <GIC_SPI 787 IRQ_TYPE_LEVEL_HIGH>, 936b8545f9dSAswath Govindraju <GIC_SPI 788 IRQ_TYPE_LEVEL_HIGH>; 937b8545f9dSAswath Govindraju interrupt-names = "int0", "int1"; 938b8545f9dSAswath Govindraju bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 939b8545f9dSAswath Govindraju }; 940b8545f9dSAswath Govindraju}; 941