1b8545f9dSAswath Govindraju// SPDX-License-Identifier: GPL-2.0
2b8545f9dSAswath Govindraju/*
3b8545f9dSAswath Govindraju * Device Tree Source for J721S2 SoC Family Main Domain peripherals
4b8545f9dSAswath Govindraju *
5b8545f9dSAswath Govindraju * Copyright (C) 2021 Texas Instruments Incorporated - https://www.ti.com/
6b8545f9dSAswath Govindraju */
7b8545f9dSAswath Govindraju
8b8545f9dSAswath Govindraju&cbass_main {
9b8545f9dSAswath Govindraju	msmc_ram: sram@70000000 {
10b8545f9dSAswath Govindraju		compatible = "mmio-sram";
11b8545f9dSAswath Govindraju		reg = <0x0 0x70000000 0x0 0x400000>;
12b8545f9dSAswath Govindraju		#address-cells = <1>;
13b8545f9dSAswath Govindraju		#size-cells = <1>;
14b8545f9dSAswath Govindraju		ranges = <0x0 0x0 0x70000000 0x400000>;
15b8545f9dSAswath Govindraju
16b8545f9dSAswath Govindraju		atf-sram@0 {
17b8545f9dSAswath Govindraju			reg = <0x0 0x20000>;
18b8545f9dSAswath Govindraju		};
19b8545f9dSAswath Govindraju
20b8545f9dSAswath Govindraju		tifs-sram@1f0000 {
21b8545f9dSAswath Govindraju			reg = <0x1f0000 0x10000>;
22b8545f9dSAswath Govindraju		};
23b8545f9dSAswath Govindraju
24b8545f9dSAswath Govindraju		l3cache-sram@200000 {
25b8545f9dSAswath Govindraju			reg = <0x200000 0x200000>;
26b8545f9dSAswath Govindraju		};
27b8545f9dSAswath Govindraju	};
28b8545f9dSAswath Govindraju
29b8545f9dSAswath Govindraju	gic500: interrupt-controller@1800000 {
30b8545f9dSAswath Govindraju		compatible = "arm,gic-v3";
31b8545f9dSAswath Govindraju		#address-cells = <2>;
32b8545f9dSAswath Govindraju		#size-cells = <2>;
33b8545f9dSAswath Govindraju		ranges;
34b8545f9dSAswath Govindraju		#interrupt-cells = <3>;
35b8545f9dSAswath Govindraju		interrupt-controller;
36856216b7SMatt Ranostay		reg = <0x00 0x01800000 0x00 0x100000>, /* GICD */
37a9668037SNishanth Menon		      <0x00 0x01900000 0x00 0x100000>, /* GICR */
38a9668037SNishanth Menon		      <0x00 0x6f000000 0x00 0x2000>,   /* GICC */
39a9668037SNishanth Menon		      <0x00 0x6f010000 0x00 0x1000>,   /* GICH */
40a9668037SNishanth Menon		      <0x00 0x6f020000 0x00 0x2000>;   /* GICV */
41b8545f9dSAswath Govindraju
42b8545f9dSAswath Govindraju		/* vcpumntirq: virtual CPU interface maintenance interrupt */
43b8545f9dSAswath Govindraju		interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
44b8545f9dSAswath Govindraju
45b8545f9dSAswath Govindraju		gic_its: msi-controller@1820000 {
46b8545f9dSAswath Govindraju			compatible = "arm,gic-v3-its";
47b8545f9dSAswath Govindraju			reg = <0x00 0x01820000 0x00 0x10000>;
48b8545f9dSAswath Govindraju			socionext,synquacer-pre-its = <0x1000000 0x400000>;
49b8545f9dSAswath Govindraju			msi-controller;
50b8545f9dSAswath Govindraju			#msi-cells = <1>;
51b8545f9dSAswath Govindraju		};
52b8545f9dSAswath Govindraju	};
53b8545f9dSAswath Govindraju
54b8545f9dSAswath Govindraju	main_gpio_intr: interrupt-controller@a00000 {
55b8545f9dSAswath Govindraju		compatible = "ti,sci-intr";
56b8545f9dSAswath Govindraju		reg = <0x00 0x00a00000 0x00 0x800>;
57b8545f9dSAswath Govindraju		ti,intr-trigger-type = <1>;
58b8545f9dSAswath Govindraju		interrupt-controller;
59b8545f9dSAswath Govindraju		interrupt-parent = <&gic500>;
60b8545f9dSAswath Govindraju		#interrupt-cells = <1>;
61b8545f9dSAswath Govindraju		ti,sci = <&sms>;
62b8545f9dSAswath Govindraju		ti,sci-dev-id = <148>;
63b8545f9dSAswath Govindraju		ti,interrupt-ranges = <8 360 56>;
64b8545f9dSAswath Govindraju	};
65b8545f9dSAswath Govindraju
66b8545f9dSAswath Govindraju	main_pmx0: pinctrl@11c000 {
67b8545f9dSAswath Govindraju		compatible = "pinctrl-single";
68b8545f9dSAswath Govindraju		/* Proxy 0 addressing */
69b8545f9dSAswath Govindraju		reg = <0x0 0x11c000 0x0 0x120>;
70b8545f9dSAswath Govindraju		#pinctrl-cells = <1>;
71b8545f9dSAswath Govindraju		pinctrl-single,register-width = <32>;
72b8545f9dSAswath Govindraju		pinctrl-single,function-mask = <0xffffffff>;
73b8545f9dSAswath Govindraju	};
74b8545f9dSAswath Govindraju
75b8545f9dSAswath Govindraju	main_uart0: serial@2800000 {
76b8545f9dSAswath Govindraju		compatible = "ti,j721e-uart", "ti,am654-uart";
77b8545f9dSAswath Govindraju		reg = <0x00 0x02800000 0x00 0x200>;
78b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>;
79b8545f9dSAswath Govindraju		current-speed = <115200>;
80b8545f9dSAswath Govindraju		clocks = <&k3_clks 146 3>;
81b8545f9dSAswath Govindraju		clock-names = "fclk";
82b8545f9dSAswath Govindraju		power-domains = <&k3_pds 146 TI_SCI_PD_EXCLUSIVE>;
830e63f35aSAndrew Davis		status = "disabled";
84b8545f9dSAswath Govindraju	};
85b8545f9dSAswath Govindraju
86b8545f9dSAswath Govindraju	main_uart1: serial@2810000 {
87b8545f9dSAswath Govindraju		compatible = "ti,j721e-uart", "ti,am654-uart";
88b8545f9dSAswath Govindraju		reg = <0x00 0x02810000 0x00 0x200>;
89b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>;
90b8545f9dSAswath Govindraju		current-speed = <115200>;
91b8545f9dSAswath Govindraju		clocks = <&k3_clks 350 3>;
92b8545f9dSAswath Govindraju		clock-names = "fclk";
93b8545f9dSAswath Govindraju		power-domains = <&k3_pds 350 TI_SCI_PD_EXCLUSIVE>;
940e63f35aSAndrew Davis		status = "disabled";
95b8545f9dSAswath Govindraju	};
96b8545f9dSAswath Govindraju
97b8545f9dSAswath Govindraju	main_uart2: serial@2820000 {
98b8545f9dSAswath Govindraju		compatible = "ti,j721e-uart", "ti,am654-uart";
99b8545f9dSAswath Govindraju		reg = <0x00 0x02820000 0x00 0x200>;
100b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>;
101b8545f9dSAswath Govindraju		current-speed = <115200>;
102b8545f9dSAswath Govindraju		clocks = <&k3_clks 351 3>;
103b8545f9dSAswath Govindraju		clock-names = "fclk";
104b8545f9dSAswath Govindraju		power-domains = <&k3_pds 351 TI_SCI_PD_EXCLUSIVE>;
1050e63f35aSAndrew Davis		status = "disabled";
106b8545f9dSAswath Govindraju	};
107b8545f9dSAswath Govindraju
108b8545f9dSAswath Govindraju	main_uart3: serial@2830000 {
109b8545f9dSAswath Govindraju		compatible = "ti,j721e-uart", "ti,am654-uart";
110b8545f9dSAswath Govindraju		reg = <0x00 0x02830000 0x00 0x200>;
111b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>;
112b8545f9dSAswath Govindraju		current-speed = <115200>;
113b8545f9dSAswath Govindraju		clocks = <&k3_clks 352 3>;
114b8545f9dSAswath Govindraju		clock-names = "fclk";
115b8545f9dSAswath Govindraju		power-domains = <&k3_pds 352 TI_SCI_PD_EXCLUSIVE>;
1160e63f35aSAndrew Davis		status = "disabled";
117b8545f9dSAswath Govindraju	};
118b8545f9dSAswath Govindraju
119b8545f9dSAswath Govindraju	main_uart4: serial@2840000 {
120b8545f9dSAswath Govindraju		compatible = "ti,j721e-uart", "ti,am654-uart";
121b8545f9dSAswath Govindraju		reg = <0x00 0x02840000 0x00 0x200>;
122b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>;
123b8545f9dSAswath Govindraju		current-speed = <115200>;
124b8545f9dSAswath Govindraju		clocks = <&k3_clks 353 3>;
125b8545f9dSAswath Govindraju		clock-names = "fclk";
126b8545f9dSAswath Govindraju		power-domains = <&k3_pds 353 TI_SCI_PD_EXCLUSIVE>;
1270e63f35aSAndrew Davis		status = "disabled";
128b8545f9dSAswath Govindraju	};
129b8545f9dSAswath Govindraju
130b8545f9dSAswath Govindraju	main_uart5: serial@2850000 {
131b8545f9dSAswath Govindraju		compatible = "ti,j721e-uart", "ti,am654-uart";
132b8545f9dSAswath Govindraju		reg = <0x00 0x02850000 0x00 0x200>;
133b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>;
134b8545f9dSAswath Govindraju		current-speed = <115200>;
135b8545f9dSAswath Govindraju		clocks = <&k3_clks 354 3>;
136b8545f9dSAswath Govindraju		clock-names = "fclk";
137b8545f9dSAswath Govindraju		power-domains = <&k3_pds 354 TI_SCI_PD_EXCLUSIVE>;
1380e63f35aSAndrew Davis		status = "disabled";
139b8545f9dSAswath Govindraju	};
140b8545f9dSAswath Govindraju
141b8545f9dSAswath Govindraju	main_uart6: serial@2860000 {
142b8545f9dSAswath Govindraju		compatible = "ti,j721e-uart", "ti,am654-uart";
143b8545f9dSAswath Govindraju		reg = <0x00 0x02860000 0x00 0x200>;
144b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>;
145b8545f9dSAswath Govindraju		current-speed = <115200>;
146b8545f9dSAswath Govindraju		clocks = <&k3_clks 355 3>;
147b8545f9dSAswath Govindraju		clock-names = "fclk";
148b8545f9dSAswath Govindraju		power-domains = <&k3_pds 355 TI_SCI_PD_EXCLUSIVE>;
1490e63f35aSAndrew Davis		status = "disabled";
150b8545f9dSAswath Govindraju	};
151b8545f9dSAswath Govindraju
152b8545f9dSAswath Govindraju	main_uart7: serial@2870000 {
153b8545f9dSAswath Govindraju		compatible = "ti,j721e-uart", "ti,am654-uart";
154b8545f9dSAswath Govindraju		reg = <0x00 0x02870000 0x00 0x200>;
155b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
156b8545f9dSAswath Govindraju		current-speed = <115200>;
157b8545f9dSAswath Govindraju		clocks = <&k3_clks 356 3>;
158b8545f9dSAswath Govindraju		clock-names = "fclk";
159b8545f9dSAswath Govindraju		power-domains = <&k3_pds 356 TI_SCI_PD_EXCLUSIVE>;
1600e63f35aSAndrew Davis		status = "disabled";
161b8545f9dSAswath Govindraju	};
162b8545f9dSAswath Govindraju
163b8545f9dSAswath Govindraju	main_uart8: serial@2880000 {
164b8545f9dSAswath Govindraju		compatible = "ti,j721e-uart", "ti,am654-uart";
165b8545f9dSAswath Govindraju		reg = <0x00 0x02880000 0x00 0x200>;
166b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>;
167b8545f9dSAswath Govindraju		current-speed = <115200>;
168b8545f9dSAswath Govindraju		clocks = <&k3_clks 357 3>;
169b8545f9dSAswath Govindraju		clock-names = "fclk";
170b8545f9dSAswath Govindraju		power-domains = <&k3_pds 357 TI_SCI_PD_EXCLUSIVE>;
1710e63f35aSAndrew Davis		status = "disabled";
172b8545f9dSAswath Govindraju	};
173b8545f9dSAswath Govindraju
174b8545f9dSAswath Govindraju	main_uart9: serial@2890000 {
175b8545f9dSAswath Govindraju		compatible = "ti,j721e-uart", "ti,am654-uart";
176b8545f9dSAswath Govindraju		reg = <0x00 0x02890000 0x00 0x200>;
177b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>;
178b8545f9dSAswath Govindraju		current-speed = <115200>;
179b8545f9dSAswath Govindraju		clocks = <&k3_clks 358 3>;
180b8545f9dSAswath Govindraju		clock-names = "fclk";
181b8545f9dSAswath Govindraju		power-domains = <&k3_pds 358 TI_SCI_PD_EXCLUSIVE>;
1820e63f35aSAndrew Davis		status = "disabled";
183b8545f9dSAswath Govindraju	};
184b8545f9dSAswath Govindraju
185b8545f9dSAswath Govindraju	main_gpio0: gpio@600000 {
186b8545f9dSAswath Govindraju		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
187b8545f9dSAswath Govindraju		reg = <0x00 0x00600000 0x00 0x100>;
188b8545f9dSAswath Govindraju		gpio-controller;
189b8545f9dSAswath Govindraju		#gpio-cells = <2>;
190b8545f9dSAswath Govindraju		interrupt-parent = <&main_gpio_intr>;
191b8545f9dSAswath Govindraju		interrupts = <145>, <146>, <147>, <148>, <149>;
192b8545f9dSAswath Govindraju		interrupt-controller;
193b8545f9dSAswath Govindraju		#interrupt-cells = <2>;
194b8545f9dSAswath Govindraju		ti,ngpio = <66>;
195b8545f9dSAswath Govindraju		ti,davinci-gpio-unbanked = <0>;
196b8545f9dSAswath Govindraju		power-domains = <&k3_pds 111 TI_SCI_PD_EXCLUSIVE>;
197b8545f9dSAswath Govindraju		clocks = <&k3_clks 111 0>;
198b8545f9dSAswath Govindraju		clock-names = "gpio";
199b8545f9dSAswath Govindraju	};
200b8545f9dSAswath Govindraju
201b8545f9dSAswath Govindraju	main_gpio2: gpio@610000 {
202b8545f9dSAswath Govindraju		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
203b8545f9dSAswath Govindraju		reg = <0x00 0x00610000 0x00 0x100>;
204b8545f9dSAswath Govindraju		gpio-controller;
205b8545f9dSAswath Govindraju		#gpio-cells = <2>;
206b8545f9dSAswath Govindraju		interrupt-parent = <&main_gpio_intr>;
207b8545f9dSAswath Govindraju		interrupts = <154>, <155>, <156>, <157>, <158>;
208b8545f9dSAswath Govindraju		interrupt-controller;
209b8545f9dSAswath Govindraju		#interrupt-cells = <2>;
210b8545f9dSAswath Govindraju		ti,ngpio = <66>;
211b8545f9dSAswath Govindraju		ti,davinci-gpio-unbanked = <0>;
212b8545f9dSAswath Govindraju		power-domains = <&k3_pds 112 TI_SCI_PD_EXCLUSIVE>;
213b8545f9dSAswath Govindraju		clocks = <&k3_clks 112 0>;
214b8545f9dSAswath Govindraju		clock-names = "gpio";
215b8545f9dSAswath Govindraju	};
216b8545f9dSAswath Govindraju
217b8545f9dSAswath Govindraju	main_gpio4: gpio@620000 {
218b8545f9dSAswath Govindraju		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
219b8545f9dSAswath Govindraju		reg = <0x00 0x00620000 0x00 0x100>;
220b8545f9dSAswath Govindraju		gpio-controller;
221b8545f9dSAswath Govindraju		#gpio-cells = <2>;
222b8545f9dSAswath Govindraju		interrupt-parent = <&main_gpio_intr>;
223b8545f9dSAswath Govindraju		interrupts = <163>, <164>, <165>, <166>, <167>;
224b8545f9dSAswath Govindraju		interrupt-controller;
225b8545f9dSAswath Govindraju		#interrupt-cells = <2>;
226b8545f9dSAswath Govindraju		ti,ngpio = <66>;
227b8545f9dSAswath Govindraju		ti,davinci-gpio-unbanked = <0>;
228b8545f9dSAswath Govindraju		power-domains = <&k3_pds 113 TI_SCI_PD_EXCLUSIVE>;
229b8545f9dSAswath Govindraju		clocks = <&k3_clks 113 0>;
230b8545f9dSAswath Govindraju		clock-names = "gpio";
231b8545f9dSAswath Govindraju	};
232b8545f9dSAswath Govindraju
233b8545f9dSAswath Govindraju	main_gpio6: gpio@630000 {
234b8545f9dSAswath Govindraju		compatible = "ti,j721e-gpio", "ti,keystone-gpio";
235b8545f9dSAswath Govindraju		reg = <0x00 0x00630000 0x00 0x100>;
236b8545f9dSAswath Govindraju		gpio-controller;
237b8545f9dSAswath Govindraju		#gpio-cells = <2>;
238b8545f9dSAswath Govindraju		interrupt-parent = <&main_gpio_intr>;
239b8545f9dSAswath Govindraju		interrupts = <172>, <173>, <174>, <175>, <176>;
240b8545f9dSAswath Govindraju		interrupt-controller;
241b8545f9dSAswath Govindraju		#interrupt-cells = <2>;
242b8545f9dSAswath Govindraju		ti,ngpio = <66>;
243b8545f9dSAswath Govindraju		ti,davinci-gpio-unbanked = <0>;
244b8545f9dSAswath Govindraju		power-domains = <&k3_pds 114 TI_SCI_PD_EXCLUSIVE>;
245b8545f9dSAswath Govindraju		clocks = <&k3_clks 114 0>;
246b8545f9dSAswath Govindraju		clock-names = "gpio";
247b8545f9dSAswath Govindraju	};
248b8545f9dSAswath Govindraju
249b8545f9dSAswath Govindraju	main_i2c0: i2c@2000000 {
250b8545f9dSAswath Govindraju		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
251b8545f9dSAswath Govindraju		reg = <0x00 0x02000000 0x00 0x100>;
252b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>;
253b8545f9dSAswath Govindraju		#address-cells = <1>;
254b8545f9dSAswath Govindraju		#size-cells = <0>;
255b8545f9dSAswath Govindraju		clocks = <&k3_clks 214 1>;
256b8545f9dSAswath Govindraju		clock-names = "fck";
257b8545f9dSAswath Govindraju		power-domains = <&k3_pds 214 TI_SCI_PD_EXCLUSIVE>;
258b8545f9dSAswath Govindraju	};
259b8545f9dSAswath Govindraju
260b8545f9dSAswath Govindraju	main_i2c1: i2c@2010000 {
261b8545f9dSAswath Govindraju		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
262b8545f9dSAswath Govindraju		reg = <0x00 0x02010000 0x00 0x100>;
263b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>;
264b8545f9dSAswath Govindraju		#address-cells = <1>;
265b8545f9dSAswath Govindraju		#size-cells = <0>;
266b8545f9dSAswath Govindraju		clocks = <&k3_clks 215 1>;
267b8545f9dSAswath Govindraju		clock-names = "fck";
268b8545f9dSAswath Govindraju		power-domains = <&k3_pds 215 TI_SCI_PD_EXCLUSIVE>;
269b8545f9dSAswath Govindraju	};
270b8545f9dSAswath Govindraju
271b8545f9dSAswath Govindraju	main_i2c2: i2c@2020000 {
272b8545f9dSAswath Govindraju		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
273b8545f9dSAswath Govindraju		reg = <0x00 0x02020000 0x00 0x100>;
274b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>;
275b8545f9dSAswath Govindraju		#address-cells = <1>;
276b8545f9dSAswath Govindraju		#size-cells = <0>;
277b8545f9dSAswath Govindraju		clocks = <&k3_clks 216 1>;
278b8545f9dSAswath Govindraju		clock-names = "fck";
279b8545f9dSAswath Govindraju		power-domains = <&k3_pds 216 TI_SCI_PD_EXCLUSIVE>;
280b8545f9dSAswath Govindraju	};
281b8545f9dSAswath Govindraju
282b8545f9dSAswath Govindraju	main_i2c3: i2c@2030000 {
283b8545f9dSAswath Govindraju		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
284b8545f9dSAswath Govindraju		reg = <0x00 0x02030000 0x00 0x100>;
285b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>;
286b8545f9dSAswath Govindraju		#address-cells = <1>;
287b8545f9dSAswath Govindraju		#size-cells = <0>;
288b8545f9dSAswath Govindraju		clocks = <&k3_clks 217 1>;
289b8545f9dSAswath Govindraju		clock-names = "fck";
290b8545f9dSAswath Govindraju		power-domains = <&k3_pds 217 TI_SCI_PD_EXCLUSIVE>;
291b8545f9dSAswath Govindraju	};
292b8545f9dSAswath Govindraju
293b8545f9dSAswath Govindraju	main_i2c4: i2c@2040000 {
294b8545f9dSAswath Govindraju		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
295b8545f9dSAswath Govindraju		reg = <0x00 0x02040000 0x00 0x100>;
296b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>;
297b8545f9dSAswath Govindraju		#address-cells = <1>;
298b8545f9dSAswath Govindraju		#size-cells = <0>;
299b8545f9dSAswath Govindraju		clocks = <&k3_clks 218 1>;
300b8545f9dSAswath Govindraju		clock-names = "fck";
301b8545f9dSAswath Govindraju		power-domains = <&k3_pds 218 TI_SCI_PD_EXCLUSIVE>;
302b8545f9dSAswath Govindraju	};
303b8545f9dSAswath Govindraju
304b8545f9dSAswath Govindraju	main_i2c5: i2c@2050000 {
305b8545f9dSAswath Govindraju		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
306b8545f9dSAswath Govindraju		reg = <0x00 0x02050000 0x00 0x100>;
307b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>;
308b8545f9dSAswath Govindraju		#address-cells = <1>;
309b8545f9dSAswath Govindraju		#size-cells = <0>;
310b8545f9dSAswath Govindraju		clocks = <&k3_clks 219 1>;
311b8545f9dSAswath Govindraju		clock-names = "fck";
312b8545f9dSAswath Govindraju		power-domains = <&k3_pds 219 TI_SCI_PD_EXCLUSIVE>;
313b8545f9dSAswath Govindraju	};
314b8545f9dSAswath Govindraju
315b8545f9dSAswath Govindraju	main_i2c6: i2c@2060000 {
316b8545f9dSAswath Govindraju		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
317b8545f9dSAswath Govindraju		reg = <0x00 0x02060000 0x00 0x100>;
318b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>;
319b8545f9dSAswath Govindraju		#address-cells = <1>;
320b8545f9dSAswath Govindraju		#size-cells = <0>;
321b8545f9dSAswath Govindraju		clocks = <&k3_clks 220 1>;
322b8545f9dSAswath Govindraju		clock-names = "fck";
323b8545f9dSAswath Govindraju		power-domains = <&k3_pds 220 TI_SCI_PD_EXCLUSIVE>;
324b8545f9dSAswath Govindraju	};
325b8545f9dSAswath Govindraju
326b8545f9dSAswath Govindraju	main_sdhci0: mmc@4f80000 {
327b8545f9dSAswath Govindraju		compatible = "ti,j721e-sdhci-8bit";
328b8545f9dSAswath Govindraju		reg = <0x00 0x04f80000 0x00 0x1000>,
329b8545f9dSAswath Govindraju		      <0x00 0x04f88000 0x00 0x400>;
330b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
331b8545f9dSAswath Govindraju		power-domains = <&k3_pds 98 TI_SCI_PD_EXCLUSIVE>;
332b8545f9dSAswath Govindraju		clocks = <&k3_clks 98 7>, <&k3_clks 98 1>;
333b8545f9dSAswath Govindraju		clock-names = "clk_ahb", "clk_xin";
334b8545f9dSAswath Govindraju		assigned-clocks = <&k3_clks 98 1>;
335b8545f9dSAswath Govindraju		assigned-clock-parents = <&k3_clks 98 2>;
336b8545f9dSAswath Govindraju		bus-width = <8>;
337b8545f9dSAswath Govindraju		ti,otap-del-sel-legacy = <0x0>;
338b8545f9dSAswath Govindraju		ti,otap-del-sel-mmc-hs = <0x0>;
339b8545f9dSAswath Govindraju		ti,otap-del-sel-ddr52 = <0x6>;
340b8545f9dSAswath Govindraju		ti,otap-del-sel-hs200 = <0x8>;
341b8545f9dSAswath Govindraju		ti,otap-del-sel-hs400 = <0x5>;
342b8545f9dSAswath Govindraju		ti,itap-del-sel-legacy = <0x10>;
343b8545f9dSAswath Govindraju		ti,itap-del-sel-mmc-hs = <0xa>;
344b8545f9dSAswath Govindraju		ti,strobe-sel = <0x77>;
345b8545f9dSAswath Govindraju		ti,clkbuf-sel = <0x7>;
346b8545f9dSAswath Govindraju		ti,trm-icp = <0x8>;
347b8545f9dSAswath Govindraju		mmc-ddr-1_8v;
348b8545f9dSAswath Govindraju		mmc-hs200-1_8v;
349b8545f9dSAswath Govindraju		mmc-hs400-1_8v;
350b8545f9dSAswath Govindraju		dma-coherent;
351b8545f9dSAswath Govindraju	};
352b8545f9dSAswath Govindraju
353b8545f9dSAswath Govindraju	main_sdhci1: mmc@4fb0000 {
354b8545f9dSAswath Govindraju		compatible = "ti,j721e-sdhci-4bit";
355b8545f9dSAswath Govindraju		reg = <0x00 0x04fb0000 0x00 0x1000>,
356b8545f9dSAswath Govindraju		      <0x00 0x04fb8000 0x00 0x400>;
357b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
358b8545f9dSAswath Govindraju		power-domains = <&k3_pds 99 TI_SCI_PD_EXCLUSIVE>;
359b8545f9dSAswath Govindraju		clocks = <&k3_clks 99 8>, <&k3_clks 99 1>;
360b8545f9dSAswath Govindraju		clock-names = "clk_ahb", "clk_xin";
361b8545f9dSAswath Govindraju		assigned-clocks = <&k3_clks 99 1>;
362b8545f9dSAswath Govindraju		assigned-clock-parents = <&k3_clks 99 2>;
363b8545f9dSAswath Govindraju		bus-width = <4>;
364b8545f9dSAswath Govindraju		ti,otap-del-sel-legacy = <0x0>;
365b8545f9dSAswath Govindraju		ti,otap-del-sel-sd-hs = <0x0>;
366b8545f9dSAswath Govindraju		ti,otap-del-sel-sdr12 = <0xf>;
367b8545f9dSAswath Govindraju		ti,otap-del-sel-sdr25 = <0xf>;
368b8545f9dSAswath Govindraju		ti,otap-del-sel-sdr50 = <0xc>;
369b8545f9dSAswath Govindraju		ti,otap-del-sel-sdr104 = <0x5>;
370b8545f9dSAswath Govindraju		ti,otap-del-sel-ddr50 = <0xc>;
371b8545f9dSAswath Govindraju		ti,itap-del-sel-legacy = <0x0>;
372b8545f9dSAswath Govindraju		ti,itap-del-sel-sd-hs = <0x0>;
373b8545f9dSAswath Govindraju		ti,itap-del-sel-sdr12 = <0x0>;
374b8545f9dSAswath Govindraju		ti,itap-del-sel-sdr25 = <0x0>;
375b8545f9dSAswath Govindraju		ti,clkbuf-sel = <0x7>;
376b8545f9dSAswath Govindraju		ti,trm-icp = <0x8>;
377b8545f9dSAswath Govindraju		dma-coherent;
378b8545f9dSAswath Govindraju		/* Masking support for SDR104 capability */
379b8545f9dSAswath Govindraju		sdhci-caps-mask = <0x00000003 0x00000000>;
380b8545f9dSAswath Govindraju	};
381b8545f9dSAswath Govindraju
382b8545f9dSAswath Govindraju	main_navss: bus@30000000 {
383b8545f9dSAswath Govindraju		compatible = "simple-mfd";
384b8545f9dSAswath Govindraju		#address-cells = <2>;
385b8545f9dSAswath Govindraju		#size-cells = <2>;
386b8545f9dSAswath Govindraju		ranges = <0x00 0x30000000 0x00 0x30000000 0x00 0x0c400000>;
387b8545f9dSAswath Govindraju		ti,sci-dev-id = <224>;
388b8545f9dSAswath Govindraju		dma-coherent;
389b8545f9dSAswath Govindraju		dma-ranges;
390b8545f9dSAswath Govindraju
391b8545f9dSAswath Govindraju		main_navss_intr: interrupt-controller@310e0000 {
392b8545f9dSAswath Govindraju			compatible = "ti,sci-intr";
393b8545f9dSAswath Govindraju			reg = <0x00 0x310e0000 0x00 0x4000>;
394b8545f9dSAswath Govindraju			ti,intr-trigger-type = <4>;
395b8545f9dSAswath Govindraju			interrupt-controller;
396b8545f9dSAswath Govindraju			interrupt-parent = <&gic500>;
397b8545f9dSAswath Govindraju			#interrupt-cells = <1>;
398b8545f9dSAswath Govindraju			ti,sci = <&sms>;
399b8545f9dSAswath Govindraju			ti,sci-dev-id = <227>;
400b8545f9dSAswath Govindraju			ti,interrupt-ranges = <0 64 64>,
401b8545f9dSAswath Govindraju					      <64 448 64>,
402b8545f9dSAswath Govindraju					      <128 672 64>;
403b8545f9dSAswath Govindraju		};
404b8545f9dSAswath Govindraju
405b8545f9dSAswath Govindraju		main_udmass_inta: msi-controller@33d00000 {
406b8545f9dSAswath Govindraju			compatible = "ti,sci-inta";
407b8545f9dSAswath Govindraju			reg = <0x00 0x33d00000 0x00 0x100000>;
408b8545f9dSAswath Govindraju			interrupt-controller;
409b8545f9dSAswath Govindraju			#interrupt-cells = <0>;
410b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
411b8545f9dSAswath Govindraju			msi-controller;
412b8545f9dSAswath Govindraju			ti,sci = <&sms>;
413b8545f9dSAswath Govindraju			ti,sci-dev-id = <265>;
414b8545f9dSAswath Govindraju			ti,interrupt-ranges = <0 0 256>;
415b8545f9dSAswath Govindraju		};
416b8545f9dSAswath Govindraju
417b8545f9dSAswath Govindraju		secure_proxy_main: mailbox@32c00000 {
418b8545f9dSAswath Govindraju			compatible = "ti,am654-secure-proxy";
419b8545f9dSAswath Govindraju			#mbox-cells = <1>;
420b8545f9dSAswath Govindraju			reg-names = "target_data", "rt", "scfg";
421b8545f9dSAswath Govindraju			reg = <0x00 0x32c00000 0x00 0x100000>,
422b8545f9dSAswath Govindraju			      <0x00 0x32400000 0x00 0x100000>,
423b8545f9dSAswath Govindraju			      <0x00 0x32800000 0x00 0x100000>;
424b8545f9dSAswath Govindraju			interrupt-names = "rx_011";
425b8545f9dSAswath Govindraju			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
426b8545f9dSAswath Govindraju		};
427b8545f9dSAswath Govindraju
428b8545f9dSAswath Govindraju		hwspinlock: spinlock@30e00000 {
429b8545f9dSAswath Govindraju			compatible = "ti,am654-hwspinlock";
430b8545f9dSAswath Govindraju			reg = <0x00 0x30e00000 0x00 0x1000>;
431b8545f9dSAswath Govindraju			#hwlock-cells = <1>;
432b8545f9dSAswath Govindraju		};
433b8545f9dSAswath Govindraju
434b8545f9dSAswath Govindraju		mailbox0_cluster0: mailbox@31f80000 {
435b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
436b8545f9dSAswath Govindraju			reg = <0x00 0x31f80000 0x00 0x200>;
437b8545f9dSAswath Govindraju			#mbox-cells = <1>;
438b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
439b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
440b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
441*3fb0402fSAndrew Davis			status = "disabled";
442b8545f9dSAswath Govindraju		};
443b8545f9dSAswath Govindraju
444b8545f9dSAswath Govindraju		mailbox0_cluster1: mailbox@31f81000 {
445b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
446b8545f9dSAswath Govindraju			reg = <0x00 0x31f81000 0x00 0x200>;
447b8545f9dSAswath Govindraju			#mbox-cells = <1>;
448b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
449b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
450b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
451*3fb0402fSAndrew Davis			status = "disabled";
452b8545f9dSAswath Govindraju		};
453b8545f9dSAswath Govindraju
454b8545f9dSAswath Govindraju		mailbox0_cluster2: mailbox@31f82000 {
455b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
456b8545f9dSAswath Govindraju			reg = <0x00 0x31f82000 0x00 0x200>;
457b8545f9dSAswath Govindraju			#mbox-cells = <1>;
458b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
459b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
460b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
461*3fb0402fSAndrew Davis			status = "disabled";
462b8545f9dSAswath Govindraju		};
463b8545f9dSAswath Govindraju
464b8545f9dSAswath Govindraju		mailbox0_cluster3: mailbox@31f83000 {
465b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
466b8545f9dSAswath Govindraju			reg = <0x00 0x31f83000 0x00 0x200>;
467b8545f9dSAswath Govindraju			#mbox-cells = <1>;
468b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
469b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
470b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
471*3fb0402fSAndrew Davis			status = "disabled";
472b8545f9dSAswath Govindraju		};
473b8545f9dSAswath Govindraju
474b8545f9dSAswath Govindraju		mailbox0_cluster4: mailbox@31f84000 {
475b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
476b8545f9dSAswath Govindraju			reg = <0x00 0x31f84000 0x00 0x200>;
477b8545f9dSAswath Govindraju			#mbox-cells = <1>;
478b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
479b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
480b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
481*3fb0402fSAndrew Davis			status = "disabled";
482b8545f9dSAswath Govindraju		};
483b8545f9dSAswath Govindraju
484b8545f9dSAswath Govindraju		mailbox0_cluster5: mailbox@31f85000 {
485b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
486b8545f9dSAswath Govindraju			reg = <0x00 0x31f85000 0x00 0x200>;
487b8545f9dSAswath Govindraju			#mbox-cells = <1>;
488b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
489b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
490b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
491*3fb0402fSAndrew Davis			status = "disabled";
492b8545f9dSAswath Govindraju		};
493b8545f9dSAswath Govindraju
494b8545f9dSAswath Govindraju		mailbox0_cluster6: mailbox@31f86000 {
495b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
496b8545f9dSAswath Govindraju			reg = <0x00 0x31f86000 0x00 0x200>;
497b8545f9dSAswath Govindraju			#mbox-cells = <1>;
498b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
499b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
500b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
501*3fb0402fSAndrew Davis			status = "disabled";
502b8545f9dSAswath Govindraju		};
503b8545f9dSAswath Govindraju
504b8545f9dSAswath Govindraju		mailbox0_cluster7: mailbox@31f87000 {
505b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
506b8545f9dSAswath Govindraju			reg = <0x00 0x31f87000 0x00 0x200>;
507b8545f9dSAswath Govindraju			#mbox-cells = <1>;
508b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
509b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
510b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
511*3fb0402fSAndrew Davis			status = "disabled";
512b8545f9dSAswath Govindraju		};
513b8545f9dSAswath Govindraju
514b8545f9dSAswath Govindraju		mailbox0_cluster8: mailbox@31f88000 {
515b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
516b8545f9dSAswath Govindraju			reg = <0x00 0x31f88000 0x00 0x200>;
517b8545f9dSAswath Govindraju			#mbox-cells = <1>;
518b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
519b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
520b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
521*3fb0402fSAndrew Davis			status = "disabled";
522b8545f9dSAswath Govindraju		};
523b8545f9dSAswath Govindraju
524b8545f9dSAswath Govindraju		mailbox0_cluster9: mailbox@31f89000 {
525b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
526b8545f9dSAswath Govindraju			reg = <0x00 0x31f89000 0x00 0x200>;
527b8545f9dSAswath Govindraju			#mbox-cells = <1>;
528b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
529b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
530b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
531*3fb0402fSAndrew Davis			status = "disabled";
532b8545f9dSAswath Govindraju		};
533b8545f9dSAswath Govindraju
534b8545f9dSAswath Govindraju		mailbox0_cluster10: mailbox@31f8a000 {
535b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
536b8545f9dSAswath Govindraju			reg = <0x00 0x31f8a000 0x00 0x200>;
537b8545f9dSAswath Govindraju			#mbox-cells = <1>;
538b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
539b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
540b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
541*3fb0402fSAndrew Davis			status = "disabled";
542b8545f9dSAswath Govindraju		};
543b8545f9dSAswath Govindraju
544b8545f9dSAswath Govindraju		mailbox0_cluster11: mailbox@31f8b000 {
545b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
546b8545f9dSAswath Govindraju			reg = <0x00 0x31f8b000 0x00 0x200>;
547b8545f9dSAswath Govindraju			#mbox-cells = <1>;
548b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
549b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
550b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
551*3fb0402fSAndrew Davis			status = "disabled";
552b8545f9dSAswath Govindraju		};
553b8545f9dSAswath Govindraju
554b8545f9dSAswath Govindraju		mailbox1_cluster0: mailbox@31f90000 {
555b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
556b8545f9dSAswath Govindraju			reg = <0x00 0x31f90000 0x00 0x200>;
557b8545f9dSAswath Govindraju			#mbox-cells = <1>;
558b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
559b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
560b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
561*3fb0402fSAndrew Davis			status = "disabled";
562b8545f9dSAswath Govindraju		};
563b8545f9dSAswath Govindraju
564b8545f9dSAswath Govindraju		mailbox1_cluster1: mailbox@31f91000 {
565b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
566b8545f9dSAswath Govindraju			reg = <0x00 0x31f91000 0x00 0x200>;
567b8545f9dSAswath Govindraju			#mbox-cells = <1>;
568b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
569b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
570b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
571*3fb0402fSAndrew Davis			status = "disabled";
572b8545f9dSAswath Govindraju		};
573b8545f9dSAswath Govindraju
574b8545f9dSAswath Govindraju		mailbox1_cluster2: mailbox@31f92000 {
575b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
576b8545f9dSAswath Govindraju			reg = <0x00 0x31f92000 0x00 0x200>;
577b8545f9dSAswath Govindraju			#mbox-cells = <1>;
578b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
579b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
580b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
581*3fb0402fSAndrew Davis			status = "disabled";
582b8545f9dSAswath Govindraju		};
583b8545f9dSAswath Govindraju
584b8545f9dSAswath Govindraju		mailbox1_cluster3: mailbox@31f93000 {
585b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
586b8545f9dSAswath Govindraju			reg = <0x00 0x31f93000 0x00 0x200>;
587b8545f9dSAswath Govindraju			#mbox-cells = <1>;
588b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
589b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
590b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
591*3fb0402fSAndrew Davis			status = "disabled";
592b8545f9dSAswath Govindraju		};
593b8545f9dSAswath Govindraju
594b8545f9dSAswath Govindraju		mailbox1_cluster4: mailbox@31f94000 {
595b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
596b8545f9dSAswath Govindraju			reg = <0x00 0x31f94000 0x00 0x200>;
597b8545f9dSAswath Govindraju			#mbox-cells = <1>;
598b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
599b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
600b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
601*3fb0402fSAndrew Davis			status = "disabled";
602b8545f9dSAswath Govindraju		};
603b8545f9dSAswath Govindraju
604b8545f9dSAswath Govindraju		mailbox1_cluster5: mailbox@31f95000 {
605b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
606b8545f9dSAswath Govindraju			reg = <0x00 0x31f95000 0x00 0x200>;
607b8545f9dSAswath Govindraju			#mbox-cells = <1>;
608b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
609b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
610b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
611*3fb0402fSAndrew Davis			status = "disabled";
612b8545f9dSAswath Govindraju		};
613b8545f9dSAswath Govindraju
614b8545f9dSAswath Govindraju		mailbox1_cluster6: mailbox@31f96000 {
615b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
616b8545f9dSAswath Govindraju			reg = <0x00 0x31f96000 0x00 0x200>;
617b8545f9dSAswath Govindraju			#mbox-cells = <1>;
618b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
619b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
620b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
621*3fb0402fSAndrew Davis			status = "disabled";
622b8545f9dSAswath Govindraju		};
623b8545f9dSAswath Govindraju
624b8545f9dSAswath Govindraju		mailbox1_cluster7: mailbox@31f97000 {
625b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
626b8545f9dSAswath Govindraju			reg = <0x00 0x31f97000 0x00 0x200>;
627b8545f9dSAswath Govindraju			#mbox-cells = <1>;
628b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
629b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
630b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
631*3fb0402fSAndrew Davis			status = "disabled";
632b8545f9dSAswath Govindraju		};
633b8545f9dSAswath Govindraju
634b8545f9dSAswath Govindraju		mailbox1_cluster8: mailbox@31f98000 {
635b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
636b8545f9dSAswath Govindraju			reg = <0x00 0x31f98000 0x00 0x200>;
637b8545f9dSAswath Govindraju			#mbox-cells = <1>;
638b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
639b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
640b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
641*3fb0402fSAndrew Davis			status = "disabled";
642b8545f9dSAswath Govindraju		};
643b8545f9dSAswath Govindraju
644b8545f9dSAswath Govindraju		mailbox1_cluster9: mailbox@31f99000 {
645b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
646b8545f9dSAswath Govindraju			reg = <0x00 0x31f99000 0x00 0x200>;
647b8545f9dSAswath Govindraju			#mbox-cells = <1>;
648b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
649b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
650b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
651*3fb0402fSAndrew Davis			status = "disabled";
652b8545f9dSAswath Govindraju		};
653b8545f9dSAswath Govindraju
654b8545f9dSAswath Govindraju		mailbox1_cluster10: mailbox@31f9a000 {
655b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
656b8545f9dSAswath Govindraju			reg = <0x00 0x31f9a000 0x00 0x200>;
657b8545f9dSAswath Govindraju			#mbox-cells = <1>;
658b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
659b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
660b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
661*3fb0402fSAndrew Davis			status = "disabled";
662b8545f9dSAswath Govindraju		};
663b8545f9dSAswath Govindraju
664b8545f9dSAswath Govindraju		mailbox1_cluster11: mailbox@31f9b000 {
665b8545f9dSAswath Govindraju			compatible = "ti,am654-mailbox";
666b8545f9dSAswath Govindraju			reg = <0x00 0x31f9b000 0x00 0x200>;
667b8545f9dSAswath Govindraju			#mbox-cells = <1>;
668b8545f9dSAswath Govindraju			ti,mbox-num-users = <4>;
669b8545f9dSAswath Govindraju			ti,mbox-num-fifos = <16>;
670b8545f9dSAswath Govindraju			interrupt-parent = <&main_navss_intr>;
671*3fb0402fSAndrew Davis			status = "disabled";
672b8545f9dSAswath Govindraju		};
673b8545f9dSAswath Govindraju
674b8545f9dSAswath Govindraju		main_ringacc: ringacc@3c000000 {
675b8545f9dSAswath Govindraju			compatible = "ti,am654-navss-ringacc";
676b8545f9dSAswath Govindraju			reg = <0x0 0x3c000000 0x0 0x400000>,
677b8545f9dSAswath Govindraju			      <0x0 0x38000000 0x0 0x400000>,
678b8545f9dSAswath Govindraju			      <0x0 0x31120000 0x0 0x100>,
679b8545f9dSAswath Govindraju			      <0x0 0x33000000 0x0 0x40000>;
680b8545f9dSAswath Govindraju			reg-names = "rt", "fifos", "proxy_gcfg", "proxy_target";
681b8545f9dSAswath Govindraju			ti,num-rings = <1024>;
682b8545f9dSAswath Govindraju			ti,sci-rm-range-gp-rings = <0x1>;
683b8545f9dSAswath Govindraju			ti,sci = <&sms>;
684b8545f9dSAswath Govindraju			ti,sci-dev-id = <259>;
685b8545f9dSAswath Govindraju			msi-parent = <&main_udmass_inta>;
686b8545f9dSAswath Govindraju		};
687b8545f9dSAswath Govindraju
688b8545f9dSAswath Govindraju		main_udmap: dma-controller@31150000 {
689b8545f9dSAswath Govindraju			compatible = "ti,j721e-navss-main-udmap";
690b8545f9dSAswath Govindraju			reg = <0x0 0x31150000 0x0 0x100>,
691b8545f9dSAswath Govindraju			      <0x0 0x34000000 0x0 0x80000>,
692b8545f9dSAswath Govindraju			      <0x0 0x35000000 0x0 0x200000>;
693b8545f9dSAswath Govindraju			reg-names = "gcfg", "rchanrt", "tchanrt";
694b8545f9dSAswath Govindraju			msi-parent = <&main_udmass_inta>;
695b8545f9dSAswath Govindraju			#dma-cells = <1>;
696b8545f9dSAswath Govindraju
697b8545f9dSAswath Govindraju			ti,sci = <&sms>;
698b8545f9dSAswath Govindraju			ti,sci-dev-id = <263>;
699b8545f9dSAswath Govindraju			ti,ringacc = <&main_ringacc>;
700b8545f9dSAswath Govindraju
701b8545f9dSAswath Govindraju			ti,sci-rm-range-tchan = <0x0d>, /* TX_CHAN */
702b8545f9dSAswath Govindraju						<0x0f>, /* TX_HCHAN */
703b8545f9dSAswath Govindraju						<0x10>; /* TX_UHCHAN */
704b8545f9dSAswath Govindraju			ti,sci-rm-range-rchan = <0x0a>, /* RX_CHAN */
705b8545f9dSAswath Govindraju						<0x0b>, /* RX_HCHAN */
706b8545f9dSAswath Govindraju						<0x0c>; /* RX_UHCHAN */
707b8545f9dSAswath Govindraju			ti,sci-rm-range-rflow = <0x00>; /* GP RFLOW */
708b8545f9dSAswath Govindraju		};
709b8545f9dSAswath Govindraju
710b8545f9dSAswath Govindraju		cpts@310d0000 {
711b8545f9dSAswath Govindraju			compatible = "ti,j721e-cpts";
712b8545f9dSAswath Govindraju			reg = <0x0 0x310d0000 0x0 0x400>;
713b8545f9dSAswath Govindraju			reg-names = "cpts";
714b8545f9dSAswath Govindraju			clocks = <&k3_clks 226 5>;
715b8545f9dSAswath Govindraju			clock-names = "cpts";
716b8545f9dSAswath Govindraju			interrupts-extended = <&main_navss_intr 391>;
717b8545f9dSAswath Govindraju			interrupt-names = "cpts";
718b8545f9dSAswath Govindraju			ti,cpts-periodic-outputs = <6>;
719b8545f9dSAswath Govindraju			ti,cpts-ext-ts-inputs = <8>;
720b8545f9dSAswath Govindraju		};
721b8545f9dSAswath Govindraju	};
722b8545f9dSAswath Govindraju
723b8545f9dSAswath Govindraju	main_mcan0: can@2701000 {
724b8545f9dSAswath Govindraju		compatible = "bosch,m_can";
725b8545f9dSAswath Govindraju		reg = <0x00 0x02701000 0x00 0x200>,
726b8545f9dSAswath Govindraju		      <0x00 0x02708000 0x00 0x8000>;
727b8545f9dSAswath Govindraju		reg-names = "m_can", "message_ram";
728b8545f9dSAswath Govindraju		power-domains = <&k3_pds 182 TI_SCI_PD_EXCLUSIVE>;
729b8545f9dSAswath Govindraju		clocks = <&k3_clks 182 0>, <&k3_clks 182 1>;
730b8545f9dSAswath Govindraju		clock-names = "hclk", "cclk";
731b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
732b8545f9dSAswath Govindraju			     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
733b8545f9dSAswath Govindraju		interrupt-names = "int0", "int1";
734b8545f9dSAswath Govindraju		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
735b8545f9dSAswath Govindraju	};
736b8545f9dSAswath Govindraju
737b8545f9dSAswath Govindraju	main_mcan1: can@2711000 {
738b8545f9dSAswath Govindraju		compatible = "bosch,m_can";
739b8545f9dSAswath Govindraju		reg = <0x00 0x02711000 0x00 0x200>,
740b8545f9dSAswath Govindraju		      <0x00 0x02718000 0x00 0x8000>;
741b8545f9dSAswath Govindraju		reg-names = "m_can", "message_ram";
742b8545f9dSAswath Govindraju		power-domains = <&k3_pds 183 TI_SCI_PD_EXCLUSIVE>;
743b8545f9dSAswath Govindraju		clocks = <&k3_clks 183 0>, <&k3_clks 183 1>;
744b8545f9dSAswath Govindraju		clock-names = "hclk", "cclk";
745b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>,
746b8545f9dSAswath Govindraju			     <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>;
747b8545f9dSAswath Govindraju		interrupt-names = "int0", "int1";
748b8545f9dSAswath Govindraju		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
749b8545f9dSAswath Govindraju	};
750b8545f9dSAswath Govindraju
751b8545f9dSAswath Govindraju	main_mcan2: can@2721000 {
752b8545f9dSAswath Govindraju		compatible = "bosch,m_can";
753b8545f9dSAswath Govindraju		reg = <0x00 0x02721000 0x00 0x200>,
754b8545f9dSAswath Govindraju		      <0x00 0x02728000 0x00 0x8000>;
755b8545f9dSAswath Govindraju		reg-names = "m_can", "message_ram";
756b8545f9dSAswath Govindraju		power-domains = <&k3_pds 184 TI_SCI_PD_EXCLUSIVE>;
757b8545f9dSAswath Govindraju		clocks = <&k3_clks 184 0>, <&k3_clks 184 1>;
758b8545f9dSAswath Govindraju		clock-names = "hclk", "cclk";
759b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
760b8545f9dSAswath Govindraju			     <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
761b8545f9dSAswath Govindraju		interrupt-names = "int0", "int1";
762b8545f9dSAswath Govindraju		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
763b8545f9dSAswath Govindraju	};
764b8545f9dSAswath Govindraju
765b8545f9dSAswath Govindraju	main_mcan3: can@2731000 {
766b8545f9dSAswath Govindraju		compatible = "bosch,m_can";
767b8545f9dSAswath Govindraju		reg = <0x00 0x02731000 0x00 0x200>,
768b8545f9dSAswath Govindraju		      <0x00 0x02738000 0x00 0x8000>;
769b8545f9dSAswath Govindraju		reg-names = "m_can", "message_ram";
770b8545f9dSAswath Govindraju		power-domains = <&k3_pds 185 TI_SCI_PD_EXCLUSIVE>;
771b8545f9dSAswath Govindraju		clocks = <&k3_clks 185 0>, <&k3_clks 185 1>;
772b8545f9dSAswath Govindraju		clock-names = "hclk", "cclk";
773b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
774b8545f9dSAswath Govindraju			     <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
775b8545f9dSAswath Govindraju		interrupt-names = "int0", "int1";
776b8545f9dSAswath Govindraju		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
777b8545f9dSAswath Govindraju	};
778b8545f9dSAswath Govindraju
779b8545f9dSAswath Govindraju	main_mcan4: can@2741000 {
780b8545f9dSAswath Govindraju		compatible = "bosch,m_can";
781b8545f9dSAswath Govindraju		reg = <0x00 0x02741000 0x00 0x200>,
782b8545f9dSAswath Govindraju		      <0x00 0x02748000 0x00 0x8000>;
783b8545f9dSAswath Govindraju		reg-names = "m_can", "message_ram";
784b8545f9dSAswath Govindraju		power-domains = <&k3_pds 186 TI_SCI_PD_EXCLUSIVE>;
785b8545f9dSAswath Govindraju		clocks = <&k3_clks 186 0>, <&k3_clks 186 1>;
786b8545f9dSAswath Govindraju		clock-names = "hclk", "cclk";
787b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
788b8545f9dSAswath Govindraju			     <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>;
789b8545f9dSAswath Govindraju		interrupt-names = "int0", "int1";
790b8545f9dSAswath Govindraju		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
791b8545f9dSAswath Govindraju	};
792b8545f9dSAswath Govindraju
793b8545f9dSAswath Govindraju	main_mcan5: can@2751000 {
794b8545f9dSAswath Govindraju		compatible = "bosch,m_can";
795b8545f9dSAswath Govindraju		reg = <0x00 0x02751000 0x00 0x200>,
796b8545f9dSAswath Govindraju		      <0x00 0x02758000 0x00 0x8000>;
797b8545f9dSAswath Govindraju		reg-names = "m_can", "message_ram";
798b8545f9dSAswath Govindraju		power-domains = <&k3_pds 187 TI_SCI_PD_EXCLUSIVE>;
799b8545f9dSAswath Govindraju		clocks = <&k3_clks 187 0>, <&k3_clks 187 1>;
800b8545f9dSAswath Govindraju		clock-names = "hclk", "cclk";
801b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
802b8545f9dSAswath Govindraju			     <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
803b8545f9dSAswath Govindraju		interrupt-names = "int0", "int1";
804b8545f9dSAswath Govindraju		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
805b8545f9dSAswath Govindraju	};
806b8545f9dSAswath Govindraju
807b8545f9dSAswath Govindraju	main_mcan6: can@2761000 {
808b8545f9dSAswath Govindraju		compatible = "bosch,m_can";
809b8545f9dSAswath Govindraju		reg = <0x00 0x02761000 0x00 0x200>,
810b8545f9dSAswath Govindraju		      <0x00 0x02768000 0x00 0x8000>;
811b8545f9dSAswath Govindraju		reg-names = "m_can", "message_ram";
812b8545f9dSAswath Govindraju		power-domains = <&k3_pds 188 TI_SCI_PD_EXCLUSIVE>;
813b8545f9dSAswath Govindraju		clocks = <&k3_clks 188 0>, <&k3_clks 188 1>;
814b8545f9dSAswath Govindraju		clock-names = "hclk", "cclk";
815b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
816b8545f9dSAswath Govindraju			     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
817b8545f9dSAswath Govindraju		interrupt-names = "int0", "int1";
818b8545f9dSAswath Govindraju		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
819b8545f9dSAswath Govindraju	};
820b8545f9dSAswath Govindraju
821b8545f9dSAswath Govindraju	main_mcan7: can@2771000 {
822b8545f9dSAswath Govindraju		compatible = "bosch,m_can";
823b8545f9dSAswath Govindraju		reg = <0x00 0x02771000 0x00 0x200>,
824b8545f9dSAswath Govindraju		      <0x00 0x02778000 0x00 0x8000>;
825b8545f9dSAswath Govindraju		reg-names = "m_can", "message_ram";
826b8545f9dSAswath Govindraju		power-domains = <&k3_pds 189 TI_SCI_PD_EXCLUSIVE>;
827b8545f9dSAswath Govindraju		clocks = <&k3_clks 189 0>, <&k3_clks 189 1>;
828b8545f9dSAswath Govindraju		clock-names = "hclk", "cclk";
829b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
830b8545f9dSAswath Govindraju			     <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
831b8545f9dSAswath Govindraju		interrupt-names = "int0", "int1";
832b8545f9dSAswath Govindraju		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
833b8545f9dSAswath Govindraju	};
834b8545f9dSAswath Govindraju
835b8545f9dSAswath Govindraju	main_mcan8: can@2781000 {
836b8545f9dSAswath Govindraju		compatible = "bosch,m_can";
837b8545f9dSAswath Govindraju		reg = <0x00 0x02781000 0x00 0x200>,
838b8545f9dSAswath Govindraju		      <0x00 0x02788000 0x00 0x8000>;
839b8545f9dSAswath Govindraju		reg-names = "m_can", "message_ram";
840b8545f9dSAswath Govindraju		power-domains = <&k3_pds 190 TI_SCI_PD_EXCLUSIVE>;
841b8545f9dSAswath Govindraju		clocks = <&k3_clks 190 0>, <&k3_clks 190 1>;
842b8545f9dSAswath Govindraju		clock-names = "hclk", "cclk";
843b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 576 IRQ_TYPE_LEVEL_HIGH>,
844b8545f9dSAswath Govindraju			     <GIC_SPI 577 IRQ_TYPE_LEVEL_HIGH>;
845b8545f9dSAswath Govindraju		interrupt-names = "int0", "int1";
846b8545f9dSAswath Govindraju		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
847b8545f9dSAswath Govindraju	};
848b8545f9dSAswath Govindraju
849b8545f9dSAswath Govindraju	main_mcan9: can@2791000 {
850b8545f9dSAswath Govindraju		compatible = "bosch,m_can";
851b8545f9dSAswath Govindraju		reg = <0x00 0x02791000 0x00 0x200>,
852b8545f9dSAswath Govindraju		      <0x00 0x02798000 0x00 0x8000>;
853b8545f9dSAswath Govindraju		reg-names = "m_can", "message_ram";
854b8545f9dSAswath Govindraju		power-domains = <&k3_pds 191 TI_SCI_PD_EXCLUSIVE>;
855b8545f9dSAswath Govindraju		clocks = <&k3_clks 191 0>, <&k3_clks 191 1>;
856b8545f9dSAswath Govindraju		clock-names = "hclk", "cclk";
857b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 579 IRQ_TYPE_LEVEL_HIGH>,
858b8545f9dSAswath Govindraju			     <GIC_SPI 580 IRQ_TYPE_LEVEL_HIGH>;
859b8545f9dSAswath Govindraju		interrupt-names = "int0", "int1";
860b8545f9dSAswath Govindraju		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
861b8545f9dSAswath Govindraju	};
862b8545f9dSAswath Govindraju
863b8545f9dSAswath Govindraju	main_mcan10: can@27a1000 {
864b8545f9dSAswath Govindraju		compatible = "bosch,m_can";
865b8545f9dSAswath Govindraju		reg = <0x00 0x027a1000 0x00 0x200>,
866b8545f9dSAswath Govindraju		      <0x00 0x027a8000 0x00 0x8000>;
867b8545f9dSAswath Govindraju		reg-names = "m_can", "message_ram";
868b8545f9dSAswath Govindraju		power-domains = <&k3_pds 192 TI_SCI_PD_EXCLUSIVE>;
869b8545f9dSAswath Govindraju		clocks = <&k3_clks 192 0>, <&k3_clks 192 1>;
870b8545f9dSAswath Govindraju		clock-names = "hclk", "cclk";
871b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH>,
872b8545f9dSAswath Govindraju			     <GIC_SPI 583 IRQ_TYPE_LEVEL_HIGH>;
873b8545f9dSAswath Govindraju		interrupt-names = "int0", "int1";
874b8545f9dSAswath Govindraju		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
875b8545f9dSAswath Govindraju	};
876b8545f9dSAswath Govindraju
877b8545f9dSAswath Govindraju	main_mcan11: can@27b1000 {
878b8545f9dSAswath Govindraju		compatible = "bosch,m_can";
879b8545f9dSAswath Govindraju		reg = <0x00 0x027b1000 0x00 0x200>,
880b8545f9dSAswath Govindraju		      <0x00 0x027b8000 0x00 0x8000>;
881b8545f9dSAswath Govindraju		reg-names = "m_can", "message_ram";
882b8545f9dSAswath Govindraju		power-domains = <&k3_pds 193 TI_SCI_PD_EXCLUSIVE>;
883b8545f9dSAswath Govindraju		clocks = <&k3_clks 193 0>, <&k3_clks 193 1>;
884b8545f9dSAswath Govindraju		clock-names = "hclk", "cclk";
885b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 585 IRQ_TYPE_LEVEL_HIGH>,
886b8545f9dSAswath Govindraju			     <GIC_SPI 586 IRQ_TYPE_LEVEL_HIGH>;
887b8545f9dSAswath Govindraju		interrupt-names = "int0", "int1";
888b8545f9dSAswath Govindraju		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
889b8545f9dSAswath Govindraju	};
890b8545f9dSAswath Govindraju
891b8545f9dSAswath Govindraju	main_mcan12: can@27c1000 {
892b8545f9dSAswath Govindraju		compatible = "bosch,m_can";
893b8545f9dSAswath Govindraju		reg = <0x00 0x027c1000 0x00 0x200>,
894b8545f9dSAswath Govindraju		      <0x00 0x027c8000 0x00 0x8000>;
895b8545f9dSAswath Govindraju		reg-names = "m_can", "message_ram";
896b8545f9dSAswath Govindraju		power-domains = <&k3_pds 194 TI_SCI_PD_EXCLUSIVE>;
897b8545f9dSAswath Govindraju		clocks = <&k3_clks 194 0>, <&k3_clks 194 1>;
898b8545f9dSAswath Govindraju		clock-names = "hclk", "cclk";
899b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 588 IRQ_TYPE_LEVEL_HIGH>,
900b8545f9dSAswath Govindraju			     <GIC_SPI 589 IRQ_TYPE_LEVEL_HIGH>;
901b8545f9dSAswath Govindraju		interrupt-names = "int0", "int1";
902b8545f9dSAswath Govindraju		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
903b8545f9dSAswath Govindraju	};
904b8545f9dSAswath Govindraju
905b8545f9dSAswath Govindraju	main_mcan13: can@27d1000 {
906b8545f9dSAswath Govindraju		compatible = "bosch,m_can";
907b8545f9dSAswath Govindraju		reg = <0x00 0x027d1000 0x00 0x200>,
908b8545f9dSAswath Govindraju		      <0x00 0x027d8000 0x00 0x8000>;
909b8545f9dSAswath Govindraju		reg-names = "m_can", "message_ram";
910b8545f9dSAswath Govindraju		power-domains = <&k3_pds 195 TI_SCI_PD_EXCLUSIVE>;
911b8545f9dSAswath Govindraju		clocks = <&k3_clks 195 0>, <&k3_clks 195 1>;
912b8545f9dSAswath Govindraju		clock-names = "hclk", "cclk";
913b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 591 IRQ_TYPE_LEVEL_HIGH>,
914b8545f9dSAswath Govindraju			     <GIC_SPI 592 IRQ_TYPE_LEVEL_HIGH>;
915b8545f9dSAswath Govindraju		interrupt-names = "int0", "int1";
916b8545f9dSAswath Govindraju		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
917b8545f9dSAswath Govindraju	};
918b8545f9dSAswath Govindraju
919b8545f9dSAswath Govindraju	main_mcan14: can@2681000 {
920b8545f9dSAswath Govindraju		compatible = "bosch,m_can";
921b8545f9dSAswath Govindraju		reg = <0x00 0x02681000 0x00 0x200>,
922b8545f9dSAswath Govindraju		      <0x00 0x02688000 0x00 0x8000>;
923b8545f9dSAswath Govindraju		reg-names = "m_can", "message_ram";
924b8545f9dSAswath Govindraju		power-domains = <&k3_pds 197 TI_SCI_PD_EXCLUSIVE>;
925b8545f9dSAswath Govindraju		clocks = <&k3_clks 197 0>, <&k3_clks 197 1>;
926b8545f9dSAswath Govindraju		clock-names = "hclk", "cclk";
927b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 594 IRQ_TYPE_LEVEL_HIGH>,
928b8545f9dSAswath Govindraju			     <GIC_SPI 595 IRQ_TYPE_LEVEL_HIGH>;
929b8545f9dSAswath Govindraju		interrupt-names = "int0", "int1";
930b8545f9dSAswath Govindraju		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
931b8545f9dSAswath Govindraju	};
932b8545f9dSAswath Govindraju
933b8545f9dSAswath Govindraju	main_mcan15: can@2691000 {
934b8545f9dSAswath Govindraju		compatible = "bosch,m_can";
935b8545f9dSAswath Govindraju		reg = <0x00 0x02691000 0x00 0x200>,
936b8545f9dSAswath Govindraju		      <0x00 0x02698000 0x00 0x8000>;
937b8545f9dSAswath Govindraju		reg-names = "m_can", "message_ram";
938b8545f9dSAswath Govindraju		power-domains = <&k3_pds 199 TI_SCI_PD_EXCLUSIVE>;
939b8545f9dSAswath Govindraju		clocks = <&k3_clks 199 0>, <&k3_clks 199 1>;
940b8545f9dSAswath Govindraju		clock-names = "hclk", "cclk";
941b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 597 IRQ_TYPE_LEVEL_HIGH>,
942b8545f9dSAswath Govindraju			     <GIC_SPI 598 IRQ_TYPE_LEVEL_HIGH>;
943b8545f9dSAswath Govindraju		interrupt-names = "int0", "int1";
944b8545f9dSAswath Govindraju		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
945b8545f9dSAswath Govindraju	};
946b8545f9dSAswath Govindraju
947b8545f9dSAswath Govindraju	main_mcan16: can@26a1000 {
948b8545f9dSAswath Govindraju		compatible = "bosch,m_can";
949b8545f9dSAswath Govindraju		reg = <0x00 0x026a1000 0x00 0x200>,
950b8545f9dSAswath Govindraju		      <0x00 0x026a8000 0x00 0x8000>;
951b8545f9dSAswath Govindraju		reg-names = "m_can", "message_ram";
952b8545f9dSAswath Govindraju		power-domains = <&k3_pds 201 TI_SCI_PD_EXCLUSIVE>;
953b8545f9dSAswath Govindraju		clocks = <&k3_clks 201 0>, <&k3_clks 201 1>;
954b8545f9dSAswath Govindraju		clock-names = "hclk", "cclk";
955b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 784 IRQ_TYPE_LEVEL_HIGH>,
956b8545f9dSAswath Govindraju			     <GIC_SPI 785 IRQ_TYPE_LEVEL_HIGH>;
957b8545f9dSAswath Govindraju		interrupt-names = "int0", "int1";
958b8545f9dSAswath Govindraju		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
959b8545f9dSAswath Govindraju	};
960b8545f9dSAswath Govindraju
961b8545f9dSAswath Govindraju	main_mcan17: can@26b1000 {
962b8545f9dSAswath Govindraju		compatible = "bosch,m_can";
963b8545f9dSAswath Govindraju		reg = <0x00 0x026b1000 0x00 0x200>,
964b8545f9dSAswath Govindraju		      <0x00 0x026b8000 0x00 0x8000>;
965b8545f9dSAswath Govindraju		reg-names = "m_can", "message_ram";
966b8545f9dSAswath Govindraju		power-domains = <&k3_pds 206 TI_SCI_PD_EXCLUSIVE>;
967b8545f9dSAswath Govindraju		clocks = <&k3_clks 206 0>, <&k3_clks 206 1>;
968b8545f9dSAswath Govindraju		clock-names = "hclk", "cclk";
969b8545f9dSAswath Govindraju		interrupts = <GIC_SPI 787 IRQ_TYPE_LEVEL_HIGH>,
970b8545f9dSAswath Govindraju			     <GIC_SPI 788 IRQ_TYPE_LEVEL_HIGH>;
971b8545f9dSAswath Govindraju		interrupt-names = "int0", "int1";
972b8545f9dSAswath Govindraju		bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>;
973b8545f9dSAswath Govindraju	};
974b8545f9dSAswath Govindraju};
975