14201af25SNishanth Menon// SPDX-License-Identifier: GPL-2.0 24201af25SNishanth Menon/* 34201af25SNishanth Menon * Device Tree Source for AM6 SoC Family MCU Domain peripherals 44201af25SNishanth Menon * 55bb9e0f6SSuman Anna * Copyright (C) 2016-2020 Texas Instruments Incorporated - https://www.ti.com/ 64201af25SNishanth Menon */ 74201af25SNishanth Menon 84201af25SNishanth Menon&cbass_mcu { 9e5c956c4SNishanth Menon mcu_conf: scm-conf@40f00000 { 10f2965b99SGrygorii Strashko compatible = "syscon", "simple-mfd"; 11f2965b99SGrygorii Strashko reg = <0x0 0x40f00000 0x0 0x20000>; 12f2965b99SGrygorii Strashko #address-cells = <1>; 13f2965b99SGrygorii Strashko #size-cells = <1>; 14f2965b99SGrygorii Strashko ranges = <0x0 0x0 0x40f00000 0x20000>; 15243246b5SGrygorii Strashko 16243246b5SGrygorii Strashko phy_gmii_sel: phy@4040 { 17243246b5SGrygorii Strashko compatible = "ti,am654-phy-gmii-sel"; 18243246b5SGrygorii Strashko reg = <0x4040 0x4>; 19243246b5SGrygorii Strashko #phy-cells = <1>; 20243246b5SGrygorii Strashko }; 21f2965b99SGrygorii Strashko }; 22f2965b99SGrygorii Strashko 23*7928c712STony Lindgren /* MCU_TIMERIO pad input CTRLMMR_MCU_TIMER*_CTRL registers */ 24*7928c712STony Lindgren mcu_timerio_input: pinctrl@40f04200 { 25*7928c712STony Lindgren compatible = "pinctrl-single"; 26*7928c712STony Lindgren reg = <0x0 0x40f04200 0x0 0x10>; 27*7928c712STony Lindgren #pinctrl-cells = <1>; 28*7928c712STony Lindgren pinctrl-single,register-width = <32>; 29*7928c712STony Lindgren pinctrl-single,function-mask = <0x00000101>; 30*7928c712STony Lindgren }; 31*7928c712STony Lindgren 32*7928c712STony Lindgren /* MCU_TIMERIO pad output CTRLMMR_MCU_TIMERIO*_CTRL registers */ 33*7928c712STony Lindgren mcu_timerio_output: pinctrl@40f04280 { 34*7928c712STony Lindgren compatible = "pinctrl-single"; 35*7928c712STony Lindgren reg = <0x0 0x40f04280 0x0 0x8>; 36*7928c712STony Lindgren #pinctrl-cells = <1>; 37*7928c712STony Lindgren pinctrl-single,register-width = <32>; 38*7928c712STony Lindgren pinctrl-single,function-mask = <0x00000003>; 39*7928c712STony Lindgren }; 40*7928c712STony Lindgren 414201af25SNishanth Menon mcu_uart0: serial@40a00000 { 424201af25SNishanth Menon compatible = "ti,am654-uart"; 434201af25SNishanth Menon reg = <0x00 0x40a00000 0x00 0x100>; 444201af25SNishanth Menon interrupts = <GIC_SPI 565 IRQ_TYPE_LEVEL_HIGH>; 454201af25SNishanth Menon clock-frequency = <96000000>; 464201af25SNishanth Menon current-speed = <115200>; 47c68272cbSLokesh Vutla power-domains = <&k3_pds 149 TI_SCI_PD_EXCLUSIVE>; 4865e8781aSAndrew Davis status = "disabled"; 494201af25SNishanth Menon }; 5019a1768fSVignesh R 51f853f005SSuman Anna mcu_ram: sram@41c00000 { 52f853f005SSuman Anna compatible = "mmio-sram"; 53f853f005SSuman Anna reg = <0x00 0x41c00000 0x00 0x80000>; 54f853f005SSuman Anna ranges = <0x0 0x00 0x41c00000 0x80000>; 55f853f005SSuman Anna #address-cells = <1>; 56f853f005SSuman Anna #size-cells = <1>; 57f853f005SSuman Anna }; 58f853f005SSuman Anna 5919a1768fSVignesh R mcu_i2c0: i2c@40b00000 { 6019a1768fSVignesh R compatible = "ti,am654-i2c", "ti,omap4-i2c"; 6119a1768fSVignesh R reg = <0x0 0x40b00000 0x0 0x100>; 6219a1768fSVignesh R interrupts = <GIC_SPI 564 IRQ_TYPE_LEVEL_HIGH>; 6319a1768fSVignesh R #address-cells = <1>; 6419a1768fSVignesh R #size-cells = <0>; 6519a1768fSVignesh R clock-names = "fck"; 6619a1768fSVignesh R clocks = <&k3_clks 114 1>; 67c68272cbSLokesh Vutla power-domains = <&k3_pds 114 TI_SCI_PD_EXCLUSIVE>; 68c0a5ba87SAndrew Davis status = "disabled"; 6919a1768fSVignesh R }; 702cd7d393SVignesh R 712cd7d393SVignesh R mcu_spi0: spi@40300000 { 722cd7d393SVignesh R compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 732cd7d393SVignesh R reg = <0x0 0x40300000 0x0 0x400>; 742cd7d393SVignesh R interrupts = <GIC_SPI 560 IRQ_TYPE_LEVEL_HIGH>; 752cd7d393SVignesh R clocks = <&k3_clks 142 1>; 76c68272cbSLokesh Vutla power-domains = <&k3_pds 142 TI_SCI_PD_EXCLUSIVE>; 772cd7d393SVignesh R #address-cells = <1>; 782cd7d393SVignesh R #size-cells = <0>; 791c49cbb1SAndrew Davis status = "disabled"; 802cd7d393SVignesh R }; 812cd7d393SVignesh R 822cd7d393SVignesh R mcu_spi1: spi@40310000 { 832cd7d393SVignesh R compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 842cd7d393SVignesh R reg = <0x0 0x40310000 0x0 0x400>; 852cd7d393SVignesh R interrupts = <GIC_SPI 561 IRQ_TYPE_LEVEL_HIGH>; 862cd7d393SVignesh R clocks = <&k3_clks 143 1>; 87c68272cbSLokesh Vutla power-domains = <&k3_pds 143 TI_SCI_PD_EXCLUSIVE>; 882cd7d393SVignesh R #address-cells = <1>; 892cd7d393SVignesh R #size-cells = <0>; 901c49cbb1SAndrew Davis status = "disabled"; 912cd7d393SVignesh R }; 922cd7d393SVignesh R 932cd7d393SVignesh R mcu_spi2: spi@40320000 { 942cd7d393SVignesh R compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 952cd7d393SVignesh R reg = <0x0 0x40320000 0x0 0x400>; 962cd7d393SVignesh R interrupts = <GIC_SPI 562 IRQ_TYPE_LEVEL_HIGH>; 972cd7d393SVignesh R clocks = <&k3_clks 144 1>; 98c68272cbSLokesh Vutla power-domains = <&k3_pds 144 TI_SCI_PD_EXCLUSIVE>; 992cd7d393SVignesh R #address-cells = <1>; 1002cd7d393SVignesh R #size-cells = <0>; 1011c49cbb1SAndrew Davis status = "disabled"; 1022cd7d393SVignesh R }; 103aa6eaaa2SVignesh R 104aa6eaaa2SVignesh R tscadc0: tscadc@40200000 { 105aa6eaaa2SVignesh R compatible = "ti,am654-tscadc", "ti,am3359-tscadc"; 106aa6eaaa2SVignesh R reg = <0x0 0x40200000 0x0 0x1000>; 107aa6eaaa2SVignesh R interrupts = <GIC_SPI 580 IRQ_TYPE_LEVEL_HIGH>; 108aa6eaaa2SVignesh R clocks = <&k3_clks 0 2>; 109aa6eaaa2SVignesh R assigned-clocks = <&k3_clks 0 2>; 110aa6eaaa2SVignesh R assigned-clock-rates = <60000000>; 111e5bad300SMatt Ranostay clock-names = "fck"; 11285800da0SVignesh Raghavendra dmas = <&mcu_udmap 0x7100>, 11385800da0SVignesh Raghavendra <&mcu_udmap 0x7101 >; 11485800da0SVignesh Raghavendra dma-names = "fifo0", "fifo1"; 115aa6eaaa2SVignesh R 116aa6eaaa2SVignesh R adc { 117aa6eaaa2SVignesh R #io-channel-cells = <1>; 118aa6eaaa2SVignesh R compatible = "ti,am654-adc", "ti,am3359-adc"; 119aa6eaaa2SVignesh R }; 120aa6eaaa2SVignesh R }; 121aa6eaaa2SVignesh R 122aa6eaaa2SVignesh R tscadc1: tscadc@40210000 { 123aa6eaaa2SVignesh R compatible = "ti,am654-tscadc", "ti,am3359-tscadc"; 124aa6eaaa2SVignesh R reg = <0x0 0x40210000 0x0 0x1000>; 125aa6eaaa2SVignesh R interrupts = <GIC_SPI 581 IRQ_TYPE_LEVEL_HIGH>; 126aa6eaaa2SVignesh R clocks = <&k3_clks 1 2>; 127aa6eaaa2SVignesh R assigned-clocks = <&k3_clks 1 2>; 128aa6eaaa2SVignesh R assigned-clock-rates = <60000000>; 129e5bad300SMatt Ranostay clock-names = "fck"; 13085800da0SVignesh Raghavendra dmas = <&mcu_udmap 0x7102>, 13185800da0SVignesh Raghavendra <&mcu_udmap 0x7103>; 13285800da0SVignesh Raghavendra dma-names = "fifo0", "fifo1"; 133aa6eaaa2SVignesh R 134aa6eaaa2SVignesh R adc { 135aa6eaaa2SVignesh R #io-channel-cells = <1>; 136aa6eaaa2SVignesh R compatible = "ti,am654-adc", "ti,am3359-adc"; 137aa6eaaa2SVignesh R }; 138aa6eaaa2SVignesh R }; 13907481770SVignesh Raghavendra 1409ecdb6d6SNishanth Menon mcu_navss: bus@28380000 { 1413d623054SPeter Ujfalusi compatible = "simple-mfd"; 1423d623054SPeter Ujfalusi #address-cells = <2>; 1433d623054SPeter Ujfalusi #size-cells = <2>; 1449ecdb6d6SNishanth Menon ranges = <0x00 0x28380000 0x00 0x28380000 0x00 0x03880000>; 1453d623054SPeter Ujfalusi dma-coherent; 1463d623054SPeter Ujfalusi dma-ranges; 1473d623054SPeter Ujfalusi 1483d623054SPeter Ujfalusi ti,sci-dev-id = <119>; 1493d623054SPeter Ujfalusi 1503d623054SPeter Ujfalusi mcu_ringacc: ringacc@2b800000 { 1513d623054SPeter Ujfalusi compatible = "ti,am654-navss-ringacc"; 1523d623054SPeter Ujfalusi reg = <0x0 0x2b800000 0x0 0x400000>, 1533d623054SPeter Ujfalusi <0x0 0x2b000000 0x0 0x400000>, 1543d623054SPeter Ujfalusi <0x0 0x28590000 0x0 0x100>, 1553d623054SPeter Ujfalusi <0x0 0x2a500000 0x0 0x40000>; 1563d623054SPeter Ujfalusi reg-names = "rt", "fifos", "proxy_gcfg", "proxy_target"; 1573d623054SPeter Ujfalusi ti,num-rings = <286>; 1586da45875SLokesh Vutla ti,sci-rm-range-gp-rings = <0x1>; /* GP ring range */ 1593d623054SPeter Ujfalusi ti,sci = <&dmsc>; 1603d623054SPeter Ujfalusi ti,sci-dev-id = <195>; 1613d623054SPeter Ujfalusi msi-parent = <&inta_main_udmass>; 1623d623054SPeter Ujfalusi }; 1633d623054SPeter Ujfalusi 1643d623054SPeter Ujfalusi mcu_udmap: dma-controller@285c0000 { 1653d623054SPeter Ujfalusi compatible = "ti,am654-navss-mcu-udmap"; 1663d623054SPeter Ujfalusi reg = <0x0 0x285c0000 0x0 0x100>, 1673d623054SPeter Ujfalusi <0x0 0x2a800000 0x0 0x40000>, 1683d623054SPeter Ujfalusi <0x0 0x2aa00000 0x0 0x40000>; 1693d623054SPeter Ujfalusi reg-names = "gcfg", "rchanrt", "tchanrt"; 1703d623054SPeter Ujfalusi msi-parent = <&inta_main_udmass>; 1713d623054SPeter Ujfalusi #dma-cells = <1>; 1723d623054SPeter Ujfalusi 1733d623054SPeter Ujfalusi ti,sci = <&dmsc>; 1743d623054SPeter Ujfalusi ti,sci-dev-id = <194>; 1753d623054SPeter Ujfalusi ti,ringacc = <&mcu_ringacc>; 1763d623054SPeter Ujfalusi 1776da45875SLokesh Vutla ti,sci-rm-range-tchan = <0xf>, /* TX_HCHAN */ 1786da45875SLokesh Vutla <0xd>; /* TX_CHAN */ 1796da45875SLokesh Vutla ti,sci-rm-range-rchan = <0xb>, /* RX_HCHAN */ 1806da45875SLokesh Vutla <0xa>; /* RX_CHAN */ 1816da45875SLokesh Vutla ti,sci-rm-range-rflow = <0x0>; /* GP RFLOW */ 1823d623054SPeter Ujfalusi }; 1833d623054SPeter Ujfalusi }; 1843d623054SPeter Ujfalusi 185c3e4ea55SFaiz Abbas m_can0: mcan@40528000 { 186c3e4ea55SFaiz Abbas compatible = "bosch,m_can"; 187c3e4ea55SFaiz Abbas reg = <0x0 0x40528000 0x0 0x400>, 188c3e4ea55SFaiz Abbas <0x0 0x40500000 0x0 0x4400>; 189c3e4ea55SFaiz Abbas reg-names = "m_can", "message_ram"; 190c3e4ea55SFaiz Abbas power-domains = <&k3_pds 102 TI_SCI_PD_EXCLUSIVE>; 191c3e4ea55SFaiz Abbas clocks = <&k3_clks 102 5>, <&k3_clks 102 0>; 192c3e4ea55SFaiz Abbas clock-names = "hclk", "cclk"; 193c3e4ea55SFaiz Abbas interrupt-parent = <&gic500>; 194c3e4ea55SFaiz Abbas interrupts = <GIC_SPI 544 IRQ_TYPE_LEVEL_HIGH>, 195c3e4ea55SFaiz Abbas <GIC_SPI 545 IRQ_TYPE_LEVEL_HIGH>; 196c3e4ea55SFaiz Abbas interrupt-names = "int0", "int1"; 197c3e4ea55SFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 198b08bf4a5SAndrew Davis status = "disabled"; 199c3e4ea55SFaiz Abbas }; 200c3e4ea55SFaiz Abbas 201c3e4ea55SFaiz Abbas m_can1: mcan@40568000 { 202c3e4ea55SFaiz Abbas compatible = "bosch,m_can"; 203c3e4ea55SFaiz Abbas reg = <0x0 0x40568000 0x0 0x400>, 204c3e4ea55SFaiz Abbas <0x0 0x40540000 0x0 0x4400>; 205c3e4ea55SFaiz Abbas reg-names = "m_can", "message_ram"; 206c3e4ea55SFaiz Abbas power-domains = <&k3_pds 103 TI_SCI_PD_EXCLUSIVE>; 207c3e4ea55SFaiz Abbas clocks = <&k3_clks 103 5>, <&k3_clks 103 0>; 208c3e4ea55SFaiz Abbas clock-names = "hclk", "cclk"; 209c3e4ea55SFaiz Abbas interrupt-parent = <&gic500>; 210c3e4ea55SFaiz Abbas interrupts = <GIC_SPI 547 IRQ_TYPE_LEVEL_HIGH>, 211c3e4ea55SFaiz Abbas <GIC_SPI 548 IRQ_TYPE_LEVEL_HIGH>; 212c3e4ea55SFaiz Abbas interrupt-names = "int0", "int1"; 213c3e4ea55SFaiz Abbas bosch,mram-cfg = <0x0 128 64 64 64 64 32 32>; 214b08bf4a5SAndrew Davis status = "disabled"; 215c3e4ea55SFaiz Abbas }; 216c3e4ea55SFaiz Abbas 21707481770SVignesh Raghavendra fss: fss@47000000 { 21807481770SVignesh Raghavendra compatible = "simple-bus"; 21907481770SVignesh Raghavendra #address-cells = <2>; 22007481770SVignesh Raghavendra #size-cells = <2>; 22107481770SVignesh Raghavendra ranges; 22207481770SVignesh Raghavendra 22307481770SVignesh Raghavendra ospi0: spi@47040000 { 22407481770SVignesh Raghavendra compatible = "ti,am654-ospi", "cdns,qspi-nor"; 22507481770SVignesh Raghavendra reg = <0x0 0x47040000 0x0 0x100>, 22607481770SVignesh Raghavendra <0x5 0x00000000 0x1 0x0000000>; 22707481770SVignesh Raghavendra interrupts = <GIC_SPI 552 IRQ_TYPE_LEVEL_HIGH>; 22807481770SVignesh Raghavendra cdns,fifo-depth = <256>; 22907481770SVignesh Raghavendra cdns,fifo-width = <4>; 23007481770SVignesh Raghavendra cdns,trigger-address = <0x0>; 23107481770SVignesh Raghavendra clocks = <&k3_clks 248 0>; 23207481770SVignesh Raghavendra assigned-clocks = <&k3_clks 248 0>; 23307481770SVignesh Raghavendra assigned-clock-parents = <&k3_clks 248 2>; 23407481770SVignesh Raghavendra assigned-clock-rates = <166666666>; 23507481770SVignesh Raghavendra power-domains = <&k3_pds 248 TI_SCI_PD_EXCLUSIVE>; 23607481770SVignesh Raghavendra #address-cells = <1>; 23707481770SVignesh Raghavendra #size-cells = <0>; 23807481770SVignesh Raghavendra }; 23907481770SVignesh Raghavendra 24007481770SVignesh Raghavendra ospi1: spi@47050000 { 24107481770SVignesh Raghavendra compatible = "ti,am654-ospi", "cdns,qspi-nor"; 24207481770SVignesh Raghavendra reg = <0x0 0x47050000 0x0 0x100>, 24307481770SVignesh Raghavendra <0x7 0x00000000 0x1 0x00000000>; 24407481770SVignesh Raghavendra interrupts = <GIC_SPI 553 IRQ_TYPE_LEVEL_HIGH>; 24507481770SVignesh Raghavendra cdns,fifo-depth = <256>; 24607481770SVignesh Raghavendra cdns,fifo-width = <4>; 24707481770SVignesh Raghavendra cdns,trigger-address = <0x0>; 24807481770SVignesh Raghavendra clocks = <&k3_clks 249 6>; 24907481770SVignesh Raghavendra power-domains = <&k3_pds 249 TI_SCI_PD_EXCLUSIVE>; 25007481770SVignesh Raghavendra #address-cells = <1>; 25107481770SVignesh Raghavendra #size-cells = <0>; 25207481770SVignesh Raghavendra }; 25307481770SVignesh Raghavendra }; 254ba86a6e9SGrygorii Strashko 255ba86a6e9SGrygorii Strashko mcu_cpsw: ethernet@46000000 { 256ba86a6e9SGrygorii Strashko compatible = "ti,am654-cpsw-nuss"; 257ba86a6e9SGrygorii Strashko #address-cells = <2>; 258ba86a6e9SGrygorii Strashko #size-cells = <2>; 259ba86a6e9SGrygorii Strashko reg = <0x0 0x46000000 0x0 0x200000>; 260ba86a6e9SGrygorii Strashko reg-names = "cpsw_nuss"; 261ba86a6e9SGrygorii Strashko ranges = <0x0 0x0 0x0 0x46000000 0x0 0x200000>; 262ba86a6e9SGrygorii Strashko dma-coherent; 263ba86a6e9SGrygorii Strashko clocks = <&k3_clks 5 10>; 264ba86a6e9SGrygorii Strashko clock-names = "fck"; 265ba86a6e9SGrygorii Strashko power-domains = <&k3_pds 5 TI_SCI_PD_EXCLUSIVE>; 266ba86a6e9SGrygorii Strashko 267ba86a6e9SGrygorii Strashko dmas = <&mcu_udmap 0xf000>, 268ba86a6e9SGrygorii Strashko <&mcu_udmap 0xf001>, 269ba86a6e9SGrygorii Strashko <&mcu_udmap 0xf002>, 270ba86a6e9SGrygorii Strashko <&mcu_udmap 0xf003>, 271ba86a6e9SGrygorii Strashko <&mcu_udmap 0xf004>, 272ba86a6e9SGrygorii Strashko <&mcu_udmap 0xf005>, 273ba86a6e9SGrygorii Strashko <&mcu_udmap 0xf006>, 274ba86a6e9SGrygorii Strashko <&mcu_udmap 0xf007>, 275ba86a6e9SGrygorii Strashko <&mcu_udmap 0x7000>; 276ba86a6e9SGrygorii Strashko dma-names = "tx0", "tx1", "tx2", "tx3", 277ba86a6e9SGrygorii Strashko "tx4", "tx5", "tx6", "tx7", 278ba86a6e9SGrygorii Strashko "rx"; 279ba86a6e9SGrygorii Strashko 280ba86a6e9SGrygorii Strashko ethernet-ports { 281ba86a6e9SGrygorii Strashko #address-cells = <1>; 282ba86a6e9SGrygorii Strashko #size-cells = <0>; 283ba86a6e9SGrygorii Strashko 284ba86a6e9SGrygorii Strashko cpsw_port1: port@1 { 285ba86a6e9SGrygorii Strashko reg = <1>; 286ba86a6e9SGrygorii Strashko ti,mac-only; 287ba86a6e9SGrygorii Strashko label = "port1"; 288ba86a6e9SGrygorii Strashko ti,syscon-efuse = <&mcu_conf 0x200>; 289ba86a6e9SGrygorii Strashko phys = <&phy_gmii_sel 1>; 290ba86a6e9SGrygorii Strashko }; 291ba86a6e9SGrygorii Strashko }; 292ba86a6e9SGrygorii Strashko 293ba86a6e9SGrygorii Strashko davinci_mdio: mdio@f00 { 294ba86a6e9SGrygorii Strashko compatible = "ti,cpsw-mdio","ti,davinci_mdio"; 295ba86a6e9SGrygorii Strashko reg = <0x0 0xf00 0x0 0x100>; 296ba86a6e9SGrygorii Strashko #address-cells = <1>; 297ba86a6e9SGrygorii Strashko #size-cells = <0>; 298ba86a6e9SGrygorii Strashko clocks = <&k3_clks 5 10>; 299ba86a6e9SGrygorii Strashko clock-names = "fck"; 300ba86a6e9SGrygorii Strashko bus_freq = <1000000>; 301c75c5c0bSAndrew Davis status = "disabled"; 302ba86a6e9SGrygorii Strashko }; 303885a26baSGrygorii Strashko 304ef2d1363SGrygorii Strashko cpts@3d000 { 305ef2d1363SGrygorii Strashko compatible = "ti,am65-cpts"; 306ef2d1363SGrygorii Strashko reg = <0x0 0x3d000 0x0 0x400>; 307885a26baSGrygorii Strashko clocks = <&mcu_cpsw_cpts_mux>; 308885a26baSGrygorii Strashko clock-names = "cpts"; 309885a26baSGrygorii Strashko interrupts-extended = <&gic500 GIC_SPI 570 IRQ_TYPE_LEVEL_HIGH>; 310885a26baSGrygorii Strashko interrupt-names = "cpts"; 311885a26baSGrygorii Strashko ti,cpts-ext-ts-inputs = <4>; 312885a26baSGrygorii Strashko ti,cpts-periodic-outputs = <2>; 313885a26baSGrygorii Strashko 314885a26baSGrygorii Strashko mcu_cpsw_cpts_mux: refclk-mux { 315885a26baSGrygorii Strashko #clock-cells = <0>; 316885a26baSGrygorii Strashko clocks = <&k3_clks 118 5>, <&k3_clks 118 11>, 317885a26baSGrygorii Strashko <&k3_clks 118 6>, <&k3_clks 118 3>, 318885a26baSGrygorii Strashko <&k3_clks 118 8>, <&k3_clks 118 14>, 319885a26baSGrygorii Strashko <&k3_clks 120 3>, <&k3_clks 121 3>; 320885a26baSGrygorii Strashko assigned-clocks = <&mcu_cpsw_cpts_mux>; 321885a26baSGrygorii Strashko assigned-clock-parents = <&k3_clks 118 5>; 322885a26baSGrygorii Strashko }; 323885a26baSGrygorii Strashko }; 324ba86a6e9SGrygorii Strashko }; 3255bb9e0f6SSuman Anna 3265bb9e0f6SSuman Anna mcu_r5fss0: r5fss@41000000 { 3275bb9e0f6SSuman Anna compatible = "ti,am654-r5fss"; 3285bb9e0f6SSuman Anna ti,cluster-mode = <1>; 3295bb9e0f6SSuman Anna #address-cells = <1>; 3305bb9e0f6SSuman Anna #size-cells = <1>; 3315bb9e0f6SSuman Anna ranges = <0x41000000 0x00 0x41000000 0x20000>, 3325bb9e0f6SSuman Anna <0x41400000 0x00 0x41400000 0x20000>; 3335bb9e0f6SSuman Anna power-domains = <&k3_pds 129 TI_SCI_PD_EXCLUSIVE>; 3345bb9e0f6SSuman Anna 3355bb9e0f6SSuman Anna mcu_r5fss0_core0: r5f@41000000 { 3365bb9e0f6SSuman Anna compatible = "ti,am654-r5f"; 3375bb9e0f6SSuman Anna reg = <0x41000000 0x00008000>, 3385bb9e0f6SSuman Anna <0x41010000 0x00008000>; 3395bb9e0f6SSuman Anna reg-names = "atcm", "btcm"; 3405bb9e0f6SSuman Anna ti,sci = <&dmsc>; 3415bb9e0f6SSuman Anna ti,sci-dev-id = <159>; 3425bb9e0f6SSuman Anna ti,sci-proc-ids = <0x01 0xff>; 3435bb9e0f6SSuman Anna resets = <&k3_reset 159 1>; 3445bb9e0f6SSuman Anna firmware-name = "am65x-mcu-r5f0_0-fw"; 3455bb9e0f6SSuman Anna ti,atcm-enable = <1>; 3465bb9e0f6SSuman Anna ti,btcm-enable = <1>; 3475bb9e0f6SSuman Anna ti,loczrama = <1>; 3485bb9e0f6SSuman Anna }; 3495bb9e0f6SSuman Anna 3505bb9e0f6SSuman Anna mcu_r5fss0_core1: r5f@41400000 { 3515bb9e0f6SSuman Anna compatible = "ti,am654-r5f"; 3525bb9e0f6SSuman Anna reg = <0x41400000 0x00008000>, 3535bb9e0f6SSuman Anna <0x41410000 0x00008000>; 3545bb9e0f6SSuman Anna reg-names = "atcm", "btcm"; 3555bb9e0f6SSuman Anna ti,sci = <&dmsc>; 3565bb9e0f6SSuman Anna ti,sci-dev-id = <245>; 3575bb9e0f6SSuman Anna ti,sci-proc-ids = <0x02 0xff>; 3585bb9e0f6SSuman Anna resets = <&k3_reset 245 1>; 3595bb9e0f6SSuman Anna firmware-name = "am65x-mcu-r5f0_1-fw"; 3605bb9e0f6SSuman Anna ti,atcm-enable = <1>; 3615bb9e0f6SSuman Anna ti,btcm-enable = <1>; 3625bb9e0f6SSuman Anna ti,loczrama = <1>; 3635bb9e0f6SSuman Anna }; 3645bb9e0f6SSuman Anna }; 3656674a90bSJan Kiszka 3666674a90bSJan Kiszka mcu_rti1: watchdog@40610000 { 3676674a90bSJan Kiszka compatible = "ti,j7-rti-wdt"; 3686674a90bSJan Kiszka reg = <0x0 0x40610000 0x0 0x100>; 3696674a90bSJan Kiszka clocks = <&k3_clks 135 0>; 3706674a90bSJan Kiszka power-domains = <&k3_pds 135 TI_SCI_PD_SHARED>; 3716674a90bSJan Kiszka assigned-clocks = <&k3_clks 135 0>; 3726674a90bSJan Kiszka assigned-clock-parents = <&k3_clks 135 4>; 3736674a90bSJan Kiszka }; 3744201af25SNishanth Menon}; 375