105f7e3d1SMasahiro Yamada// SPDX-License-Identifier: GPL-2.0+ OR MIT
205f7e3d1SMasahiro Yamada//
305f7e3d1SMasahiro Yamada// Device Tree Source for UniPhier LD20 SoC
405f7e3d1SMasahiro Yamada//
505f7e3d1SMasahiro Yamada// Copyright (C) 2015-2016 Socionext Inc.
605f7e3d1SMasahiro Yamada//   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
7cea59bd0SMasahiro Yamada
8b6e5ec20SMasahiro Yamada#include <dt-bindings/gpio/gpio.h>
98311ca57SMasahiro Yamada#include <dt-bindings/gpio/uniphier-gpio.h>
10dba74980SKunihiko Hayashi#include <dt-bindings/thermal/thermal.h>
11dba74980SKunihiko Hayashi
12cea59bd0SMasahiro Yamada/ {
13cea59bd0SMasahiro Yamada	compatible = "socionext,uniphier-ld20";
14cea59bd0SMasahiro Yamada	#address-cells = <2>;
15cea59bd0SMasahiro Yamada	#size-cells = <2>;
16cea59bd0SMasahiro Yamada	interrupt-parent = <&gic>;
17cea59bd0SMasahiro Yamada
18cea59bd0SMasahiro Yamada	cpus {
19cea59bd0SMasahiro Yamada		#address-cells = <2>;
20cea59bd0SMasahiro Yamada		#size-cells = <0>;
21cea59bd0SMasahiro Yamada
22cea59bd0SMasahiro Yamada		cpu-map {
23cea59bd0SMasahiro Yamada			cluster0 {
24cea59bd0SMasahiro Yamada				core0 {
25cea59bd0SMasahiro Yamada					cpu = <&cpu0>;
26cea59bd0SMasahiro Yamada				};
27cea59bd0SMasahiro Yamada				core1 {
28cea59bd0SMasahiro Yamada					cpu = <&cpu1>;
29cea59bd0SMasahiro Yamada				};
30cea59bd0SMasahiro Yamada			};
31cea59bd0SMasahiro Yamada
32cea59bd0SMasahiro Yamada			cluster1 {
33cea59bd0SMasahiro Yamada				core0 {
34cea59bd0SMasahiro Yamada					cpu = <&cpu2>;
35cea59bd0SMasahiro Yamada				};
36cea59bd0SMasahiro Yamada				core1 {
37cea59bd0SMasahiro Yamada					cpu = <&cpu3>;
38cea59bd0SMasahiro Yamada				};
39cea59bd0SMasahiro Yamada			};
40cea59bd0SMasahiro Yamada		};
41cea59bd0SMasahiro Yamada
42cea59bd0SMasahiro Yamada		cpu0: cpu@0 {
43cea59bd0SMasahiro Yamada			device_type = "cpu";
4431af04cdSRob Herring			compatible = "arm,cortex-a72";
45cea59bd0SMasahiro Yamada			reg = <0 0x000>;
46183ad366SMasahiro Yamada			clocks = <&sys_clk 32>;
472f81137fSMasahiro Yamada			enable-method = "psci";
48183ad366SMasahiro Yamada			operating-points-v2 = <&cluster0_opp>;
49dba74980SKunihiko Hayashi			#cooling-cells = <2>;
50cea59bd0SMasahiro Yamada		};
51cea59bd0SMasahiro Yamada
52cea59bd0SMasahiro Yamada		cpu1: cpu@1 {
53cea59bd0SMasahiro Yamada			device_type = "cpu";
5431af04cdSRob Herring			compatible = "arm,cortex-a72";
55cea59bd0SMasahiro Yamada			reg = <0 0x001>;
56183ad366SMasahiro Yamada			clocks = <&sys_clk 32>;
572f81137fSMasahiro Yamada			enable-method = "psci";
58183ad366SMasahiro Yamada			operating-points-v2 = <&cluster0_opp>;
59af0e09d0SViresh Kumar			#cooling-cells = <2>;
60cea59bd0SMasahiro Yamada		};
61cea59bd0SMasahiro Yamada
62cea59bd0SMasahiro Yamada		cpu2: cpu@100 {
63cea59bd0SMasahiro Yamada			device_type = "cpu";
6431af04cdSRob Herring			compatible = "arm,cortex-a53";
65cea59bd0SMasahiro Yamada			reg = <0 0x100>;
66183ad366SMasahiro Yamada			clocks = <&sys_clk 33>;
672f81137fSMasahiro Yamada			enable-method = "psci";
68183ad366SMasahiro Yamada			operating-points-v2 = <&cluster1_opp>;
69dba74980SKunihiko Hayashi			#cooling-cells = <2>;
70cea59bd0SMasahiro Yamada		};
71cea59bd0SMasahiro Yamada
72cea59bd0SMasahiro Yamada		cpu3: cpu@101 {
73cea59bd0SMasahiro Yamada			device_type = "cpu";
7431af04cdSRob Herring			compatible = "arm,cortex-a53";
75cea59bd0SMasahiro Yamada			reg = <0 0x101>;
76183ad366SMasahiro Yamada			clocks = <&sys_clk 33>;
772f81137fSMasahiro Yamada			enable-method = "psci";
78183ad366SMasahiro Yamada			operating-points-v2 = <&cluster1_opp>;
79af0e09d0SViresh Kumar			#cooling-cells = <2>;
80183ad366SMasahiro Yamada		};
81183ad366SMasahiro Yamada	};
82183ad366SMasahiro Yamada
839cd7d03fSMasahiro Yamada	cluster0_opp: opp-table0 {
84183ad366SMasahiro Yamada		compatible = "operating-points-v2";
85183ad366SMasahiro Yamada		opp-shared;
86183ad366SMasahiro Yamada
873fc9a121SViresh Kumar		opp-250000000 {
88183ad366SMasahiro Yamada			opp-hz = /bits/ 64 <250000000>;
89183ad366SMasahiro Yamada			clock-latency-ns = <300>;
90183ad366SMasahiro Yamada		};
913fc9a121SViresh Kumar		opp-275000000 {
92183ad366SMasahiro Yamada			opp-hz = /bits/ 64 <275000000>;
93183ad366SMasahiro Yamada			clock-latency-ns = <300>;
94183ad366SMasahiro Yamada		};
953fc9a121SViresh Kumar		opp-500000000 {
96183ad366SMasahiro Yamada			opp-hz = /bits/ 64 <500000000>;
97183ad366SMasahiro Yamada			clock-latency-ns = <300>;
98183ad366SMasahiro Yamada		};
993fc9a121SViresh Kumar		opp-550000000 {
100183ad366SMasahiro Yamada			opp-hz = /bits/ 64 <550000000>;
101183ad366SMasahiro Yamada			clock-latency-ns = <300>;
102183ad366SMasahiro Yamada		};
1033fc9a121SViresh Kumar		opp-666667000 {
104183ad366SMasahiro Yamada			opp-hz = /bits/ 64 <666667000>;
105183ad366SMasahiro Yamada			clock-latency-ns = <300>;
106183ad366SMasahiro Yamada		};
1073fc9a121SViresh Kumar		opp-733334000 {
108183ad366SMasahiro Yamada			opp-hz = /bits/ 64 <733334000>;
109183ad366SMasahiro Yamada			clock-latency-ns = <300>;
110183ad366SMasahiro Yamada		};
1113fc9a121SViresh Kumar		opp-1000000000 {
112183ad366SMasahiro Yamada			opp-hz = /bits/ 64 <1000000000>;
113183ad366SMasahiro Yamada			clock-latency-ns = <300>;
114183ad366SMasahiro Yamada		};
1153fc9a121SViresh Kumar		opp-1100000000 {
116183ad366SMasahiro Yamada			opp-hz = /bits/ 64 <1100000000>;
117183ad366SMasahiro Yamada			clock-latency-ns = <300>;
118183ad366SMasahiro Yamada		};
119183ad366SMasahiro Yamada	};
120183ad366SMasahiro Yamada
1219cd7d03fSMasahiro Yamada	cluster1_opp: opp-table1 {
122183ad366SMasahiro Yamada		compatible = "operating-points-v2";
123183ad366SMasahiro Yamada		opp-shared;
124183ad366SMasahiro Yamada
1253fc9a121SViresh Kumar		opp-250000000 {
126183ad366SMasahiro Yamada			opp-hz = /bits/ 64 <250000000>;
127183ad366SMasahiro Yamada			clock-latency-ns = <300>;
128183ad366SMasahiro Yamada		};
1293fc9a121SViresh Kumar		opp-275000000 {
130183ad366SMasahiro Yamada			opp-hz = /bits/ 64 <275000000>;
131183ad366SMasahiro Yamada			clock-latency-ns = <300>;
132183ad366SMasahiro Yamada		};
1333fc9a121SViresh Kumar		opp-500000000 {
134183ad366SMasahiro Yamada			opp-hz = /bits/ 64 <500000000>;
135183ad366SMasahiro Yamada			clock-latency-ns = <300>;
136183ad366SMasahiro Yamada		};
1373fc9a121SViresh Kumar		opp-550000000 {
138183ad366SMasahiro Yamada			opp-hz = /bits/ 64 <550000000>;
139183ad366SMasahiro Yamada			clock-latency-ns = <300>;
140183ad366SMasahiro Yamada		};
1413fc9a121SViresh Kumar		opp-666667000 {
142183ad366SMasahiro Yamada			opp-hz = /bits/ 64 <666667000>;
143183ad366SMasahiro Yamada			clock-latency-ns = <300>;
144183ad366SMasahiro Yamada		};
1453fc9a121SViresh Kumar		opp-733334000 {
146183ad366SMasahiro Yamada			opp-hz = /bits/ 64 <733334000>;
147183ad366SMasahiro Yamada			clock-latency-ns = <300>;
148183ad366SMasahiro Yamada		};
1493fc9a121SViresh Kumar		opp-1000000000 {
150183ad366SMasahiro Yamada			opp-hz = /bits/ 64 <1000000000>;
151183ad366SMasahiro Yamada			clock-latency-ns = <300>;
152183ad366SMasahiro Yamada		};
1533fc9a121SViresh Kumar		opp-1100000000 {
154183ad366SMasahiro Yamada			opp-hz = /bits/ 64 <1100000000>;
155183ad366SMasahiro Yamada			clock-latency-ns = <300>;
156cea59bd0SMasahiro Yamada		};
157cea59bd0SMasahiro Yamada	};
158cea59bd0SMasahiro Yamada
1592f81137fSMasahiro Yamada	psci {
1602f81137fSMasahiro Yamada		compatible = "arm,psci-1.0";
1612f81137fSMasahiro Yamada		method = "smc";
1622f81137fSMasahiro Yamada	};
1632f81137fSMasahiro Yamada
164cea59bd0SMasahiro Yamada	clocks {
165cea59bd0SMasahiro Yamada		refclk: ref {
166cea59bd0SMasahiro Yamada			compatible = "fixed-clock";
167cea59bd0SMasahiro Yamada			#clock-cells = <0>;
168cea59bd0SMasahiro Yamada			clock-frequency = <25000000>;
169cea59bd0SMasahiro Yamada		};
170cea59bd0SMasahiro Yamada	};
171cea59bd0SMasahiro Yamada
172b6e5ec20SMasahiro Yamada	emmc_pwrseq: emmc-pwrseq {
173b6e5ec20SMasahiro Yamada		compatible = "mmc-pwrseq-emmc";
1748311ca57SMasahiro Yamada		reset-gpios = <&gpio UNIPHIER_GPIO_PORT(3, 2) GPIO_ACTIVE_LOW>;
175b6e5ec20SMasahiro Yamada	};
176b6e5ec20SMasahiro Yamada
177cea59bd0SMasahiro Yamada	timer {
178cea59bd0SMasahiro Yamada		compatible = "arm,armv8-timer";
17937179033SArnd Bergmann		interrupts = <1 13 4>,
18037179033SArnd Bergmann			     <1 14 4>,
18137179033SArnd Bergmann			     <1 11 4>,
18237179033SArnd Bergmann			     <1 10 4>;
183cea59bd0SMasahiro Yamada	};
184cea59bd0SMasahiro Yamada
185dba74980SKunihiko Hayashi	thermal-zones {
186dba74980SKunihiko Hayashi		cpu-thermal {
187dba74980SKunihiko Hayashi			polling-delay-passive = <250>;	/* 250ms */
188dba74980SKunihiko Hayashi			polling-delay = <1000>;		/* 1000ms */
189dba74980SKunihiko Hayashi			thermal-sensors = <&pvtctl>;
190dba74980SKunihiko Hayashi
191dba74980SKunihiko Hayashi			trips {
192dba74980SKunihiko Hayashi				cpu_crit: cpu-crit {
193dba74980SKunihiko Hayashi					temperature = <110000>;	/* 110C */
194dba74980SKunihiko Hayashi					hysteresis = <2000>;
195dba74980SKunihiko Hayashi					type = "critical";
196dba74980SKunihiko Hayashi				};
197dba74980SKunihiko Hayashi				cpu_alert: cpu-alert {
198dba74980SKunihiko Hayashi					temperature = <100000>;	/* 100C */
199dba74980SKunihiko Hayashi					hysteresis = <2000>;
200dba74980SKunihiko Hayashi					type = "passive";
201dba74980SKunihiko Hayashi				};
202dba74980SKunihiko Hayashi			};
203dba74980SKunihiko Hayashi
204dba74980SKunihiko Hayashi			cooling-maps {
205dba74980SKunihiko Hayashi				map0 {
206dba74980SKunihiko Hayashi					trip = <&cpu_alert>;
207072ae88aSViresh Kumar					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
208072ae88aSViresh Kumar							 <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
209072ae88aSViresh Kumar							 <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
210072ae88aSViresh Kumar							 <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
211dba74980SKunihiko Hayashi				};
212dba74980SKunihiko Hayashi			};
213dba74980SKunihiko Hayashi		};
214dba74980SKunihiko Hayashi	};
215dba74980SKunihiko Hayashi
216aa385712SMasahiro Yamada	reserved-memory {
217aa385712SMasahiro Yamada		#address-cells = <2>;
218aa385712SMasahiro Yamada		#size-cells = <2>;
219aa385712SMasahiro Yamada		ranges;
220aa385712SMasahiro Yamada
221aa385712SMasahiro Yamada		secure-memory@81000000 {
222aa385712SMasahiro Yamada			reg = <0x0 0x81000000 0x0 0x01000000>;
223aa385712SMasahiro Yamada			no-map;
224aa385712SMasahiro Yamada		};
225aa385712SMasahiro Yamada	};
226aa385712SMasahiro Yamada
227b5027603SMasahiro Yamada	soc@0 {
228cea59bd0SMasahiro Yamada		compatible = "simple-bus";
229cea59bd0SMasahiro Yamada		#address-cells = <1>;
230cea59bd0SMasahiro Yamada		#size-cells = <1>;
231cea59bd0SMasahiro Yamada		ranges = <0 0 0 0xffffffff>;
232cea59bd0SMasahiro Yamada
233925c5c32SKunihiko Hayashi		spi0: spi@54006000 {
234925c5c32SKunihiko Hayashi			compatible = "socionext,uniphier-scssi";
235925c5c32SKunihiko Hayashi			status = "disabled";
236925c5c32SKunihiko Hayashi			reg = <0x54006000 0x100>;
237925c5c32SKunihiko Hayashi			interrupts = <0 39 4>;
238925c5c32SKunihiko Hayashi			pinctrl-names = "default";
239925c5c32SKunihiko Hayashi			pinctrl-0 = <&pinctrl_spi0>;
240925c5c32SKunihiko Hayashi			clocks = <&peri_clk 11>;
241925c5c32SKunihiko Hayashi			resets = <&peri_rst 11>;
242925c5c32SKunihiko Hayashi		};
243925c5c32SKunihiko Hayashi
244925c5c32SKunihiko Hayashi		spi1: spi@54006100 {
245925c5c32SKunihiko Hayashi			compatible = "socionext,uniphier-scssi";
246925c5c32SKunihiko Hayashi			status = "disabled";
247925c5c32SKunihiko Hayashi			reg = <0x54006100 0x100>;
248925c5c32SKunihiko Hayashi			interrupts = <0 216 4>;
249925c5c32SKunihiko Hayashi			pinctrl-names = "default";
250925c5c32SKunihiko Hayashi			pinctrl-0 = <&pinctrl_spi1>;
251fdf9c17bSKunihiko Hayashi			clocks = <&peri_clk 12>;
252fdf9c17bSKunihiko Hayashi			resets = <&peri_rst 12>;
253925c5c32SKunihiko Hayashi		};
254925c5c32SKunihiko Hayashi
255925c5c32SKunihiko Hayashi		spi2: spi@54006200 {
256925c5c32SKunihiko Hayashi			compatible = "socionext,uniphier-scssi";
257925c5c32SKunihiko Hayashi			status = "disabled";
258925c5c32SKunihiko Hayashi			reg = <0x54006200 0x100>;
259925c5c32SKunihiko Hayashi			interrupts = <0 229 4>;
260925c5c32SKunihiko Hayashi			pinctrl-names = "default";
261925c5c32SKunihiko Hayashi			pinctrl-0 = <&pinctrl_spi2>;
262fdf9c17bSKunihiko Hayashi			clocks = <&peri_clk 13>;
263fdf9c17bSKunihiko Hayashi			resets = <&peri_rst 13>;
264925c5c32SKunihiko Hayashi		};
265925c5c32SKunihiko Hayashi
266925c5c32SKunihiko Hayashi		spi3: spi@54006300 {
267925c5c32SKunihiko Hayashi			compatible = "socionext,uniphier-scssi";
268925c5c32SKunihiko Hayashi			status = "disabled";
269925c5c32SKunihiko Hayashi			reg = <0x54006300 0x100>;
270925c5c32SKunihiko Hayashi			interrupts = <0 230 4>;
271925c5c32SKunihiko Hayashi			pinctrl-names = "default";
272925c5c32SKunihiko Hayashi			pinctrl-0 = <&pinctrl_spi3>;
273fdf9c17bSKunihiko Hayashi			clocks = <&peri_clk 14>;
274fdf9c17bSKunihiko Hayashi			resets = <&peri_rst 14>;
275925c5c32SKunihiko Hayashi		};
276925c5c32SKunihiko Hayashi
277cea59bd0SMasahiro Yamada		serial0: serial@54006800 {
278cea59bd0SMasahiro Yamada			compatible = "socionext,uniphier-uart";
279cea59bd0SMasahiro Yamada			status = "disabled";
280cea59bd0SMasahiro Yamada			reg = <0x54006800 0x40>;
281cea59bd0SMasahiro Yamada			interrupts = <0 33 4>;
282cea59bd0SMasahiro Yamada			pinctrl-names = "default";
283cea59bd0SMasahiro Yamada			pinctrl-0 = <&pinctrl_uart0>;
28442aee275SMasahiro Yamada			clocks = <&peri_clk 0>;
28576c48e1eSMasahiro Yamada			resets = <&peri_rst 0>;
286cea59bd0SMasahiro Yamada		};
287cea59bd0SMasahiro Yamada
288cea59bd0SMasahiro Yamada		serial1: serial@54006900 {
289cea59bd0SMasahiro Yamada			compatible = "socionext,uniphier-uart";
290cea59bd0SMasahiro Yamada			status = "disabled";
291cea59bd0SMasahiro Yamada			reg = <0x54006900 0x40>;
292cea59bd0SMasahiro Yamada			interrupts = <0 35 4>;
293cea59bd0SMasahiro Yamada			pinctrl-names = "default";
294cea59bd0SMasahiro Yamada			pinctrl-0 = <&pinctrl_uart1>;
29542aee275SMasahiro Yamada			clocks = <&peri_clk 1>;
29676c48e1eSMasahiro Yamada			resets = <&peri_rst 1>;
297cea59bd0SMasahiro Yamada		};
298cea59bd0SMasahiro Yamada
299cea59bd0SMasahiro Yamada		serial2: serial@54006a00 {
300cea59bd0SMasahiro Yamada			compatible = "socionext,uniphier-uart";
301cea59bd0SMasahiro Yamada			status = "disabled";
302cea59bd0SMasahiro Yamada			reg = <0x54006a00 0x40>;
303cea59bd0SMasahiro Yamada			interrupts = <0 37 4>;
304cea59bd0SMasahiro Yamada			pinctrl-names = "default";
305cea59bd0SMasahiro Yamada			pinctrl-0 = <&pinctrl_uart2>;
30642aee275SMasahiro Yamada			clocks = <&peri_clk 2>;
30776c48e1eSMasahiro Yamada			resets = <&peri_rst 2>;
308cea59bd0SMasahiro Yamada		};
309cea59bd0SMasahiro Yamada
310cea59bd0SMasahiro Yamada		serial3: serial@54006b00 {
311cea59bd0SMasahiro Yamada			compatible = "socionext,uniphier-uart";
312cea59bd0SMasahiro Yamada			status = "disabled";
313cea59bd0SMasahiro Yamada			reg = <0x54006b00 0x40>;
314cea59bd0SMasahiro Yamada			interrupts = <0 177 4>;
315cea59bd0SMasahiro Yamada			pinctrl-names = "default";
316cea59bd0SMasahiro Yamada			pinctrl-0 = <&pinctrl_uart3>;
31742aee275SMasahiro Yamada			clocks = <&peri_clk 3>;
31876c48e1eSMasahiro Yamada			resets = <&peri_rst 3>;
319cea59bd0SMasahiro Yamada		};
320cea59bd0SMasahiro Yamada
321277b51e7SMasahiro Yamada		gpio: gpio@55000000 {
322277b51e7SMasahiro Yamada			compatible = "socionext,uniphier-gpio";
323277b51e7SMasahiro Yamada			reg = <0x55000000 0x200>;
324277b51e7SMasahiro Yamada			interrupt-parent = <&aidet>;
325277b51e7SMasahiro Yamada			interrupt-controller;
326277b51e7SMasahiro Yamada			#interrupt-cells = <2>;
327277b51e7SMasahiro Yamada			gpio-controller;
328277b51e7SMasahiro Yamada			#gpio-cells = <2>;
329277b51e7SMasahiro Yamada			gpio-ranges = <&pinctrl 0 0 0>,
330277b51e7SMasahiro Yamada				      <&pinctrl 96 0 0>,
331277b51e7SMasahiro Yamada				      <&pinctrl 160 0 0>;
332277b51e7SMasahiro Yamada			gpio-ranges-group-names = "gpio_range0",
333277b51e7SMasahiro Yamada						  "gpio_range1",
334277b51e7SMasahiro Yamada						  "gpio_range2";
335277b51e7SMasahiro Yamada			ngpios = <205>;
336277b51e7SMasahiro Yamada			socionext,interrupt-ranges = <0 48 16>, <16 154 5>,
337277b51e7SMasahiro Yamada						     <21 217 3>;
338277b51e7SMasahiro Yamada		};
339277b51e7SMasahiro Yamada
340fb21a0acSKatsuhiro Suzuki		audio@56000000 {
341fb21a0acSKatsuhiro Suzuki			compatible = "socionext,uniphier-ld20-aio";
342fb21a0acSKatsuhiro Suzuki			reg = <0x56000000 0x80000>;
343fb21a0acSKatsuhiro Suzuki			interrupts = <0 144 4>;
344fb21a0acSKatsuhiro Suzuki			pinctrl-names = "default";
345fb21a0acSKatsuhiro Suzuki			pinctrl-0 = <&pinctrl_aout1>,
346fb21a0acSKatsuhiro Suzuki				    <&pinctrl_aoutiec1>;
347fb21a0acSKatsuhiro Suzuki			clock-names = "aio";
348fb21a0acSKatsuhiro Suzuki			clocks = <&sys_clk 40>;
349fb21a0acSKatsuhiro Suzuki			reset-names = "aio";
350fb21a0acSKatsuhiro Suzuki			resets = <&sys_rst 40>;
351fb21a0acSKatsuhiro Suzuki			#sound-dai-cells = <1>;
3526c35921dSKatsuhiro Suzuki			socionext,syscon = <&soc_glue>;
353fb21a0acSKatsuhiro Suzuki
354fb21a0acSKatsuhiro Suzuki			i2s_port0: port@0 {
355fb21a0acSKatsuhiro Suzuki				i2s_hdmi: endpoint {
356fb21a0acSKatsuhiro Suzuki				};
357fb21a0acSKatsuhiro Suzuki			};
358fb21a0acSKatsuhiro Suzuki
359fb21a0acSKatsuhiro Suzuki			i2s_port1: port@1 {
360fb21a0acSKatsuhiro Suzuki				i2s_pcmin2: endpoint {
361fb21a0acSKatsuhiro Suzuki				};
362fb21a0acSKatsuhiro Suzuki			};
363fb21a0acSKatsuhiro Suzuki
364fb21a0acSKatsuhiro Suzuki			i2s_port2: port@2 {
365fb21a0acSKatsuhiro Suzuki				i2s_line: endpoint {
366fb21a0acSKatsuhiro Suzuki					dai-format = "i2s";
367fb21a0acSKatsuhiro Suzuki					remote-endpoint = <&evea_line>;
368fb21a0acSKatsuhiro Suzuki				};
369fb21a0acSKatsuhiro Suzuki			};
370fb21a0acSKatsuhiro Suzuki
371fb21a0acSKatsuhiro Suzuki			i2s_port3: port@3 {
372fb21a0acSKatsuhiro Suzuki				i2s_hpcmout1: endpoint {
373fb21a0acSKatsuhiro Suzuki				};
374fb21a0acSKatsuhiro Suzuki			};
375fb21a0acSKatsuhiro Suzuki
376fb21a0acSKatsuhiro Suzuki			i2s_port4: port@4 {
377fb21a0acSKatsuhiro Suzuki				i2s_hp: endpoint {
378fb21a0acSKatsuhiro Suzuki					dai-format = "i2s";
379fb21a0acSKatsuhiro Suzuki					remote-endpoint = <&evea_hp>;
380fb21a0acSKatsuhiro Suzuki				};
381fb21a0acSKatsuhiro Suzuki			};
382fb21a0acSKatsuhiro Suzuki
383fb21a0acSKatsuhiro Suzuki			spdif_port0: port@5 {
384fb21a0acSKatsuhiro Suzuki				spdif_hiecout1: endpoint {
385fb21a0acSKatsuhiro Suzuki				};
386fb21a0acSKatsuhiro Suzuki			};
387fb21a0acSKatsuhiro Suzuki
388fb21a0acSKatsuhiro Suzuki			src_port0: port@6 {
389fb21a0acSKatsuhiro Suzuki				i2s_epcmout2: endpoint {
390fb21a0acSKatsuhiro Suzuki				};
391fb21a0acSKatsuhiro Suzuki			};
392fb21a0acSKatsuhiro Suzuki
393fb21a0acSKatsuhiro Suzuki			src_port1: port@7 {
394fb21a0acSKatsuhiro Suzuki				i2s_epcmout3: endpoint {
395fb21a0acSKatsuhiro Suzuki				};
396fb21a0acSKatsuhiro Suzuki			};
397fb21a0acSKatsuhiro Suzuki
398fb21a0acSKatsuhiro Suzuki			comp_spdif_port0: port@8 {
399fb21a0acSKatsuhiro Suzuki				comp_spdif_hiecout1: endpoint {
400fb21a0acSKatsuhiro Suzuki				};
401fb21a0acSKatsuhiro Suzuki			};
402fb21a0acSKatsuhiro Suzuki		};
403fb21a0acSKatsuhiro Suzuki
404fb21a0acSKatsuhiro Suzuki		codec@57900000 {
405fb21a0acSKatsuhiro Suzuki			compatible = "socionext,uniphier-evea";
406fb21a0acSKatsuhiro Suzuki			reg = <0x57900000 0x1000>;
407fb21a0acSKatsuhiro Suzuki			clock-names = "evea", "exiv";
408fb21a0acSKatsuhiro Suzuki			clocks = <&sys_clk 41>, <&sys_clk 42>;
409fb21a0acSKatsuhiro Suzuki			reset-names = "evea", "exiv", "adamv";
410fb21a0acSKatsuhiro Suzuki			resets = <&sys_rst 41>, <&sys_rst 42>, <&adamv_rst 0>;
411fb21a0acSKatsuhiro Suzuki			#sound-dai-cells = <1>;
412fb21a0acSKatsuhiro Suzuki
413fb21a0acSKatsuhiro Suzuki			port@0 {
414fb21a0acSKatsuhiro Suzuki				evea_line: endpoint {
415fb21a0acSKatsuhiro Suzuki					remote-endpoint = <&i2s_line>;
416fb21a0acSKatsuhiro Suzuki				};
417fb21a0acSKatsuhiro Suzuki			};
418fb21a0acSKatsuhiro Suzuki
419fb21a0acSKatsuhiro Suzuki			port@1 {
420fb21a0acSKatsuhiro Suzuki				evea_hp: endpoint {
421fb21a0acSKatsuhiro Suzuki					remote-endpoint = <&i2s_hp>;
422fb21a0acSKatsuhiro Suzuki				};
423fb21a0acSKatsuhiro Suzuki			};
424fb21a0acSKatsuhiro Suzuki		};
425fb21a0acSKatsuhiro Suzuki
426178b3568SKatsuhiro Suzuki		adamv@57920000 {
427178b3568SKatsuhiro Suzuki			compatible = "socionext,uniphier-ld20-adamv",
428178b3568SKatsuhiro Suzuki				     "simple-mfd", "syscon";
429178b3568SKatsuhiro Suzuki			reg = <0x57920000 0x1000>;
430178b3568SKatsuhiro Suzuki
431178b3568SKatsuhiro Suzuki			adamv_rst: reset {
432178b3568SKatsuhiro Suzuki				compatible = "socionext,uniphier-ld20-adamv-reset";
433178b3568SKatsuhiro Suzuki				#reset-cells = <1>;
434178b3568SKatsuhiro Suzuki			};
435178b3568SKatsuhiro Suzuki		};
436178b3568SKatsuhiro Suzuki
437cea59bd0SMasahiro Yamada		i2c0: i2c@58780000 {
438cea59bd0SMasahiro Yamada			compatible = "socionext,uniphier-fi2c";
439cea59bd0SMasahiro Yamada			status = "disabled";
440cea59bd0SMasahiro Yamada			reg = <0x58780000 0x80>;
441cea59bd0SMasahiro Yamada			#address-cells = <1>;
442cea59bd0SMasahiro Yamada			#size-cells = <0>;
443cea59bd0SMasahiro Yamada			interrupts = <0 41 4>;
444cea59bd0SMasahiro Yamada			pinctrl-names = "default";
445cea59bd0SMasahiro Yamada			pinctrl-0 = <&pinctrl_i2c0>;
44642aee275SMasahiro Yamada			clocks = <&peri_clk 4>;
44776c48e1eSMasahiro Yamada			resets = <&peri_rst 4>;
448cea59bd0SMasahiro Yamada			clock-frequency = <100000>;
449cea59bd0SMasahiro Yamada		};
450cea59bd0SMasahiro Yamada
451cea59bd0SMasahiro Yamada		i2c1: i2c@58781000 {
452cea59bd0SMasahiro Yamada			compatible = "socionext,uniphier-fi2c";
453cea59bd0SMasahiro Yamada			status = "disabled";
454cea59bd0SMasahiro Yamada			reg = <0x58781000 0x80>;
455cea59bd0SMasahiro Yamada			#address-cells = <1>;
456cea59bd0SMasahiro Yamada			#size-cells = <0>;
457cea59bd0SMasahiro Yamada			interrupts = <0 42 4>;
458cea59bd0SMasahiro Yamada			pinctrl-names = "default";
459cea59bd0SMasahiro Yamada			pinctrl-0 = <&pinctrl_i2c1>;
46042aee275SMasahiro Yamada			clocks = <&peri_clk 5>;
46176c48e1eSMasahiro Yamada			resets = <&peri_rst 5>;
462cea59bd0SMasahiro Yamada			clock-frequency = <100000>;
463cea59bd0SMasahiro Yamada		};
464cea59bd0SMasahiro Yamada
465cea59bd0SMasahiro Yamada		i2c2: i2c@58782000 {
466cea59bd0SMasahiro Yamada			compatible = "socionext,uniphier-fi2c";
467cea59bd0SMasahiro Yamada			reg = <0x58782000 0x80>;
468cea59bd0SMasahiro Yamada			#address-cells = <1>;
469cea59bd0SMasahiro Yamada			#size-cells = <0>;
470cea59bd0SMasahiro Yamada			interrupts = <0 43 4>;
47142aee275SMasahiro Yamada			clocks = <&peri_clk 6>;
47276c48e1eSMasahiro Yamada			resets = <&peri_rst 6>;
473cea59bd0SMasahiro Yamada			clock-frequency = <400000>;
474cea59bd0SMasahiro Yamada		};
475cea59bd0SMasahiro Yamada
476cea59bd0SMasahiro Yamada		i2c3: i2c@58783000 {
477cea59bd0SMasahiro Yamada			compatible = "socionext,uniphier-fi2c";
478cea59bd0SMasahiro Yamada			status = "disabled";
479cea59bd0SMasahiro Yamada			reg = <0x58783000 0x80>;
480cea59bd0SMasahiro Yamada			#address-cells = <1>;
481cea59bd0SMasahiro Yamada			#size-cells = <0>;
482cea59bd0SMasahiro Yamada			interrupts = <0 44 4>;
483cea59bd0SMasahiro Yamada			pinctrl-names = "default";
484cea59bd0SMasahiro Yamada			pinctrl-0 = <&pinctrl_i2c3>;
48542aee275SMasahiro Yamada			clocks = <&peri_clk 7>;
48676c48e1eSMasahiro Yamada			resets = <&peri_rst 7>;
487cea59bd0SMasahiro Yamada			clock-frequency = <100000>;
488cea59bd0SMasahiro Yamada		};
489cea59bd0SMasahiro Yamada
490cea59bd0SMasahiro Yamada		i2c4: i2c@58784000 {
491cea59bd0SMasahiro Yamada			compatible = "socionext,uniphier-fi2c";
492cea59bd0SMasahiro Yamada			status = "disabled";
493cea59bd0SMasahiro Yamada			reg = <0x58784000 0x80>;
494cea59bd0SMasahiro Yamada			#address-cells = <1>;
495cea59bd0SMasahiro Yamada			#size-cells = <0>;
496cea59bd0SMasahiro Yamada			interrupts = <0 45 4>;
497cea59bd0SMasahiro Yamada			pinctrl-names = "default";
498cea59bd0SMasahiro Yamada			pinctrl-0 = <&pinctrl_i2c4>;
49942aee275SMasahiro Yamada			clocks = <&peri_clk 8>;
50076c48e1eSMasahiro Yamada			resets = <&peri_rst 8>;
501cea59bd0SMasahiro Yamada			clock-frequency = <100000>;
502cea59bd0SMasahiro Yamada		};
503cea59bd0SMasahiro Yamada
504cea59bd0SMasahiro Yamada		i2c5: i2c@58785000 {
505cea59bd0SMasahiro Yamada			compatible = "socionext,uniphier-fi2c";
506cea59bd0SMasahiro Yamada			reg = <0x58785000 0x80>;
507cea59bd0SMasahiro Yamada			#address-cells = <1>;
508cea59bd0SMasahiro Yamada			#size-cells = <0>;
509cea59bd0SMasahiro Yamada			interrupts = <0 25 4>;
51042aee275SMasahiro Yamada			clocks = <&peri_clk 9>;
51176c48e1eSMasahiro Yamada			resets = <&peri_rst 9>;
512cea59bd0SMasahiro Yamada			clock-frequency = <400000>;
513cea59bd0SMasahiro Yamada		};
514cea59bd0SMasahiro Yamada
515cea59bd0SMasahiro Yamada		system_bus: system-bus@58c00000 {
516cea59bd0SMasahiro Yamada			compatible = "socionext,uniphier-system-bus";
517cea59bd0SMasahiro Yamada			status = "disabled";
518cea59bd0SMasahiro Yamada			reg = <0x58c00000 0x400>;
519cea59bd0SMasahiro Yamada			#address-cells = <2>;
520cea59bd0SMasahiro Yamada			#size-cells = <1>;
5215d9a83c9SMasahiro Yamada			pinctrl-names = "default";
5225d9a83c9SMasahiro Yamada			pinctrl-0 = <&pinctrl_system_bus>;
523cea59bd0SMasahiro Yamada		};
524cea59bd0SMasahiro Yamada
525b10ee7e3SMasahiro Yamada		smpctrl@59801000 {
526cea59bd0SMasahiro Yamada			compatible = "socionext,uniphier-smpctrl";
527cea59bd0SMasahiro Yamada			reg = <0x59801000 0x400>;
528cea59bd0SMasahiro Yamada		};
529cea59bd0SMasahiro Yamada
5308e68c65dSMasahiro Yamada		sdctrl@59810000 {
5318e68c65dSMasahiro Yamada			compatible = "socionext,uniphier-ld20-sdctrl",
53242aee275SMasahiro Yamada				     "simple-mfd", "syscon";
533555861fbSMasahiro Yamada			reg = <0x59810000 0x400>;
53442aee275SMasahiro Yamada
5358e68c65dSMasahiro Yamada			sd_clk: clock {
5368e68c65dSMasahiro Yamada				compatible = "socionext,uniphier-ld20-sd-clock";
53742aee275SMasahiro Yamada				#clock-cells = <1>;
53842aee275SMasahiro Yamada			};
53942aee275SMasahiro Yamada
5408e68c65dSMasahiro Yamada			sd_rst: reset {
5418e68c65dSMasahiro Yamada				compatible = "socionext,uniphier-ld20-sd-reset";
54242aee275SMasahiro Yamada				#reset-cells = <1>;
54342aee275SMasahiro Yamada			};
54442aee275SMasahiro Yamada		};
54542aee275SMasahiro Yamada
54642aee275SMasahiro Yamada		perictrl@59820000 {
547fb28cef0SMasahiro Yamada			compatible = "socionext,uniphier-ld20-perictrl",
54842aee275SMasahiro Yamada				     "simple-mfd", "syscon";
54942aee275SMasahiro Yamada			reg = <0x59820000 0x200>;
55042aee275SMasahiro Yamada
55142aee275SMasahiro Yamada			peri_clk: clock {
55242aee275SMasahiro Yamada				compatible = "socionext,uniphier-ld20-peri-clock";
55342aee275SMasahiro Yamada				#clock-cells = <1>;
55442aee275SMasahiro Yamada			};
55542aee275SMasahiro Yamada
55642aee275SMasahiro Yamada			peri_rst: reset {
55742aee275SMasahiro Yamada				compatible = "socionext,uniphier-ld20-peri-reset";
55842aee275SMasahiro Yamada				#reset-cells = <1>;
55942aee275SMasahiro Yamada			};
56042aee275SMasahiro Yamada		};
56142aee275SMasahiro Yamada
562bb3f4672SMasahiro Yamada		emmc: mmc@5a000000 {
5633a93cc26SMasahiro Yamada			compatible = "socionext,uniphier-sd4hc", "cdns,sd4hc";
5643a93cc26SMasahiro Yamada			reg = <0x5a000000 0x400>;
5653a93cc26SMasahiro Yamada			interrupts = <0 78 4>;
5669c0a9700SMasahiro Yamada			pinctrl-names = "default";
5679c0a9700SMasahiro Yamada			pinctrl-0 = <&pinctrl_emmc>;
5683a93cc26SMasahiro Yamada			clocks = <&sys_clk 4>;
56976c48e1eSMasahiro Yamada			resets = <&sys_rst 4>;
5703a93cc26SMasahiro Yamada			bus-width = <8>;
5713a93cc26SMasahiro Yamada			mmc-ddr-1_8v;
5723a93cc26SMasahiro Yamada			mmc-hs200-1_8v;
573b6e5ec20SMasahiro Yamada			mmc-pwrseq = <&emmc_pwrseq>;
574f4e5200fSMasahiro Yamada			cdns,phy-input-delay-legacy = <9>;
575ba6f7011SMasahiro Yamada			cdns,phy-input-delay-mmc-highspeed = <2>;
576ba6f7011SMasahiro Yamada			cdns,phy-input-delay-mmc-ddr = <3>;
577e345ededSMasahiro Yamada			cdns,phy-dll-delay-sdclk = <21>;
578e345ededSMasahiro Yamada			cdns,phy-dll-delay-sdclk-hsmmc = <21>;
5793a93cc26SMasahiro Yamada		};
5803a93cc26SMasahiro Yamada
581bb3f4672SMasahiro Yamada		sd: mmc@5a400000 {
58284a9c4d5SMasahiro Yamada			compatible = "socionext,uniphier-sd-v3.1.1";
58384a9c4d5SMasahiro Yamada			status = "disabled";
58484a9c4d5SMasahiro Yamada			reg = <0x5a400000 0x800>;
58584a9c4d5SMasahiro Yamada			interrupts = <0 76 4>;
58684a9c4d5SMasahiro Yamada			pinctrl-names = "default";
58784a9c4d5SMasahiro Yamada			pinctrl-0 = <&pinctrl_sd>;
58884a9c4d5SMasahiro Yamada			clocks = <&sd_clk 0>;
58984a9c4d5SMasahiro Yamada			reset-names = "host";
59084a9c4d5SMasahiro Yamada			resets = <&sd_rst 0>;
59184a9c4d5SMasahiro Yamada			bus-width = <4>;
59284a9c4d5SMasahiro Yamada			cap-sd-highspeed;
59384a9c4d5SMasahiro Yamada		};
59484a9c4d5SMasahiro Yamada
5956c35921dSKatsuhiro Suzuki		soc_glue: soc-glue@5f800000 {
596fb28cef0SMasahiro Yamada			compatible = "socionext,uniphier-ld20-soc-glue",
5979d4f5505SMasahiro Yamada				     "simple-mfd", "syscon";
598cea59bd0SMasahiro Yamada			reg = <0x5f800000 0x2000>;
599cea59bd0SMasahiro Yamada
600cea59bd0SMasahiro Yamada			pinctrl: pinctrl {
601cea59bd0SMasahiro Yamada				compatible = "socionext,uniphier-ld20-pinctrl";
602cea59bd0SMasahiro Yamada			};
603cea59bd0SMasahiro Yamada		};
604cea59bd0SMasahiro Yamada
605f05851e1SKeiji Hayashibara		soc-glue@5f900000 {
606f05851e1SKeiji Hayashibara			compatible = "socionext,uniphier-ld20-soc-glue-debug",
607f05851e1SKeiji Hayashibara				     "simple-mfd";
608f05851e1SKeiji Hayashibara			#address-cells = <1>;
609f05851e1SKeiji Hayashibara			#size-cells = <1>;
610f05851e1SKeiji Hayashibara			ranges = <0 0x5f900000 0x2000>;
611f05851e1SKeiji Hayashibara
612f05851e1SKeiji Hayashibara			efuse@100 {
613f05851e1SKeiji Hayashibara				compatible = "socionext,uniphier-efuse";
614f05851e1SKeiji Hayashibara				reg = <0x100 0x28>;
615f05851e1SKeiji Hayashibara			};
616f05851e1SKeiji Hayashibara
617f05851e1SKeiji Hayashibara			efuse@200 {
618f05851e1SKeiji Hayashibara				compatible = "socionext,uniphier-efuse";
619f05851e1SKeiji Hayashibara				reg = <0x200 0x68>;
620d7b9beb8SKunihiko Hayashi				#address-cells = <1>;
621d7b9beb8SKunihiko Hayashi				#size-cells = <1>;
622d7b9beb8SKunihiko Hayashi
623d7b9beb8SKunihiko Hayashi				/* USB cells */
624d7b9beb8SKunihiko Hayashi				usb_rterm0: trim@54,4 {
625d7b9beb8SKunihiko Hayashi					reg = <0x54 1>;
626d7b9beb8SKunihiko Hayashi					bits = <4 2>;
627d7b9beb8SKunihiko Hayashi				};
628d7b9beb8SKunihiko Hayashi				usb_rterm1: trim@55,4 {
629d7b9beb8SKunihiko Hayashi					reg = <0x55 1>;
630d7b9beb8SKunihiko Hayashi					bits = <4 2>;
631d7b9beb8SKunihiko Hayashi				};
632d7b9beb8SKunihiko Hayashi				usb_rterm2: trim@58,4 {
633d7b9beb8SKunihiko Hayashi					reg = <0x58 1>;
634d7b9beb8SKunihiko Hayashi					bits = <4 2>;
635d7b9beb8SKunihiko Hayashi				};
636d7b9beb8SKunihiko Hayashi				usb_rterm3: trim@59,4 {
637d7b9beb8SKunihiko Hayashi					reg = <0x59 1>;
638d7b9beb8SKunihiko Hayashi					bits = <4 2>;
639d7b9beb8SKunihiko Hayashi				};
640d7b9beb8SKunihiko Hayashi				usb_sel_t0: trim@54,0 {
641d7b9beb8SKunihiko Hayashi					reg = <0x54 1>;
642d7b9beb8SKunihiko Hayashi					bits = <0 4>;
643d7b9beb8SKunihiko Hayashi				};
644d7b9beb8SKunihiko Hayashi				usb_sel_t1: trim@55,0 {
645d7b9beb8SKunihiko Hayashi					reg = <0x55 1>;
646d7b9beb8SKunihiko Hayashi					bits = <0 4>;
647d7b9beb8SKunihiko Hayashi				};
648d7b9beb8SKunihiko Hayashi				usb_sel_t2: trim@58,0 {
649d7b9beb8SKunihiko Hayashi					reg = <0x58 1>;
650d7b9beb8SKunihiko Hayashi					bits = <0 4>;
651d7b9beb8SKunihiko Hayashi				};
652d7b9beb8SKunihiko Hayashi				usb_sel_t3: trim@59,0 {
653d7b9beb8SKunihiko Hayashi					reg = <0x59 1>;
654d7b9beb8SKunihiko Hayashi					bits = <0 4>;
655d7b9beb8SKunihiko Hayashi				};
656d7b9beb8SKunihiko Hayashi				usb_hs_i0: trim@56,0 {
657d7b9beb8SKunihiko Hayashi					reg = <0x56 1>;
658d7b9beb8SKunihiko Hayashi					bits = <0 4>;
659d7b9beb8SKunihiko Hayashi				};
660d7b9beb8SKunihiko Hayashi				usb_hs_i2: trim@5a,0 {
661d7b9beb8SKunihiko Hayashi					reg = <0x5a 1>;
662d7b9beb8SKunihiko Hayashi					bits = <0 4>;
663d7b9beb8SKunihiko Hayashi				};
664f05851e1SKeiji Hayashibara			};
665f05851e1SKeiji Hayashibara		};
666f05851e1SKeiji Hayashibara
667f03b998dSKunihiko Hayashi		xdmac: dma-controller@5fc10000 {
668f03b998dSKunihiko Hayashi			compatible = "socionext,uniphier-xdmac";
669f03b998dSKunihiko Hayashi			reg = <0x5fc10000 0x5300>;
670f03b998dSKunihiko Hayashi			interrupts = <0 188 4>;
671f03b998dSKunihiko Hayashi			dma-channels = <16>;
672f03b998dSKunihiko Hayashi			#dma-cells = <2>;
673f03b998dSKunihiko Hayashi		};
674f03b998dSKunihiko Hayashi
6759ddc285bSMasahiro Yamada		aidet: interrupt-controller@5fc20000 {
6763dfc6e98SMasahiro Yamada			compatible = "socionext,uniphier-ld20-aidet";
6773dfc6e98SMasahiro Yamada			reg = <0x5fc20000 0x200>;
6783dfc6e98SMasahiro Yamada			interrupt-controller;
6793dfc6e98SMasahiro Yamada			#interrupt-cells = <2>;
6803dfc6e98SMasahiro Yamada		};
6813dfc6e98SMasahiro Yamada
682cea59bd0SMasahiro Yamada		gic: interrupt-controller@5fe00000 {
683cea59bd0SMasahiro Yamada			compatible = "arm,gic-v3";
684cea59bd0SMasahiro Yamada			reg = <0x5fe00000 0x10000>,	/* GICD */
685cea59bd0SMasahiro Yamada			      <0x5fe80000 0x80000>;	/* GICR */
686cea59bd0SMasahiro Yamada			interrupt-controller;
687cea59bd0SMasahiro Yamada			#interrupt-cells = <3>;
688cea59bd0SMasahiro Yamada			interrupts = <1 9 4>;
689cea59bd0SMasahiro Yamada		};
69042aee275SMasahiro Yamada
69142aee275SMasahiro Yamada		sysctrl@61840000 {
692fb28cef0SMasahiro Yamada			compatible = "socionext,uniphier-ld20-sysctrl",
69342aee275SMasahiro Yamada				     "simple-mfd", "syscon";
6941ef64af8SMasahiro Yamada			reg = <0x61840000 0x10000>;
69542aee275SMasahiro Yamada
69642aee275SMasahiro Yamada			sys_clk: clock {
69742aee275SMasahiro Yamada				compatible = "socionext,uniphier-ld20-clock";
69842aee275SMasahiro Yamada				#clock-cells = <1>;
69942aee275SMasahiro Yamada			};
70042aee275SMasahiro Yamada
70142aee275SMasahiro Yamada			sys_rst: reset {
70242aee275SMasahiro Yamada				compatible = "socionext,uniphier-ld20-reset";
70342aee275SMasahiro Yamada				#reset-cells = <1>;
70442aee275SMasahiro Yamada			};
7054c4c960aSKeiji Hayashibara
7064c4c960aSKeiji Hayashibara			watchdog {
7074c4c960aSKeiji Hayashibara				compatible = "socionext,uniphier-wdt";
7084c4c960aSKeiji Hayashibara			};
709dba74980SKunihiko Hayashi
710dba74980SKunihiko Hayashi			pvtctl: pvtctl {
711dba74980SKunihiko Hayashi				compatible = "socionext,uniphier-ld20-thermal";
712dba74980SKunihiko Hayashi				interrupts = <0 3 4>;
713dba74980SKunihiko Hayashi				#thermal-sensor-cells = <0>;
714dba74980SKunihiko Hayashi				socionext,tmod-calibration = <0x0f22 0x68ee>;
715dba74980SKunihiko Hayashi			};
71642aee275SMasahiro Yamada		};
717e5aefb38SMasahiro Yamada
718c73730eeSKunihiko Hayashi		eth: ethernet@65000000 {
719c73730eeSKunihiko Hayashi			compatible = "socionext,uniphier-ld20-ave4";
720c73730eeSKunihiko Hayashi			status = "disabled";
721c73730eeSKunihiko Hayashi			reg = <0x65000000 0x8500>;
722c73730eeSKunihiko Hayashi			interrupts = <0 66 4>;
723c73730eeSKunihiko Hayashi			pinctrl-names = "default";
724c73730eeSKunihiko Hayashi			pinctrl-0 = <&pinctrl_ether_rgmii>;
725a34a464dSKunihiko Hayashi			clock-names = "ether";
726c73730eeSKunihiko Hayashi			clocks = <&sys_clk 6>;
727a34a464dSKunihiko Hayashi			reset-names = "ether";
728c73730eeSKunihiko Hayashi			resets = <&sys_rst 6>;
729c73730eeSKunihiko Hayashi			phy-mode = "rgmii";
730c73730eeSKunihiko Hayashi			local-mac-address = [00 00 00 00 00 00];
731b076ff8bSKunihiko Hayashi			socionext,syscon-phy-mode = <&soc_glue 0>;
732c73730eeSKunihiko Hayashi
733c73730eeSKunihiko Hayashi			mdio: mdio {
734c73730eeSKunihiko Hayashi				#address-cells = <1>;
735c73730eeSKunihiko Hayashi				#size-cells = <0>;
736c73730eeSKunihiko Hayashi			};
737c73730eeSKunihiko Hayashi		};
738c73730eeSKunihiko Hayashi
739d7b9beb8SKunihiko Hayashi		usb: usb@65a00000 {
740d7b9beb8SKunihiko Hayashi			compatible = "socionext,uniphier-dwc3", "snps,dwc3";
741d7b9beb8SKunihiko Hayashi			status = "disabled";
742d7b9beb8SKunihiko Hayashi			reg = <0x65a00000 0xcd00>;
743d7b9beb8SKunihiko Hayashi			interrupt-names = "host";
744d7b9beb8SKunihiko Hayashi			interrupts = <0 134 4>;
745d7b9beb8SKunihiko Hayashi			pinctrl-names = "default";
746d7b9beb8SKunihiko Hayashi			pinctrl-0 = <&pinctrl_usb0>, <&pinctrl_usb1>,
747d7b9beb8SKunihiko Hayashi				    <&pinctrl_usb2>, <&pinctrl_usb3>;
748d7b9beb8SKunihiko Hayashi			clock-names = "ref", "bus_early", "suspend";
749d7b9beb8SKunihiko Hayashi			clocks = <&sys_clk 14>, <&sys_clk 14>, <&sys_clk 14>;
750d7b9beb8SKunihiko Hayashi			resets = <&usb_rst 15>;
751d7b9beb8SKunihiko Hayashi			phys = <&usb_hsphy0>, <&usb_hsphy1>,
752d7b9beb8SKunihiko Hayashi			       <&usb_hsphy2>, <&usb_hsphy3>,
753d7b9beb8SKunihiko Hayashi			       <&usb_ssphy0>, <&usb_ssphy1>;
754d7b9beb8SKunihiko Hayashi			dr_mode = "host";
755d7b9beb8SKunihiko Hayashi		};
756d7b9beb8SKunihiko Hayashi
757d7b9beb8SKunihiko Hayashi		usb-glue@65b00000 {
758d7b9beb8SKunihiko Hayashi			compatible = "socionext,uniphier-ld20-dwc3-glue",
759d7b9beb8SKunihiko Hayashi				     "simple-mfd";
760d7b9beb8SKunihiko Hayashi			#address-cells = <1>;
761d7b9beb8SKunihiko Hayashi			#size-cells = <1>;
762d7b9beb8SKunihiko Hayashi			ranges = <0 0x65b00000 0x400>;
763d7b9beb8SKunihiko Hayashi
764d7b9beb8SKunihiko Hayashi			usb_rst: reset@0 {
765d7b9beb8SKunihiko Hayashi				compatible = "socionext,uniphier-ld20-usb3-reset";
766d7b9beb8SKunihiko Hayashi				reg = <0x0 0x4>;
767d7b9beb8SKunihiko Hayashi				#reset-cells = <1>;
768d7b9beb8SKunihiko Hayashi				clock-names = "link";
769d7b9beb8SKunihiko Hayashi				clocks = <&sys_clk 14>;
770d7b9beb8SKunihiko Hayashi				reset-names = "link";
771d7b9beb8SKunihiko Hayashi				resets = <&sys_rst 14>;
772d7b9beb8SKunihiko Hayashi			};
773d7b9beb8SKunihiko Hayashi
774d7b9beb8SKunihiko Hayashi			usb_vbus0: regulator@100 {
775d7b9beb8SKunihiko Hayashi				compatible = "socionext,uniphier-ld20-usb3-regulator";
776d7b9beb8SKunihiko Hayashi				reg = <0x100 0x10>;
777d7b9beb8SKunihiko Hayashi				clock-names = "link";
778d7b9beb8SKunihiko Hayashi				clocks = <&sys_clk 14>;
779d7b9beb8SKunihiko Hayashi				reset-names = "link";
780d7b9beb8SKunihiko Hayashi				resets = <&sys_rst 14>;
781d7b9beb8SKunihiko Hayashi			};
782d7b9beb8SKunihiko Hayashi
783d7b9beb8SKunihiko Hayashi			usb_vbus1: regulator@110 {
784d7b9beb8SKunihiko Hayashi				compatible = "socionext,uniphier-ld20-usb3-regulator";
785d7b9beb8SKunihiko Hayashi				reg = <0x110 0x10>;
786d7b9beb8SKunihiko Hayashi				clock-names = "link";
787d7b9beb8SKunihiko Hayashi				clocks = <&sys_clk 14>;
788d7b9beb8SKunihiko Hayashi				reset-names = "link";
789d7b9beb8SKunihiko Hayashi				resets = <&sys_rst 14>;
790d7b9beb8SKunihiko Hayashi			};
791d7b9beb8SKunihiko Hayashi
792d7b9beb8SKunihiko Hayashi			usb_vbus2: regulator@120 {
793d7b9beb8SKunihiko Hayashi				compatible = "socionext,uniphier-ld20-usb3-regulator";
794d7b9beb8SKunihiko Hayashi				reg = <0x120 0x10>;
795d7b9beb8SKunihiko Hayashi				clock-names = "link";
796d7b9beb8SKunihiko Hayashi				clocks = <&sys_clk 14>;
797d7b9beb8SKunihiko Hayashi				reset-names = "link";
798d7b9beb8SKunihiko Hayashi				resets = <&sys_rst 14>;
799d7b9beb8SKunihiko Hayashi			};
800d7b9beb8SKunihiko Hayashi
801d7b9beb8SKunihiko Hayashi			usb_vbus3: regulator@130 {
802d7b9beb8SKunihiko Hayashi				compatible = "socionext,uniphier-ld20-usb3-regulator";
803d7b9beb8SKunihiko Hayashi				reg = <0x130 0x10>;
804d7b9beb8SKunihiko Hayashi				clock-names = "link";
805d7b9beb8SKunihiko Hayashi				clocks = <&sys_clk 14>;
806d7b9beb8SKunihiko Hayashi				reset-names = "link";
807d7b9beb8SKunihiko Hayashi				resets = <&sys_rst 14>;
808d7b9beb8SKunihiko Hayashi			};
809d7b9beb8SKunihiko Hayashi
810d7b9beb8SKunihiko Hayashi			usb_hsphy0: hs-phy@200 {
811d7b9beb8SKunihiko Hayashi				compatible = "socionext,uniphier-ld20-usb3-hsphy";
812d7b9beb8SKunihiko Hayashi				reg = <0x200 0x10>;
813d7b9beb8SKunihiko Hayashi				#phy-cells = <0>;
814d7b9beb8SKunihiko Hayashi				clock-names = "link", "phy";
815d7b9beb8SKunihiko Hayashi				clocks = <&sys_clk 14>, <&sys_clk 16>;
816d7b9beb8SKunihiko Hayashi				reset-names = "link", "phy";
817d7b9beb8SKunihiko Hayashi				resets = <&sys_rst 14>, <&sys_rst 16>;
818d7b9beb8SKunihiko Hayashi				vbus-supply = <&usb_vbus0>;
819d7b9beb8SKunihiko Hayashi				nvmem-cell-names = "rterm", "sel_t", "hs_i";
820d7b9beb8SKunihiko Hayashi				nvmem-cells = <&usb_rterm0>, <&usb_sel_t0>,
821d7b9beb8SKunihiko Hayashi					      <&usb_hs_i0>;
822d7b9beb8SKunihiko Hayashi			};
823d7b9beb8SKunihiko Hayashi
824d7b9beb8SKunihiko Hayashi			usb_hsphy1: hs-phy@210 {
825d7b9beb8SKunihiko Hayashi				compatible = "socionext,uniphier-ld20-usb3-hsphy";
826d7b9beb8SKunihiko Hayashi				reg = <0x210 0x10>;
827d7b9beb8SKunihiko Hayashi				#phy-cells = <0>;
828d7b9beb8SKunihiko Hayashi				clock-names = "link", "phy";
829d7b9beb8SKunihiko Hayashi				clocks = <&sys_clk 14>, <&sys_clk 16>;
830d7b9beb8SKunihiko Hayashi				reset-names = "link", "phy";
831d7b9beb8SKunihiko Hayashi				resets = <&sys_rst 14>, <&sys_rst 16>;
832d7b9beb8SKunihiko Hayashi				vbus-supply = <&usb_vbus1>;
833d7b9beb8SKunihiko Hayashi				nvmem-cell-names = "rterm", "sel_t", "hs_i";
834d7b9beb8SKunihiko Hayashi				nvmem-cells = <&usb_rterm1>, <&usb_sel_t1>,
835d7b9beb8SKunihiko Hayashi					      <&usb_hs_i0>;
836d7b9beb8SKunihiko Hayashi			};
837d7b9beb8SKunihiko Hayashi
838d7b9beb8SKunihiko Hayashi			usb_hsphy2: hs-phy@220 {
839d7b9beb8SKunihiko Hayashi				compatible = "socionext,uniphier-ld20-usb3-hsphy";
840d7b9beb8SKunihiko Hayashi				reg = <0x220 0x10>;
841d7b9beb8SKunihiko Hayashi				#phy-cells = <0>;
842d7b9beb8SKunihiko Hayashi				clock-names = "link", "phy";
843d7b9beb8SKunihiko Hayashi				clocks = <&sys_clk 14>, <&sys_clk 17>;
844d7b9beb8SKunihiko Hayashi				reset-names = "link", "phy";
845d7b9beb8SKunihiko Hayashi				resets = <&sys_rst 14>, <&sys_rst 17>;
846d7b9beb8SKunihiko Hayashi				vbus-supply = <&usb_vbus2>;
847d7b9beb8SKunihiko Hayashi				nvmem-cell-names = "rterm", "sel_t", "hs_i";
848d7b9beb8SKunihiko Hayashi				nvmem-cells = <&usb_rterm2>, <&usb_sel_t2>,
849d7b9beb8SKunihiko Hayashi					      <&usb_hs_i2>;
850d7b9beb8SKunihiko Hayashi			};
851d7b9beb8SKunihiko Hayashi
852d7b9beb8SKunihiko Hayashi			usb_hsphy3: hs-phy@230 {
853d7b9beb8SKunihiko Hayashi				compatible = "socionext,uniphier-ld20-usb3-hsphy";
854d7b9beb8SKunihiko Hayashi				reg = <0x230 0x10>;
855d7b9beb8SKunihiko Hayashi				#phy-cells = <0>;
856d7b9beb8SKunihiko Hayashi				clock-names = "link", "phy";
857d7b9beb8SKunihiko Hayashi				clocks = <&sys_clk 14>, <&sys_clk 17>;
858d7b9beb8SKunihiko Hayashi				reset-names = "link", "phy";
859d7b9beb8SKunihiko Hayashi				resets = <&sys_rst 14>, <&sys_rst 17>;
860d7b9beb8SKunihiko Hayashi				vbus-supply = <&usb_vbus3>;
861d7b9beb8SKunihiko Hayashi				nvmem-cell-names = "rterm", "sel_t", "hs_i";
862d7b9beb8SKunihiko Hayashi				nvmem-cells = <&usb_rterm3>, <&usb_sel_t3>,
863d7b9beb8SKunihiko Hayashi					      <&usb_hs_i2>;
864d7b9beb8SKunihiko Hayashi			};
865d7b9beb8SKunihiko Hayashi
866d7b9beb8SKunihiko Hayashi			usb_ssphy0: ss-phy@300 {
867d7b9beb8SKunihiko Hayashi				compatible = "socionext,uniphier-ld20-usb3-ssphy";
868d7b9beb8SKunihiko Hayashi				reg = <0x300 0x10>;
869d7b9beb8SKunihiko Hayashi				#phy-cells = <0>;
870d7b9beb8SKunihiko Hayashi				clock-names = "link", "phy";
871d7b9beb8SKunihiko Hayashi				clocks = <&sys_clk 14>, <&sys_clk 18>;
872d7b9beb8SKunihiko Hayashi				reset-names = "link", "phy";
873d7b9beb8SKunihiko Hayashi				resets = <&sys_rst 14>, <&sys_rst 18>;
874d7b9beb8SKunihiko Hayashi				vbus-supply = <&usb_vbus0>;
875d7b9beb8SKunihiko Hayashi			};
876d7b9beb8SKunihiko Hayashi
877d7b9beb8SKunihiko Hayashi			usb_ssphy1: ss-phy@310 {
878d7b9beb8SKunihiko Hayashi				compatible = "socionext,uniphier-ld20-usb3-ssphy";
879d7b9beb8SKunihiko Hayashi				reg = <0x310 0x10>;
880d7b9beb8SKunihiko Hayashi				#phy-cells = <0>;
881d7b9beb8SKunihiko Hayashi				clock-names = "link", "phy";
882d7b9beb8SKunihiko Hayashi				clocks = <&sys_clk 14>, <&sys_clk 19>;
883d7b9beb8SKunihiko Hayashi				reset-names = "link", "phy";
884d7b9beb8SKunihiko Hayashi				resets = <&sys_rst 14>, <&sys_rst 19>;
885d7b9beb8SKunihiko Hayashi				vbus-supply = <&usb_vbus1>;
886d7b9beb8SKunihiko Hayashi			};
887d7b9beb8SKunihiko Hayashi		};
888d7b9beb8SKunihiko Hayashi
88932dfc773SKunihiko Hayashi		pcie: pcie@66000000 {
89032dfc773SKunihiko Hayashi			compatible = "socionext,uniphier-pcie", "snps,dw-pcie";
89132dfc773SKunihiko Hayashi			status = "disabled";
89232dfc773SKunihiko Hayashi			reg-names = "dbi", "link", "config";
89332dfc773SKunihiko Hayashi			reg = <0x66000000 0x1000>, <0x66010000 0x10000>,
89432dfc773SKunihiko Hayashi			      <0x2fff0000 0x10000>;
89532dfc773SKunihiko Hayashi			#address-cells = <3>;
89632dfc773SKunihiko Hayashi			#size-cells = <2>;
89732dfc773SKunihiko Hayashi			clocks = <&sys_clk 24>;
89832dfc773SKunihiko Hayashi			resets = <&sys_rst 24>;
89932dfc773SKunihiko Hayashi			num-lanes = <1>;
90032dfc773SKunihiko Hayashi			num-viewport = <1>;
90132dfc773SKunihiko Hayashi			bus-range = <0x0 0xff>;
90232dfc773SKunihiko Hayashi			device_type = "pci";
90332dfc773SKunihiko Hayashi			ranges =
90432dfc773SKunihiko Hayashi			/* downstream I/O */
90532dfc773SKunihiko Hayashi				<0x81000000 0 0x00000000 0x2ffe0000 0 0x00010000>,
90632dfc773SKunihiko Hayashi			/* non-prefetchable memory */
90732dfc773SKunihiko Hayashi				<0x82000000 0 0x20000000 0x20000000 0 0x0ffe0000>;
90832dfc773SKunihiko Hayashi			#interrupt-cells = <1>;
90932dfc773SKunihiko Hayashi			interrupt-names = "dma", "msi";
91032dfc773SKunihiko Hayashi			interrupts = <0 224 4>, <0 225 4>;
91132dfc773SKunihiko Hayashi			interrupt-map-mask = <0 0 0 7>;
91232dfc773SKunihiko Hayashi			interrupt-map = <0 0 0 1 &pcie_intc 0>,	/* INTA */
91332dfc773SKunihiko Hayashi					<0 0 0 2 &pcie_intc 1>,	/* INTB */
91432dfc773SKunihiko Hayashi					<0 0 0 3 &pcie_intc 2>,	/* INTC */
91532dfc773SKunihiko Hayashi					<0 0 0 4 &pcie_intc 3>;	/* INTD */
91632dfc773SKunihiko Hayashi			phy-names = "pcie-phy";
91732dfc773SKunihiko Hayashi			phys = <&pcie_phy>;
91832dfc773SKunihiko Hayashi
91932dfc773SKunihiko Hayashi			pcie_intc: legacy-interrupt-controller {
92032dfc773SKunihiko Hayashi				interrupt-controller;
92132dfc773SKunihiko Hayashi				#interrupt-cells = <1>;
92232dfc773SKunihiko Hayashi				interrupt-parent = <&gic>;
92332dfc773SKunihiko Hayashi				interrupts = <0 226 4>;
92432dfc773SKunihiko Hayashi			};
92532dfc773SKunihiko Hayashi		};
92632dfc773SKunihiko Hayashi
92732dfc773SKunihiko Hayashi		pcie_phy: phy@66038000 {
92832dfc773SKunihiko Hayashi			compatible = "socionext,uniphier-ld20-pcie-phy";
92932dfc773SKunihiko Hayashi			reg = <0x66038000 0x4000>;
93032dfc773SKunihiko Hayashi			#phy-cells = <0>;
93132dfc773SKunihiko Hayashi			clocks = <&sys_clk 24>;
93232dfc773SKunihiko Hayashi			resets = <&sys_rst 24>;
93332dfc773SKunihiko Hayashi			socionext,syscon = <&soc_glue>;
93432dfc773SKunihiko Hayashi		};
93532dfc773SKunihiko Hayashi
936fcb0e53cSMasahiro Yamada		nand: nand-controller@68000000 {
937e5aefb38SMasahiro Yamada			compatible = "socionext,uniphier-denali-nand-v5b";
938e5aefb38SMasahiro Yamada			status = "disabled";
939e5aefb38SMasahiro Yamada			reg-names = "nand_data", "denali_reg";
940e5aefb38SMasahiro Yamada			reg = <0x68000000 0x20>, <0x68100000 0x1000>;
94153c580c1SMasahiro Yamada			#address-cells = <1>;
94253c580c1SMasahiro Yamada			#size-cells = <0>;
943e5aefb38SMasahiro Yamada			interrupts = <0 65 4>;
944e5aefb38SMasahiro Yamada			pinctrl-names = "default";
945e5aefb38SMasahiro Yamada			pinctrl-0 = <&pinctrl_nand>;
946bae120f8SMasahiro Yamada			clock-names = "nand", "nand_x", "ecc";
947bae120f8SMasahiro Yamada			clocks = <&sys_clk 2>, <&sys_clk 3>, <&sys_clk 3>;
948e98d5023SMasahiro Yamada			reset-names = "nand", "reg";
949e98d5023SMasahiro Yamada			resets = <&sys_rst 2>, <&sys_rst 2>;
950e5aefb38SMasahiro Yamada		};
951cea59bd0SMasahiro Yamada	};
952cea59bd0SMasahiro Yamada};
953cea59bd0SMasahiro Yamada
9545740ea4eSMasahiro Yamada#include "uniphier-pinctrl.dtsi"
955fb21a0acSKatsuhiro Suzuki
956fb21a0acSKatsuhiro Suzuki&pinctrl_aout1 {
957fb21a0acSKatsuhiro Suzuki	drive-strength = <4>;	/* default: 3.5mA */
958fb21a0acSKatsuhiro Suzuki
959fb21a0acSKatsuhiro Suzuki	ao1dacck {
960fb21a0acSKatsuhiro Suzuki		pins = "AO1DACCK";
961fb21a0acSKatsuhiro Suzuki		drive-strength = <5>;	/* 5mA */
962fb21a0acSKatsuhiro Suzuki	};
963fb21a0acSKatsuhiro Suzuki};
964fb21a0acSKatsuhiro Suzuki
965fb21a0acSKatsuhiro Suzuki&pinctrl_aoutiec1 {
966fb21a0acSKatsuhiro Suzuki	drive-strength = <4>;	/* default: 3.5mA */
967fb21a0acSKatsuhiro Suzuki
968fb21a0acSKatsuhiro Suzuki	ao1arc {
969fb21a0acSKatsuhiro Suzuki		pins = "AO1ARC";
970fb21a0acSKatsuhiro Suzuki		drive-strength = <11>;	/* 11mA */
971fb21a0acSKatsuhiro Suzuki	};
972fb21a0acSKatsuhiro Suzuki};
973