14e50d217SPeter Geis// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
24e50d217SPeter Geis/*
34e50d217SPeter Geis * Copyright (c) 2021 Rockchip Electronics Co., Ltd.
44e50d217SPeter Geis */
54e50d217SPeter Geis
64e50d217SPeter Geis#include <dt-bindings/clock/rk3568-cru.h>
74e50d217SPeter Geis#include <dt-bindings/interrupt-controller/arm-gic.h>
84e50d217SPeter Geis#include <dt-bindings/interrupt-controller/irq.h>
94e50d217SPeter Geis#include <dt-bindings/phy/phy.h>
104e50d217SPeter Geis#include <dt-bindings/pinctrl/rockchip.h>
114e50d217SPeter Geis#include <dt-bindings/power/rk3568-power.h>
124e50d217SPeter Geis#include <dt-bindings/soc/rockchip,boot-mode.h>
134e50d217SPeter Geis#include <dt-bindings/thermal/thermal.h>
144e50d217SPeter Geis
154e50d217SPeter Geis/ {
164e50d217SPeter Geis	interrupt-parent = <&gic>;
174e50d217SPeter Geis	#address-cells = <2>;
184e50d217SPeter Geis	#size-cells = <2>;
194e50d217SPeter Geis
204e50d217SPeter Geis	aliases {
214e50d217SPeter Geis		gpio0 = &gpio0;
224e50d217SPeter Geis		gpio1 = &gpio1;
234e50d217SPeter Geis		gpio2 = &gpio2;
244e50d217SPeter Geis		gpio3 = &gpio3;
254e50d217SPeter Geis		gpio4 = &gpio4;
264e50d217SPeter Geis		i2c0 = &i2c0;
274e50d217SPeter Geis		i2c1 = &i2c1;
284e50d217SPeter Geis		i2c2 = &i2c2;
294e50d217SPeter Geis		i2c3 = &i2c3;
304e50d217SPeter Geis		i2c4 = &i2c4;
314e50d217SPeter Geis		i2c5 = &i2c5;
324e50d217SPeter Geis		serial0 = &uart0;
334e50d217SPeter Geis		serial1 = &uart1;
344e50d217SPeter Geis		serial2 = &uart2;
354e50d217SPeter Geis		serial3 = &uart3;
364e50d217SPeter Geis		serial4 = &uart4;
374e50d217SPeter Geis		serial5 = &uart5;
384e50d217SPeter Geis		serial6 = &uart6;
394e50d217SPeter Geis		serial7 = &uart7;
404e50d217SPeter Geis		serial8 = &uart8;
414e50d217SPeter Geis		serial9 = &uart9;
42aaa552d8SNicolas Frattaroli		spi0 = &spi0;
43aaa552d8SNicolas Frattaroli		spi1 = &spi1;
44aaa552d8SNicolas Frattaroli		spi2 = &spi2;
45aaa552d8SNicolas Frattaroli		spi3 = &spi3;
464e50d217SPeter Geis	};
474e50d217SPeter Geis
484e50d217SPeter Geis	cpus {
494e50d217SPeter Geis		#address-cells = <2>;
504e50d217SPeter Geis		#size-cells = <0>;
514e50d217SPeter Geis
524e50d217SPeter Geis		cpu0: cpu@0 {
534e50d217SPeter Geis			device_type = "cpu";
544e50d217SPeter Geis			compatible = "arm,cortex-a55";
554e50d217SPeter Geis			reg = <0x0 0x0>;
564e50d217SPeter Geis			clocks = <&scmi_clk 0>;
571330875dSPeter Geis			#cooling-cells = <2>;
584e50d217SPeter Geis			enable-method = "psci";
594e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
604e50d217SPeter Geis		};
614e50d217SPeter Geis
624e50d217SPeter Geis		cpu1: cpu@100 {
634e50d217SPeter Geis			device_type = "cpu";
644e50d217SPeter Geis			compatible = "arm,cortex-a55";
654e50d217SPeter Geis			reg = <0x0 0x100>;
661330875dSPeter Geis			#cooling-cells = <2>;
674e50d217SPeter Geis			enable-method = "psci";
684e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
694e50d217SPeter Geis		};
704e50d217SPeter Geis
714e50d217SPeter Geis		cpu2: cpu@200 {
724e50d217SPeter Geis			device_type = "cpu";
734e50d217SPeter Geis			compatible = "arm,cortex-a55";
744e50d217SPeter Geis			reg = <0x0 0x200>;
751330875dSPeter Geis			#cooling-cells = <2>;
764e50d217SPeter Geis			enable-method = "psci";
774e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
784e50d217SPeter Geis		};
794e50d217SPeter Geis
804e50d217SPeter Geis		cpu3: cpu@300 {
814e50d217SPeter Geis			device_type = "cpu";
824e50d217SPeter Geis			compatible = "arm,cortex-a55";
834e50d217SPeter Geis			reg = <0x0 0x300>;
841330875dSPeter Geis			#cooling-cells = <2>;
854e50d217SPeter Geis			enable-method = "psci";
864e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
874e50d217SPeter Geis		};
884e50d217SPeter Geis	};
894e50d217SPeter Geis
90a30f3d90SKrzysztof Kozlowski	cpu0_opp_table: opp-table-0 {
914e50d217SPeter Geis		compatible = "operating-points-v2";
924e50d217SPeter Geis		opp-shared;
934e50d217SPeter Geis
944e50d217SPeter Geis		opp-408000000 {
954e50d217SPeter Geis			opp-hz = /bits/ 64 <408000000>;
964e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
974e50d217SPeter Geis			clock-latency-ns = <40000>;
984e50d217SPeter Geis		};
994e50d217SPeter Geis
1004e50d217SPeter Geis		opp-600000000 {
1014e50d217SPeter Geis			opp-hz = /bits/ 64 <600000000>;
1024e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1034e50d217SPeter Geis		};
1044e50d217SPeter Geis
1054e50d217SPeter Geis		opp-816000000 {
1064e50d217SPeter Geis			opp-hz = /bits/ 64 <816000000>;
1074e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1084e50d217SPeter Geis			opp-suspend;
1094e50d217SPeter Geis		};
1104e50d217SPeter Geis
1114e50d217SPeter Geis		opp-1104000000 {
1124e50d217SPeter Geis			opp-hz = /bits/ 64 <1104000000>;
1134e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1144e50d217SPeter Geis		};
1154e50d217SPeter Geis
1164e50d217SPeter Geis		opp-1416000000 {
1174e50d217SPeter Geis			opp-hz = /bits/ 64 <1416000000>;
1184e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1194e50d217SPeter Geis		};
1204e50d217SPeter Geis
1214e50d217SPeter Geis		opp-1608000000 {
1224e50d217SPeter Geis			opp-hz = /bits/ 64 <1608000000>;
1234e50d217SPeter Geis			opp-microvolt = <975000 975000 1150000>;
1244e50d217SPeter Geis		};
1254e50d217SPeter Geis
1264e50d217SPeter Geis		opp-1800000000 {
1274e50d217SPeter Geis			opp-hz = /bits/ 64 <1800000000>;
1284e50d217SPeter Geis			opp-microvolt = <1050000 1050000 1150000>;
1294e50d217SPeter Geis		};
1304e50d217SPeter Geis	};
1314e50d217SPeter Geis
1329d6c6d97SSascha Hauer	display_subsystem: display-subsystem {
1339d6c6d97SSascha Hauer		compatible = "rockchip,display-subsystem";
1349d6c6d97SSascha Hauer		ports = <&vop_out>;
1359d6c6d97SSascha Hauer	};
1369d6c6d97SSascha Hauer
1374e50d217SPeter Geis	firmware {
1384e50d217SPeter Geis		scmi: scmi {
1394e50d217SPeter Geis			compatible = "arm,scmi-smc";
1404e50d217SPeter Geis			arm,smc-id = <0x82000010>;
1414e50d217SPeter Geis			shmem = <&scmi_shmem>;
1424e50d217SPeter Geis			#address-cells = <1>;
1434e50d217SPeter Geis			#size-cells = <0>;
1444e50d217SPeter Geis
1454e50d217SPeter Geis			scmi_clk: protocol@14 {
1464e50d217SPeter Geis				reg = <0x14>;
1474e50d217SPeter Geis				#clock-cells = <1>;
1484e50d217SPeter Geis			};
1494e50d217SPeter Geis		};
1504e50d217SPeter Geis	};
1514e50d217SPeter Geis
15281002866SEzequiel Garcia	gpu_opp_table: opp-table-1 {
15381002866SEzequiel Garcia		compatible = "operating-points-v2";
15481002866SEzequiel Garcia
15581002866SEzequiel Garcia		opp-200000000 {
15681002866SEzequiel Garcia			opp-hz = /bits/ 64 <200000000>;
15781002866SEzequiel Garcia			opp-microvolt = <825000>;
15881002866SEzequiel Garcia		};
15981002866SEzequiel Garcia
16081002866SEzequiel Garcia		opp-300000000 {
16181002866SEzequiel Garcia			opp-hz = /bits/ 64 <300000000>;
16281002866SEzequiel Garcia			opp-microvolt = <825000>;
16381002866SEzequiel Garcia		};
16481002866SEzequiel Garcia
16581002866SEzequiel Garcia		opp-400000000 {
16681002866SEzequiel Garcia			opp-hz = /bits/ 64 <400000000>;
16781002866SEzequiel Garcia			opp-microvolt = <825000>;
16881002866SEzequiel Garcia		};
16981002866SEzequiel Garcia
17081002866SEzequiel Garcia		opp-600000000 {
17181002866SEzequiel Garcia			opp-hz = /bits/ 64 <600000000>;
17281002866SEzequiel Garcia			opp-microvolt = <825000>;
17381002866SEzequiel Garcia		};
17481002866SEzequiel Garcia
17581002866SEzequiel Garcia		opp-700000000 {
17681002866SEzequiel Garcia			opp-hz = /bits/ 64 <700000000>;
17781002866SEzequiel Garcia			opp-microvolt = <900000>;
17881002866SEzequiel Garcia		};
17981002866SEzequiel Garcia
18081002866SEzequiel Garcia		opp-800000000 {
18181002866SEzequiel Garcia			opp-hz = /bits/ 64 <800000000>;
18281002866SEzequiel Garcia			opp-microvolt = <1000000>;
18381002866SEzequiel Garcia		};
18481002866SEzequiel Garcia	};
18581002866SEzequiel Garcia
186697ee854SNicolas Frattaroli	hdmi_sound: hdmi-sound {
187697ee854SNicolas Frattaroli		compatible = "simple-audio-card";
188697ee854SNicolas Frattaroli		simple-audio-card,name = "HDMI";
189697ee854SNicolas Frattaroli		simple-audio-card,format = "i2s";
190697ee854SNicolas Frattaroli		simple-audio-card,mclk-fs = <256>;
191697ee854SNicolas Frattaroli		status = "disabled";
192697ee854SNicolas Frattaroli
193697ee854SNicolas Frattaroli		simple-audio-card,codec {
194697ee854SNicolas Frattaroli			sound-dai = <&hdmi>;
195697ee854SNicolas Frattaroli		};
196697ee854SNicolas Frattaroli
197697ee854SNicolas Frattaroli		simple-audio-card,cpu {
198697ee854SNicolas Frattaroli			sound-dai = <&i2s0_8ch>;
199697ee854SNicolas Frattaroli		};
200697ee854SNicolas Frattaroli	};
201697ee854SNicolas Frattaroli
2024e50d217SPeter Geis	pmu {
2034e50d217SPeter Geis		compatible = "arm,cortex-a55-pmu";
2044e50d217SPeter Geis		interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH>,
2054e50d217SPeter Geis			     <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
2064e50d217SPeter Geis			     <GIC_SPI 230 IRQ_TYPE_LEVEL_HIGH>,
2074e50d217SPeter Geis			     <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>;
2084e50d217SPeter Geis		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
2094e50d217SPeter Geis	};
2104e50d217SPeter Geis
2114e50d217SPeter Geis	psci {
2124e50d217SPeter Geis		compatible = "arm,psci-1.0";
2134e50d217SPeter Geis		method = "smc";
2144e50d217SPeter Geis	};
2154e50d217SPeter Geis
2164e50d217SPeter Geis	timer {
2174e50d217SPeter Geis		compatible = "arm,armv8-timer";
2184e50d217SPeter Geis		interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH>,
2194e50d217SPeter Geis			     <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH>,
2204e50d217SPeter Geis			     <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH>,
2214e50d217SPeter Geis			     <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH>;
2224e50d217SPeter Geis		arm,no-tick-in-suspend;
2234e50d217SPeter Geis	};
2244e50d217SPeter Geis
2254e50d217SPeter Geis	xin24m: xin24m {
2264e50d217SPeter Geis		compatible = "fixed-clock";
2274e50d217SPeter Geis		clock-frequency = <24000000>;
2284e50d217SPeter Geis		clock-output-names = "xin24m";
2294e50d217SPeter Geis		#clock-cells = <0>;
2304e50d217SPeter Geis	};
2314e50d217SPeter Geis
2324e50d217SPeter Geis	xin32k: xin32k {
2334e50d217SPeter Geis		compatible = "fixed-clock";
2344e50d217SPeter Geis		clock-frequency = <32768>;
2354e50d217SPeter Geis		clock-output-names = "xin32k";
2364e50d217SPeter Geis		pinctrl-0 = <&clk32k_out0>;
2374e50d217SPeter Geis		pinctrl-names = "default";
2384e50d217SPeter Geis		#clock-cells = <0>;
2394e50d217SPeter Geis	};
2404e50d217SPeter Geis
2414e50d217SPeter Geis	sram@10f000 {
2424e50d217SPeter Geis		compatible = "mmio-sram";
2434e50d217SPeter Geis		reg = <0x0 0x0010f000 0x0 0x100>;
2444e50d217SPeter Geis		#address-cells = <1>;
2454e50d217SPeter Geis		#size-cells = <1>;
2464e50d217SPeter Geis		ranges = <0 0x0 0x0010f000 0x100>;
2474e50d217SPeter Geis
2484e50d217SPeter Geis		scmi_shmem: sram@0 {
2494e50d217SPeter Geis			compatible = "arm,scmi-shmem";
2504e50d217SPeter Geis			reg = <0x0 0x100>;
2514e50d217SPeter Geis		};
2524e50d217SPeter Geis	};
2534e50d217SPeter Geis
25416c0f95dSFrank Wunderlich	sata1: sata@fc400000 {
25516c0f95dSFrank Wunderlich		compatible = "rockchip,rk3568-dwc-ahci", "snps,dwc-ahci";
25616c0f95dSFrank Wunderlich		reg = <0 0xfc400000 0 0x1000>;
25716c0f95dSFrank Wunderlich		clocks = <&cru ACLK_SATA1>, <&cru CLK_SATA1_PMALIVE>,
25816c0f95dSFrank Wunderlich			 <&cru CLK_SATA1_RXOOB>;
25916c0f95dSFrank Wunderlich		clock-names = "sata", "pmalive", "rxoob";
26016c0f95dSFrank Wunderlich		interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
26116c0f95dSFrank Wunderlich		phys = <&combphy1 PHY_TYPE_SATA>;
26216c0f95dSFrank Wunderlich		phy-names = "sata-phy";
26316c0f95dSFrank Wunderlich		ports-implemented = <0x1>;
26416c0f95dSFrank Wunderlich		power-domains = <&power RK3568_PD_PIPE>;
26516c0f95dSFrank Wunderlich		status = "disabled";
26616c0f95dSFrank Wunderlich	};
26716c0f95dSFrank Wunderlich
26816c0f95dSFrank Wunderlich	sata2: sata@fc800000 {
26916c0f95dSFrank Wunderlich		compatible = "rockchip,rk3568-dwc-ahci", "snps,dwc-ahci";
27016c0f95dSFrank Wunderlich		reg = <0 0xfc800000 0 0x1000>;
27116c0f95dSFrank Wunderlich		clocks = <&cru ACLK_SATA2>, <&cru CLK_SATA2_PMALIVE>,
27216c0f95dSFrank Wunderlich			 <&cru CLK_SATA2_RXOOB>;
27316c0f95dSFrank Wunderlich		clock-names = "sata", "pmalive", "rxoob";
27416c0f95dSFrank Wunderlich		interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
27516c0f95dSFrank Wunderlich		phys = <&combphy2 PHY_TYPE_SATA>;
27616c0f95dSFrank Wunderlich		phy-names = "sata-phy";
27716c0f95dSFrank Wunderlich		ports-implemented = <0x1>;
27816c0f95dSFrank Wunderlich		power-domains = <&power RK3568_PD_PIPE>;
27916c0f95dSFrank Wunderlich		status = "disabled";
28016c0f95dSFrank Wunderlich	};
28116c0f95dSFrank Wunderlich
2829f4c480fSPeter Geis	usb_host0_xhci: usb@fcc00000 {
2839f4c480fSPeter Geis		compatible = "rockchip,rk3568-dwc3", "snps,dwc3";
2849f4c480fSPeter Geis		reg = <0x0 0xfcc00000 0x0 0x400000>;
2859f4c480fSPeter Geis		interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
2869f4c480fSPeter Geis		clocks = <&cru CLK_USB3OTG0_REF>, <&cru CLK_USB3OTG0_SUSPEND>,
2879f4c480fSPeter Geis			 <&cru ACLK_USB3OTG0>;
2889f4c480fSPeter Geis		clock-names = "ref_clk", "suspend_clk",
2899f4c480fSPeter Geis			      "bus_clk";
290bc405bb3SMichael Riesch		dr_mode = "otg";
2919f4c480fSPeter Geis		phy_type = "utmi_wide";
2929f4c480fSPeter Geis		power-domains = <&power RK3568_PD_PIPE>;
2939f4c480fSPeter Geis		resets = <&cru SRST_USB3OTG0>;
2949f4c480fSPeter Geis		snps,dis_u2_susphy_quirk;
2959f4c480fSPeter Geis		status = "disabled";
2969f4c480fSPeter Geis	};
2979f4c480fSPeter Geis
2989f4c480fSPeter Geis	usb_host1_xhci: usb@fd000000 {
2999f4c480fSPeter Geis		compatible = "rockchip,rk3568-dwc3", "snps,dwc3";
3009f4c480fSPeter Geis		reg = <0x0 0xfd000000 0x0 0x400000>;
3019f4c480fSPeter Geis		interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
3029f4c480fSPeter Geis		clocks = <&cru CLK_USB3OTG1_REF>, <&cru CLK_USB3OTG1_SUSPEND>,
3039f4c480fSPeter Geis			 <&cru ACLK_USB3OTG1>;
3049f4c480fSPeter Geis		clock-names = "ref_clk", "suspend_clk",
3059f4c480fSPeter Geis			      "bus_clk";
3069f4c480fSPeter Geis		dr_mode = "host";
3079f4c480fSPeter Geis		phys = <&usb2phy0_host>, <&combphy1 PHY_TYPE_USB3>;
3089f4c480fSPeter Geis		phy-names = "usb2-phy", "usb3-phy";
3099f4c480fSPeter Geis		phy_type = "utmi_wide";
3109f4c480fSPeter Geis		power-domains = <&power RK3568_PD_PIPE>;
3119f4c480fSPeter Geis		resets = <&cru SRST_USB3OTG1>;
3129f4c480fSPeter Geis		snps,dis_u2_susphy_quirk;
3139f4c480fSPeter Geis		status = "disabled";
3149f4c480fSPeter Geis	};
3159f4c480fSPeter Geis
3164e50d217SPeter Geis	gic: interrupt-controller@fd400000 {
3174e50d217SPeter Geis		compatible = "arm,gic-v3";
3184e50d217SPeter Geis		reg = <0x0 0xfd400000 0 0x10000>, /* GICD */
3194e50d217SPeter Geis		      <0x0 0xfd460000 0 0x80000>; /* GICR */
3204e50d217SPeter Geis		interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
3214e50d217SPeter Geis		interrupt-controller;
3224e50d217SPeter Geis		#interrupt-cells = <3>;
323b6c1a590SPeter Geis		mbi-alias = <0x0 0xfd410000>;
3244e50d217SPeter Geis		mbi-ranges = <296 24>;
3254e50d217SPeter Geis		msi-controller;
3264e50d217SPeter Geis	};
3274e50d217SPeter Geis
32891c4c3e0SPeter Geis	usb_host0_ehci: usb@fd800000 {
32991c4c3e0SPeter Geis		compatible = "generic-ehci";
33091c4c3e0SPeter Geis		reg = <0x0 0xfd800000 0x0 0x40000>;
33191c4c3e0SPeter Geis		interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
33291c4c3e0SPeter Geis		clocks = <&cru HCLK_USB2HOST0>, <&cru HCLK_USB2HOST0_ARB>,
33391c4c3e0SPeter Geis			 <&cru PCLK_USB>;
33478f71860SMichael Riesch		phys = <&usb2phy1_otg>;
33591c4c3e0SPeter Geis		phy-names = "usb";
33691c4c3e0SPeter Geis		status = "disabled";
33791c4c3e0SPeter Geis	};
33891c4c3e0SPeter Geis
33991c4c3e0SPeter Geis	usb_host0_ohci: usb@fd840000 {
34091c4c3e0SPeter Geis		compatible = "generic-ohci";
34191c4c3e0SPeter Geis		reg = <0x0 0xfd840000 0x0 0x40000>;
34291c4c3e0SPeter Geis		interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
34391c4c3e0SPeter Geis		clocks = <&cru HCLK_USB2HOST0>, <&cru HCLK_USB2HOST0_ARB>,
34491c4c3e0SPeter Geis			 <&cru PCLK_USB>;
34578f71860SMichael Riesch		phys = <&usb2phy1_otg>;
34691c4c3e0SPeter Geis		phy-names = "usb";
34791c4c3e0SPeter Geis		status = "disabled";
34891c4c3e0SPeter Geis	};
34991c4c3e0SPeter Geis
35091c4c3e0SPeter Geis	usb_host1_ehci: usb@fd880000 {
35191c4c3e0SPeter Geis		compatible = "generic-ehci";
35291c4c3e0SPeter Geis		reg = <0x0 0xfd880000 0x0 0x40000>;
35391c4c3e0SPeter Geis		interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
35491c4c3e0SPeter Geis		clocks = <&cru HCLK_USB2HOST1>, <&cru HCLK_USB2HOST1_ARB>,
35591c4c3e0SPeter Geis			 <&cru PCLK_USB>;
35678f71860SMichael Riesch		phys = <&usb2phy1_host>;
35791c4c3e0SPeter Geis		phy-names = "usb";
35891c4c3e0SPeter Geis		status = "disabled";
35991c4c3e0SPeter Geis	};
36091c4c3e0SPeter Geis
36191c4c3e0SPeter Geis	usb_host1_ohci: usb@fd8c0000 {
36291c4c3e0SPeter Geis		compatible = "generic-ohci";
36391c4c3e0SPeter Geis		reg = <0x0 0xfd8c0000 0x0 0x40000>;
36491c4c3e0SPeter Geis		interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
36591c4c3e0SPeter Geis		clocks = <&cru HCLK_USB2HOST1>, <&cru HCLK_USB2HOST1_ARB>,
36691c4c3e0SPeter Geis			 <&cru PCLK_USB>;
36778f71860SMichael Riesch		phys = <&usb2phy1_host>;
36891c4c3e0SPeter Geis		phy-names = "usb";
36991c4c3e0SPeter Geis		status = "disabled";
37091c4c3e0SPeter Geis	};
37191c4c3e0SPeter Geis
3724e50d217SPeter Geis	pmugrf: syscon@fdc20000 {
3734e50d217SPeter Geis		compatible = "rockchip,rk3568-pmugrf", "syscon", "simple-mfd";
3744e50d217SPeter Geis		reg = <0x0 0xfdc20000 0x0 0x10000>;
3752dbcb251SMichael Riesch
3762dbcb251SMichael Riesch		pmu_io_domains: io-domains {
3772dbcb251SMichael Riesch			compatible = "rockchip,rk3568-pmu-io-voltage-domain";
3782dbcb251SMichael Riesch			status = "disabled";
3792dbcb251SMichael Riesch		};
3804e50d217SPeter Geis	};
3814e50d217SPeter Geis
3823cc8cd2dSYifeng Zhao	pipegrf: syscon@fdc50000 {
3833cc8cd2dSYifeng Zhao		reg = <0x0 0xfdc50000 0x0 0x1000>;
3843cc8cd2dSYifeng Zhao	};
3853cc8cd2dSYifeng Zhao
3864e50d217SPeter Geis	grf: syscon@fdc60000 {
3874e50d217SPeter Geis		compatible = "rockchip,rk3568-grf", "syscon", "simple-mfd";
3884e50d217SPeter Geis		reg = <0x0 0xfdc60000 0x0 0x10000>;
3894e50d217SPeter Geis	};
3904e50d217SPeter Geis
3913cc8cd2dSYifeng Zhao	pipe_phy_grf1: syscon@fdc80000 {
3923cc8cd2dSYifeng Zhao		compatible = "rockchip,rk3568-pipe-phy-grf", "syscon";
3933cc8cd2dSYifeng Zhao		reg = <0x0 0xfdc80000 0x0 0x1000>;
3943cc8cd2dSYifeng Zhao	};
3953cc8cd2dSYifeng Zhao
3963cc8cd2dSYifeng Zhao	pipe_phy_grf2: syscon@fdc90000 {
3973cc8cd2dSYifeng Zhao		compatible = "rockchip,rk3568-pipe-phy-grf", "syscon";
3983cc8cd2dSYifeng Zhao		reg = <0x0 0xfdc90000 0x0 0x1000>;
3993cc8cd2dSYifeng Zhao	};
4003cc8cd2dSYifeng Zhao
40191c4c3e0SPeter Geis	usb2phy0_grf: syscon@fdca0000 {
40291c4c3e0SPeter Geis		compatible = "rockchip,rk3568-usb2phy-grf", "syscon";
40391c4c3e0SPeter Geis		reg = <0x0 0xfdca0000 0x0 0x8000>;
40491c4c3e0SPeter Geis	};
40591c4c3e0SPeter Geis
40691c4c3e0SPeter Geis	usb2phy1_grf: syscon@fdca8000 {
40791c4c3e0SPeter Geis		compatible = "rockchip,rk3568-usb2phy-grf", "syscon";
40891c4c3e0SPeter Geis		reg = <0x0 0xfdca8000 0x0 0x8000>;
40991c4c3e0SPeter Geis	};
41091c4c3e0SPeter Geis
4114e50d217SPeter Geis	pmucru: clock-controller@fdd00000 {
4124e50d217SPeter Geis		compatible = "rockchip,rk3568-pmucru";
4134e50d217SPeter Geis		reg = <0x0 0xfdd00000 0x0 0x1000>;
4144e50d217SPeter Geis		#clock-cells = <1>;
4154e50d217SPeter Geis		#reset-cells = <1>;
4164e50d217SPeter Geis	};
4174e50d217SPeter Geis
4184e50d217SPeter Geis	cru: clock-controller@fdd20000 {
4194e50d217SPeter Geis		compatible = "rockchip,rk3568-cru";
4204e50d217SPeter Geis		reg = <0x0 0xfdd20000 0x0 0x1000>;
421cd2d081dSPeter Geis		clocks = <&xin24m>;
422cd2d081dSPeter Geis		clock-names = "xin24m";
4234e50d217SPeter Geis		#clock-cells = <1>;
4244e50d217SPeter Geis		#reset-cells = <1>;
425f7c5b9c2SPeter Geis		assigned-clocks = <&cru PLL_GPLL>, <&pmucru PLL_PPLL>;
426f7c5b9c2SPeter Geis		assigned-clock-rates = <1200000000>, <200000000>;
42795ad4dbeSMichael Riesch		rockchip,grf = <&grf>;
4284e50d217SPeter Geis	};
4294e50d217SPeter Geis
4304e50d217SPeter Geis	i2c0: i2c@fdd40000 {
4314e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
4324e50d217SPeter Geis		reg = <0x0 0xfdd40000 0x0 0x1000>;
4334e50d217SPeter Geis		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
4344e50d217SPeter Geis		clocks = <&pmucru CLK_I2C0>, <&pmucru PCLK_I2C0>;
4354e50d217SPeter Geis		clock-names = "i2c", "pclk";
4364e50d217SPeter Geis		pinctrl-0 = <&i2c0_xfer>;
4374e50d217SPeter Geis		pinctrl-names = "default";
4384e50d217SPeter Geis		#address-cells = <1>;
4394e50d217SPeter Geis		#size-cells = <0>;
4404e50d217SPeter Geis		status = "disabled";
4414e50d217SPeter Geis	};
4424e50d217SPeter Geis
4434e50d217SPeter Geis	uart0: serial@fdd50000 {
4444e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
4454e50d217SPeter Geis		reg = <0x0 0xfdd50000 0x0 0x100>;
4464e50d217SPeter Geis		interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
4474e50d217SPeter Geis		clocks = <&pmucru SCLK_UART0>, <&pmucru PCLK_UART0>;
4484e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
4494e50d217SPeter Geis		dmas = <&dmac0 0>, <&dmac0 1>;
4504e50d217SPeter Geis		pinctrl-0 = <&uart0_xfer>;
4514e50d217SPeter Geis		pinctrl-names = "default";
4524e50d217SPeter Geis		reg-io-width = <4>;
4534e50d217SPeter Geis		reg-shift = <2>;
4544e50d217SPeter Geis		status = "disabled";
4554e50d217SPeter Geis	};
4564e50d217SPeter Geis
45798419a39SLiang Chen	pwm0: pwm@fdd70000 {
45898419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
45998419a39SLiang Chen		reg = <0x0 0xfdd70000 0x0 0x10>;
46098419a39SLiang Chen		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
46198419a39SLiang Chen		clock-names = "pwm", "pclk";
46298419a39SLiang Chen		pinctrl-0 = <&pwm0m0_pins>;
4632e4dbcf7SSascha Hauer		pinctrl-names = "default";
46498419a39SLiang Chen		#pwm-cells = <3>;
46598419a39SLiang Chen		status = "disabled";
46698419a39SLiang Chen	};
46798419a39SLiang Chen
46898419a39SLiang Chen	pwm1: pwm@fdd70010 {
46998419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
47098419a39SLiang Chen		reg = <0x0 0xfdd70010 0x0 0x10>;
47198419a39SLiang Chen		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
47298419a39SLiang Chen		clock-names = "pwm", "pclk";
47398419a39SLiang Chen		pinctrl-0 = <&pwm1m0_pins>;
4742e4dbcf7SSascha Hauer		pinctrl-names = "default";
47598419a39SLiang Chen		#pwm-cells = <3>;
47698419a39SLiang Chen		status = "disabled";
47798419a39SLiang Chen	};
47898419a39SLiang Chen
47998419a39SLiang Chen	pwm2: pwm@fdd70020 {
48098419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
48198419a39SLiang Chen		reg = <0x0 0xfdd70020 0x0 0x10>;
48298419a39SLiang Chen		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
48398419a39SLiang Chen		clock-names = "pwm", "pclk";
48498419a39SLiang Chen		pinctrl-0 = <&pwm2m0_pins>;
4852e4dbcf7SSascha Hauer		pinctrl-names = "default";
48698419a39SLiang Chen		#pwm-cells = <3>;
48798419a39SLiang Chen		status = "disabled";
48898419a39SLiang Chen	};
48998419a39SLiang Chen
49098419a39SLiang Chen	pwm3: pwm@fdd70030 {
49198419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
49298419a39SLiang Chen		reg = <0x0 0xfdd70030 0x0 0x10>;
49398419a39SLiang Chen		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
49498419a39SLiang Chen		clock-names = "pwm", "pclk";
49598419a39SLiang Chen		pinctrl-0 = <&pwm3_pins>;
4962e4dbcf7SSascha Hauer		pinctrl-names = "default";
49798419a39SLiang Chen		#pwm-cells = <3>;
49898419a39SLiang Chen		status = "disabled";
49998419a39SLiang Chen	};
50098419a39SLiang Chen
5014e50d217SPeter Geis	pmu: power-management@fdd90000 {
5024e50d217SPeter Geis		compatible = "rockchip,rk3568-pmu", "syscon", "simple-mfd";
5034e50d217SPeter Geis		reg = <0x0 0xfdd90000 0x0 0x1000>;
5044e50d217SPeter Geis
5054e50d217SPeter Geis		power: power-controller {
5064e50d217SPeter Geis			compatible = "rockchip,rk3568-power-controller";
5074e50d217SPeter Geis			#power-domain-cells = <1>;
5084e50d217SPeter Geis			#address-cells = <1>;
5094e50d217SPeter Geis			#size-cells = <0>;
5104e50d217SPeter Geis
5114e50d217SPeter Geis			/* These power domains are grouped by VD_GPU */
5124e50d217SPeter Geis			power-domain@RK3568_PD_GPU {
5134e50d217SPeter Geis				reg = <RK3568_PD_GPU>;
5144e50d217SPeter Geis				clocks = <&cru ACLK_GPU_PRE>,
5154e50d217SPeter Geis					 <&cru PCLK_GPU_PRE>;
5164e50d217SPeter Geis				pm_qos = <&qos_gpu>;
5174e50d217SPeter Geis				#power-domain-cells = <0>;
5184e50d217SPeter Geis			};
5194e50d217SPeter Geis
5204e50d217SPeter Geis			/* These power domains are grouped by VD_LOGIC */
5214e50d217SPeter Geis			power-domain@RK3568_PD_VI {
5224e50d217SPeter Geis				reg = <RK3568_PD_VI>;
5234e50d217SPeter Geis				clocks = <&cru HCLK_VI>,
5244e50d217SPeter Geis					 <&cru PCLK_VI>;
5254e50d217SPeter Geis				pm_qos = <&qos_isp>,
5264e50d217SPeter Geis					 <&qos_vicap0>,
5274e50d217SPeter Geis					 <&qos_vicap1>;
5284e50d217SPeter Geis				#power-domain-cells = <0>;
5294e50d217SPeter Geis			};
5304e50d217SPeter Geis
5314e50d217SPeter Geis			power-domain@RK3568_PD_VO {
5324e50d217SPeter Geis				reg = <RK3568_PD_VO>;
5334e50d217SPeter Geis				clocks = <&cru HCLK_VO>,
5344e50d217SPeter Geis					 <&cru PCLK_VO>,
5354e50d217SPeter Geis					 <&cru ACLK_VOP_PRE>;
5364e50d217SPeter Geis				pm_qos = <&qos_hdcp>,
5374e50d217SPeter Geis					 <&qos_vop_m0>,
5384e50d217SPeter Geis					 <&qos_vop_m1>;
5394e50d217SPeter Geis				#power-domain-cells = <0>;
5404e50d217SPeter Geis			};
5414e50d217SPeter Geis
5424e50d217SPeter Geis			power-domain@RK3568_PD_RGA {
5434e50d217SPeter Geis				reg = <RK3568_PD_RGA>;
5444e50d217SPeter Geis				clocks = <&cru HCLK_RGA_PRE>,
5454e50d217SPeter Geis					 <&cru PCLK_RGA_PRE>;
5464e50d217SPeter Geis				pm_qos = <&qos_ebc>,
5474e50d217SPeter Geis					 <&qos_iep>,
5484e50d217SPeter Geis					 <&qos_jpeg_dec>,
5494e50d217SPeter Geis					 <&qos_jpeg_enc>,
5504e50d217SPeter Geis					 <&qos_rga_rd>,
5514e50d217SPeter Geis					 <&qos_rga_wr>;
5524e50d217SPeter Geis				#power-domain-cells = <0>;
5534e50d217SPeter Geis			};
5544e50d217SPeter Geis
5554e50d217SPeter Geis			power-domain@RK3568_PD_VPU {
5564e50d217SPeter Geis				reg = <RK3568_PD_VPU>;
5574e50d217SPeter Geis				clocks = <&cru HCLK_VPU_PRE>;
5584e50d217SPeter Geis				pm_qos = <&qos_vpu>;
5594e50d217SPeter Geis				#power-domain-cells = <0>;
5604e50d217SPeter Geis			};
5614e50d217SPeter Geis
5624e50d217SPeter Geis			power-domain@RK3568_PD_RKVDEC {
5634e50d217SPeter Geis				clocks = <&cru HCLK_RKVDEC_PRE>;
5644e50d217SPeter Geis				reg = <RK3568_PD_RKVDEC>;
5654e50d217SPeter Geis				pm_qos = <&qos_rkvdec>;
5664e50d217SPeter Geis				#power-domain-cells = <0>;
5674e50d217SPeter Geis			};
5684e50d217SPeter Geis
5694e50d217SPeter Geis			power-domain@RK3568_PD_RKVENC {
5704e50d217SPeter Geis				reg = <RK3568_PD_RKVENC>;
5714e50d217SPeter Geis				clocks = <&cru HCLK_RKVENC_PRE>;
5724e50d217SPeter Geis				pm_qos = <&qos_rkvenc_rd_m0>,
5734e50d217SPeter Geis					 <&qos_rkvenc_rd_m1>,
5744e50d217SPeter Geis					 <&qos_rkvenc_wr_m0>;
5754e50d217SPeter Geis				#power-domain-cells = <0>;
5764e50d217SPeter Geis			};
5774e50d217SPeter Geis		};
5784e50d217SPeter Geis	};
5794e50d217SPeter Geis
58081002866SEzequiel Garcia	gpu: gpu@fde60000 {
58181002866SEzequiel Garcia		compatible = "rockchip,rk3568-mali", "arm,mali-bifrost";
58281002866SEzequiel Garcia		reg = <0x0 0xfde60000 0x0 0x4000>;
58381002866SEzequiel Garcia		interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
58481002866SEzequiel Garcia			     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
58581002866SEzequiel Garcia			     <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
58681002866SEzequiel Garcia		interrupt-names = "job", "mmu", "gpu";
58781002866SEzequiel Garcia		clocks = <&scmi_clk 1>, <&cru CLK_GPU>;
58881002866SEzequiel Garcia		clock-names = "gpu", "bus";
58981002866SEzequiel Garcia		#cooling-cells = <2>;
59081002866SEzequiel Garcia		operating-points-v2 = <&gpu_opp_table>;
59181002866SEzequiel Garcia		power-domains = <&power RK3568_PD_GPU>;
59281002866SEzequiel Garcia		status = "disabled";
59381002866SEzequiel Garcia	};
59481002866SEzequiel Garcia
595944be6fbSPiotr Oniszczuk	vpu: video-codec@fdea0400 {
596944be6fbSPiotr Oniszczuk		compatible = "rockchip,rk3568-vpu";
597944be6fbSPiotr Oniszczuk		reg = <0x0 0xfdea0000 0x0 0x800>;
598944be6fbSPiotr Oniszczuk		interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
599944be6fbSPiotr Oniszczuk		clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;
600944be6fbSPiotr Oniszczuk		clock-names = "aclk", "hclk";
601944be6fbSPiotr Oniszczuk		iommus = <&vdpu_mmu>;
602944be6fbSPiotr Oniszczuk		power-domains = <&power RK3568_PD_VPU>;
603944be6fbSPiotr Oniszczuk	};
604944be6fbSPiotr Oniszczuk
605944be6fbSPiotr Oniszczuk	vdpu_mmu: iommu@fdea0800 {
606944be6fbSPiotr Oniszczuk		compatible = "rockchip,rk3568-iommu";
607944be6fbSPiotr Oniszczuk		reg = <0x0 0xfdea0800 0x0 0x40>;
608944be6fbSPiotr Oniszczuk		interrupts = <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
609944be6fbSPiotr Oniszczuk		clock-names = "aclk", "iface";
610944be6fbSPiotr Oniszczuk		clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;
611944be6fbSPiotr Oniszczuk		power-domains = <&power RK3568_PD_VPU>;
612944be6fbSPiotr Oniszczuk		#iommu-cells = <0>;
613944be6fbSPiotr Oniszczuk	};
614944be6fbSPiotr Oniszczuk
61503d86fb5SNicolas Frattaroli	vepu: video-codec@fdee0000 {
61603d86fb5SNicolas Frattaroli		compatible = "rockchip,rk3568-vepu";
61703d86fb5SNicolas Frattaroli		reg = <0x0 0xfdee0000 0x0 0x800>;
61803d86fb5SNicolas Frattaroli		interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
61903d86fb5SNicolas Frattaroli		clocks = <&cru ACLK_JENC>, <&cru HCLK_JENC>;
62003d86fb5SNicolas Frattaroli		clock-names = "aclk", "hclk";
62103d86fb5SNicolas Frattaroli		iommus = <&vepu_mmu>;
62203d86fb5SNicolas Frattaroli		power-domains = <&power RK3568_PD_RGA>;
62303d86fb5SNicolas Frattaroli	};
62403d86fb5SNicolas Frattaroli
62503d86fb5SNicolas Frattaroli	vepu_mmu: iommu@fdee0800 {
62603d86fb5SNicolas Frattaroli		compatible = "rockchip,rk3568-iommu";
62703d86fb5SNicolas Frattaroli		reg = <0x0 0xfdee0800 0x0 0x40>;
62803d86fb5SNicolas Frattaroli		interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
62903d86fb5SNicolas Frattaroli		clocks = <&cru ACLK_JENC>, <&cru HCLK_JENC>;
63003d86fb5SNicolas Frattaroli		clock-names = "aclk", "iface";
63103d86fb5SNicolas Frattaroli		power-domains = <&power RK3568_PD_RGA>;
63203d86fb5SNicolas Frattaroli		#iommu-cells = <0>;
63303d86fb5SNicolas Frattaroli	};
63403d86fb5SNicolas Frattaroli
6354e50d217SPeter Geis	sdmmc2: mmc@fe000000 {
6364e50d217SPeter Geis		compatible = "rockchip,rk3568-dw-mshc", "rockchip,rk3288-dw-mshc";
6374e50d217SPeter Geis		reg = <0x0 0xfe000000 0x0 0x4000>;
6384e50d217SPeter Geis		interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
6394e50d217SPeter Geis		clocks = <&cru HCLK_SDMMC2>, <&cru CLK_SDMMC2>,
6404e50d217SPeter Geis			 <&cru SCLK_SDMMC2_DRV>, <&cru SCLK_SDMMC2_SAMPLE>;
6414e50d217SPeter Geis		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
6424e50d217SPeter Geis		fifo-depth = <0x100>;
6434e50d217SPeter Geis		max-frequency = <150000000>;
6444e50d217SPeter Geis		resets = <&cru SRST_SDMMC2>;
6454e50d217SPeter Geis		reset-names = "reset";
6464e50d217SPeter Geis		status = "disabled";
6474e50d217SPeter Geis	};
6484e50d217SPeter Geis
6490dcec571SPeter Geis	gmac1: ethernet@fe010000 {
6500dcec571SPeter Geis		compatible = "rockchip,rk3568-gmac", "snps,dwmac-4.20a";
6510dcec571SPeter Geis		reg = <0x0 0xfe010000 0x0 0x10000>;
6520dcec571SPeter Geis		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
6530dcec571SPeter Geis			     <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
6540dcec571SPeter Geis		interrupt-names = "macirq", "eth_wake_irq";
6550dcec571SPeter Geis		clocks = <&cru SCLK_GMAC1>, <&cru SCLK_GMAC1_RX_TX>,
6560dcec571SPeter Geis			 <&cru SCLK_GMAC1_RX_TX>, <&cru CLK_MAC1_REFOUT>,
6570dcec571SPeter Geis			 <&cru ACLK_GMAC1>, <&cru PCLK_GMAC1>,
6580dcec571SPeter Geis			 <&cru SCLK_GMAC1_RX_TX>, <&cru CLK_GMAC1_PTP_REF>;
6590dcec571SPeter Geis		clock-names = "stmmaceth", "mac_clk_rx",
6600dcec571SPeter Geis			      "mac_clk_tx", "clk_mac_refout",
6610dcec571SPeter Geis			      "aclk_mac", "pclk_mac",
6620dcec571SPeter Geis			      "clk_mac_speed", "ptp_ref";
6630dcec571SPeter Geis		resets = <&cru SRST_A_GMAC1>;
6640dcec571SPeter Geis		reset-names = "stmmaceth";
6650dcec571SPeter Geis		rockchip,grf = <&grf>;
6660dcec571SPeter Geis		snps,axi-config = <&gmac1_stmmac_axi_setup>;
6670dcec571SPeter Geis		snps,mixed-burst;
6680dcec571SPeter Geis		snps,mtl-rx-config = <&gmac1_mtl_rx_setup>;
6690dcec571SPeter Geis		snps,mtl-tx-config = <&gmac1_mtl_tx_setup>;
6700dcec571SPeter Geis		snps,tso;
6710dcec571SPeter Geis		status = "disabled";
6720dcec571SPeter Geis
6730dcec571SPeter Geis		mdio1: mdio {
6740dcec571SPeter Geis			compatible = "snps,dwmac-mdio";
6750dcec571SPeter Geis			#address-cells = <0x1>;
6760dcec571SPeter Geis			#size-cells = <0x0>;
6770dcec571SPeter Geis		};
6780dcec571SPeter Geis
6790dcec571SPeter Geis		gmac1_stmmac_axi_setup: stmmac-axi-config {
6800dcec571SPeter Geis			snps,blen = <0 0 0 0 16 8 4>;
6810dcec571SPeter Geis			snps,rd_osr_lmt = <8>;
6820dcec571SPeter Geis			snps,wr_osr_lmt = <4>;
6830dcec571SPeter Geis		};
6840dcec571SPeter Geis
6850dcec571SPeter Geis		gmac1_mtl_rx_setup: rx-queues-config {
6860dcec571SPeter Geis			snps,rx-queues-to-use = <1>;
6870dcec571SPeter Geis			queue0 {};
6880dcec571SPeter Geis		};
6890dcec571SPeter Geis
6900dcec571SPeter Geis		gmac1_mtl_tx_setup: tx-queues-config {
6910dcec571SPeter Geis			snps,tx-queues-to-use = <1>;
6920dcec571SPeter Geis			queue0 {};
6930dcec571SPeter Geis		};
6940dcec571SPeter Geis	};
6950dcec571SPeter Geis
6969d6c6d97SSascha Hauer	vop: vop@fe040000 {
6979d6c6d97SSascha Hauer		reg = <0x0 0xfe040000 0x0 0x3000>, <0x0 0xfe044000 0x0 0x1000>;
6989d6c6d97SSascha Hauer		reg-names = "vop", "gamma-lut";
6999d6c6d97SSascha Hauer		interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
7009d6c6d97SSascha Hauer		clocks = <&cru ACLK_VOP>, <&cru HCLK_VOP>, <&cru DCLK_VOP0>,
7019d6c6d97SSascha Hauer			 <&cru DCLK_VOP1>, <&cru DCLK_VOP2>;
7029d6c6d97SSascha Hauer		clock-names = "aclk", "hclk", "dclk_vp0", "dclk_vp1", "dclk_vp2";
7039d6c6d97SSascha Hauer		iommus = <&vop_mmu>;
7049d6c6d97SSascha Hauer		power-domains = <&power RK3568_PD_VO>;
7059d6c6d97SSascha Hauer		rockchip,grf = <&grf>;
7069d6c6d97SSascha Hauer		status = "disabled";
7079d6c6d97SSascha Hauer
7089d6c6d97SSascha Hauer		vop_out: ports {
7099d6c6d97SSascha Hauer			#address-cells = <1>;
7109d6c6d97SSascha Hauer			#size-cells = <0>;
7119d6c6d97SSascha Hauer
7129d6c6d97SSascha Hauer			vp0: port@0 {
7139d6c6d97SSascha Hauer				reg = <0>;
7149d6c6d97SSascha Hauer				#address-cells = <1>;
7159d6c6d97SSascha Hauer				#size-cells = <0>;
7169d6c6d97SSascha Hauer			};
7179d6c6d97SSascha Hauer
7189d6c6d97SSascha Hauer			vp1: port@1 {
7199d6c6d97SSascha Hauer				reg = <1>;
7209d6c6d97SSascha Hauer				#address-cells = <1>;
7219d6c6d97SSascha Hauer				#size-cells = <0>;
7229d6c6d97SSascha Hauer			};
7239d6c6d97SSascha Hauer
7249d6c6d97SSascha Hauer			vp2: port@2 {
7259d6c6d97SSascha Hauer				reg = <2>;
7269d6c6d97SSascha Hauer				#address-cells = <1>;
7279d6c6d97SSascha Hauer				#size-cells = <0>;
7289d6c6d97SSascha Hauer			};
7299d6c6d97SSascha Hauer		};
7309d6c6d97SSascha Hauer	};
7319d6c6d97SSascha Hauer
7329d6c6d97SSascha Hauer	vop_mmu: iommu@fe043e00 {
7339d6c6d97SSascha Hauer		compatible = "rockchip,rk3568-iommu";
7349d6c6d97SSascha Hauer		reg = <0x0 0xfe043e00 0x0 0x100>, <0x0 0xfe043f00 0x0 0x100>;
7359d6c6d97SSascha Hauer		interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
7369d6c6d97SSascha Hauer		clocks = <&cru ACLK_VOP>, <&cru HCLK_VOP>;
7379d6c6d97SSascha Hauer		clock-names = "aclk", "iface";
7389d6c6d97SSascha Hauer		#iommu-cells = <0>;
7399d6c6d97SSascha Hauer		status = "disabled";
7409d6c6d97SSascha Hauer	};
7419d6c6d97SSascha Hauer
742e18d9b09SChris Morgan	dsi0: dsi@fe060000 {
743e18d9b09SChris Morgan		compatible = "rockchip,rk3568-mipi-dsi", "snps,dw-mipi-dsi";
744e18d9b09SChris Morgan		reg = <0x00 0xfe060000 0x00 0x10000>;
745e18d9b09SChris Morgan		interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
746e18d9b09SChris Morgan		clock-names = "pclk", "hclk";
747e18d9b09SChris Morgan		clocks = <&cru PCLK_DSITX_0>, <&cru HCLK_VO>;
748e18d9b09SChris Morgan		phy-names = "dphy";
749e18d9b09SChris Morgan		phys = <&dsi_dphy0>;
750e18d9b09SChris Morgan		power-domains = <&power RK3568_PD_VO>;
751e18d9b09SChris Morgan		reset-names = "apb";
752e18d9b09SChris Morgan		resets = <&cru SRST_P_DSITX_0>;
753e18d9b09SChris Morgan		rockchip,grf = <&grf>;
754e18d9b09SChris Morgan		status = "disabled";
755e18d9b09SChris Morgan
756e18d9b09SChris Morgan		ports {
757e18d9b09SChris Morgan			#address-cells = <1>;
758e18d9b09SChris Morgan			#size-cells = <0>;
759e18d9b09SChris Morgan
760e18d9b09SChris Morgan			dsi0_in: port@0 {
761e18d9b09SChris Morgan				reg = <0>;
762e18d9b09SChris Morgan			};
763e18d9b09SChris Morgan
764e18d9b09SChris Morgan			dsi0_out: port@1 {
765e18d9b09SChris Morgan				reg = <1>;
766e18d9b09SChris Morgan			};
767e18d9b09SChris Morgan		};
768e18d9b09SChris Morgan	};
769e18d9b09SChris Morgan
770e18d9b09SChris Morgan	dsi1: dsi@fe070000 {
771e18d9b09SChris Morgan		compatible = "rockchip,rk3568-mipi-dsi", "snps,dw-mipi-dsi";
772e18d9b09SChris Morgan		reg = <0x0 0xfe070000 0x0 0x10000>;
773e18d9b09SChris Morgan		interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
774e18d9b09SChris Morgan		clock-names = "pclk", "hclk";
775e18d9b09SChris Morgan		clocks = <&cru PCLK_DSITX_1>, <&cru HCLK_VO>;
776e18d9b09SChris Morgan		phy-names = "dphy";
777e18d9b09SChris Morgan		phys = <&dsi_dphy1>;
778e18d9b09SChris Morgan		power-domains = <&power RK3568_PD_VO>;
779e18d9b09SChris Morgan		reset-names = "apb";
780e18d9b09SChris Morgan		resets = <&cru SRST_P_DSITX_1>;
781e18d9b09SChris Morgan		rockchip,grf = <&grf>;
782e18d9b09SChris Morgan		status = "disabled";
783e18d9b09SChris Morgan
784e18d9b09SChris Morgan		ports {
785e18d9b09SChris Morgan			#address-cells = <1>;
786e18d9b09SChris Morgan			#size-cells = <0>;
787e18d9b09SChris Morgan
788e18d9b09SChris Morgan			dsi1_in: port@0 {
789e18d9b09SChris Morgan				reg = <0>;
790e18d9b09SChris Morgan			};
791e18d9b09SChris Morgan
792e18d9b09SChris Morgan			dsi1_out: port@1 {
793e18d9b09SChris Morgan				reg = <1>;
794e18d9b09SChris Morgan			};
795e18d9b09SChris Morgan		};
796e18d9b09SChris Morgan	};
797e18d9b09SChris Morgan
798d689e570SSascha Hauer	hdmi: hdmi@fe0a0000 {
799d689e570SSascha Hauer		compatible = "rockchip,rk3568-dw-hdmi";
800d689e570SSascha Hauer		reg = <0x0 0xfe0a0000 0x0 0x20000>;
801d689e570SSascha Hauer		interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
802d689e570SSascha Hauer		clocks = <&cru PCLK_HDMI_HOST>,
803d689e570SSascha Hauer			 <&cru CLK_HDMI_SFR>,
804d689e570SSascha Hauer			 <&cru CLK_HDMI_CEC>,
805d689e570SSascha Hauer			 <&pmucru CLK_HDMI_REF>,
806d689e570SSascha Hauer			 <&cru HCLK_VO>;
807d689e570SSascha Hauer		clock-names = "iahb", "isfr", "cec", "ref";
808d689e570SSascha Hauer		pinctrl-names = "default";
809d689e570SSascha Hauer		pinctrl-0 = <&hdmitx_scl &hdmitx_sda &hdmitxm0_cec>;
810d689e570SSascha Hauer		power-domains = <&power RK3568_PD_VO>;
811d689e570SSascha Hauer		reg-io-width = <4>;
812d689e570SSascha Hauer		rockchip,grf = <&grf>;
813d689e570SSascha Hauer		#sound-dai-cells = <0>;
814d689e570SSascha Hauer		status = "disabled";
815d689e570SSascha Hauer
816d689e570SSascha Hauer		ports {
817d689e570SSascha Hauer			#address-cells = <1>;
818d689e570SSascha Hauer			#size-cells = <0>;
819d689e570SSascha Hauer
820d689e570SSascha Hauer			hdmi_in: port@0 {
821d689e570SSascha Hauer				reg = <0>;
822d689e570SSascha Hauer			};
823d689e570SSascha Hauer
824d689e570SSascha Hauer			hdmi_out: port@1 {
825d689e570SSascha Hauer				reg = <1>;
826d689e570SSascha Hauer			};
827d689e570SSascha Hauer		};
828d689e570SSascha Hauer	};
829d689e570SSascha Hauer
8304e50d217SPeter Geis	qos_gpu: qos@fe128000 {
8314e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
8324e50d217SPeter Geis		reg = <0x0 0xfe128000 0x0 0x20>;
8334e50d217SPeter Geis	};
8344e50d217SPeter Geis
8354e50d217SPeter Geis	qos_rkvenc_rd_m0: qos@fe138080 {
8364e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
8374e50d217SPeter Geis		reg = <0x0 0xfe138080 0x0 0x20>;
8384e50d217SPeter Geis	};
8394e50d217SPeter Geis
8404e50d217SPeter Geis	qos_rkvenc_rd_m1: qos@fe138100 {
8414e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
8424e50d217SPeter Geis		reg = <0x0 0xfe138100 0x0 0x20>;
8434e50d217SPeter Geis	};
8444e50d217SPeter Geis
8454e50d217SPeter Geis	qos_rkvenc_wr_m0: qos@fe138180 {
8464e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
8474e50d217SPeter Geis		reg = <0x0 0xfe138180 0x0 0x20>;
8484e50d217SPeter Geis	};
8494e50d217SPeter Geis
8504e50d217SPeter Geis	qos_isp: qos@fe148000 {
8514e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
8524e50d217SPeter Geis		reg = <0x0 0xfe148000 0x0 0x20>;
8534e50d217SPeter Geis	};
8544e50d217SPeter Geis
8554e50d217SPeter Geis	qos_vicap0: qos@fe148080 {
8564e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
8574e50d217SPeter Geis		reg = <0x0 0xfe148080 0x0 0x20>;
8584e50d217SPeter Geis	};
8594e50d217SPeter Geis
8604e50d217SPeter Geis	qos_vicap1: qos@fe148100 {
8614e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
8624e50d217SPeter Geis		reg = <0x0 0xfe148100 0x0 0x20>;
8634e50d217SPeter Geis	};
8644e50d217SPeter Geis
8654e50d217SPeter Geis	qos_vpu: qos@fe150000 {
8664e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
8674e50d217SPeter Geis		reg = <0x0 0xfe150000 0x0 0x20>;
8684e50d217SPeter Geis	};
8694e50d217SPeter Geis
8704e50d217SPeter Geis	qos_ebc: qos@fe158000 {
8714e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
8724e50d217SPeter Geis		reg = <0x0 0xfe158000 0x0 0x20>;
8734e50d217SPeter Geis	};
8744e50d217SPeter Geis
8754e50d217SPeter Geis	qos_iep: qos@fe158100 {
8764e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
8774e50d217SPeter Geis		reg = <0x0 0xfe158100 0x0 0x20>;
8784e50d217SPeter Geis	};
8794e50d217SPeter Geis
8804e50d217SPeter Geis	qos_jpeg_dec: qos@fe158180 {
8814e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
8824e50d217SPeter Geis		reg = <0x0 0xfe158180 0x0 0x20>;
8834e50d217SPeter Geis	};
8844e50d217SPeter Geis
8854e50d217SPeter Geis	qos_jpeg_enc: qos@fe158200 {
8864e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
8874e50d217SPeter Geis		reg = <0x0 0xfe158200 0x0 0x20>;
8884e50d217SPeter Geis	};
8894e50d217SPeter Geis
8904e50d217SPeter Geis	qos_rga_rd: qos@fe158280 {
8914e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
8924e50d217SPeter Geis		reg = <0x0 0xfe158280 0x0 0x20>;
8934e50d217SPeter Geis	};
8944e50d217SPeter Geis
8954e50d217SPeter Geis	qos_rga_wr: qos@fe158300 {
8964e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
8974e50d217SPeter Geis		reg = <0x0 0xfe158300 0x0 0x20>;
8984e50d217SPeter Geis	};
8994e50d217SPeter Geis
9004e50d217SPeter Geis	qos_npu: qos@fe180000 {
9014e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
9024e50d217SPeter Geis		reg = <0x0 0xfe180000 0x0 0x20>;
9034e50d217SPeter Geis	};
9044e50d217SPeter Geis
9054e50d217SPeter Geis	qos_pcie2x1: qos@fe190000 {
9064e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
9074e50d217SPeter Geis		reg = <0x0 0xfe190000 0x0 0x20>;
9084e50d217SPeter Geis	};
9094e50d217SPeter Geis
9104e50d217SPeter Geis	qos_sata1: qos@fe190280 {
9114e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
9124e50d217SPeter Geis		reg = <0x0 0xfe190280 0x0 0x20>;
9134e50d217SPeter Geis	};
9144e50d217SPeter Geis
9154e50d217SPeter Geis	qos_sata2: qos@fe190300 {
9164e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
9174e50d217SPeter Geis		reg = <0x0 0xfe190300 0x0 0x20>;
9184e50d217SPeter Geis	};
9194e50d217SPeter Geis
9204e50d217SPeter Geis	qos_usb3_0: qos@fe190380 {
9214e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
9224e50d217SPeter Geis		reg = <0x0 0xfe190380 0x0 0x20>;
9234e50d217SPeter Geis	};
9244e50d217SPeter Geis
9254e50d217SPeter Geis	qos_usb3_1: qos@fe190400 {
9264e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
9274e50d217SPeter Geis		reg = <0x0 0xfe190400 0x0 0x20>;
9284e50d217SPeter Geis	};
9294e50d217SPeter Geis
9304e50d217SPeter Geis	qos_rkvdec: qos@fe198000 {
9314e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
9324e50d217SPeter Geis		reg = <0x0 0xfe198000 0x0 0x20>;
9334e50d217SPeter Geis	};
9344e50d217SPeter Geis
9354e50d217SPeter Geis	qos_hdcp: qos@fe1a8000 {
9364e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
9374e50d217SPeter Geis		reg = <0x0 0xfe1a8000 0x0 0x20>;
9384e50d217SPeter Geis	};
9394e50d217SPeter Geis
9404e50d217SPeter Geis	qos_vop_m0: qos@fe1a8080 {
9414e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
9424e50d217SPeter Geis		reg = <0x0 0xfe1a8080 0x0 0x20>;
9434e50d217SPeter Geis	};
9444e50d217SPeter Geis
9454e50d217SPeter Geis	qos_vop_m1: qos@fe1a8100 {
9464e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
9474e50d217SPeter Geis		reg = <0x0 0xfe1a8100 0x0 0x20>;
9484e50d217SPeter Geis	};
9494e50d217SPeter Geis
95066b51ea7SPeter Geis	pcie2x1: pcie@fe260000 {
95166b51ea7SPeter Geis		compatible = "rockchip,rk3568-pcie";
95266b51ea7SPeter Geis		reg = <0x3 0xc0000000 0x0 0x00400000>,
95366b51ea7SPeter Geis		      <0x0 0xfe260000 0x0 0x00010000>,
95466b51ea7SPeter Geis		      <0x3 0x3f000000 0x0 0x01000000>;
95566b51ea7SPeter Geis		reg-names = "dbi", "apb", "config";
95666b51ea7SPeter Geis		interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>,
95766b51ea7SPeter Geis			     <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
95866b51ea7SPeter Geis			     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
95966b51ea7SPeter Geis			     <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
96066b51ea7SPeter Geis			     <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
96166b51ea7SPeter Geis		interrupt-names = "sys", "pmc", "msi", "legacy", "err";
96266b51ea7SPeter Geis		bus-range = <0x0 0xf>;
96366b51ea7SPeter Geis		clocks = <&cru ACLK_PCIE20_MST>, <&cru ACLK_PCIE20_SLV>,
96466b51ea7SPeter Geis			 <&cru ACLK_PCIE20_DBI>, <&cru PCLK_PCIE20>,
96566b51ea7SPeter Geis			 <&cru CLK_PCIE20_AUX_NDFT>;
96666b51ea7SPeter Geis		clock-names = "aclk_mst", "aclk_slv",
96766b51ea7SPeter Geis			      "aclk_dbi", "pclk", "aux";
96866b51ea7SPeter Geis		device_type = "pci";
96966b51ea7SPeter Geis		interrupt-map-mask = <0 0 0 7>;
97066b51ea7SPeter Geis		interrupt-map = <0 0 0 1 &pcie_intc 0>,
97166b51ea7SPeter Geis				<0 0 0 2 &pcie_intc 1>,
97266b51ea7SPeter Geis				<0 0 0 3 &pcie_intc 2>,
97366b51ea7SPeter Geis				<0 0 0 4 &pcie_intc 3>;
97466b51ea7SPeter Geis		linux,pci-domain = <0>;
97566b51ea7SPeter Geis		num-ib-windows = <6>;
97666b51ea7SPeter Geis		num-ob-windows = <2>;
97766b51ea7SPeter Geis		max-link-speed = <2>;
97866b51ea7SPeter Geis		msi-map = <0x0 &gic 0x0 0x1000>;
97966b51ea7SPeter Geis		num-lanes = <1>;
98066b51ea7SPeter Geis		phys = <&combphy2 PHY_TYPE_PCIE>;
98166b51ea7SPeter Geis		phy-names = "pcie-phy";
98266b51ea7SPeter Geis		power-domains = <&power RK3568_PD_PIPE>;
98366b51ea7SPeter Geis		ranges = <0x01000000 0x0 0x3ef00000 0x3 0x3ef00000 0x0 0x00100000
98466b51ea7SPeter Geis			  0x02000000 0x0 0x00000000 0x3 0x00000000 0x0 0x3ef00000>;
98566b51ea7SPeter Geis		resets = <&cru SRST_PCIE20_POWERUP>;
98666b51ea7SPeter Geis		reset-names = "pipe";
98766b51ea7SPeter Geis		#address-cells = <3>;
98866b51ea7SPeter Geis		#size-cells = <2>;
98966b51ea7SPeter Geis		status = "disabled";
99066b51ea7SPeter Geis
99166b51ea7SPeter Geis		pcie_intc: legacy-interrupt-controller {
99266b51ea7SPeter Geis			#address-cells = <0>;
99366b51ea7SPeter Geis			#interrupt-cells = <1>;
99466b51ea7SPeter Geis			interrupt-controller;
99566b51ea7SPeter Geis			interrupt-parent = <&gic>;
99666b51ea7SPeter Geis			interrupts = <GIC_SPI 72 IRQ_TYPE_EDGE_RISING>;
99766b51ea7SPeter Geis		};
99866b51ea7SPeter Geis	};
99966b51ea7SPeter Geis
10004e50d217SPeter Geis	sdmmc0: mmc@fe2b0000 {
10014e50d217SPeter Geis		compatible = "rockchip,rk3568-dw-mshc", "rockchip,rk3288-dw-mshc";
10024e50d217SPeter Geis		reg = <0x0 0xfe2b0000 0x0 0x4000>;
10034e50d217SPeter Geis		interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
10044e50d217SPeter Geis		clocks = <&cru HCLK_SDMMC0>, <&cru CLK_SDMMC0>,
10054e50d217SPeter Geis			 <&cru SCLK_SDMMC0_DRV>, <&cru SCLK_SDMMC0_SAMPLE>;
10064e50d217SPeter Geis		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
10074e50d217SPeter Geis		fifo-depth = <0x100>;
10084e50d217SPeter Geis		max-frequency = <150000000>;
10094e50d217SPeter Geis		resets = <&cru SRST_SDMMC0>;
10104e50d217SPeter Geis		reset-names = "reset";
10114e50d217SPeter Geis		status = "disabled";
10124e50d217SPeter Geis	};
10134e50d217SPeter Geis
10144e50d217SPeter Geis	sdmmc1: mmc@fe2c0000 {
10154e50d217SPeter Geis		compatible = "rockchip,rk3568-dw-mshc", "rockchip,rk3288-dw-mshc";
10164e50d217SPeter Geis		reg = <0x0 0xfe2c0000 0x0 0x4000>;
10174e50d217SPeter Geis		interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
10184e50d217SPeter Geis		clocks = <&cru HCLK_SDMMC1>, <&cru CLK_SDMMC1>,
10194e50d217SPeter Geis			 <&cru SCLK_SDMMC1_DRV>, <&cru SCLK_SDMMC1_SAMPLE>;
10204e50d217SPeter Geis		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
10214e50d217SPeter Geis		fifo-depth = <0x100>;
10224e50d217SPeter Geis		max-frequency = <150000000>;
10234e50d217SPeter Geis		resets = <&cru SRST_SDMMC1>;
10244e50d217SPeter Geis		reset-names = "reset";
10254e50d217SPeter Geis		status = "disabled";
10264e50d217SPeter Geis	};
10274e50d217SPeter Geis
102813e0ee34SPeter Geis	sfc: spi@fe300000 {
102913e0ee34SPeter Geis		compatible = "rockchip,sfc";
103013e0ee34SPeter Geis		reg = <0x0 0xfe300000 0x0 0x4000>;
103113e0ee34SPeter Geis		interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
103213e0ee34SPeter Geis		clocks = <&cru SCLK_SFC>, <&cru HCLK_SFC>;
103313e0ee34SPeter Geis		clock-names = "clk_sfc", "hclk_sfc";
103413e0ee34SPeter Geis		pinctrl-0 = <&fspi_pins>;
103513e0ee34SPeter Geis		pinctrl-names = "default";
103613e0ee34SPeter Geis		status = "disabled";
103713e0ee34SPeter Geis	};
103813e0ee34SPeter Geis
10394e50d217SPeter Geis	sdhci: mmc@fe310000 {
10404e50d217SPeter Geis		compatible = "rockchip,rk3568-dwcmshc";
10414e50d217SPeter Geis		reg = <0x0 0xfe310000 0x0 0x10000>;
10424e50d217SPeter Geis		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
10434e50d217SPeter Geis		assigned-clocks = <&cru BCLK_EMMC>, <&cru TCLK_EMMC>;
10444e50d217SPeter Geis		assigned-clock-rates = <200000000>, <24000000>;
10454e50d217SPeter Geis		clocks = <&cru CCLK_EMMC>, <&cru HCLK_EMMC>,
10464e50d217SPeter Geis			 <&cru ACLK_EMMC>, <&cru BCLK_EMMC>,
10474e50d217SPeter Geis			 <&cru TCLK_EMMC>;
10484e50d217SPeter Geis		clock-names = "core", "bus", "axi", "block", "timer";
10494e50d217SPeter Geis		status = "disabled";
10504e50d217SPeter Geis	};
10514e50d217SPeter Geis
1052697ee854SNicolas Frattaroli	i2s0_8ch: i2s@fe400000 {
1053697ee854SNicolas Frattaroli		compatible = "rockchip,rk3568-i2s-tdm";
1054697ee854SNicolas Frattaroli		reg = <0x0 0xfe400000 0x0 0x1000>;
1055697ee854SNicolas Frattaroli		interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
1056697ee854SNicolas Frattaroli		assigned-clocks = <&cru CLK_I2S0_8CH_TX_SRC>, <&cru CLK_I2S0_8CH_RX_SRC>;
1057697ee854SNicolas Frattaroli		assigned-clock-rates = <1188000000>, <1188000000>;
1058697ee854SNicolas Frattaroli		clocks = <&cru MCLK_I2S0_8CH_TX>, <&cru MCLK_I2S0_8CH_RX>, <&cru HCLK_I2S0_8CH>;
1059697ee854SNicolas Frattaroli		clock-names = "mclk_tx", "mclk_rx", "hclk";
1060697ee854SNicolas Frattaroli		dmas = <&dmac1 0>;
1061697ee854SNicolas Frattaroli		dma-names = "tx";
1062697ee854SNicolas Frattaroli		resets = <&cru SRST_M_I2S0_8CH_TX>, <&cru SRST_M_I2S0_8CH_RX>;
1063697ee854SNicolas Frattaroli		reset-names = "tx-m", "rx-m";
1064697ee854SNicolas Frattaroli		rockchip,grf = <&grf>;
1065697ee854SNicolas Frattaroli		#sound-dai-cells = <0>;
1066697ee854SNicolas Frattaroli		status = "disabled";
1067697ee854SNicolas Frattaroli	};
1068697ee854SNicolas Frattaroli
1069ef5c9135SNicolas Frattaroli	i2s1_8ch: i2s@fe410000 {
1070ef5c9135SNicolas Frattaroli		compatible = "rockchip,rk3568-i2s-tdm";
1071ef5c9135SNicolas Frattaroli		reg = <0x0 0xfe410000 0x0 0x1000>;
1072ef5c9135SNicolas Frattaroli		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
1073ef5c9135SNicolas Frattaroli		assigned-clocks = <&cru CLK_I2S1_8CH_TX_SRC>, <&cru CLK_I2S1_8CH_RX_SRC>;
1074ef5c9135SNicolas Frattaroli		assigned-clock-rates = <1188000000>, <1188000000>;
1075ef5c9135SNicolas Frattaroli		clocks = <&cru MCLK_I2S1_8CH_TX>, <&cru MCLK_I2S1_8CH_RX>,
1076ef5c9135SNicolas Frattaroli			 <&cru HCLK_I2S1_8CH>;
1077ef5c9135SNicolas Frattaroli		clock-names = "mclk_tx", "mclk_rx", "hclk";
1078ef5c9135SNicolas Frattaroli		dmas = <&dmac1 3>, <&dmac1 2>;
1079ef5c9135SNicolas Frattaroli		dma-names = "rx", "tx";
1080ef5c9135SNicolas Frattaroli		resets = <&cru SRST_M_I2S1_8CH_TX>, <&cru SRST_M_I2S1_8CH_RX>;
1081ef5c9135SNicolas Frattaroli		reset-names = "tx-m", "rx-m";
1082ef5c9135SNicolas Frattaroli		rockchip,grf = <&grf>;
1083ef5c9135SNicolas Frattaroli		pinctrl-names = "default";
1084ef5c9135SNicolas Frattaroli		pinctrl-0 = <&i2s1m0_sclktx &i2s1m0_sclkrx
1085ef5c9135SNicolas Frattaroli			     &i2s1m0_lrcktx &i2s1m0_lrckrx
1086ef5c9135SNicolas Frattaroli			     &i2s1m0_sdi0   &i2s1m0_sdi1
1087ef5c9135SNicolas Frattaroli			     &i2s1m0_sdi2   &i2s1m0_sdi3
1088ef5c9135SNicolas Frattaroli			     &i2s1m0_sdo0   &i2s1m0_sdo1
1089ef5c9135SNicolas Frattaroli			     &i2s1m0_sdo2   &i2s1m0_sdo3>;
1090ef5c9135SNicolas Frattaroli		#sound-dai-cells = <0>;
1091ef5c9135SNicolas Frattaroli		status = "disabled";
1092ef5c9135SNicolas Frattaroli	};
1093ef5c9135SNicolas Frattaroli
1094ad14de06SMichael Riesch	i2s3_2ch: i2s@fe430000 {
1095ad14de06SMichael Riesch		compatible = "rockchip,rk3568-i2s-tdm";
1096ad14de06SMichael Riesch		reg = <0x0 0xfe430000 0x0 0x1000>;
1097ad14de06SMichael Riesch		interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
1098ad14de06SMichael Riesch		clocks = <&cru MCLK_I2S3_2CH_TX>, <&cru MCLK_I2S3_2CH_RX>,
1099ad14de06SMichael Riesch			 <&cru HCLK_I2S3_2CH>;
1100ad14de06SMichael Riesch		clock-names = "mclk_tx", "mclk_rx", "hclk";
1101ad14de06SMichael Riesch		dmas = <&dmac1 6>, <&dmac1 7>;
1102ad14de06SMichael Riesch		dma-names = "tx", "rx";
1103ad14de06SMichael Riesch		resets = <&cru SRST_M_I2S3_2CH_TX>, <&cru SRST_M_I2S3_2CH_RX>;
1104ad14de06SMichael Riesch		reset-names = "tx-m", "rx-m";
1105ad14de06SMichael Riesch		rockchip,grf = <&grf>;
1106ad14de06SMichael Riesch		#sound-dai-cells = <0>;
1107ad14de06SMichael Riesch		status = "disabled";
1108ad14de06SMichael Riesch	};
1109ad14de06SMichael Riesch
111079c5f0e5SSamuel Holland	pdm: pdm@fe440000 {
111179c5f0e5SSamuel Holland		compatible = "rockchip,rk3568-pdm";
111279c5f0e5SSamuel Holland		reg = <0x0 0xfe440000 0x0 0x1000>;
111379c5f0e5SSamuel Holland		interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
111479c5f0e5SSamuel Holland		clocks = <&cru MCLK_PDM>, <&cru HCLK_PDM>;
111579c5f0e5SSamuel Holland		clock-names = "pdm_clk", "pdm_hclk";
111679c5f0e5SSamuel Holland		dmas = <&dmac1 9>;
111779c5f0e5SSamuel Holland		dma-names = "rx";
111879c5f0e5SSamuel Holland		pinctrl-0 = <&pdmm0_clk
111979c5f0e5SSamuel Holland			     &pdmm0_clk1
112079c5f0e5SSamuel Holland			     &pdmm0_sdi0
112179c5f0e5SSamuel Holland			     &pdmm0_sdi1
112279c5f0e5SSamuel Holland			     &pdmm0_sdi2
112379c5f0e5SSamuel Holland			     &pdmm0_sdi3>;
112479c5f0e5SSamuel Holland		pinctrl-names = "default";
112579c5f0e5SSamuel Holland		resets = <&cru SRST_M_PDM>;
112679c5f0e5SSamuel Holland		reset-names = "pdm-m";
112779c5f0e5SSamuel Holland		#sound-dai-cells = <0>;
112879c5f0e5SSamuel Holland		status = "disabled";
112979c5f0e5SSamuel Holland	};
113079c5f0e5SSamuel Holland
1131*d4eade42SHeiko Stuebner	spdif: spdif@fe460000 {
1132*d4eade42SHeiko Stuebner		compatible = "rockchip,rk3568-spdif";
1133*d4eade42SHeiko Stuebner		reg = <0x0 0xfe460000 0x0 0x1000>;
1134*d4eade42SHeiko Stuebner		interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
1135*d4eade42SHeiko Stuebner		clock-names = "mclk", "hclk";
1136*d4eade42SHeiko Stuebner		clocks = <&cru MCLK_SPDIF_8CH>, <&cru HCLK_SPDIF_8CH>;
1137*d4eade42SHeiko Stuebner		dmas = <&dmac1 1>;
1138*d4eade42SHeiko Stuebner		dma-names = "tx";
1139*d4eade42SHeiko Stuebner		pinctrl-names = "default";
1140*d4eade42SHeiko Stuebner		pinctrl-0 = <&spdifm0_tx>;
1141*d4eade42SHeiko Stuebner		#sound-dai-cells = <0>;
1142*d4eade42SHeiko Stuebner		status = "disabled";
1143*d4eade42SHeiko Stuebner	};
1144*d4eade42SHeiko Stuebner
11452ddd96aaSFrank Wunderlich	dmac0: dma-controller@fe530000 {
11464e50d217SPeter Geis		compatible = "arm,pl330", "arm,primecell";
11474e50d217SPeter Geis		reg = <0x0 0xfe530000 0x0 0x4000>;
11484e50d217SPeter Geis		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
11494e50d217SPeter Geis			     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
11504e50d217SPeter Geis		arm,pl330-periph-burst;
11514e50d217SPeter Geis		clocks = <&cru ACLK_BUS>;
11524e50d217SPeter Geis		clock-names = "apb_pclk";
11534e50d217SPeter Geis		#dma-cells = <1>;
11544e50d217SPeter Geis	};
11554e50d217SPeter Geis
11562ddd96aaSFrank Wunderlich	dmac1: dma-controller@fe550000 {
11574e50d217SPeter Geis		compatible = "arm,pl330", "arm,primecell";
11584e50d217SPeter Geis		reg = <0x0 0xfe550000 0x0 0x4000>;
11594e50d217SPeter Geis		interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
11604e50d217SPeter Geis			     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
11614e50d217SPeter Geis		arm,pl330-periph-burst;
11624e50d217SPeter Geis		clocks = <&cru ACLK_BUS>;
11634e50d217SPeter Geis		clock-names = "apb_pclk";
11644e50d217SPeter Geis		#dma-cells = <1>;
11654e50d217SPeter Geis	};
11664e50d217SPeter Geis
11674e50d217SPeter Geis	i2c1: i2c@fe5a0000 {
11684e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
11694e50d217SPeter Geis		reg = <0x0 0xfe5a0000 0x0 0x1000>;
11704e50d217SPeter Geis		interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
11714e50d217SPeter Geis		clocks = <&cru CLK_I2C1>, <&cru PCLK_I2C1>;
11724e50d217SPeter Geis		clock-names = "i2c", "pclk";
11734e50d217SPeter Geis		pinctrl-0 = <&i2c1_xfer>;
11744e50d217SPeter Geis		pinctrl-names = "default";
11754e50d217SPeter Geis		#address-cells = <1>;
11764e50d217SPeter Geis		#size-cells = <0>;
11774e50d217SPeter Geis		status = "disabled";
11784e50d217SPeter Geis	};
11794e50d217SPeter Geis
11804e50d217SPeter Geis	i2c2: i2c@fe5b0000 {
11814e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
11824e50d217SPeter Geis		reg = <0x0 0xfe5b0000 0x0 0x1000>;
11834e50d217SPeter Geis		interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
11844e50d217SPeter Geis		clocks = <&cru CLK_I2C2>, <&cru PCLK_I2C2>;
11854e50d217SPeter Geis		clock-names = "i2c", "pclk";
11864e50d217SPeter Geis		pinctrl-0 = <&i2c2m0_xfer>;
11874e50d217SPeter Geis		pinctrl-names = "default";
11884e50d217SPeter Geis		#address-cells = <1>;
11894e50d217SPeter Geis		#size-cells = <0>;
11904e50d217SPeter Geis		status = "disabled";
11914e50d217SPeter Geis	};
11924e50d217SPeter Geis
11934e50d217SPeter Geis	i2c3: i2c@fe5c0000 {
11944e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
11954e50d217SPeter Geis		reg = <0x0 0xfe5c0000 0x0 0x1000>;
11964e50d217SPeter Geis		interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
11974e50d217SPeter Geis		clocks = <&cru CLK_I2C3>, <&cru PCLK_I2C3>;
11984e50d217SPeter Geis		clock-names = "i2c", "pclk";
11994e50d217SPeter Geis		pinctrl-0 = <&i2c3m0_xfer>;
12004e50d217SPeter Geis		pinctrl-names = "default";
12014e50d217SPeter Geis		#address-cells = <1>;
12024e50d217SPeter Geis		#size-cells = <0>;
12034e50d217SPeter Geis		status = "disabled";
12044e50d217SPeter Geis	};
12054e50d217SPeter Geis
12064e50d217SPeter Geis	i2c4: i2c@fe5d0000 {
12074e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
12084e50d217SPeter Geis		reg = <0x0 0xfe5d0000 0x0 0x1000>;
12094e50d217SPeter Geis		interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
12104e50d217SPeter Geis		clocks = <&cru CLK_I2C4>, <&cru PCLK_I2C4>;
12114e50d217SPeter Geis		clock-names = "i2c", "pclk";
12124e50d217SPeter Geis		pinctrl-0 = <&i2c4m0_xfer>;
12134e50d217SPeter Geis		pinctrl-names = "default";
12144e50d217SPeter Geis		#address-cells = <1>;
12154e50d217SPeter Geis		#size-cells = <0>;
12164e50d217SPeter Geis		status = "disabled";
12174e50d217SPeter Geis	};
12184e50d217SPeter Geis
12194e50d217SPeter Geis	i2c5: i2c@fe5e0000 {
12204e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
12214e50d217SPeter Geis		reg = <0x0 0xfe5e0000 0x0 0x1000>;
12224e50d217SPeter Geis		interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
12234e50d217SPeter Geis		clocks = <&cru CLK_I2C5>, <&cru PCLK_I2C5>;
12244e50d217SPeter Geis		clock-names = "i2c", "pclk";
12254e50d217SPeter Geis		pinctrl-0 = <&i2c5m0_xfer>;
12264e50d217SPeter Geis		pinctrl-names = "default";
12274e50d217SPeter Geis		#address-cells = <1>;
12284e50d217SPeter Geis		#size-cells = <0>;
12294e50d217SPeter Geis		status = "disabled";
12304e50d217SPeter Geis	};
12314e50d217SPeter Geis
12320edcfec3SLiang Chen	wdt: watchdog@fe600000 {
12330edcfec3SLiang Chen		compatible = "rockchip,rk3568-wdt", "snps,dw-wdt";
12340edcfec3SLiang Chen		reg = <0x0 0xfe600000 0x0 0x100>;
12350edcfec3SLiang Chen		interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
12360edcfec3SLiang Chen		clocks = <&cru TCLK_WDT_NS>, <&cru PCLK_WDT_NS>;
12370edcfec3SLiang Chen		clock-names = "tclk", "pclk";
12380edcfec3SLiang Chen	};
12390edcfec3SLiang Chen
1240aaa552d8SNicolas Frattaroli	spi0: spi@fe610000 {
1241aaa552d8SNicolas Frattaroli		compatible = "rockchip,rk3568-spi", "rockchip,rk3066-spi";
1242aaa552d8SNicolas Frattaroli		reg = <0x0 0xfe610000 0x0 0x1000>;
1243aaa552d8SNicolas Frattaroli		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
1244aaa552d8SNicolas Frattaroli		clocks = <&cru CLK_SPI0>, <&cru PCLK_SPI0>;
1245aaa552d8SNicolas Frattaroli		clock-names = "spiclk", "apb_pclk";
1246aaa552d8SNicolas Frattaroli		dmas = <&dmac0 20>, <&dmac0 21>;
1247aaa552d8SNicolas Frattaroli		dma-names = "tx", "rx";
1248aaa552d8SNicolas Frattaroli		pinctrl-names = "default";
1249aaa552d8SNicolas Frattaroli		pinctrl-0 = <&spi0m0_cs0 &spi0m0_cs1 &spi0m0_pins>;
1250aaa552d8SNicolas Frattaroli		#address-cells = <1>;
1251aaa552d8SNicolas Frattaroli		#size-cells = <0>;
1252aaa552d8SNicolas Frattaroli		status = "disabled";
1253aaa552d8SNicolas Frattaroli	};
1254aaa552d8SNicolas Frattaroli
1255aaa552d8SNicolas Frattaroli	spi1: spi@fe620000 {
1256aaa552d8SNicolas Frattaroli		compatible = "rockchip,rk3568-spi", "rockchip,rk3066-spi";
1257aaa552d8SNicolas Frattaroli		reg = <0x0 0xfe620000 0x0 0x1000>;
1258aaa552d8SNicolas Frattaroli		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
1259aaa552d8SNicolas Frattaroli		clocks = <&cru CLK_SPI1>, <&cru PCLK_SPI1>;
1260aaa552d8SNicolas Frattaroli		clock-names = "spiclk", "apb_pclk";
1261aaa552d8SNicolas Frattaroli		dmas = <&dmac0 22>, <&dmac0 23>;
1262aaa552d8SNicolas Frattaroli		dma-names = "tx", "rx";
1263aaa552d8SNicolas Frattaroli		pinctrl-names = "default";
1264aaa552d8SNicolas Frattaroli		pinctrl-0 = <&spi1m0_cs0 &spi1m0_cs1 &spi1m0_pins>;
1265aaa552d8SNicolas Frattaroli		#address-cells = <1>;
1266aaa552d8SNicolas Frattaroli		#size-cells = <0>;
1267aaa552d8SNicolas Frattaroli		status = "disabled";
1268aaa552d8SNicolas Frattaroli	};
1269aaa552d8SNicolas Frattaroli
1270aaa552d8SNicolas Frattaroli	spi2: spi@fe630000 {
1271aaa552d8SNicolas Frattaroli		compatible = "rockchip,rk3568-spi", "rockchip,rk3066-spi";
1272aaa552d8SNicolas Frattaroli		reg = <0x0 0xfe630000 0x0 0x1000>;
1273aaa552d8SNicolas Frattaroli		interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
1274aaa552d8SNicolas Frattaroli		clocks = <&cru CLK_SPI2>, <&cru PCLK_SPI2>;
1275aaa552d8SNicolas Frattaroli		clock-names = "spiclk", "apb_pclk";
1276aaa552d8SNicolas Frattaroli		dmas = <&dmac0 24>, <&dmac0 25>;
1277aaa552d8SNicolas Frattaroli		dma-names = "tx", "rx";
1278aaa552d8SNicolas Frattaroli		pinctrl-names = "default";
1279aaa552d8SNicolas Frattaroli		pinctrl-0 = <&spi2m0_cs0 &spi2m0_cs1 &spi2m0_pins>;
1280aaa552d8SNicolas Frattaroli		#address-cells = <1>;
1281aaa552d8SNicolas Frattaroli		#size-cells = <0>;
1282aaa552d8SNicolas Frattaroli		status = "disabled";
1283aaa552d8SNicolas Frattaroli	};
1284aaa552d8SNicolas Frattaroli
1285aaa552d8SNicolas Frattaroli	spi3: spi@fe640000 {
1286aaa552d8SNicolas Frattaroli		compatible = "rockchip,rk3568-spi", "rockchip,rk3066-spi";
1287aaa552d8SNicolas Frattaroli		reg = <0x0 0xfe640000 0x0 0x1000>;
1288aaa552d8SNicolas Frattaroli		interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
1289aaa552d8SNicolas Frattaroli		clocks = <&cru CLK_SPI3>, <&cru PCLK_SPI3>;
1290aaa552d8SNicolas Frattaroli		clock-names = "spiclk", "apb_pclk";
1291aaa552d8SNicolas Frattaroli		dmas = <&dmac0 26>, <&dmac0 27>;
1292aaa552d8SNicolas Frattaroli		dma-names = "tx", "rx";
1293aaa552d8SNicolas Frattaroli		pinctrl-names = "default";
1294aaa552d8SNicolas Frattaroli		pinctrl-0 = <&spi3m0_cs0 &spi3m0_cs1 &spi3m0_pins>;
1295aaa552d8SNicolas Frattaroli		#address-cells = <1>;
1296aaa552d8SNicolas Frattaroli		#size-cells = <0>;
1297aaa552d8SNicolas Frattaroli		status = "disabled";
1298aaa552d8SNicolas Frattaroli	};
1299aaa552d8SNicolas Frattaroli
13004e50d217SPeter Geis	uart1: serial@fe650000 {
13014e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
13024e50d217SPeter Geis		reg = <0x0 0xfe650000 0x0 0x100>;
13034e50d217SPeter Geis		interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
13044e50d217SPeter Geis		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
13054e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
13064e50d217SPeter Geis		dmas = <&dmac0 2>, <&dmac0 3>;
13074e50d217SPeter Geis		pinctrl-0 = <&uart1m0_xfer>;
13084e50d217SPeter Geis		pinctrl-names = "default";
13094e50d217SPeter Geis		reg-io-width = <4>;
13104e50d217SPeter Geis		reg-shift = <2>;
13114e50d217SPeter Geis		status = "disabled";
13124e50d217SPeter Geis	};
13134e50d217SPeter Geis
13144e50d217SPeter Geis	uart2: serial@fe660000 {
13154e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
13164e50d217SPeter Geis		reg = <0x0 0xfe660000 0x0 0x100>;
13174e50d217SPeter Geis		interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
13184e50d217SPeter Geis		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
13194e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
13204e50d217SPeter Geis		dmas = <&dmac0 4>, <&dmac0 5>;
13214e50d217SPeter Geis		pinctrl-0 = <&uart2m0_xfer>;
13224e50d217SPeter Geis		pinctrl-names = "default";
13234e50d217SPeter Geis		reg-io-width = <4>;
13244e50d217SPeter Geis		reg-shift = <2>;
13254e50d217SPeter Geis		status = "disabled";
13264e50d217SPeter Geis	};
13274e50d217SPeter Geis
13284e50d217SPeter Geis	uart3: serial@fe670000 {
13294e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
13304e50d217SPeter Geis		reg = <0x0 0xfe670000 0x0 0x100>;
13314e50d217SPeter Geis		interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
13324e50d217SPeter Geis		clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
13334e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
13344e50d217SPeter Geis		dmas = <&dmac0 6>, <&dmac0 7>;
13354e50d217SPeter Geis		pinctrl-0 = <&uart3m0_xfer>;
13364e50d217SPeter Geis		pinctrl-names = "default";
13374e50d217SPeter Geis		reg-io-width = <4>;
13384e50d217SPeter Geis		reg-shift = <2>;
13394e50d217SPeter Geis		status = "disabled";
13404e50d217SPeter Geis	};
13414e50d217SPeter Geis
13424e50d217SPeter Geis	uart4: serial@fe680000 {
13434e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
13444e50d217SPeter Geis		reg = <0x0 0xfe680000 0x0 0x100>;
13454e50d217SPeter Geis		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
13464e50d217SPeter Geis		clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
13474e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
13484e50d217SPeter Geis		dmas = <&dmac0 8>, <&dmac0 9>;
13494e50d217SPeter Geis		pinctrl-0 = <&uart4m0_xfer>;
13504e50d217SPeter Geis		pinctrl-names = "default";
13514e50d217SPeter Geis		reg-io-width = <4>;
13524e50d217SPeter Geis		reg-shift = <2>;
13534e50d217SPeter Geis		status = "disabled";
13544e50d217SPeter Geis	};
13554e50d217SPeter Geis
13564e50d217SPeter Geis	uart5: serial@fe690000 {
13574e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
13584e50d217SPeter Geis		reg = <0x0 0xfe690000 0x0 0x100>;
13594e50d217SPeter Geis		interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
13604e50d217SPeter Geis		clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>;
13614e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
13624e50d217SPeter Geis		dmas = <&dmac0 10>, <&dmac0 11>;
13634e50d217SPeter Geis		pinctrl-0 = <&uart5m0_xfer>;
13644e50d217SPeter Geis		pinctrl-names = "default";
13654e50d217SPeter Geis		reg-io-width = <4>;
13664e50d217SPeter Geis		reg-shift = <2>;
13674e50d217SPeter Geis		status = "disabled";
13684e50d217SPeter Geis	};
13694e50d217SPeter Geis
13704e50d217SPeter Geis	uart6: serial@fe6a0000 {
13714e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
13724e50d217SPeter Geis		reg = <0x0 0xfe6a0000 0x0 0x100>;
13734e50d217SPeter Geis		interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
13744e50d217SPeter Geis		clocks = <&cru SCLK_UART6>, <&cru PCLK_UART6>;
13754e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
13764e50d217SPeter Geis		dmas = <&dmac0 12>, <&dmac0 13>;
13774e50d217SPeter Geis		pinctrl-0 = <&uart6m0_xfer>;
13784e50d217SPeter Geis		pinctrl-names = "default";
13794e50d217SPeter Geis		reg-io-width = <4>;
13804e50d217SPeter Geis		reg-shift = <2>;
13814e50d217SPeter Geis		status = "disabled";
13824e50d217SPeter Geis	};
13834e50d217SPeter Geis
13844e50d217SPeter Geis	uart7: serial@fe6b0000 {
13854e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
13864e50d217SPeter Geis		reg = <0x0 0xfe6b0000 0x0 0x100>;
13874e50d217SPeter Geis		interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
13884e50d217SPeter Geis		clocks = <&cru SCLK_UART7>, <&cru PCLK_UART7>;
13894e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
13904e50d217SPeter Geis		dmas = <&dmac0 14>, <&dmac0 15>;
13914e50d217SPeter Geis		pinctrl-0 = <&uart7m0_xfer>;
13924e50d217SPeter Geis		pinctrl-names = "default";
13934e50d217SPeter Geis		reg-io-width = <4>;
13944e50d217SPeter Geis		reg-shift = <2>;
13954e50d217SPeter Geis		status = "disabled";
13964e50d217SPeter Geis	};
13974e50d217SPeter Geis
13984e50d217SPeter Geis	uart8: serial@fe6c0000 {
13994e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
14004e50d217SPeter Geis		reg = <0x0 0xfe6c0000 0x0 0x100>;
14014e50d217SPeter Geis		interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>;
14024e50d217SPeter Geis		clocks = <&cru SCLK_UART8>, <&cru PCLK_UART8>;
14034e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
14044e50d217SPeter Geis		dmas = <&dmac0 16>, <&dmac0 17>;
14054e50d217SPeter Geis		pinctrl-0 = <&uart8m0_xfer>;
14064e50d217SPeter Geis		pinctrl-names = "default";
14074e50d217SPeter Geis		reg-io-width = <4>;
14084e50d217SPeter Geis		reg-shift = <2>;
14094e50d217SPeter Geis		status = "disabled";
14104e50d217SPeter Geis	};
14114e50d217SPeter Geis
14124e50d217SPeter Geis	uart9: serial@fe6d0000 {
14134e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
14144e50d217SPeter Geis		reg = <0x0 0xfe6d0000 0x0 0x100>;
14154e50d217SPeter Geis		interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
14164e50d217SPeter Geis		clocks = <&cru SCLK_UART9>, <&cru PCLK_UART9>;
14174e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
14184e50d217SPeter Geis		dmas = <&dmac0 18>, <&dmac0 19>;
14194e50d217SPeter Geis		pinctrl-0 = <&uart9m0_xfer>;
14204e50d217SPeter Geis		pinctrl-names = "default";
14214e50d217SPeter Geis		reg-io-width = <4>;
14224e50d217SPeter Geis		reg-shift = <2>;
14234e50d217SPeter Geis		status = "disabled";
14244e50d217SPeter Geis	};
14254e50d217SPeter Geis
14261330875dSPeter Geis	thermal_zones: thermal-zones {
14271330875dSPeter Geis		cpu_thermal: cpu-thermal {
14281330875dSPeter Geis			polling-delay-passive = <100>;
14291330875dSPeter Geis			polling-delay = <1000>;
14301330875dSPeter Geis
14311330875dSPeter Geis			thermal-sensors = <&tsadc 0>;
14321330875dSPeter Geis
14331330875dSPeter Geis			trips {
14341330875dSPeter Geis				cpu_alert0: cpu_alert0 {
14351330875dSPeter Geis					temperature = <70000>;
14361330875dSPeter Geis					hysteresis = <2000>;
14371330875dSPeter Geis					type = "passive";
14381330875dSPeter Geis				};
14391330875dSPeter Geis				cpu_alert1: cpu_alert1 {
14401330875dSPeter Geis					temperature = <75000>;
14411330875dSPeter Geis					hysteresis = <2000>;
14421330875dSPeter Geis					type = "passive";
14431330875dSPeter Geis				};
14441330875dSPeter Geis				cpu_crit: cpu_crit {
14451330875dSPeter Geis					temperature = <95000>;
14461330875dSPeter Geis					hysteresis = <2000>;
14471330875dSPeter Geis					type = "critical";
14481330875dSPeter Geis				};
14491330875dSPeter Geis			};
14501330875dSPeter Geis
14511330875dSPeter Geis			cooling-maps {
14521330875dSPeter Geis				map0 {
14531330875dSPeter Geis					trip = <&cpu_alert0>;
14541330875dSPeter Geis					cooling-device =
14551330875dSPeter Geis						<&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
14561330875dSPeter Geis						<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
14571330875dSPeter Geis						<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
14581330875dSPeter Geis						<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
14591330875dSPeter Geis				};
14601330875dSPeter Geis			};
14611330875dSPeter Geis		};
14621330875dSPeter Geis
14631330875dSPeter Geis		gpu_thermal: gpu-thermal {
14641330875dSPeter Geis			polling-delay-passive = <20>; /* milliseconds */
14651330875dSPeter Geis			polling-delay = <1000>; /* milliseconds */
14661330875dSPeter Geis
14671330875dSPeter Geis			thermal-sensors = <&tsadc 1>;
1468c0a7259fSAlex Bee
1469c0a7259fSAlex Bee			trips {
1470c0a7259fSAlex Bee				gpu_threshold: gpu-threshold {
1471c0a7259fSAlex Bee					temperature = <70000>;
1472c0a7259fSAlex Bee					hysteresis = <2000>;
1473c0a7259fSAlex Bee					type = "passive";
1474c0a7259fSAlex Bee				};
1475c0a7259fSAlex Bee				gpu_target: gpu-target {
1476c0a7259fSAlex Bee					temperature = <75000>;
1477c0a7259fSAlex Bee					hysteresis = <2000>;
1478c0a7259fSAlex Bee					type = "passive";
1479c0a7259fSAlex Bee				};
1480c0a7259fSAlex Bee				gpu_crit: gpu-crit {
1481c0a7259fSAlex Bee					temperature = <95000>;
1482c0a7259fSAlex Bee					hysteresis = <2000>;
1483c0a7259fSAlex Bee					type = "critical";
1484c0a7259fSAlex Bee				};
1485c0a7259fSAlex Bee			};
1486c0a7259fSAlex Bee
1487c0a7259fSAlex Bee			cooling-maps {
1488c0a7259fSAlex Bee				map0 {
1489c0a7259fSAlex Bee					trip = <&gpu_target>;
1490c0a7259fSAlex Bee					cooling-device =
1491c0a7259fSAlex Bee						<&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
1492c0a7259fSAlex Bee				};
1493c0a7259fSAlex Bee			};
14941330875dSPeter Geis		};
14951330875dSPeter Geis	};
14961330875dSPeter Geis
14971330875dSPeter Geis	tsadc: tsadc@fe710000 {
14981330875dSPeter Geis		compatible = "rockchip,rk3568-tsadc";
14991330875dSPeter Geis		reg = <0x0 0xfe710000 0x0 0x100>;
15001330875dSPeter Geis		interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
15011330875dSPeter Geis		assigned-clocks = <&cru CLK_TSADC_TSEN>, <&cru CLK_TSADC>;
15021330875dSPeter Geis		assigned-clock-rates = <17000000>, <700000>;
15031330875dSPeter Geis		clocks = <&cru CLK_TSADC>, <&cru PCLK_TSADC>;
15041330875dSPeter Geis		clock-names = "tsadc", "apb_pclk";
15055c9e66c6SJohan Jonker		resets = <&cru SRST_P_TSADC>, <&cru SRST_TSADC>,
15061330875dSPeter Geis			 <&cru SRST_TSADCPHY>;
15071330875dSPeter Geis		rockchip,grf = <&grf>;
15081330875dSPeter Geis		rockchip,hw-tshut-temp = <95000>;
15091330875dSPeter Geis		pinctrl-names = "init", "default", "sleep";
15101330875dSPeter Geis		pinctrl-0 = <&tsadc_pin>;
15111330875dSPeter Geis		pinctrl-1 = <&tsadc_shutorg>;
15121330875dSPeter Geis		pinctrl-2 = <&tsadc_pin>;
15131330875dSPeter Geis		#thermal-sensor-cells = <1>;
15141330875dSPeter Geis		status = "disabled";
15151330875dSPeter Geis	};
15161330875dSPeter Geis
15174e50d217SPeter Geis	saradc: saradc@fe720000 {
15184e50d217SPeter Geis		compatible = "rockchip,rk3568-saradc", "rockchip,rk3399-saradc";
15194e50d217SPeter Geis		reg = <0x0 0xfe720000 0x0 0x100>;
15204e50d217SPeter Geis		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
15214e50d217SPeter Geis		clocks = <&cru CLK_SARADC>, <&cru PCLK_SARADC>;
15224e50d217SPeter Geis		clock-names = "saradc", "apb_pclk";
15234e50d217SPeter Geis		resets = <&cru SRST_P_SARADC>;
15244e50d217SPeter Geis		reset-names = "saradc-apb";
15254e50d217SPeter Geis		#io-channel-cells = <1>;
15264e50d217SPeter Geis		status = "disabled";
15274e50d217SPeter Geis	};
15284e50d217SPeter Geis
152998419a39SLiang Chen	pwm4: pwm@fe6e0000 {
153098419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
153198419a39SLiang Chen		reg = <0x0 0xfe6e0000 0x0 0x10>;
153298419a39SLiang Chen		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
153398419a39SLiang Chen		clock-names = "pwm", "pclk";
153498419a39SLiang Chen		pinctrl-0 = <&pwm4_pins>;
15352e4dbcf7SSascha Hauer		pinctrl-names = "default";
153698419a39SLiang Chen		#pwm-cells = <3>;
153798419a39SLiang Chen		status = "disabled";
153898419a39SLiang Chen	};
153998419a39SLiang Chen
154098419a39SLiang Chen	pwm5: pwm@fe6e0010 {
154198419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
154298419a39SLiang Chen		reg = <0x0 0xfe6e0010 0x0 0x10>;
154398419a39SLiang Chen		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
154498419a39SLiang Chen		clock-names = "pwm", "pclk";
154598419a39SLiang Chen		pinctrl-0 = <&pwm5_pins>;
15462e4dbcf7SSascha Hauer		pinctrl-names = "default";
154798419a39SLiang Chen		#pwm-cells = <3>;
154898419a39SLiang Chen		status = "disabled";
154998419a39SLiang Chen	};
155098419a39SLiang Chen
155198419a39SLiang Chen	pwm6: pwm@fe6e0020 {
155298419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
155398419a39SLiang Chen		reg = <0x0 0xfe6e0020 0x0 0x10>;
155498419a39SLiang Chen		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
155598419a39SLiang Chen		clock-names = "pwm", "pclk";
155698419a39SLiang Chen		pinctrl-0 = <&pwm6_pins>;
15572e4dbcf7SSascha Hauer		pinctrl-names = "default";
155898419a39SLiang Chen		#pwm-cells = <3>;
155998419a39SLiang Chen		status = "disabled";
156098419a39SLiang Chen	};
156198419a39SLiang Chen
156298419a39SLiang Chen	pwm7: pwm@fe6e0030 {
156398419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
156498419a39SLiang Chen		reg = <0x0 0xfe6e0030 0x0 0x10>;
156598419a39SLiang Chen		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
156698419a39SLiang Chen		clock-names = "pwm", "pclk";
156798419a39SLiang Chen		pinctrl-0 = <&pwm7_pins>;
15682e4dbcf7SSascha Hauer		pinctrl-names = "default";
156998419a39SLiang Chen		#pwm-cells = <3>;
157098419a39SLiang Chen		status = "disabled";
157198419a39SLiang Chen	};
157298419a39SLiang Chen
157398419a39SLiang Chen	pwm8: pwm@fe6f0000 {
157498419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
157598419a39SLiang Chen		reg = <0x0 0xfe6f0000 0x0 0x10>;
157698419a39SLiang Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
157798419a39SLiang Chen		clock-names = "pwm", "pclk";
157898419a39SLiang Chen		pinctrl-0 = <&pwm8m0_pins>;
15792e4dbcf7SSascha Hauer		pinctrl-names = "default";
158098419a39SLiang Chen		#pwm-cells = <3>;
158198419a39SLiang Chen		status = "disabled";
158298419a39SLiang Chen	};
158398419a39SLiang Chen
158498419a39SLiang Chen	pwm9: pwm@fe6f0010 {
158598419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
158698419a39SLiang Chen		reg = <0x0 0xfe6f0010 0x0 0x10>;
158798419a39SLiang Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
158898419a39SLiang Chen		clock-names = "pwm", "pclk";
158998419a39SLiang Chen		pinctrl-0 = <&pwm9m0_pins>;
15902e4dbcf7SSascha Hauer		pinctrl-names = "default";
159198419a39SLiang Chen		#pwm-cells = <3>;
159298419a39SLiang Chen		status = "disabled";
159398419a39SLiang Chen	};
159498419a39SLiang Chen
159598419a39SLiang Chen	pwm10: pwm@fe6f0020 {
159698419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
159798419a39SLiang Chen		reg = <0x0 0xfe6f0020 0x0 0x10>;
159898419a39SLiang Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
159998419a39SLiang Chen		clock-names = "pwm", "pclk";
160098419a39SLiang Chen		pinctrl-0 = <&pwm10m0_pins>;
16012e4dbcf7SSascha Hauer		pinctrl-names = "default";
160298419a39SLiang Chen		#pwm-cells = <3>;
160398419a39SLiang Chen		status = "disabled";
160498419a39SLiang Chen	};
160598419a39SLiang Chen
160698419a39SLiang Chen	pwm11: pwm@fe6f0030 {
160798419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
160898419a39SLiang Chen		reg = <0x0 0xfe6f0030 0x0 0x10>;
160998419a39SLiang Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
161098419a39SLiang Chen		clock-names = "pwm", "pclk";
161198419a39SLiang Chen		pinctrl-0 = <&pwm11m0_pins>;
16122e4dbcf7SSascha Hauer		pinctrl-names = "default";
161398419a39SLiang Chen		#pwm-cells = <3>;
161498419a39SLiang Chen		status = "disabled";
161598419a39SLiang Chen	};
161698419a39SLiang Chen
161798419a39SLiang Chen	pwm12: pwm@fe700000 {
161898419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
161998419a39SLiang Chen		reg = <0x0 0xfe700000 0x0 0x10>;
162098419a39SLiang Chen		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
162198419a39SLiang Chen		clock-names = "pwm", "pclk";
162298419a39SLiang Chen		pinctrl-0 = <&pwm12m0_pins>;
16232e4dbcf7SSascha Hauer		pinctrl-names = "default";
162498419a39SLiang Chen		#pwm-cells = <3>;
162598419a39SLiang Chen		status = "disabled";
162698419a39SLiang Chen	};
162798419a39SLiang Chen
162898419a39SLiang Chen	pwm13: pwm@fe700010 {
162998419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
163098419a39SLiang Chen		reg = <0x0 0xfe700010 0x0 0x10>;
163198419a39SLiang Chen		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
163298419a39SLiang Chen		clock-names = "pwm", "pclk";
163398419a39SLiang Chen		pinctrl-0 = <&pwm13m0_pins>;
16342e4dbcf7SSascha Hauer		pinctrl-names = "default";
163598419a39SLiang Chen		#pwm-cells = <3>;
163698419a39SLiang Chen		status = "disabled";
163798419a39SLiang Chen	};
163898419a39SLiang Chen
163998419a39SLiang Chen	pwm14: pwm@fe700020 {
164098419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
164198419a39SLiang Chen		reg = <0x0 0xfe700020 0x0 0x10>;
164298419a39SLiang Chen		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
164398419a39SLiang Chen		clock-names = "pwm", "pclk";
164498419a39SLiang Chen		pinctrl-0 = <&pwm14m0_pins>;
16452e4dbcf7SSascha Hauer		pinctrl-names = "default";
164698419a39SLiang Chen		#pwm-cells = <3>;
164798419a39SLiang Chen		status = "disabled";
164898419a39SLiang Chen	};
164998419a39SLiang Chen
165098419a39SLiang Chen	pwm15: pwm@fe700030 {
165198419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
165298419a39SLiang Chen		reg = <0x0 0xfe700030 0x0 0x10>;
165398419a39SLiang Chen		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
165498419a39SLiang Chen		clock-names = "pwm", "pclk";
165598419a39SLiang Chen		pinctrl-0 = <&pwm15m0_pins>;
16562e4dbcf7SSascha Hauer		pinctrl-names = "default";
165798419a39SLiang Chen		#pwm-cells = <3>;
165898419a39SLiang Chen		status = "disabled";
165998419a39SLiang Chen	};
166098419a39SLiang Chen
16613cc8cd2dSYifeng Zhao	combphy1: phy@fe830000 {
16623cc8cd2dSYifeng Zhao		compatible = "rockchip,rk3568-naneng-combphy";
16633cc8cd2dSYifeng Zhao		reg = <0x0 0xfe830000 0x0 0x100>;
16643cc8cd2dSYifeng Zhao		clocks = <&pmucru CLK_PCIEPHY1_REF>,
16653cc8cd2dSYifeng Zhao			 <&cru PCLK_PIPEPHY1>,
16663cc8cd2dSYifeng Zhao			 <&cru PCLK_PIPE>;
16673cc8cd2dSYifeng Zhao		clock-names = "ref", "apb", "pipe";
16683cc8cd2dSYifeng Zhao		assigned-clocks = <&pmucru CLK_PCIEPHY1_REF>;
16693cc8cd2dSYifeng Zhao		assigned-clock-rates = <100000000>;
16703cc8cd2dSYifeng Zhao		resets = <&cru SRST_PIPEPHY1>;
16713cc8cd2dSYifeng Zhao		rockchip,pipe-grf = <&pipegrf>;
16723cc8cd2dSYifeng Zhao		rockchip,pipe-phy-grf = <&pipe_phy_grf1>;
16733cc8cd2dSYifeng Zhao		#phy-cells = <1>;
16743cc8cd2dSYifeng Zhao		status = "disabled";
16753cc8cd2dSYifeng Zhao	};
16763cc8cd2dSYifeng Zhao
16773cc8cd2dSYifeng Zhao	combphy2: phy@fe840000 {
16783cc8cd2dSYifeng Zhao		compatible = "rockchip,rk3568-naneng-combphy";
16793cc8cd2dSYifeng Zhao		reg = <0x0 0xfe840000 0x0 0x100>;
16803cc8cd2dSYifeng Zhao		clocks = <&pmucru CLK_PCIEPHY2_REF>,
16813cc8cd2dSYifeng Zhao			 <&cru PCLK_PIPEPHY2>,
16823cc8cd2dSYifeng Zhao			 <&cru PCLK_PIPE>;
16833cc8cd2dSYifeng Zhao		clock-names = "ref", "apb", "pipe";
16843cc8cd2dSYifeng Zhao		assigned-clocks = <&pmucru CLK_PCIEPHY2_REF>;
16853cc8cd2dSYifeng Zhao		assigned-clock-rates = <100000000>;
16863cc8cd2dSYifeng Zhao		resets = <&cru SRST_PIPEPHY2>;
16873cc8cd2dSYifeng Zhao		rockchip,pipe-grf = <&pipegrf>;
16883cc8cd2dSYifeng Zhao		rockchip,pipe-phy-grf = <&pipe_phy_grf2>;
16893cc8cd2dSYifeng Zhao		#phy-cells = <1>;
16903cc8cd2dSYifeng Zhao		status = "disabled";
16913cc8cd2dSYifeng Zhao	};
16923cc8cd2dSYifeng Zhao
1693b6c22840SMichael Riesch	csi_dphy: phy@fe870000 {
1694b6c22840SMichael Riesch		compatible = "rockchip,rk3568-csi-dphy";
1695b6c22840SMichael Riesch		reg = <0x0 0xfe870000 0x0 0x10000>;
1696b6c22840SMichael Riesch		clocks = <&cru PCLK_MIPICSIPHY>;
1697b6c22840SMichael Riesch		clock-names = "pclk";
1698b6c22840SMichael Riesch		#phy-cells = <0>;
1699b6c22840SMichael Riesch		resets = <&cru SRST_P_MIPICSIPHY>;
1700b6c22840SMichael Riesch		reset-names = "apb";
1701b6c22840SMichael Riesch		rockchip,grf = <&grf>;
1702b6c22840SMichael Riesch		status = "disabled";
1703b6c22840SMichael Riesch	};
1704b6c22840SMichael Riesch
1705e18d9b09SChris Morgan	dsi_dphy0: mipi-dphy@fe850000 {
1706e18d9b09SChris Morgan		compatible = "rockchip,rk3568-dsi-dphy";
1707e18d9b09SChris Morgan		reg = <0x0 0xfe850000 0x0 0x10000>;
1708e18d9b09SChris Morgan		clock-names = "ref", "pclk";
1709e18d9b09SChris Morgan		clocks = <&pmucru CLK_MIPIDSIPHY0_REF>, <&cru PCLK_MIPIDSIPHY0>;
1710e18d9b09SChris Morgan		#phy-cells = <0>;
1711e18d9b09SChris Morgan		power-domains = <&power RK3568_PD_VO>;
1712e18d9b09SChris Morgan		reset-names = "apb";
1713e18d9b09SChris Morgan		resets = <&cru SRST_P_MIPIDSIPHY0>;
1714e18d9b09SChris Morgan		status = "disabled";
1715e18d9b09SChris Morgan	};
1716e18d9b09SChris Morgan
1717e18d9b09SChris Morgan	dsi_dphy1: mipi-dphy@fe860000 {
1718e18d9b09SChris Morgan		compatible = "rockchip,rk3568-dsi-dphy";
1719e18d9b09SChris Morgan		reg = <0x0 0xfe860000 0x0 0x10000>;
1720e18d9b09SChris Morgan		clock-names = "ref", "pclk";
1721e18d9b09SChris Morgan		clocks = <&pmucru CLK_MIPIDSIPHY1_REF>, <&cru PCLK_MIPIDSIPHY1>;
1722e18d9b09SChris Morgan		#phy-cells = <0>;
1723e18d9b09SChris Morgan		power-domains = <&power RK3568_PD_VO>;
1724e18d9b09SChris Morgan		reset-names = "apb";
1725e18d9b09SChris Morgan		resets = <&cru SRST_P_MIPIDSIPHY1>;
1726e18d9b09SChris Morgan		status = "disabled";
1727e18d9b09SChris Morgan	};
1728e18d9b09SChris Morgan
172978f71860SMichael Riesch	usb2phy0: usb2phy@fe8a0000 {
173091c4c3e0SPeter Geis		compatible = "rockchip,rk3568-usb2phy";
173191c4c3e0SPeter Geis		reg = <0x0 0xfe8a0000 0x0 0x10000>;
173291c4c3e0SPeter Geis		clocks = <&pmucru CLK_USBPHY0_REF>;
173391c4c3e0SPeter Geis		clock-names = "phyclk";
173491c4c3e0SPeter Geis		clock-output-names = "clk_usbphy0_480m";
173591c4c3e0SPeter Geis		interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
173691c4c3e0SPeter Geis		rockchip,usbgrf = <&usb2phy0_grf>;
173791c4c3e0SPeter Geis		#clock-cells = <0>;
173891c4c3e0SPeter Geis		status = "disabled";
173991c4c3e0SPeter Geis
174078f71860SMichael Riesch		usb2phy0_host: host-port {
174191c4c3e0SPeter Geis			#phy-cells = <0>;
174291c4c3e0SPeter Geis			status = "disabled";
174391c4c3e0SPeter Geis		};
174491c4c3e0SPeter Geis
174578f71860SMichael Riesch		usb2phy0_otg: otg-port {
174691c4c3e0SPeter Geis			#phy-cells = <0>;
174791c4c3e0SPeter Geis			status = "disabled";
174891c4c3e0SPeter Geis		};
174991c4c3e0SPeter Geis	};
175091c4c3e0SPeter Geis
175178f71860SMichael Riesch	usb2phy1: usb2phy@fe8b0000 {
175291c4c3e0SPeter Geis		compatible = "rockchip,rk3568-usb2phy";
175391c4c3e0SPeter Geis		reg = <0x0 0xfe8b0000 0x0 0x10000>;
175491c4c3e0SPeter Geis		clocks = <&pmucru CLK_USBPHY1_REF>;
175591c4c3e0SPeter Geis		clock-names = "phyclk";
175691c4c3e0SPeter Geis		clock-output-names = "clk_usbphy1_480m";
175791c4c3e0SPeter Geis		interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
175891c4c3e0SPeter Geis		rockchip,usbgrf = <&usb2phy1_grf>;
175991c4c3e0SPeter Geis		#clock-cells = <0>;
176091c4c3e0SPeter Geis		status = "disabled";
176191c4c3e0SPeter Geis
176278f71860SMichael Riesch		usb2phy1_host: host-port {
176391c4c3e0SPeter Geis			#phy-cells = <0>;
176491c4c3e0SPeter Geis			status = "disabled";
176591c4c3e0SPeter Geis		};
176691c4c3e0SPeter Geis
176778f71860SMichael Riesch		usb2phy1_otg: otg-port {
176891c4c3e0SPeter Geis			#phy-cells = <0>;
176991c4c3e0SPeter Geis			status = "disabled";
177091c4c3e0SPeter Geis		};
177191c4c3e0SPeter Geis	};
177291c4c3e0SPeter Geis
17734e50d217SPeter Geis	pinctrl: pinctrl {
17744e50d217SPeter Geis		compatible = "rockchip,rk3568-pinctrl";
17754e50d217SPeter Geis		rockchip,grf = <&grf>;
17764e50d217SPeter Geis		rockchip,pmu = <&pmugrf>;
17774e50d217SPeter Geis		#address-cells = <2>;
17784e50d217SPeter Geis		#size-cells = <2>;
17794e50d217SPeter Geis		ranges;
17804e50d217SPeter Geis
17814e50d217SPeter Geis		gpio0: gpio@fdd60000 {
17824e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
17834e50d217SPeter Geis			reg = <0x0 0xfdd60000 0x0 0x100>;
17844e50d217SPeter Geis			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
17853d9170c3SPeter Geis			clocks = <&pmucru PCLK_GPIO0>, <&pmucru DBCLK_GPIO0>;
17864e50d217SPeter Geis			gpio-controller;
17874e50d217SPeter Geis			#gpio-cells = <2>;
17884e50d217SPeter Geis			interrupt-controller;
17894e50d217SPeter Geis			#interrupt-cells = <2>;
17904e50d217SPeter Geis		};
17914e50d217SPeter Geis
17924e50d217SPeter Geis		gpio1: gpio@fe740000 {
17934e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
17944e50d217SPeter Geis			reg = <0x0 0xfe740000 0x0 0x100>;
17954e50d217SPeter Geis			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
17963d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO1>, <&cru DBCLK_GPIO1>;
17974e50d217SPeter Geis			gpio-controller;
17984e50d217SPeter Geis			#gpio-cells = <2>;
17994e50d217SPeter Geis			interrupt-controller;
18004e50d217SPeter Geis			#interrupt-cells = <2>;
18014e50d217SPeter Geis		};
18024e50d217SPeter Geis
18034e50d217SPeter Geis		gpio2: gpio@fe750000 {
18044e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
18054e50d217SPeter Geis			reg = <0x0 0xfe750000 0x0 0x100>;
18064e50d217SPeter Geis			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
18073d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO2>, <&cru DBCLK_GPIO2>;
18084e50d217SPeter Geis			gpio-controller;
18094e50d217SPeter Geis			#gpio-cells = <2>;
18104e50d217SPeter Geis			interrupt-controller;
18114e50d217SPeter Geis			#interrupt-cells = <2>;
18124e50d217SPeter Geis		};
18134e50d217SPeter Geis
18144e50d217SPeter Geis		gpio3: gpio@fe760000 {
18154e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
18164e50d217SPeter Geis			reg = <0x0 0xfe760000 0x0 0x100>;
18174e50d217SPeter Geis			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
18183d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO3>, <&cru DBCLK_GPIO3>;
18194e50d217SPeter Geis			gpio-controller;
18204e50d217SPeter Geis			#gpio-cells = <2>;
18214e50d217SPeter Geis			interrupt-controller;
18224e50d217SPeter Geis			#interrupt-cells = <2>;
18234e50d217SPeter Geis		};
18244e50d217SPeter Geis
18254e50d217SPeter Geis		gpio4: gpio@fe770000 {
18264e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
18274e50d217SPeter Geis			reg = <0x0 0xfe770000 0x0 0x100>;
18284e50d217SPeter Geis			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
18293d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO4>, <&cru DBCLK_GPIO4>;
18304e50d217SPeter Geis			gpio-controller;
18314e50d217SPeter Geis			#gpio-cells = <2>;
18324e50d217SPeter Geis			interrupt-controller;
18334e50d217SPeter Geis			#interrupt-cells = <2>;
18344e50d217SPeter Geis		};
18354e50d217SPeter Geis	};
18364e50d217SPeter Geis};
18374e50d217SPeter Geis
18384e50d217SPeter Geis#include "rk3568-pinctrl.dtsi"
1839