14e50d217SPeter Geis// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
24e50d217SPeter Geis/*
34e50d217SPeter Geis * Copyright (c) 2021 Rockchip Electronics Co., Ltd.
44e50d217SPeter Geis */
54e50d217SPeter Geis
64e50d217SPeter Geis#include <dt-bindings/clock/rk3568-cru.h>
74e50d217SPeter Geis#include <dt-bindings/interrupt-controller/arm-gic.h>
84e50d217SPeter Geis#include <dt-bindings/interrupt-controller/irq.h>
94e50d217SPeter Geis#include <dt-bindings/phy/phy.h>
104e50d217SPeter Geis#include <dt-bindings/pinctrl/rockchip.h>
114e50d217SPeter Geis#include <dt-bindings/power/rk3568-power.h>
124e50d217SPeter Geis#include <dt-bindings/soc/rockchip,boot-mode.h>
134e50d217SPeter Geis#include <dt-bindings/thermal/thermal.h>
144e50d217SPeter Geis
154e50d217SPeter Geis/ {
164e50d217SPeter Geis	interrupt-parent = <&gic>;
174e50d217SPeter Geis	#address-cells = <2>;
184e50d217SPeter Geis	#size-cells = <2>;
194e50d217SPeter Geis
204e50d217SPeter Geis	aliases {
214e50d217SPeter Geis		gpio0 = &gpio0;
224e50d217SPeter Geis		gpio1 = &gpio1;
234e50d217SPeter Geis		gpio2 = &gpio2;
244e50d217SPeter Geis		gpio3 = &gpio3;
254e50d217SPeter Geis		gpio4 = &gpio4;
264e50d217SPeter Geis		i2c0 = &i2c0;
274e50d217SPeter Geis		i2c1 = &i2c1;
284e50d217SPeter Geis		i2c2 = &i2c2;
294e50d217SPeter Geis		i2c3 = &i2c3;
304e50d217SPeter Geis		i2c4 = &i2c4;
314e50d217SPeter Geis		i2c5 = &i2c5;
324e50d217SPeter Geis		serial0 = &uart0;
334e50d217SPeter Geis		serial1 = &uart1;
344e50d217SPeter Geis		serial2 = &uart2;
354e50d217SPeter Geis		serial3 = &uart3;
364e50d217SPeter Geis		serial4 = &uart4;
374e50d217SPeter Geis		serial5 = &uart5;
384e50d217SPeter Geis		serial6 = &uart6;
394e50d217SPeter Geis		serial7 = &uart7;
404e50d217SPeter Geis		serial8 = &uart8;
414e50d217SPeter Geis		serial9 = &uart9;
42aaa552d8SNicolas Frattaroli		spi0 = &spi0;
43aaa552d8SNicolas Frattaroli		spi1 = &spi1;
44aaa552d8SNicolas Frattaroli		spi2 = &spi2;
45aaa552d8SNicolas Frattaroli		spi3 = &spi3;
464e50d217SPeter Geis	};
474e50d217SPeter Geis
484e50d217SPeter Geis	cpus {
494e50d217SPeter Geis		#address-cells = <2>;
504e50d217SPeter Geis		#size-cells = <0>;
514e50d217SPeter Geis
524e50d217SPeter Geis		cpu0: cpu@0 {
534e50d217SPeter Geis			device_type = "cpu";
544e50d217SPeter Geis			compatible = "arm,cortex-a55";
554e50d217SPeter Geis			reg = <0x0 0x0>;
564e50d217SPeter Geis			clocks = <&scmi_clk 0>;
571330875dSPeter Geis			#cooling-cells = <2>;
584e50d217SPeter Geis			enable-method = "psci";
594e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
604e50d217SPeter Geis		};
614e50d217SPeter Geis
624e50d217SPeter Geis		cpu1: cpu@100 {
634e50d217SPeter Geis			device_type = "cpu";
644e50d217SPeter Geis			compatible = "arm,cortex-a55";
654e50d217SPeter Geis			reg = <0x0 0x100>;
661330875dSPeter Geis			#cooling-cells = <2>;
674e50d217SPeter Geis			enable-method = "psci";
684e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
694e50d217SPeter Geis		};
704e50d217SPeter Geis
714e50d217SPeter Geis		cpu2: cpu@200 {
724e50d217SPeter Geis			device_type = "cpu";
734e50d217SPeter Geis			compatible = "arm,cortex-a55";
744e50d217SPeter Geis			reg = <0x0 0x200>;
751330875dSPeter Geis			#cooling-cells = <2>;
764e50d217SPeter Geis			enable-method = "psci";
774e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
784e50d217SPeter Geis		};
794e50d217SPeter Geis
804e50d217SPeter Geis		cpu3: cpu@300 {
814e50d217SPeter Geis			device_type = "cpu";
824e50d217SPeter Geis			compatible = "arm,cortex-a55";
834e50d217SPeter Geis			reg = <0x0 0x300>;
841330875dSPeter Geis			#cooling-cells = <2>;
854e50d217SPeter Geis			enable-method = "psci";
864e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
874e50d217SPeter Geis		};
884e50d217SPeter Geis	};
894e50d217SPeter Geis
90a30f3d90SKrzysztof Kozlowski	cpu0_opp_table: opp-table-0 {
914e50d217SPeter Geis		compatible = "operating-points-v2";
924e50d217SPeter Geis		opp-shared;
934e50d217SPeter Geis
944e50d217SPeter Geis		opp-408000000 {
954e50d217SPeter Geis			opp-hz = /bits/ 64 <408000000>;
964e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
974e50d217SPeter Geis			clock-latency-ns = <40000>;
984e50d217SPeter Geis		};
994e50d217SPeter Geis
1004e50d217SPeter Geis		opp-600000000 {
1014e50d217SPeter Geis			opp-hz = /bits/ 64 <600000000>;
1024e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1034e50d217SPeter Geis		};
1044e50d217SPeter Geis
1054e50d217SPeter Geis		opp-816000000 {
1064e50d217SPeter Geis			opp-hz = /bits/ 64 <816000000>;
1074e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1084e50d217SPeter Geis			opp-suspend;
1094e50d217SPeter Geis		};
1104e50d217SPeter Geis
1114e50d217SPeter Geis		opp-1104000000 {
1124e50d217SPeter Geis			opp-hz = /bits/ 64 <1104000000>;
1134e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1144e50d217SPeter Geis		};
1154e50d217SPeter Geis
1164e50d217SPeter Geis		opp-1416000000 {
1174e50d217SPeter Geis			opp-hz = /bits/ 64 <1416000000>;
1184e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1194e50d217SPeter Geis		};
1204e50d217SPeter Geis
1214e50d217SPeter Geis		opp-1608000000 {
1224e50d217SPeter Geis			opp-hz = /bits/ 64 <1608000000>;
1234e50d217SPeter Geis			opp-microvolt = <975000 975000 1150000>;
1244e50d217SPeter Geis		};
1254e50d217SPeter Geis
1264e50d217SPeter Geis		opp-1800000000 {
1274e50d217SPeter Geis			opp-hz = /bits/ 64 <1800000000>;
1284e50d217SPeter Geis			opp-microvolt = <1050000 1050000 1150000>;
1294e50d217SPeter Geis		};
1304e50d217SPeter Geis	};
1314e50d217SPeter Geis
1324e50d217SPeter Geis	firmware {
1334e50d217SPeter Geis		scmi: scmi {
1344e50d217SPeter Geis			compatible = "arm,scmi-smc";
1354e50d217SPeter Geis			arm,smc-id = <0x82000010>;
1364e50d217SPeter Geis			shmem = <&scmi_shmem>;
1374e50d217SPeter Geis			#address-cells = <1>;
1384e50d217SPeter Geis			#size-cells = <0>;
1394e50d217SPeter Geis
1404e50d217SPeter Geis			scmi_clk: protocol@14 {
1414e50d217SPeter Geis				reg = <0x14>;
1424e50d217SPeter Geis				#clock-cells = <1>;
1434e50d217SPeter Geis			};
1444e50d217SPeter Geis		};
1454e50d217SPeter Geis	};
1464e50d217SPeter Geis
14781002866SEzequiel Garcia	gpu_opp_table: opp-table-1 {
14881002866SEzequiel Garcia		compatible = "operating-points-v2";
14981002866SEzequiel Garcia
15081002866SEzequiel Garcia		opp-200000000 {
15181002866SEzequiel Garcia			opp-hz = /bits/ 64 <200000000>;
15281002866SEzequiel Garcia			opp-microvolt = <825000>;
15381002866SEzequiel Garcia		};
15481002866SEzequiel Garcia
15581002866SEzequiel Garcia		opp-300000000 {
15681002866SEzequiel Garcia			opp-hz = /bits/ 64 <300000000>;
15781002866SEzequiel Garcia			opp-microvolt = <825000>;
15881002866SEzequiel Garcia		};
15981002866SEzequiel Garcia
16081002866SEzequiel Garcia		opp-400000000 {
16181002866SEzequiel Garcia			opp-hz = /bits/ 64 <400000000>;
16281002866SEzequiel Garcia			opp-microvolt = <825000>;
16381002866SEzequiel Garcia		};
16481002866SEzequiel Garcia
16581002866SEzequiel Garcia		opp-600000000 {
16681002866SEzequiel Garcia			opp-hz = /bits/ 64 <600000000>;
16781002866SEzequiel Garcia			opp-microvolt = <825000>;
16881002866SEzequiel Garcia		};
16981002866SEzequiel Garcia
17081002866SEzequiel Garcia		opp-700000000 {
17181002866SEzequiel Garcia			opp-hz = /bits/ 64 <700000000>;
17281002866SEzequiel Garcia			opp-microvolt = <900000>;
17381002866SEzequiel Garcia		};
17481002866SEzequiel Garcia
17581002866SEzequiel Garcia		opp-800000000 {
17681002866SEzequiel Garcia			opp-hz = /bits/ 64 <800000000>;
17781002866SEzequiel Garcia			opp-microvolt = <1000000>;
17881002866SEzequiel Garcia		};
17981002866SEzequiel Garcia	};
18081002866SEzequiel Garcia
1814e50d217SPeter Geis	pmu {
1824e50d217SPeter Geis		compatible = "arm,cortex-a55-pmu";
1834e50d217SPeter Geis		interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH>,
1844e50d217SPeter Geis			     <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
1854e50d217SPeter Geis			     <GIC_SPI 230 IRQ_TYPE_LEVEL_HIGH>,
1864e50d217SPeter Geis			     <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>;
1874e50d217SPeter Geis		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
1884e50d217SPeter Geis	};
1894e50d217SPeter Geis
1904e50d217SPeter Geis	psci {
1914e50d217SPeter Geis		compatible = "arm,psci-1.0";
1924e50d217SPeter Geis		method = "smc";
1934e50d217SPeter Geis	};
1944e50d217SPeter Geis
1954e50d217SPeter Geis	timer {
1964e50d217SPeter Geis		compatible = "arm,armv8-timer";
1974e50d217SPeter Geis		interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH>,
1984e50d217SPeter Geis			     <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH>,
1994e50d217SPeter Geis			     <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH>,
2004e50d217SPeter Geis			     <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH>;
2014e50d217SPeter Geis		arm,no-tick-in-suspend;
2024e50d217SPeter Geis	};
2034e50d217SPeter Geis
2044e50d217SPeter Geis	xin24m: xin24m {
2054e50d217SPeter Geis		compatible = "fixed-clock";
2064e50d217SPeter Geis		clock-frequency = <24000000>;
2074e50d217SPeter Geis		clock-output-names = "xin24m";
2084e50d217SPeter Geis		#clock-cells = <0>;
2094e50d217SPeter Geis	};
2104e50d217SPeter Geis
2114e50d217SPeter Geis	xin32k: xin32k {
2124e50d217SPeter Geis		compatible = "fixed-clock";
2134e50d217SPeter Geis		clock-frequency = <32768>;
2144e50d217SPeter Geis		clock-output-names = "xin32k";
2154e50d217SPeter Geis		pinctrl-0 = <&clk32k_out0>;
2164e50d217SPeter Geis		pinctrl-names = "default";
2174e50d217SPeter Geis		#clock-cells = <0>;
2184e50d217SPeter Geis	};
2194e50d217SPeter Geis
2204e50d217SPeter Geis	sram@10f000 {
2214e50d217SPeter Geis		compatible = "mmio-sram";
2224e50d217SPeter Geis		reg = <0x0 0x0010f000 0x0 0x100>;
2234e50d217SPeter Geis		#address-cells = <1>;
2244e50d217SPeter Geis		#size-cells = <1>;
2254e50d217SPeter Geis		ranges = <0 0x0 0x0010f000 0x100>;
2264e50d217SPeter Geis
2274e50d217SPeter Geis		scmi_shmem: sram@0 {
2284e50d217SPeter Geis			compatible = "arm,scmi-shmem";
2294e50d217SPeter Geis			reg = <0x0 0x100>;
2304e50d217SPeter Geis		};
2314e50d217SPeter Geis	};
2324e50d217SPeter Geis
23316c0f95dSFrank Wunderlich	sata1: sata@fc400000 {
23416c0f95dSFrank Wunderlich		compatible = "rockchip,rk3568-dwc-ahci", "snps,dwc-ahci";
23516c0f95dSFrank Wunderlich		reg = <0 0xfc400000 0 0x1000>;
23616c0f95dSFrank Wunderlich		clocks = <&cru ACLK_SATA1>, <&cru CLK_SATA1_PMALIVE>,
23716c0f95dSFrank Wunderlich			 <&cru CLK_SATA1_RXOOB>;
23816c0f95dSFrank Wunderlich		clock-names = "sata", "pmalive", "rxoob";
23916c0f95dSFrank Wunderlich		interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
24016c0f95dSFrank Wunderlich		phys = <&combphy1 PHY_TYPE_SATA>;
24116c0f95dSFrank Wunderlich		phy-names = "sata-phy";
24216c0f95dSFrank Wunderlich		ports-implemented = <0x1>;
24316c0f95dSFrank Wunderlich		power-domains = <&power RK3568_PD_PIPE>;
24416c0f95dSFrank Wunderlich		status = "disabled";
24516c0f95dSFrank Wunderlich	};
24616c0f95dSFrank Wunderlich
24716c0f95dSFrank Wunderlich	sata2: sata@fc800000 {
24816c0f95dSFrank Wunderlich		compatible = "rockchip,rk3568-dwc-ahci", "snps,dwc-ahci";
24916c0f95dSFrank Wunderlich		reg = <0 0xfc800000 0 0x1000>;
25016c0f95dSFrank Wunderlich		clocks = <&cru ACLK_SATA2>, <&cru CLK_SATA2_PMALIVE>,
25116c0f95dSFrank Wunderlich			 <&cru CLK_SATA2_RXOOB>;
25216c0f95dSFrank Wunderlich		clock-names = "sata", "pmalive", "rxoob";
25316c0f95dSFrank Wunderlich		interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
25416c0f95dSFrank Wunderlich		phys = <&combphy2 PHY_TYPE_SATA>;
25516c0f95dSFrank Wunderlich		phy-names = "sata-phy";
25616c0f95dSFrank Wunderlich		ports-implemented = <0x1>;
25716c0f95dSFrank Wunderlich		power-domains = <&power RK3568_PD_PIPE>;
25816c0f95dSFrank Wunderlich		status = "disabled";
25916c0f95dSFrank Wunderlich	};
26016c0f95dSFrank Wunderlich
2619f4c480fSPeter Geis	usb_host0_xhci: usb@fcc00000 {
2629f4c480fSPeter Geis		compatible = "rockchip,rk3568-dwc3", "snps,dwc3";
2639f4c480fSPeter Geis		reg = <0x0 0xfcc00000 0x0 0x400000>;
2649f4c480fSPeter Geis		interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
2659f4c480fSPeter Geis		clocks = <&cru CLK_USB3OTG0_REF>, <&cru CLK_USB3OTG0_SUSPEND>,
2669f4c480fSPeter Geis			 <&cru ACLK_USB3OTG0>;
2679f4c480fSPeter Geis		clock-names = "ref_clk", "suspend_clk",
2689f4c480fSPeter Geis			      "bus_clk";
269bc405bb3SMichael Riesch		dr_mode = "otg";
2709f4c480fSPeter Geis		phy_type = "utmi_wide";
2719f4c480fSPeter Geis		power-domains = <&power RK3568_PD_PIPE>;
2729f4c480fSPeter Geis		resets = <&cru SRST_USB3OTG0>;
2739f4c480fSPeter Geis		snps,dis_u2_susphy_quirk;
2749f4c480fSPeter Geis		status = "disabled";
2759f4c480fSPeter Geis	};
2769f4c480fSPeter Geis
2779f4c480fSPeter Geis	usb_host1_xhci: usb@fd000000 {
2789f4c480fSPeter Geis		compatible = "rockchip,rk3568-dwc3", "snps,dwc3";
2799f4c480fSPeter Geis		reg = <0x0 0xfd000000 0x0 0x400000>;
2809f4c480fSPeter Geis		interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
2819f4c480fSPeter Geis		clocks = <&cru CLK_USB3OTG1_REF>, <&cru CLK_USB3OTG1_SUSPEND>,
2829f4c480fSPeter Geis			 <&cru ACLK_USB3OTG1>;
2839f4c480fSPeter Geis		clock-names = "ref_clk", "suspend_clk",
2849f4c480fSPeter Geis			      "bus_clk";
2859f4c480fSPeter Geis		dr_mode = "host";
2869f4c480fSPeter Geis		phys = <&usb2phy0_host>, <&combphy1 PHY_TYPE_USB3>;
2879f4c480fSPeter Geis		phy-names = "usb2-phy", "usb3-phy";
2889f4c480fSPeter Geis		phy_type = "utmi_wide";
2899f4c480fSPeter Geis		power-domains = <&power RK3568_PD_PIPE>;
2909f4c480fSPeter Geis		resets = <&cru SRST_USB3OTG1>;
2919f4c480fSPeter Geis		snps,dis_u2_susphy_quirk;
2929f4c480fSPeter Geis		status = "disabled";
2939f4c480fSPeter Geis	};
2949f4c480fSPeter Geis
2954e50d217SPeter Geis	gic: interrupt-controller@fd400000 {
2964e50d217SPeter Geis		compatible = "arm,gic-v3";
2974e50d217SPeter Geis		reg = <0x0 0xfd400000 0 0x10000>, /* GICD */
2984e50d217SPeter Geis		      <0x0 0xfd460000 0 0x80000>; /* GICR */
2994e50d217SPeter Geis		interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
3004e50d217SPeter Geis		interrupt-controller;
3014e50d217SPeter Geis		#interrupt-cells = <3>;
302b6c1a590SPeter Geis		mbi-alias = <0x0 0xfd410000>;
3034e50d217SPeter Geis		mbi-ranges = <296 24>;
3044e50d217SPeter Geis		msi-controller;
3054e50d217SPeter Geis	};
3064e50d217SPeter Geis
30791c4c3e0SPeter Geis	usb_host0_ehci: usb@fd800000 {
30891c4c3e0SPeter Geis		compatible = "generic-ehci";
30991c4c3e0SPeter Geis		reg = <0x0 0xfd800000 0x0 0x40000>;
31091c4c3e0SPeter Geis		interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
31191c4c3e0SPeter Geis		clocks = <&cru HCLK_USB2HOST0>, <&cru HCLK_USB2HOST0_ARB>,
31291c4c3e0SPeter Geis			 <&cru PCLK_USB>;
31378f71860SMichael Riesch		phys = <&usb2phy1_otg>;
31491c4c3e0SPeter Geis		phy-names = "usb";
31591c4c3e0SPeter Geis		status = "disabled";
31691c4c3e0SPeter Geis	};
31791c4c3e0SPeter Geis
31891c4c3e0SPeter Geis	usb_host0_ohci: usb@fd840000 {
31991c4c3e0SPeter Geis		compatible = "generic-ohci";
32091c4c3e0SPeter Geis		reg = <0x0 0xfd840000 0x0 0x40000>;
32191c4c3e0SPeter Geis		interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
32291c4c3e0SPeter Geis		clocks = <&cru HCLK_USB2HOST0>, <&cru HCLK_USB2HOST0_ARB>,
32391c4c3e0SPeter Geis			 <&cru PCLK_USB>;
32478f71860SMichael Riesch		phys = <&usb2phy1_otg>;
32591c4c3e0SPeter Geis		phy-names = "usb";
32691c4c3e0SPeter Geis		status = "disabled";
32791c4c3e0SPeter Geis	};
32891c4c3e0SPeter Geis
32991c4c3e0SPeter Geis	usb_host1_ehci: usb@fd880000 {
33091c4c3e0SPeter Geis		compatible = "generic-ehci";
33191c4c3e0SPeter Geis		reg = <0x0 0xfd880000 0x0 0x40000>;
33291c4c3e0SPeter Geis		interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
33391c4c3e0SPeter Geis		clocks = <&cru HCLK_USB2HOST1>, <&cru HCLK_USB2HOST1_ARB>,
33491c4c3e0SPeter Geis			 <&cru PCLK_USB>;
33578f71860SMichael Riesch		phys = <&usb2phy1_host>;
33691c4c3e0SPeter Geis		phy-names = "usb";
33791c4c3e0SPeter Geis		status = "disabled";
33891c4c3e0SPeter Geis	};
33991c4c3e0SPeter Geis
34091c4c3e0SPeter Geis	usb_host1_ohci: usb@fd8c0000 {
34191c4c3e0SPeter Geis		compatible = "generic-ohci";
34291c4c3e0SPeter Geis		reg = <0x0 0xfd8c0000 0x0 0x40000>;
34391c4c3e0SPeter Geis		interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
34491c4c3e0SPeter Geis		clocks = <&cru HCLK_USB2HOST1>, <&cru HCLK_USB2HOST1_ARB>,
34591c4c3e0SPeter Geis			 <&cru PCLK_USB>;
34678f71860SMichael Riesch		phys = <&usb2phy1_host>;
34791c4c3e0SPeter Geis		phy-names = "usb";
34891c4c3e0SPeter Geis		status = "disabled";
34991c4c3e0SPeter Geis	};
35091c4c3e0SPeter Geis
3514e50d217SPeter Geis	pmugrf: syscon@fdc20000 {
3524e50d217SPeter Geis		compatible = "rockchip,rk3568-pmugrf", "syscon", "simple-mfd";
3534e50d217SPeter Geis		reg = <0x0 0xfdc20000 0x0 0x10000>;
3542dbcb251SMichael Riesch
3552dbcb251SMichael Riesch		pmu_io_domains: io-domains {
3562dbcb251SMichael Riesch			compatible = "rockchip,rk3568-pmu-io-voltage-domain";
3572dbcb251SMichael Riesch			status = "disabled";
3582dbcb251SMichael Riesch		};
3594e50d217SPeter Geis	};
3604e50d217SPeter Geis
3613cc8cd2dSYifeng Zhao	pipegrf: syscon@fdc50000 {
3623cc8cd2dSYifeng Zhao		reg = <0x0 0xfdc50000 0x0 0x1000>;
3633cc8cd2dSYifeng Zhao	};
3643cc8cd2dSYifeng Zhao
3654e50d217SPeter Geis	grf: syscon@fdc60000 {
3664e50d217SPeter Geis		compatible = "rockchip,rk3568-grf", "syscon", "simple-mfd";
3674e50d217SPeter Geis		reg = <0x0 0xfdc60000 0x0 0x10000>;
3684e50d217SPeter Geis	};
3694e50d217SPeter Geis
3703cc8cd2dSYifeng Zhao	pipe_phy_grf1: syscon@fdc80000 {
3713cc8cd2dSYifeng Zhao		compatible = "rockchip,rk3568-pipe-phy-grf", "syscon";
3723cc8cd2dSYifeng Zhao		reg = <0x0 0xfdc80000 0x0 0x1000>;
3733cc8cd2dSYifeng Zhao	};
3743cc8cd2dSYifeng Zhao
3753cc8cd2dSYifeng Zhao	pipe_phy_grf2: syscon@fdc90000 {
3763cc8cd2dSYifeng Zhao		compatible = "rockchip,rk3568-pipe-phy-grf", "syscon";
3773cc8cd2dSYifeng Zhao		reg = <0x0 0xfdc90000 0x0 0x1000>;
3783cc8cd2dSYifeng Zhao	};
3793cc8cd2dSYifeng Zhao
38091c4c3e0SPeter Geis	usb2phy0_grf: syscon@fdca0000 {
38191c4c3e0SPeter Geis		compatible = "rockchip,rk3568-usb2phy-grf", "syscon";
38291c4c3e0SPeter Geis		reg = <0x0 0xfdca0000 0x0 0x8000>;
38391c4c3e0SPeter Geis	};
38491c4c3e0SPeter Geis
38591c4c3e0SPeter Geis	usb2phy1_grf: syscon@fdca8000 {
38691c4c3e0SPeter Geis		compatible = "rockchip,rk3568-usb2phy-grf", "syscon";
38791c4c3e0SPeter Geis		reg = <0x0 0xfdca8000 0x0 0x8000>;
38891c4c3e0SPeter Geis	};
38991c4c3e0SPeter Geis
3904e50d217SPeter Geis	pmucru: clock-controller@fdd00000 {
3914e50d217SPeter Geis		compatible = "rockchip,rk3568-pmucru";
3924e50d217SPeter Geis		reg = <0x0 0xfdd00000 0x0 0x1000>;
3934e50d217SPeter Geis		#clock-cells = <1>;
3944e50d217SPeter Geis		#reset-cells = <1>;
3954e50d217SPeter Geis	};
3964e50d217SPeter Geis
3974e50d217SPeter Geis	cru: clock-controller@fdd20000 {
3984e50d217SPeter Geis		compatible = "rockchip,rk3568-cru";
3994e50d217SPeter Geis		reg = <0x0 0xfdd20000 0x0 0x1000>;
400*cd2d081dSPeter Geis		clocks = <&xin24m>;
401*cd2d081dSPeter Geis		clock-names = "xin24m";
4024e50d217SPeter Geis		#clock-cells = <1>;
4034e50d217SPeter Geis		#reset-cells = <1>;
404f7c5b9c2SPeter Geis		assigned-clocks = <&cru PLL_GPLL>, <&pmucru PLL_PPLL>;
405f7c5b9c2SPeter Geis		assigned-clock-rates = <1200000000>, <200000000>;
40695ad4dbeSMichael Riesch		rockchip,grf = <&grf>;
4074e50d217SPeter Geis	};
4084e50d217SPeter Geis
4094e50d217SPeter Geis	i2c0: i2c@fdd40000 {
4104e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
4114e50d217SPeter Geis		reg = <0x0 0xfdd40000 0x0 0x1000>;
4124e50d217SPeter Geis		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
4134e50d217SPeter Geis		clocks = <&pmucru CLK_I2C0>, <&pmucru PCLK_I2C0>;
4144e50d217SPeter Geis		clock-names = "i2c", "pclk";
4154e50d217SPeter Geis		pinctrl-0 = <&i2c0_xfer>;
4164e50d217SPeter Geis		pinctrl-names = "default";
4174e50d217SPeter Geis		#address-cells = <1>;
4184e50d217SPeter Geis		#size-cells = <0>;
4194e50d217SPeter Geis		status = "disabled";
4204e50d217SPeter Geis	};
4214e50d217SPeter Geis
4224e50d217SPeter Geis	uart0: serial@fdd50000 {
4234e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
4244e50d217SPeter Geis		reg = <0x0 0xfdd50000 0x0 0x100>;
4254e50d217SPeter Geis		interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
4264e50d217SPeter Geis		clocks = <&pmucru SCLK_UART0>, <&pmucru PCLK_UART0>;
4274e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
4284e50d217SPeter Geis		dmas = <&dmac0 0>, <&dmac0 1>;
4294e50d217SPeter Geis		pinctrl-0 = <&uart0_xfer>;
4304e50d217SPeter Geis		pinctrl-names = "default";
4314e50d217SPeter Geis		reg-io-width = <4>;
4324e50d217SPeter Geis		reg-shift = <2>;
4334e50d217SPeter Geis		status = "disabled";
4344e50d217SPeter Geis	};
4354e50d217SPeter Geis
43698419a39SLiang Chen	pwm0: pwm@fdd70000 {
43798419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
43898419a39SLiang Chen		reg = <0x0 0xfdd70000 0x0 0x10>;
43998419a39SLiang Chen		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
44098419a39SLiang Chen		clock-names = "pwm", "pclk";
44198419a39SLiang Chen		pinctrl-0 = <&pwm0m0_pins>;
4422e4dbcf7SSascha Hauer		pinctrl-names = "default";
44398419a39SLiang Chen		#pwm-cells = <3>;
44498419a39SLiang Chen		status = "disabled";
44598419a39SLiang Chen	};
44698419a39SLiang Chen
44798419a39SLiang Chen	pwm1: pwm@fdd70010 {
44898419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
44998419a39SLiang Chen		reg = <0x0 0xfdd70010 0x0 0x10>;
45098419a39SLiang Chen		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
45198419a39SLiang Chen		clock-names = "pwm", "pclk";
45298419a39SLiang Chen		pinctrl-0 = <&pwm1m0_pins>;
4532e4dbcf7SSascha Hauer		pinctrl-names = "default";
45498419a39SLiang Chen		#pwm-cells = <3>;
45598419a39SLiang Chen		status = "disabled";
45698419a39SLiang Chen	};
45798419a39SLiang Chen
45898419a39SLiang Chen	pwm2: pwm@fdd70020 {
45998419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
46098419a39SLiang Chen		reg = <0x0 0xfdd70020 0x0 0x10>;
46198419a39SLiang Chen		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
46298419a39SLiang Chen		clock-names = "pwm", "pclk";
46398419a39SLiang Chen		pinctrl-0 = <&pwm2m0_pins>;
4642e4dbcf7SSascha Hauer		pinctrl-names = "default";
46598419a39SLiang Chen		#pwm-cells = <3>;
46698419a39SLiang Chen		status = "disabled";
46798419a39SLiang Chen	};
46898419a39SLiang Chen
46998419a39SLiang Chen	pwm3: pwm@fdd70030 {
47098419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
47198419a39SLiang Chen		reg = <0x0 0xfdd70030 0x0 0x10>;
47298419a39SLiang Chen		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
47398419a39SLiang Chen		clock-names = "pwm", "pclk";
47498419a39SLiang Chen		pinctrl-0 = <&pwm3_pins>;
4752e4dbcf7SSascha Hauer		pinctrl-names = "default";
47698419a39SLiang Chen		#pwm-cells = <3>;
47798419a39SLiang Chen		status = "disabled";
47898419a39SLiang Chen	};
47998419a39SLiang Chen
4804e50d217SPeter Geis	pmu: power-management@fdd90000 {
4814e50d217SPeter Geis		compatible = "rockchip,rk3568-pmu", "syscon", "simple-mfd";
4824e50d217SPeter Geis		reg = <0x0 0xfdd90000 0x0 0x1000>;
4834e50d217SPeter Geis
4844e50d217SPeter Geis		power: power-controller {
4854e50d217SPeter Geis			compatible = "rockchip,rk3568-power-controller";
4864e50d217SPeter Geis			#power-domain-cells = <1>;
4874e50d217SPeter Geis			#address-cells = <1>;
4884e50d217SPeter Geis			#size-cells = <0>;
4894e50d217SPeter Geis
4904e50d217SPeter Geis			/* These power domains are grouped by VD_GPU */
4914e50d217SPeter Geis			power-domain@RK3568_PD_GPU {
4924e50d217SPeter Geis				reg = <RK3568_PD_GPU>;
4934e50d217SPeter Geis				clocks = <&cru ACLK_GPU_PRE>,
4944e50d217SPeter Geis					 <&cru PCLK_GPU_PRE>;
4954e50d217SPeter Geis				pm_qos = <&qos_gpu>;
4964e50d217SPeter Geis				#power-domain-cells = <0>;
4974e50d217SPeter Geis			};
4984e50d217SPeter Geis
4994e50d217SPeter Geis			/* These power domains are grouped by VD_LOGIC */
5004e50d217SPeter Geis			power-domain@RK3568_PD_VI {
5014e50d217SPeter Geis				reg = <RK3568_PD_VI>;
5024e50d217SPeter Geis				clocks = <&cru HCLK_VI>,
5034e50d217SPeter Geis					 <&cru PCLK_VI>;
5044e50d217SPeter Geis				pm_qos = <&qos_isp>,
5054e50d217SPeter Geis					 <&qos_vicap0>,
5064e50d217SPeter Geis					 <&qos_vicap1>;
5074e50d217SPeter Geis				#power-domain-cells = <0>;
5084e50d217SPeter Geis			};
5094e50d217SPeter Geis
5104e50d217SPeter Geis			power-domain@RK3568_PD_VO {
5114e50d217SPeter Geis				reg = <RK3568_PD_VO>;
5124e50d217SPeter Geis				clocks = <&cru HCLK_VO>,
5134e50d217SPeter Geis					 <&cru PCLK_VO>,
5144e50d217SPeter Geis					 <&cru ACLK_VOP_PRE>;
5154e50d217SPeter Geis				pm_qos = <&qos_hdcp>,
5164e50d217SPeter Geis					 <&qos_vop_m0>,
5174e50d217SPeter Geis					 <&qos_vop_m1>;
5184e50d217SPeter Geis				#power-domain-cells = <0>;
5194e50d217SPeter Geis			};
5204e50d217SPeter Geis
5214e50d217SPeter Geis			power-domain@RK3568_PD_RGA {
5224e50d217SPeter Geis				reg = <RK3568_PD_RGA>;
5234e50d217SPeter Geis				clocks = <&cru HCLK_RGA_PRE>,
5244e50d217SPeter Geis					 <&cru PCLK_RGA_PRE>;
5254e50d217SPeter Geis				pm_qos = <&qos_ebc>,
5264e50d217SPeter Geis					 <&qos_iep>,
5274e50d217SPeter Geis					 <&qos_jpeg_dec>,
5284e50d217SPeter Geis					 <&qos_jpeg_enc>,
5294e50d217SPeter Geis					 <&qos_rga_rd>,
5304e50d217SPeter Geis					 <&qos_rga_wr>;
5314e50d217SPeter Geis				#power-domain-cells = <0>;
5324e50d217SPeter Geis			};
5334e50d217SPeter Geis
5344e50d217SPeter Geis			power-domain@RK3568_PD_VPU {
5354e50d217SPeter Geis				reg = <RK3568_PD_VPU>;
5364e50d217SPeter Geis				clocks = <&cru HCLK_VPU_PRE>;
5374e50d217SPeter Geis				pm_qos = <&qos_vpu>;
5384e50d217SPeter Geis				#power-domain-cells = <0>;
5394e50d217SPeter Geis			};
5404e50d217SPeter Geis
5414e50d217SPeter Geis			power-domain@RK3568_PD_RKVDEC {
5424e50d217SPeter Geis				clocks = <&cru HCLK_RKVDEC_PRE>;
5434e50d217SPeter Geis				reg = <RK3568_PD_RKVDEC>;
5444e50d217SPeter Geis				pm_qos = <&qos_rkvdec>;
5454e50d217SPeter Geis				#power-domain-cells = <0>;
5464e50d217SPeter Geis			};
5474e50d217SPeter Geis
5484e50d217SPeter Geis			power-domain@RK3568_PD_RKVENC {
5494e50d217SPeter Geis				reg = <RK3568_PD_RKVENC>;
5504e50d217SPeter Geis				clocks = <&cru HCLK_RKVENC_PRE>;
5514e50d217SPeter Geis				pm_qos = <&qos_rkvenc_rd_m0>,
5524e50d217SPeter Geis					 <&qos_rkvenc_rd_m1>,
5534e50d217SPeter Geis					 <&qos_rkvenc_wr_m0>;
5544e50d217SPeter Geis				#power-domain-cells = <0>;
5554e50d217SPeter Geis			};
5564e50d217SPeter Geis		};
5574e50d217SPeter Geis	};
5584e50d217SPeter Geis
55981002866SEzequiel Garcia	gpu: gpu@fde60000 {
56081002866SEzequiel Garcia		compatible = "rockchip,rk3568-mali", "arm,mali-bifrost";
56181002866SEzequiel Garcia		reg = <0x0 0xfde60000 0x0 0x4000>;
56281002866SEzequiel Garcia		interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
56381002866SEzequiel Garcia			     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
56481002866SEzequiel Garcia			     <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
56581002866SEzequiel Garcia		interrupt-names = "job", "mmu", "gpu";
56681002866SEzequiel Garcia		clocks = <&scmi_clk 1>, <&cru CLK_GPU>;
56781002866SEzequiel Garcia		clock-names = "gpu", "bus";
56881002866SEzequiel Garcia		#cooling-cells = <2>;
56981002866SEzequiel Garcia		operating-points-v2 = <&gpu_opp_table>;
57081002866SEzequiel Garcia		power-domains = <&power RK3568_PD_GPU>;
57181002866SEzequiel Garcia		status = "disabled";
57281002866SEzequiel Garcia	};
57381002866SEzequiel Garcia
5744e50d217SPeter Geis	sdmmc2: mmc@fe000000 {
5754e50d217SPeter Geis		compatible = "rockchip,rk3568-dw-mshc", "rockchip,rk3288-dw-mshc";
5764e50d217SPeter Geis		reg = <0x0 0xfe000000 0x0 0x4000>;
5774e50d217SPeter Geis		interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
5784e50d217SPeter Geis		clocks = <&cru HCLK_SDMMC2>, <&cru CLK_SDMMC2>,
5794e50d217SPeter Geis			 <&cru SCLK_SDMMC2_DRV>, <&cru SCLK_SDMMC2_SAMPLE>;
5804e50d217SPeter Geis		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
5814e50d217SPeter Geis		fifo-depth = <0x100>;
5824e50d217SPeter Geis		max-frequency = <150000000>;
5834e50d217SPeter Geis		resets = <&cru SRST_SDMMC2>;
5844e50d217SPeter Geis		reset-names = "reset";
5854e50d217SPeter Geis		status = "disabled";
5864e50d217SPeter Geis	};
5874e50d217SPeter Geis
5880dcec571SPeter Geis	gmac1: ethernet@fe010000 {
5890dcec571SPeter Geis		compatible = "rockchip,rk3568-gmac", "snps,dwmac-4.20a";
5900dcec571SPeter Geis		reg = <0x0 0xfe010000 0x0 0x10000>;
5910dcec571SPeter Geis		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
5920dcec571SPeter Geis			     <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
5930dcec571SPeter Geis		interrupt-names = "macirq", "eth_wake_irq";
5940dcec571SPeter Geis		clocks = <&cru SCLK_GMAC1>, <&cru SCLK_GMAC1_RX_TX>,
5950dcec571SPeter Geis			 <&cru SCLK_GMAC1_RX_TX>, <&cru CLK_MAC1_REFOUT>,
5960dcec571SPeter Geis			 <&cru ACLK_GMAC1>, <&cru PCLK_GMAC1>,
5970dcec571SPeter Geis			 <&cru SCLK_GMAC1_RX_TX>, <&cru CLK_GMAC1_PTP_REF>;
5980dcec571SPeter Geis		clock-names = "stmmaceth", "mac_clk_rx",
5990dcec571SPeter Geis			      "mac_clk_tx", "clk_mac_refout",
6000dcec571SPeter Geis			      "aclk_mac", "pclk_mac",
6010dcec571SPeter Geis			      "clk_mac_speed", "ptp_ref";
6020dcec571SPeter Geis		resets = <&cru SRST_A_GMAC1>;
6030dcec571SPeter Geis		reset-names = "stmmaceth";
6040dcec571SPeter Geis		rockchip,grf = <&grf>;
6050dcec571SPeter Geis		snps,axi-config = <&gmac1_stmmac_axi_setup>;
6060dcec571SPeter Geis		snps,mixed-burst;
6070dcec571SPeter Geis		snps,mtl-rx-config = <&gmac1_mtl_rx_setup>;
6080dcec571SPeter Geis		snps,mtl-tx-config = <&gmac1_mtl_tx_setup>;
6090dcec571SPeter Geis		snps,tso;
6100dcec571SPeter Geis		status = "disabled";
6110dcec571SPeter Geis
6120dcec571SPeter Geis		mdio1: mdio {
6130dcec571SPeter Geis			compatible = "snps,dwmac-mdio";
6140dcec571SPeter Geis			#address-cells = <0x1>;
6150dcec571SPeter Geis			#size-cells = <0x0>;
6160dcec571SPeter Geis		};
6170dcec571SPeter Geis
6180dcec571SPeter Geis		gmac1_stmmac_axi_setup: stmmac-axi-config {
6190dcec571SPeter Geis			snps,blen = <0 0 0 0 16 8 4>;
6200dcec571SPeter Geis			snps,rd_osr_lmt = <8>;
6210dcec571SPeter Geis			snps,wr_osr_lmt = <4>;
6220dcec571SPeter Geis		};
6230dcec571SPeter Geis
6240dcec571SPeter Geis		gmac1_mtl_rx_setup: rx-queues-config {
6250dcec571SPeter Geis			snps,rx-queues-to-use = <1>;
6260dcec571SPeter Geis			queue0 {};
6270dcec571SPeter Geis		};
6280dcec571SPeter Geis
6290dcec571SPeter Geis		gmac1_mtl_tx_setup: tx-queues-config {
6300dcec571SPeter Geis			snps,tx-queues-to-use = <1>;
6310dcec571SPeter Geis			queue0 {};
6320dcec571SPeter Geis		};
6330dcec571SPeter Geis	};
6340dcec571SPeter Geis
6354e50d217SPeter Geis	qos_gpu: qos@fe128000 {
6364e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6374e50d217SPeter Geis		reg = <0x0 0xfe128000 0x0 0x20>;
6384e50d217SPeter Geis	};
6394e50d217SPeter Geis
6404e50d217SPeter Geis	qos_rkvenc_rd_m0: qos@fe138080 {
6414e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6424e50d217SPeter Geis		reg = <0x0 0xfe138080 0x0 0x20>;
6434e50d217SPeter Geis	};
6444e50d217SPeter Geis
6454e50d217SPeter Geis	qos_rkvenc_rd_m1: qos@fe138100 {
6464e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6474e50d217SPeter Geis		reg = <0x0 0xfe138100 0x0 0x20>;
6484e50d217SPeter Geis	};
6494e50d217SPeter Geis
6504e50d217SPeter Geis	qos_rkvenc_wr_m0: qos@fe138180 {
6514e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6524e50d217SPeter Geis		reg = <0x0 0xfe138180 0x0 0x20>;
6534e50d217SPeter Geis	};
6544e50d217SPeter Geis
6554e50d217SPeter Geis	qos_isp: qos@fe148000 {
6564e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6574e50d217SPeter Geis		reg = <0x0 0xfe148000 0x0 0x20>;
6584e50d217SPeter Geis	};
6594e50d217SPeter Geis
6604e50d217SPeter Geis	qos_vicap0: qos@fe148080 {
6614e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6624e50d217SPeter Geis		reg = <0x0 0xfe148080 0x0 0x20>;
6634e50d217SPeter Geis	};
6644e50d217SPeter Geis
6654e50d217SPeter Geis	qos_vicap1: qos@fe148100 {
6664e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6674e50d217SPeter Geis		reg = <0x0 0xfe148100 0x0 0x20>;
6684e50d217SPeter Geis	};
6694e50d217SPeter Geis
6704e50d217SPeter Geis	qos_vpu: qos@fe150000 {
6714e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6724e50d217SPeter Geis		reg = <0x0 0xfe150000 0x0 0x20>;
6734e50d217SPeter Geis	};
6744e50d217SPeter Geis
6754e50d217SPeter Geis	qos_ebc: qos@fe158000 {
6764e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6774e50d217SPeter Geis		reg = <0x0 0xfe158000 0x0 0x20>;
6784e50d217SPeter Geis	};
6794e50d217SPeter Geis
6804e50d217SPeter Geis	qos_iep: qos@fe158100 {
6814e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6824e50d217SPeter Geis		reg = <0x0 0xfe158100 0x0 0x20>;
6834e50d217SPeter Geis	};
6844e50d217SPeter Geis
6854e50d217SPeter Geis	qos_jpeg_dec: qos@fe158180 {
6864e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6874e50d217SPeter Geis		reg = <0x0 0xfe158180 0x0 0x20>;
6884e50d217SPeter Geis	};
6894e50d217SPeter Geis
6904e50d217SPeter Geis	qos_jpeg_enc: qos@fe158200 {
6914e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6924e50d217SPeter Geis		reg = <0x0 0xfe158200 0x0 0x20>;
6934e50d217SPeter Geis	};
6944e50d217SPeter Geis
6954e50d217SPeter Geis	qos_rga_rd: qos@fe158280 {
6964e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6974e50d217SPeter Geis		reg = <0x0 0xfe158280 0x0 0x20>;
6984e50d217SPeter Geis	};
6994e50d217SPeter Geis
7004e50d217SPeter Geis	qos_rga_wr: qos@fe158300 {
7014e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
7024e50d217SPeter Geis		reg = <0x0 0xfe158300 0x0 0x20>;
7034e50d217SPeter Geis	};
7044e50d217SPeter Geis
7054e50d217SPeter Geis	qos_npu: qos@fe180000 {
7064e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
7074e50d217SPeter Geis		reg = <0x0 0xfe180000 0x0 0x20>;
7084e50d217SPeter Geis	};
7094e50d217SPeter Geis
7104e50d217SPeter Geis	qos_pcie2x1: qos@fe190000 {
7114e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
7124e50d217SPeter Geis		reg = <0x0 0xfe190000 0x0 0x20>;
7134e50d217SPeter Geis	};
7144e50d217SPeter Geis
7154e50d217SPeter Geis	qos_sata1: qos@fe190280 {
7164e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
7174e50d217SPeter Geis		reg = <0x0 0xfe190280 0x0 0x20>;
7184e50d217SPeter Geis	};
7194e50d217SPeter Geis
7204e50d217SPeter Geis	qos_sata2: qos@fe190300 {
7214e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
7224e50d217SPeter Geis		reg = <0x0 0xfe190300 0x0 0x20>;
7234e50d217SPeter Geis	};
7244e50d217SPeter Geis
7254e50d217SPeter Geis	qos_usb3_0: qos@fe190380 {
7264e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
7274e50d217SPeter Geis		reg = <0x0 0xfe190380 0x0 0x20>;
7284e50d217SPeter Geis	};
7294e50d217SPeter Geis
7304e50d217SPeter Geis	qos_usb3_1: qos@fe190400 {
7314e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
7324e50d217SPeter Geis		reg = <0x0 0xfe190400 0x0 0x20>;
7334e50d217SPeter Geis	};
7344e50d217SPeter Geis
7354e50d217SPeter Geis	qos_rkvdec: qos@fe198000 {
7364e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
7374e50d217SPeter Geis		reg = <0x0 0xfe198000 0x0 0x20>;
7384e50d217SPeter Geis	};
7394e50d217SPeter Geis
7404e50d217SPeter Geis	qos_hdcp: qos@fe1a8000 {
7414e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
7424e50d217SPeter Geis		reg = <0x0 0xfe1a8000 0x0 0x20>;
7434e50d217SPeter Geis	};
7444e50d217SPeter Geis
7454e50d217SPeter Geis	qos_vop_m0: qos@fe1a8080 {
7464e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
7474e50d217SPeter Geis		reg = <0x0 0xfe1a8080 0x0 0x20>;
7484e50d217SPeter Geis	};
7494e50d217SPeter Geis
7504e50d217SPeter Geis	qos_vop_m1: qos@fe1a8100 {
7514e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
7524e50d217SPeter Geis		reg = <0x0 0xfe1a8100 0x0 0x20>;
7534e50d217SPeter Geis	};
7544e50d217SPeter Geis
7554e50d217SPeter Geis	sdmmc0: mmc@fe2b0000 {
7564e50d217SPeter Geis		compatible = "rockchip,rk3568-dw-mshc", "rockchip,rk3288-dw-mshc";
7574e50d217SPeter Geis		reg = <0x0 0xfe2b0000 0x0 0x4000>;
7584e50d217SPeter Geis		interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
7594e50d217SPeter Geis		clocks = <&cru HCLK_SDMMC0>, <&cru CLK_SDMMC0>,
7604e50d217SPeter Geis			 <&cru SCLK_SDMMC0_DRV>, <&cru SCLK_SDMMC0_SAMPLE>;
7614e50d217SPeter Geis		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
7624e50d217SPeter Geis		fifo-depth = <0x100>;
7634e50d217SPeter Geis		max-frequency = <150000000>;
7644e50d217SPeter Geis		resets = <&cru SRST_SDMMC0>;
7654e50d217SPeter Geis		reset-names = "reset";
7664e50d217SPeter Geis		status = "disabled";
7674e50d217SPeter Geis	};
7684e50d217SPeter Geis
7694e50d217SPeter Geis	sdmmc1: mmc@fe2c0000 {
7704e50d217SPeter Geis		compatible = "rockchip,rk3568-dw-mshc", "rockchip,rk3288-dw-mshc";
7714e50d217SPeter Geis		reg = <0x0 0xfe2c0000 0x0 0x4000>;
7724e50d217SPeter Geis		interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
7734e50d217SPeter Geis		clocks = <&cru HCLK_SDMMC1>, <&cru CLK_SDMMC1>,
7744e50d217SPeter Geis			 <&cru SCLK_SDMMC1_DRV>, <&cru SCLK_SDMMC1_SAMPLE>;
7754e50d217SPeter Geis		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
7764e50d217SPeter Geis		fifo-depth = <0x100>;
7774e50d217SPeter Geis		max-frequency = <150000000>;
7784e50d217SPeter Geis		resets = <&cru SRST_SDMMC1>;
7794e50d217SPeter Geis		reset-names = "reset";
7804e50d217SPeter Geis		status = "disabled";
7814e50d217SPeter Geis	};
7824e50d217SPeter Geis
78313e0ee34SPeter Geis	sfc: spi@fe300000 {
78413e0ee34SPeter Geis		compatible = "rockchip,sfc";
78513e0ee34SPeter Geis		reg = <0x0 0xfe300000 0x0 0x4000>;
78613e0ee34SPeter Geis		interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
78713e0ee34SPeter Geis		clocks = <&cru SCLK_SFC>, <&cru HCLK_SFC>;
78813e0ee34SPeter Geis		clock-names = "clk_sfc", "hclk_sfc";
78913e0ee34SPeter Geis		pinctrl-0 = <&fspi_pins>;
79013e0ee34SPeter Geis		pinctrl-names = "default";
79113e0ee34SPeter Geis		status = "disabled";
79213e0ee34SPeter Geis	};
79313e0ee34SPeter Geis
7944e50d217SPeter Geis	sdhci: mmc@fe310000 {
7954e50d217SPeter Geis		compatible = "rockchip,rk3568-dwcmshc";
7964e50d217SPeter Geis		reg = <0x0 0xfe310000 0x0 0x10000>;
7974e50d217SPeter Geis		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
7984e50d217SPeter Geis		assigned-clocks = <&cru BCLK_EMMC>, <&cru TCLK_EMMC>;
7994e50d217SPeter Geis		assigned-clock-rates = <200000000>, <24000000>;
8004e50d217SPeter Geis		clocks = <&cru CCLK_EMMC>, <&cru HCLK_EMMC>,
8014e50d217SPeter Geis			 <&cru ACLK_EMMC>, <&cru BCLK_EMMC>,
8024e50d217SPeter Geis			 <&cru TCLK_EMMC>;
8034e50d217SPeter Geis		clock-names = "core", "bus", "axi", "block", "timer";
8044e50d217SPeter Geis		status = "disabled";
8054e50d217SPeter Geis	};
8064e50d217SPeter Geis
807a65e6523SPeter Geis	spdif: spdif@fe460000 {
808a65e6523SPeter Geis		compatible = "rockchip,rk3568-spdif";
809a65e6523SPeter Geis		reg = <0x0 0xfe460000 0x0 0x1000>;
810a65e6523SPeter Geis		interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
811a65e6523SPeter Geis		clock-names = "mclk", "hclk";
812a65e6523SPeter Geis		clocks = <&cru MCLK_SPDIF_8CH>, <&cru HCLK_SPDIF_8CH>;
813a65e6523SPeter Geis		dmas = <&dmac1 1>;
814a65e6523SPeter Geis		dma-names = "tx";
815a65e6523SPeter Geis		pinctrl-names = "default";
816a65e6523SPeter Geis		pinctrl-0 = <&spdifm0_tx>;
817a65e6523SPeter Geis		#sound-dai-cells = <0>;
818a65e6523SPeter Geis		status = "disabled";
819a65e6523SPeter Geis	};
820a65e6523SPeter Geis
821ef5c9135SNicolas Frattaroli	i2s1_8ch: i2s@fe410000 {
822ef5c9135SNicolas Frattaroli		compatible = "rockchip,rk3568-i2s-tdm";
823ef5c9135SNicolas Frattaroli		reg = <0x0 0xfe410000 0x0 0x1000>;
824ef5c9135SNicolas Frattaroli		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
825ef5c9135SNicolas Frattaroli		assigned-clocks = <&cru CLK_I2S1_8CH_TX_SRC>, <&cru CLK_I2S1_8CH_RX_SRC>;
826ef5c9135SNicolas Frattaroli		assigned-clock-rates = <1188000000>, <1188000000>;
827ef5c9135SNicolas Frattaroli		clocks = <&cru MCLK_I2S1_8CH_TX>, <&cru MCLK_I2S1_8CH_RX>,
828ef5c9135SNicolas Frattaroli			 <&cru HCLK_I2S1_8CH>;
829ef5c9135SNicolas Frattaroli		clock-names = "mclk_tx", "mclk_rx", "hclk";
830ef5c9135SNicolas Frattaroli		dmas = <&dmac1 3>, <&dmac1 2>;
831ef5c9135SNicolas Frattaroli		dma-names = "rx", "tx";
832ef5c9135SNicolas Frattaroli		resets = <&cru SRST_M_I2S1_8CH_TX>, <&cru SRST_M_I2S1_8CH_RX>;
833ef5c9135SNicolas Frattaroli		reset-names = "tx-m", "rx-m";
834ef5c9135SNicolas Frattaroli		rockchip,grf = <&grf>;
835ef5c9135SNicolas Frattaroli		pinctrl-names = "default";
836ef5c9135SNicolas Frattaroli		pinctrl-0 = <&i2s1m0_sclktx &i2s1m0_sclkrx
837ef5c9135SNicolas Frattaroli			     &i2s1m0_lrcktx &i2s1m0_lrckrx
838ef5c9135SNicolas Frattaroli			     &i2s1m0_sdi0   &i2s1m0_sdi1
839ef5c9135SNicolas Frattaroli			     &i2s1m0_sdi2   &i2s1m0_sdi3
840ef5c9135SNicolas Frattaroli			     &i2s1m0_sdo0   &i2s1m0_sdo1
841ef5c9135SNicolas Frattaroli			     &i2s1m0_sdo2   &i2s1m0_sdo3>;
842ef5c9135SNicolas Frattaroli		#sound-dai-cells = <0>;
843ef5c9135SNicolas Frattaroli		status = "disabled";
844ef5c9135SNicolas Frattaroli	};
845ef5c9135SNicolas Frattaroli
846ad14de06SMichael Riesch	i2s3_2ch: i2s@fe430000 {
847ad14de06SMichael Riesch		compatible = "rockchip,rk3568-i2s-tdm";
848ad14de06SMichael Riesch		reg = <0x0 0xfe430000 0x0 0x1000>;
849ad14de06SMichael Riesch		interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
850ad14de06SMichael Riesch		clocks = <&cru MCLK_I2S3_2CH_TX>, <&cru MCLK_I2S3_2CH_RX>,
851ad14de06SMichael Riesch			 <&cru HCLK_I2S3_2CH>;
852ad14de06SMichael Riesch		clock-names = "mclk_tx", "mclk_rx", "hclk";
853ad14de06SMichael Riesch		dmas = <&dmac1 6>, <&dmac1 7>;
854ad14de06SMichael Riesch		dma-names = "tx", "rx";
855ad14de06SMichael Riesch		resets = <&cru SRST_M_I2S3_2CH_TX>, <&cru SRST_M_I2S3_2CH_RX>;
856ad14de06SMichael Riesch		reset-names = "tx-m", "rx-m";
857ad14de06SMichael Riesch		rockchip,grf = <&grf>;
858ad14de06SMichael Riesch		#sound-dai-cells = <0>;
859ad14de06SMichael Riesch		status = "disabled";
860ad14de06SMichael Riesch	};
861ad14de06SMichael Riesch
86279c5f0e5SSamuel Holland	pdm: pdm@fe440000 {
86379c5f0e5SSamuel Holland		compatible = "rockchip,rk3568-pdm";
86479c5f0e5SSamuel Holland		reg = <0x0 0xfe440000 0x0 0x1000>;
86579c5f0e5SSamuel Holland		interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
86679c5f0e5SSamuel Holland		clocks = <&cru MCLK_PDM>, <&cru HCLK_PDM>;
86779c5f0e5SSamuel Holland		clock-names = "pdm_clk", "pdm_hclk";
86879c5f0e5SSamuel Holland		dmas = <&dmac1 9>;
86979c5f0e5SSamuel Holland		dma-names = "rx";
87079c5f0e5SSamuel Holland		pinctrl-0 = <&pdmm0_clk
87179c5f0e5SSamuel Holland			     &pdmm0_clk1
87279c5f0e5SSamuel Holland			     &pdmm0_sdi0
87379c5f0e5SSamuel Holland			     &pdmm0_sdi1
87479c5f0e5SSamuel Holland			     &pdmm0_sdi2
87579c5f0e5SSamuel Holland			     &pdmm0_sdi3>;
87679c5f0e5SSamuel Holland		pinctrl-names = "default";
87779c5f0e5SSamuel Holland		resets = <&cru SRST_M_PDM>;
87879c5f0e5SSamuel Holland		reset-names = "pdm-m";
87979c5f0e5SSamuel Holland		#sound-dai-cells = <0>;
88079c5f0e5SSamuel Holland		status = "disabled";
88179c5f0e5SSamuel Holland	};
88279c5f0e5SSamuel Holland
8832ddd96aaSFrank Wunderlich	dmac0: dma-controller@fe530000 {
8844e50d217SPeter Geis		compatible = "arm,pl330", "arm,primecell";
8854e50d217SPeter Geis		reg = <0x0 0xfe530000 0x0 0x4000>;
8864e50d217SPeter Geis		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
8874e50d217SPeter Geis			     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
8884e50d217SPeter Geis		arm,pl330-periph-burst;
8894e50d217SPeter Geis		clocks = <&cru ACLK_BUS>;
8904e50d217SPeter Geis		clock-names = "apb_pclk";
8914e50d217SPeter Geis		#dma-cells = <1>;
8924e50d217SPeter Geis	};
8934e50d217SPeter Geis
8942ddd96aaSFrank Wunderlich	dmac1: dma-controller@fe550000 {
8954e50d217SPeter Geis		compatible = "arm,pl330", "arm,primecell";
8964e50d217SPeter Geis		reg = <0x0 0xfe550000 0x0 0x4000>;
8974e50d217SPeter Geis		interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
8984e50d217SPeter Geis			     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
8994e50d217SPeter Geis		arm,pl330-periph-burst;
9004e50d217SPeter Geis		clocks = <&cru ACLK_BUS>;
9014e50d217SPeter Geis		clock-names = "apb_pclk";
9024e50d217SPeter Geis		#dma-cells = <1>;
9034e50d217SPeter Geis	};
9044e50d217SPeter Geis
9054e50d217SPeter Geis	i2c1: i2c@fe5a0000 {
9064e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
9074e50d217SPeter Geis		reg = <0x0 0xfe5a0000 0x0 0x1000>;
9084e50d217SPeter Geis		interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
9094e50d217SPeter Geis		clocks = <&cru CLK_I2C1>, <&cru PCLK_I2C1>;
9104e50d217SPeter Geis		clock-names = "i2c", "pclk";
9114e50d217SPeter Geis		pinctrl-0 = <&i2c1_xfer>;
9124e50d217SPeter Geis		pinctrl-names = "default";
9134e50d217SPeter Geis		#address-cells = <1>;
9144e50d217SPeter Geis		#size-cells = <0>;
9154e50d217SPeter Geis		status = "disabled";
9164e50d217SPeter Geis	};
9174e50d217SPeter Geis
9184e50d217SPeter Geis	i2c2: i2c@fe5b0000 {
9194e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
9204e50d217SPeter Geis		reg = <0x0 0xfe5b0000 0x0 0x1000>;
9214e50d217SPeter Geis		interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
9224e50d217SPeter Geis		clocks = <&cru CLK_I2C2>, <&cru PCLK_I2C2>;
9234e50d217SPeter Geis		clock-names = "i2c", "pclk";
9244e50d217SPeter Geis		pinctrl-0 = <&i2c2m0_xfer>;
9254e50d217SPeter Geis		pinctrl-names = "default";
9264e50d217SPeter Geis		#address-cells = <1>;
9274e50d217SPeter Geis		#size-cells = <0>;
9284e50d217SPeter Geis		status = "disabled";
9294e50d217SPeter Geis	};
9304e50d217SPeter Geis
9314e50d217SPeter Geis	i2c3: i2c@fe5c0000 {
9324e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
9334e50d217SPeter Geis		reg = <0x0 0xfe5c0000 0x0 0x1000>;
9344e50d217SPeter Geis		interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
9354e50d217SPeter Geis		clocks = <&cru CLK_I2C3>, <&cru PCLK_I2C3>;
9364e50d217SPeter Geis		clock-names = "i2c", "pclk";
9374e50d217SPeter Geis		pinctrl-0 = <&i2c3m0_xfer>;
9384e50d217SPeter Geis		pinctrl-names = "default";
9394e50d217SPeter Geis		#address-cells = <1>;
9404e50d217SPeter Geis		#size-cells = <0>;
9414e50d217SPeter Geis		status = "disabled";
9424e50d217SPeter Geis	};
9434e50d217SPeter Geis
9444e50d217SPeter Geis	i2c4: i2c@fe5d0000 {
9454e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
9464e50d217SPeter Geis		reg = <0x0 0xfe5d0000 0x0 0x1000>;
9474e50d217SPeter Geis		interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
9484e50d217SPeter Geis		clocks = <&cru CLK_I2C4>, <&cru PCLK_I2C4>;
9494e50d217SPeter Geis		clock-names = "i2c", "pclk";
9504e50d217SPeter Geis		pinctrl-0 = <&i2c4m0_xfer>;
9514e50d217SPeter Geis		pinctrl-names = "default";
9524e50d217SPeter Geis		#address-cells = <1>;
9534e50d217SPeter Geis		#size-cells = <0>;
9544e50d217SPeter Geis		status = "disabled";
9554e50d217SPeter Geis	};
9564e50d217SPeter Geis
9574e50d217SPeter Geis	i2c5: i2c@fe5e0000 {
9584e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
9594e50d217SPeter Geis		reg = <0x0 0xfe5e0000 0x0 0x1000>;
9604e50d217SPeter Geis		interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
9614e50d217SPeter Geis		clocks = <&cru CLK_I2C5>, <&cru PCLK_I2C5>;
9624e50d217SPeter Geis		clock-names = "i2c", "pclk";
9634e50d217SPeter Geis		pinctrl-0 = <&i2c5m0_xfer>;
9644e50d217SPeter Geis		pinctrl-names = "default";
9654e50d217SPeter Geis		#address-cells = <1>;
9664e50d217SPeter Geis		#size-cells = <0>;
9674e50d217SPeter Geis		status = "disabled";
9684e50d217SPeter Geis	};
9694e50d217SPeter Geis
9700edcfec3SLiang Chen	wdt: watchdog@fe600000 {
9710edcfec3SLiang Chen		compatible = "rockchip,rk3568-wdt", "snps,dw-wdt";
9720edcfec3SLiang Chen		reg = <0x0 0xfe600000 0x0 0x100>;
9730edcfec3SLiang Chen		interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
9740edcfec3SLiang Chen		clocks = <&cru TCLK_WDT_NS>, <&cru PCLK_WDT_NS>;
9750edcfec3SLiang Chen		clock-names = "tclk", "pclk";
9760edcfec3SLiang Chen	};
9770edcfec3SLiang Chen
978aaa552d8SNicolas Frattaroli	spi0: spi@fe610000 {
979aaa552d8SNicolas Frattaroli		compatible = "rockchip,rk3568-spi", "rockchip,rk3066-spi";
980aaa552d8SNicolas Frattaroli		reg = <0x0 0xfe610000 0x0 0x1000>;
981aaa552d8SNicolas Frattaroli		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
982aaa552d8SNicolas Frattaroli		clocks = <&cru CLK_SPI0>, <&cru PCLK_SPI0>;
983aaa552d8SNicolas Frattaroli		clock-names = "spiclk", "apb_pclk";
984aaa552d8SNicolas Frattaroli		dmas = <&dmac0 20>, <&dmac0 21>;
985aaa552d8SNicolas Frattaroli		dma-names = "tx", "rx";
986aaa552d8SNicolas Frattaroli		pinctrl-names = "default";
987aaa552d8SNicolas Frattaroli		pinctrl-0 = <&spi0m0_cs0 &spi0m0_cs1 &spi0m0_pins>;
988aaa552d8SNicolas Frattaroli		#address-cells = <1>;
989aaa552d8SNicolas Frattaroli		#size-cells = <0>;
990aaa552d8SNicolas Frattaroli		status = "disabled";
991aaa552d8SNicolas Frattaroli	};
992aaa552d8SNicolas Frattaroli
993aaa552d8SNicolas Frattaroli	spi1: spi@fe620000 {
994aaa552d8SNicolas Frattaroli		compatible = "rockchip,rk3568-spi", "rockchip,rk3066-spi";
995aaa552d8SNicolas Frattaroli		reg = <0x0 0xfe620000 0x0 0x1000>;
996aaa552d8SNicolas Frattaroli		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
997aaa552d8SNicolas Frattaroli		clocks = <&cru CLK_SPI1>, <&cru PCLK_SPI1>;
998aaa552d8SNicolas Frattaroli		clock-names = "spiclk", "apb_pclk";
999aaa552d8SNicolas Frattaroli		dmas = <&dmac0 22>, <&dmac0 23>;
1000aaa552d8SNicolas Frattaroli		dma-names = "tx", "rx";
1001aaa552d8SNicolas Frattaroli		pinctrl-names = "default";
1002aaa552d8SNicolas Frattaroli		pinctrl-0 = <&spi1m0_cs0 &spi1m0_cs1 &spi1m0_pins>;
1003aaa552d8SNicolas Frattaroli		#address-cells = <1>;
1004aaa552d8SNicolas Frattaroli		#size-cells = <0>;
1005aaa552d8SNicolas Frattaroli		status = "disabled";
1006aaa552d8SNicolas Frattaroli	};
1007aaa552d8SNicolas Frattaroli
1008aaa552d8SNicolas Frattaroli	spi2: spi@fe630000 {
1009aaa552d8SNicolas Frattaroli		compatible = "rockchip,rk3568-spi", "rockchip,rk3066-spi";
1010aaa552d8SNicolas Frattaroli		reg = <0x0 0xfe630000 0x0 0x1000>;
1011aaa552d8SNicolas Frattaroli		interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
1012aaa552d8SNicolas Frattaroli		clocks = <&cru CLK_SPI2>, <&cru PCLK_SPI2>;
1013aaa552d8SNicolas Frattaroli		clock-names = "spiclk", "apb_pclk";
1014aaa552d8SNicolas Frattaroli		dmas = <&dmac0 24>, <&dmac0 25>;
1015aaa552d8SNicolas Frattaroli		dma-names = "tx", "rx";
1016aaa552d8SNicolas Frattaroli		pinctrl-names = "default";
1017aaa552d8SNicolas Frattaroli		pinctrl-0 = <&spi2m0_cs0 &spi2m0_cs1 &spi2m0_pins>;
1018aaa552d8SNicolas Frattaroli		#address-cells = <1>;
1019aaa552d8SNicolas Frattaroli		#size-cells = <0>;
1020aaa552d8SNicolas Frattaroli		status = "disabled";
1021aaa552d8SNicolas Frattaroli	};
1022aaa552d8SNicolas Frattaroli
1023aaa552d8SNicolas Frattaroli	spi3: spi@fe640000 {
1024aaa552d8SNicolas Frattaroli		compatible = "rockchip,rk3568-spi", "rockchip,rk3066-spi";
1025aaa552d8SNicolas Frattaroli		reg = <0x0 0xfe640000 0x0 0x1000>;
1026aaa552d8SNicolas Frattaroli		interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
1027aaa552d8SNicolas Frattaroli		clocks = <&cru CLK_SPI3>, <&cru PCLK_SPI3>;
1028aaa552d8SNicolas Frattaroli		clock-names = "spiclk", "apb_pclk";
1029aaa552d8SNicolas Frattaroli		dmas = <&dmac0 26>, <&dmac0 27>;
1030aaa552d8SNicolas Frattaroli		dma-names = "tx", "rx";
1031aaa552d8SNicolas Frattaroli		pinctrl-names = "default";
1032aaa552d8SNicolas Frattaroli		pinctrl-0 = <&spi3m0_cs0 &spi3m0_cs1 &spi3m0_pins>;
1033aaa552d8SNicolas Frattaroli		#address-cells = <1>;
1034aaa552d8SNicolas Frattaroli		#size-cells = <0>;
1035aaa552d8SNicolas Frattaroli		status = "disabled";
1036aaa552d8SNicolas Frattaroli	};
1037aaa552d8SNicolas Frattaroli
10384e50d217SPeter Geis	uart1: serial@fe650000 {
10394e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
10404e50d217SPeter Geis		reg = <0x0 0xfe650000 0x0 0x100>;
10414e50d217SPeter Geis		interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
10424e50d217SPeter Geis		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
10434e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
10444e50d217SPeter Geis		dmas = <&dmac0 2>, <&dmac0 3>;
10454e50d217SPeter Geis		pinctrl-0 = <&uart1m0_xfer>;
10464e50d217SPeter Geis		pinctrl-names = "default";
10474e50d217SPeter Geis		reg-io-width = <4>;
10484e50d217SPeter Geis		reg-shift = <2>;
10494e50d217SPeter Geis		status = "disabled";
10504e50d217SPeter Geis	};
10514e50d217SPeter Geis
10524e50d217SPeter Geis	uart2: serial@fe660000 {
10534e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
10544e50d217SPeter Geis		reg = <0x0 0xfe660000 0x0 0x100>;
10554e50d217SPeter Geis		interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
10564e50d217SPeter Geis		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
10574e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
10584e50d217SPeter Geis		dmas = <&dmac0 4>, <&dmac0 5>;
10594e50d217SPeter Geis		pinctrl-0 = <&uart2m0_xfer>;
10604e50d217SPeter Geis		pinctrl-names = "default";
10614e50d217SPeter Geis		reg-io-width = <4>;
10624e50d217SPeter Geis		reg-shift = <2>;
10634e50d217SPeter Geis		status = "disabled";
10644e50d217SPeter Geis	};
10654e50d217SPeter Geis
10664e50d217SPeter Geis	uart3: serial@fe670000 {
10674e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
10684e50d217SPeter Geis		reg = <0x0 0xfe670000 0x0 0x100>;
10694e50d217SPeter Geis		interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
10704e50d217SPeter Geis		clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
10714e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
10724e50d217SPeter Geis		dmas = <&dmac0 6>, <&dmac0 7>;
10734e50d217SPeter Geis		pinctrl-0 = <&uart3m0_xfer>;
10744e50d217SPeter Geis		pinctrl-names = "default";
10754e50d217SPeter Geis		reg-io-width = <4>;
10764e50d217SPeter Geis		reg-shift = <2>;
10774e50d217SPeter Geis		status = "disabled";
10784e50d217SPeter Geis	};
10794e50d217SPeter Geis
10804e50d217SPeter Geis	uart4: serial@fe680000 {
10814e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
10824e50d217SPeter Geis		reg = <0x0 0xfe680000 0x0 0x100>;
10834e50d217SPeter Geis		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
10844e50d217SPeter Geis		clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
10854e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
10864e50d217SPeter Geis		dmas = <&dmac0 8>, <&dmac0 9>;
10874e50d217SPeter Geis		pinctrl-0 = <&uart4m0_xfer>;
10884e50d217SPeter Geis		pinctrl-names = "default";
10894e50d217SPeter Geis		reg-io-width = <4>;
10904e50d217SPeter Geis		reg-shift = <2>;
10914e50d217SPeter Geis		status = "disabled";
10924e50d217SPeter Geis	};
10934e50d217SPeter Geis
10944e50d217SPeter Geis	uart5: serial@fe690000 {
10954e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
10964e50d217SPeter Geis		reg = <0x0 0xfe690000 0x0 0x100>;
10974e50d217SPeter Geis		interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
10984e50d217SPeter Geis		clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>;
10994e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
11004e50d217SPeter Geis		dmas = <&dmac0 10>, <&dmac0 11>;
11014e50d217SPeter Geis		pinctrl-0 = <&uart5m0_xfer>;
11024e50d217SPeter Geis		pinctrl-names = "default";
11034e50d217SPeter Geis		reg-io-width = <4>;
11044e50d217SPeter Geis		reg-shift = <2>;
11054e50d217SPeter Geis		status = "disabled";
11064e50d217SPeter Geis	};
11074e50d217SPeter Geis
11084e50d217SPeter Geis	uart6: serial@fe6a0000 {
11094e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
11104e50d217SPeter Geis		reg = <0x0 0xfe6a0000 0x0 0x100>;
11114e50d217SPeter Geis		interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
11124e50d217SPeter Geis		clocks = <&cru SCLK_UART6>, <&cru PCLK_UART6>;
11134e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
11144e50d217SPeter Geis		dmas = <&dmac0 12>, <&dmac0 13>;
11154e50d217SPeter Geis		pinctrl-0 = <&uart6m0_xfer>;
11164e50d217SPeter Geis		pinctrl-names = "default";
11174e50d217SPeter Geis		reg-io-width = <4>;
11184e50d217SPeter Geis		reg-shift = <2>;
11194e50d217SPeter Geis		status = "disabled";
11204e50d217SPeter Geis	};
11214e50d217SPeter Geis
11224e50d217SPeter Geis	uart7: serial@fe6b0000 {
11234e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
11244e50d217SPeter Geis		reg = <0x0 0xfe6b0000 0x0 0x100>;
11254e50d217SPeter Geis		interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
11264e50d217SPeter Geis		clocks = <&cru SCLK_UART7>, <&cru PCLK_UART7>;
11274e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
11284e50d217SPeter Geis		dmas = <&dmac0 14>, <&dmac0 15>;
11294e50d217SPeter Geis		pinctrl-0 = <&uart7m0_xfer>;
11304e50d217SPeter Geis		pinctrl-names = "default";
11314e50d217SPeter Geis		reg-io-width = <4>;
11324e50d217SPeter Geis		reg-shift = <2>;
11334e50d217SPeter Geis		status = "disabled";
11344e50d217SPeter Geis	};
11354e50d217SPeter Geis
11364e50d217SPeter Geis	uart8: serial@fe6c0000 {
11374e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
11384e50d217SPeter Geis		reg = <0x0 0xfe6c0000 0x0 0x100>;
11394e50d217SPeter Geis		interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>;
11404e50d217SPeter Geis		clocks = <&cru SCLK_UART8>, <&cru PCLK_UART8>;
11414e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
11424e50d217SPeter Geis		dmas = <&dmac0 16>, <&dmac0 17>;
11434e50d217SPeter Geis		pinctrl-0 = <&uart8m0_xfer>;
11444e50d217SPeter Geis		pinctrl-names = "default";
11454e50d217SPeter Geis		reg-io-width = <4>;
11464e50d217SPeter Geis		reg-shift = <2>;
11474e50d217SPeter Geis		status = "disabled";
11484e50d217SPeter Geis	};
11494e50d217SPeter Geis
11504e50d217SPeter Geis	uart9: serial@fe6d0000 {
11514e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
11524e50d217SPeter Geis		reg = <0x0 0xfe6d0000 0x0 0x100>;
11534e50d217SPeter Geis		interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
11544e50d217SPeter Geis		clocks = <&cru SCLK_UART9>, <&cru PCLK_UART9>;
11554e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
11564e50d217SPeter Geis		dmas = <&dmac0 18>, <&dmac0 19>;
11574e50d217SPeter Geis		pinctrl-0 = <&uart9m0_xfer>;
11584e50d217SPeter Geis		pinctrl-names = "default";
11594e50d217SPeter Geis		reg-io-width = <4>;
11604e50d217SPeter Geis		reg-shift = <2>;
11614e50d217SPeter Geis		status = "disabled";
11624e50d217SPeter Geis	};
11634e50d217SPeter Geis
11641330875dSPeter Geis	thermal_zones: thermal-zones {
11651330875dSPeter Geis		cpu_thermal: cpu-thermal {
11661330875dSPeter Geis			polling-delay-passive = <100>;
11671330875dSPeter Geis			polling-delay = <1000>;
11681330875dSPeter Geis
11691330875dSPeter Geis			thermal-sensors = <&tsadc 0>;
11701330875dSPeter Geis
11711330875dSPeter Geis			trips {
11721330875dSPeter Geis				cpu_alert0: cpu_alert0 {
11731330875dSPeter Geis					temperature = <70000>;
11741330875dSPeter Geis					hysteresis = <2000>;
11751330875dSPeter Geis					type = "passive";
11761330875dSPeter Geis				};
11771330875dSPeter Geis				cpu_alert1: cpu_alert1 {
11781330875dSPeter Geis					temperature = <75000>;
11791330875dSPeter Geis					hysteresis = <2000>;
11801330875dSPeter Geis					type = "passive";
11811330875dSPeter Geis				};
11821330875dSPeter Geis				cpu_crit: cpu_crit {
11831330875dSPeter Geis					temperature = <95000>;
11841330875dSPeter Geis					hysteresis = <2000>;
11851330875dSPeter Geis					type = "critical";
11861330875dSPeter Geis				};
11871330875dSPeter Geis			};
11881330875dSPeter Geis
11891330875dSPeter Geis			cooling-maps {
11901330875dSPeter Geis				map0 {
11911330875dSPeter Geis					trip = <&cpu_alert0>;
11921330875dSPeter Geis					cooling-device =
11931330875dSPeter Geis						<&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
11941330875dSPeter Geis						<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
11951330875dSPeter Geis						<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
11961330875dSPeter Geis						<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
11971330875dSPeter Geis				};
11981330875dSPeter Geis			};
11991330875dSPeter Geis		};
12001330875dSPeter Geis
12011330875dSPeter Geis		gpu_thermal: gpu-thermal {
12021330875dSPeter Geis			polling-delay-passive = <20>; /* milliseconds */
12031330875dSPeter Geis			polling-delay = <1000>; /* milliseconds */
12041330875dSPeter Geis
12051330875dSPeter Geis			thermal-sensors = <&tsadc 1>;
1206c0a7259fSAlex Bee
1207c0a7259fSAlex Bee			trips {
1208c0a7259fSAlex Bee				gpu_threshold: gpu-threshold {
1209c0a7259fSAlex Bee					temperature = <70000>;
1210c0a7259fSAlex Bee					hysteresis = <2000>;
1211c0a7259fSAlex Bee					type = "passive";
1212c0a7259fSAlex Bee				};
1213c0a7259fSAlex Bee				gpu_target: gpu-target {
1214c0a7259fSAlex Bee					temperature = <75000>;
1215c0a7259fSAlex Bee					hysteresis = <2000>;
1216c0a7259fSAlex Bee					type = "passive";
1217c0a7259fSAlex Bee				};
1218c0a7259fSAlex Bee				gpu_crit: gpu-crit {
1219c0a7259fSAlex Bee					temperature = <95000>;
1220c0a7259fSAlex Bee					hysteresis = <2000>;
1221c0a7259fSAlex Bee					type = "critical";
1222c0a7259fSAlex Bee				};
1223c0a7259fSAlex Bee			};
1224c0a7259fSAlex Bee
1225c0a7259fSAlex Bee			cooling-maps {
1226c0a7259fSAlex Bee				map0 {
1227c0a7259fSAlex Bee					trip = <&gpu_target>;
1228c0a7259fSAlex Bee					cooling-device =
1229c0a7259fSAlex Bee						<&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
1230c0a7259fSAlex Bee				};
1231c0a7259fSAlex Bee			};
12321330875dSPeter Geis		};
12331330875dSPeter Geis	};
12341330875dSPeter Geis
12351330875dSPeter Geis	tsadc: tsadc@fe710000 {
12361330875dSPeter Geis		compatible = "rockchip,rk3568-tsadc";
12371330875dSPeter Geis		reg = <0x0 0xfe710000 0x0 0x100>;
12381330875dSPeter Geis		interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
12391330875dSPeter Geis		assigned-clocks = <&cru CLK_TSADC_TSEN>, <&cru CLK_TSADC>;
12401330875dSPeter Geis		assigned-clock-rates = <17000000>, <700000>;
12411330875dSPeter Geis		clocks = <&cru CLK_TSADC>, <&cru PCLK_TSADC>;
12421330875dSPeter Geis		clock-names = "tsadc", "apb_pclk";
12435c9e66c6SJohan Jonker		resets = <&cru SRST_P_TSADC>, <&cru SRST_TSADC>,
12441330875dSPeter Geis			 <&cru SRST_TSADCPHY>;
12451330875dSPeter Geis		rockchip,grf = <&grf>;
12461330875dSPeter Geis		rockchip,hw-tshut-temp = <95000>;
12471330875dSPeter Geis		pinctrl-names = "init", "default", "sleep";
12481330875dSPeter Geis		pinctrl-0 = <&tsadc_pin>;
12491330875dSPeter Geis		pinctrl-1 = <&tsadc_shutorg>;
12501330875dSPeter Geis		pinctrl-2 = <&tsadc_pin>;
12511330875dSPeter Geis		#thermal-sensor-cells = <1>;
12521330875dSPeter Geis		status = "disabled";
12531330875dSPeter Geis	};
12541330875dSPeter Geis
12554e50d217SPeter Geis	saradc: saradc@fe720000 {
12564e50d217SPeter Geis		compatible = "rockchip,rk3568-saradc", "rockchip,rk3399-saradc";
12574e50d217SPeter Geis		reg = <0x0 0xfe720000 0x0 0x100>;
12584e50d217SPeter Geis		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
12594e50d217SPeter Geis		clocks = <&cru CLK_SARADC>, <&cru PCLK_SARADC>;
12604e50d217SPeter Geis		clock-names = "saradc", "apb_pclk";
12614e50d217SPeter Geis		resets = <&cru SRST_P_SARADC>;
12624e50d217SPeter Geis		reset-names = "saradc-apb";
12634e50d217SPeter Geis		#io-channel-cells = <1>;
12644e50d217SPeter Geis		status = "disabled";
12654e50d217SPeter Geis	};
12664e50d217SPeter Geis
126798419a39SLiang Chen	pwm4: pwm@fe6e0000 {
126898419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
126998419a39SLiang Chen		reg = <0x0 0xfe6e0000 0x0 0x10>;
127098419a39SLiang Chen		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
127198419a39SLiang Chen		clock-names = "pwm", "pclk";
127298419a39SLiang Chen		pinctrl-0 = <&pwm4_pins>;
12732e4dbcf7SSascha Hauer		pinctrl-names = "default";
127498419a39SLiang Chen		#pwm-cells = <3>;
127598419a39SLiang Chen		status = "disabled";
127698419a39SLiang Chen	};
127798419a39SLiang Chen
127898419a39SLiang Chen	pwm5: pwm@fe6e0010 {
127998419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
128098419a39SLiang Chen		reg = <0x0 0xfe6e0010 0x0 0x10>;
128198419a39SLiang Chen		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
128298419a39SLiang Chen		clock-names = "pwm", "pclk";
128398419a39SLiang Chen		pinctrl-0 = <&pwm5_pins>;
12842e4dbcf7SSascha Hauer		pinctrl-names = "default";
128598419a39SLiang Chen		#pwm-cells = <3>;
128698419a39SLiang Chen		status = "disabled";
128798419a39SLiang Chen	};
128898419a39SLiang Chen
128998419a39SLiang Chen	pwm6: pwm@fe6e0020 {
129098419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
129198419a39SLiang Chen		reg = <0x0 0xfe6e0020 0x0 0x10>;
129298419a39SLiang Chen		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
129398419a39SLiang Chen		clock-names = "pwm", "pclk";
129498419a39SLiang Chen		pinctrl-0 = <&pwm6_pins>;
12952e4dbcf7SSascha Hauer		pinctrl-names = "default";
129698419a39SLiang Chen		#pwm-cells = <3>;
129798419a39SLiang Chen		status = "disabled";
129898419a39SLiang Chen	};
129998419a39SLiang Chen
130098419a39SLiang Chen	pwm7: pwm@fe6e0030 {
130198419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
130298419a39SLiang Chen		reg = <0x0 0xfe6e0030 0x0 0x10>;
130398419a39SLiang Chen		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
130498419a39SLiang Chen		clock-names = "pwm", "pclk";
130598419a39SLiang Chen		pinctrl-0 = <&pwm7_pins>;
13062e4dbcf7SSascha Hauer		pinctrl-names = "default";
130798419a39SLiang Chen		#pwm-cells = <3>;
130898419a39SLiang Chen		status = "disabled";
130998419a39SLiang Chen	};
131098419a39SLiang Chen
131198419a39SLiang Chen	pwm8: pwm@fe6f0000 {
131298419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
131398419a39SLiang Chen		reg = <0x0 0xfe6f0000 0x0 0x10>;
131498419a39SLiang Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
131598419a39SLiang Chen		clock-names = "pwm", "pclk";
131698419a39SLiang Chen		pinctrl-0 = <&pwm8m0_pins>;
13172e4dbcf7SSascha Hauer		pinctrl-names = "default";
131898419a39SLiang Chen		#pwm-cells = <3>;
131998419a39SLiang Chen		status = "disabled";
132098419a39SLiang Chen	};
132198419a39SLiang Chen
132298419a39SLiang Chen	pwm9: pwm@fe6f0010 {
132398419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
132498419a39SLiang Chen		reg = <0x0 0xfe6f0010 0x0 0x10>;
132598419a39SLiang Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
132698419a39SLiang Chen		clock-names = "pwm", "pclk";
132798419a39SLiang Chen		pinctrl-0 = <&pwm9m0_pins>;
13282e4dbcf7SSascha Hauer		pinctrl-names = "default";
132998419a39SLiang Chen		#pwm-cells = <3>;
133098419a39SLiang Chen		status = "disabled";
133198419a39SLiang Chen	};
133298419a39SLiang Chen
133398419a39SLiang Chen	pwm10: pwm@fe6f0020 {
133498419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
133598419a39SLiang Chen		reg = <0x0 0xfe6f0020 0x0 0x10>;
133698419a39SLiang Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
133798419a39SLiang Chen		clock-names = "pwm", "pclk";
133898419a39SLiang Chen		pinctrl-0 = <&pwm10m0_pins>;
13392e4dbcf7SSascha Hauer		pinctrl-names = "default";
134098419a39SLiang Chen		#pwm-cells = <3>;
134198419a39SLiang Chen		status = "disabled";
134298419a39SLiang Chen	};
134398419a39SLiang Chen
134498419a39SLiang Chen	pwm11: pwm@fe6f0030 {
134598419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
134698419a39SLiang Chen		reg = <0x0 0xfe6f0030 0x0 0x10>;
134798419a39SLiang Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
134898419a39SLiang Chen		clock-names = "pwm", "pclk";
134998419a39SLiang Chen		pinctrl-0 = <&pwm11m0_pins>;
13502e4dbcf7SSascha Hauer		pinctrl-names = "default";
135198419a39SLiang Chen		#pwm-cells = <3>;
135298419a39SLiang Chen		status = "disabled";
135398419a39SLiang Chen	};
135498419a39SLiang Chen
135598419a39SLiang Chen	pwm12: pwm@fe700000 {
135698419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
135798419a39SLiang Chen		reg = <0x0 0xfe700000 0x0 0x10>;
135898419a39SLiang Chen		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
135998419a39SLiang Chen		clock-names = "pwm", "pclk";
136098419a39SLiang Chen		pinctrl-0 = <&pwm12m0_pins>;
13612e4dbcf7SSascha Hauer		pinctrl-names = "default";
136298419a39SLiang Chen		#pwm-cells = <3>;
136398419a39SLiang Chen		status = "disabled";
136498419a39SLiang Chen	};
136598419a39SLiang Chen
136698419a39SLiang Chen	pwm13: pwm@fe700010 {
136798419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
136898419a39SLiang Chen		reg = <0x0 0xfe700010 0x0 0x10>;
136998419a39SLiang Chen		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
137098419a39SLiang Chen		clock-names = "pwm", "pclk";
137198419a39SLiang Chen		pinctrl-0 = <&pwm13m0_pins>;
13722e4dbcf7SSascha Hauer		pinctrl-names = "default";
137398419a39SLiang Chen		#pwm-cells = <3>;
137498419a39SLiang Chen		status = "disabled";
137598419a39SLiang Chen	};
137698419a39SLiang Chen
137798419a39SLiang Chen	pwm14: pwm@fe700020 {
137898419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
137998419a39SLiang Chen		reg = <0x0 0xfe700020 0x0 0x10>;
138098419a39SLiang Chen		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
138198419a39SLiang Chen		clock-names = "pwm", "pclk";
138298419a39SLiang Chen		pinctrl-0 = <&pwm14m0_pins>;
13832e4dbcf7SSascha Hauer		pinctrl-names = "default";
138498419a39SLiang Chen		#pwm-cells = <3>;
138598419a39SLiang Chen		status = "disabled";
138698419a39SLiang Chen	};
138798419a39SLiang Chen
138898419a39SLiang Chen	pwm15: pwm@fe700030 {
138998419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
139098419a39SLiang Chen		reg = <0x0 0xfe700030 0x0 0x10>;
139198419a39SLiang Chen		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
139298419a39SLiang Chen		clock-names = "pwm", "pclk";
139398419a39SLiang Chen		pinctrl-0 = <&pwm15m0_pins>;
13942e4dbcf7SSascha Hauer		pinctrl-names = "default";
139598419a39SLiang Chen		#pwm-cells = <3>;
139698419a39SLiang Chen		status = "disabled";
139798419a39SLiang Chen	};
139898419a39SLiang Chen
13993cc8cd2dSYifeng Zhao	combphy1: phy@fe830000 {
14003cc8cd2dSYifeng Zhao		compatible = "rockchip,rk3568-naneng-combphy";
14013cc8cd2dSYifeng Zhao		reg = <0x0 0xfe830000 0x0 0x100>;
14023cc8cd2dSYifeng Zhao		clocks = <&pmucru CLK_PCIEPHY1_REF>,
14033cc8cd2dSYifeng Zhao			 <&cru PCLK_PIPEPHY1>,
14043cc8cd2dSYifeng Zhao			 <&cru PCLK_PIPE>;
14053cc8cd2dSYifeng Zhao		clock-names = "ref", "apb", "pipe";
14063cc8cd2dSYifeng Zhao		assigned-clocks = <&pmucru CLK_PCIEPHY1_REF>;
14073cc8cd2dSYifeng Zhao		assigned-clock-rates = <100000000>;
14083cc8cd2dSYifeng Zhao		resets = <&cru SRST_PIPEPHY1>;
14093cc8cd2dSYifeng Zhao		rockchip,pipe-grf = <&pipegrf>;
14103cc8cd2dSYifeng Zhao		rockchip,pipe-phy-grf = <&pipe_phy_grf1>;
14113cc8cd2dSYifeng Zhao		#phy-cells = <1>;
14123cc8cd2dSYifeng Zhao		status = "disabled";
14133cc8cd2dSYifeng Zhao	};
14143cc8cd2dSYifeng Zhao
14153cc8cd2dSYifeng Zhao	combphy2: phy@fe840000 {
14163cc8cd2dSYifeng Zhao		compatible = "rockchip,rk3568-naneng-combphy";
14173cc8cd2dSYifeng Zhao		reg = <0x0 0xfe840000 0x0 0x100>;
14183cc8cd2dSYifeng Zhao		clocks = <&pmucru CLK_PCIEPHY2_REF>,
14193cc8cd2dSYifeng Zhao			 <&cru PCLK_PIPEPHY2>,
14203cc8cd2dSYifeng Zhao			 <&cru PCLK_PIPE>;
14213cc8cd2dSYifeng Zhao		clock-names = "ref", "apb", "pipe";
14223cc8cd2dSYifeng Zhao		assigned-clocks = <&pmucru CLK_PCIEPHY2_REF>;
14233cc8cd2dSYifeng Zhao		assigned-clock-rates = <100000000>;
14243cc8cd2dSYifeng Zhao		resets = <&cru SRST_PIPEPHY2>;
14253cc8cd2dSYifeng Zhao		rockchip,pipe-grf = <&pipegrf>;
14263cc8cd2dSYifeng Zhao		rockchip,pipe-phy-grf = <&pipe_phy_grf2>;
14273cc8cd2dSYifeng Zhao		#phy-cells = <1>;
14283cc8cd2dSYifeng Zhao		status = "disabled";
14293cc8cd2dSYifeng Zhao	};
14303cc8cd2dSYifeng Zhao
143178f71860SMichael Riesch	usb2phy0: usb2phy@fe8a0000 {
143291c4c3e0SPeter Geis		compatible = "rockchip,rk3568-usb2phy";
143391c4c3e0SPeter Geis		reg = <0x0 0xfe8a0000 0x0 0x10000>;
143491c4c3e0SPeter Geis		clocks = <&pmucru CLK_USBPHY0_REF>;
143591c4c3e0SPeter Geis		clock-names = "phyclk";
143691c4c3e0SPeter Geis		clock-output-names = "clk_usbphy0_480m";
143791c4c3e0SPeter Geis		interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
143891c4c3e0SPeter Geis		rockchip,usbgrf = <&usb2phy0_grf>;
143991c4c3e0SPeter Geis		#clock-cells = <0>;
144091c4c3e0SPeter Geis		status = "disabled";
144191c4c3e0SPeter Geis
144278f71860SMichael Riesch		usb2phy0_host: host-port {
144391c4c3e0SPeter Geis			#phy-cells = <0>;
144491c4c3e0SPeter Geis			status = "disabled";
144591c4c3e0SPeter Geis		};
144691c4c3e0SPeter Geis
144778f71860SMichael Riesch		usb2phy0_otg: otg-port {
144891c4c3e0SPeter Geis			#phy-cells = <0>;
144991c4c3e0SPeter Geis			status = "disabled";
145091c4c3e0SPeter Geis		};
145191c4c3e0SPeter Geis	};
145291c4c3e0SPeter Geis
145378f71860SMichael Riesch	usb2phy1: usb2phy@fe8b0000 {
145491c4c3e0SPeter Geis		compatible = "rockchip,rk3568-usb2phy";
145591c4c3e0SPeter Geis		reg = <0x0 0xfe8b0000 0x0 0x10000>;
145691c4c3e0SPeter Geis		clocks = <&pmucru CLK_USBPHY1_REF>;
145791c4c3e0SPeter Geis		clock-names = "phyclk";
145891c4c3e0SPeter Geis		clock-output-names = "clk_usbphy1_480m";
145991c4c3e0SPeter Geis		interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
146091c4c3e0SPeter Geis		rockchip,usbgrf = <&usb2phy1_grf>;
146191c4c3e0SPeter Geis		#clock-cells = <0>;
146291c4c3e0SPeter Geis		status = "disabled";
146391c4c3e0SPeter Geis
146478f71860SMichael Riesch		usb2phy1_host: host-port {
146591c4c3e0SPeter Geis			#phy-cells = <0>;
146691c4c3e0SPeter Geis			status = "disabled";
146791c4c3e0SPeter Geis		};
146891c4c3e0SPeter Geis
146978f71860SMichael Riesch		usb2phy1_otg: otg-port {
147091c4c3e0SPeter Geis			#phy-cells = <0>;
147191c4c3e0SPeter Geis			status = "disabled";
147291c4c3e0SPeter Geis		};
147391c4c3e0SPeter Geis	};
147491c4c3e0SPeter Geis
14754e50d217SPeter Geis	pinctrl: pinctrl {
14764e50d217SPeter Geis		compatible = "rockchip,rk3568-pinctrl";
14774e50d217SPeter Geis		rockchip,grf = <&grf>;
14784e50d217SPeter Geis		rockchip,pmu = <&pmugrf>;
14794e50d217SPeter Geis		#address-cells = <2>;
14804e50d217SPeter Geis		#size-cells = <2>;
14814e50d217SPeter Geis		ranges;
14824e50d217SPeter Geis
14834e50d217SPeter Geis		gpio0: gpio@fdd60000 {
14844e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
14854e50d217SPeter Geis			reg = <0x0 0xfdd60000 0x0 0x100>;
14864e50d217SPeter Geis			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
14873d9170c3SPeter Geis			clocks = <&pmucru PCLK_GPIO0>, <&pmucru DBCLK_GPIO0>;
14884e50d217SPeter Geis			gpio-controller;
14894e50d217SPeter Geis			#gpio-cells = <2>;
14904e50d217SPeter Geis			interrupt-controller;
14914e50d217SPeter Geis			#interrupt-cells = <2>;
14924e50d217SPeter Geis		};
14934e50d217SPeter Geis
14944e50d217SPeter Geis		gpio1: gpio@fe740000 {
14954e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
14964e50d217SPeter Geis			reg = <0x0 0xfe740000 0x0 0x100>;
14974e50d217SPeter Geis			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
14983d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO1>, <&cru DBCLK_GPIO1>;
14994e50d217SPeter Geis			gpio-controller;
15004e50d217SPeter Geis			#gpio-cells = <2>;
15014e50d217SPeter Geis			interrupt-controller;
15024e50d217SPeter Geis			#interrupt-cells = <2>;
15034e50d217SPeter Geis		};
15044e50d217SPeter Geis
15054e50d217SPeter Geis		gpio2: gpio@fe750000 {
15064e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
15074e50d217SPeter Geis			reg = <0x0 0xfe750000 0x0 0x100>;
15084e50d217SPeter Geis			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
15093d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO2>, <&cru DBCLK_GPIO2>;
15104e50d217SPeter Geis			gpio-controller;
15114e50d217SPeter Geis			#gpio-cells = <2>;
15124e50d217SPeter Geis			interrupt-controller;
15134e50d217SPeter Geis			#interrupt-cells = <2>;
15144e50d217SPeter Geis		};
15154e50d217SPeter Geis
15164e50d217SPeter Geis		gpio3: gpio@fe760000 {
15174e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
15184e50d217SPeter Geis			reg = <0x0 0xfe760000 0x0 0x100>;
15194e50d217SPeter Geis			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
15203d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO3>, <&cru DBCLK_GPIO3>;
15214e50d217SPeter Geis			gpio-controller;
15224e50d217SPeter Geis			#gpio-cells = <2>;
15234e50d217SPeter Geis			interrupt-controller;
15244e50d217SPeter Geis			#interrupt-cells = <2>;
15254e50d217SPeter Geis		};
15264e50d217SPeter Geis
15274e50d217SPeter Geis		gpio4: gpio@fe770000 {
15284e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
15294e50d217SPeter Geis			reg = <0x0 0xfe770000 0x0 0x100>;
15304e50d217SPeter Geis			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
15313d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO4>, <&cru DBCLK_GPIO4>;
15324e50d217SPeter Geis			gpio-controller;
15334e50d217SPeter Geis			#gpio-cells = <2>;
15344e50d217SPeter Geis			interrupt-controller;
15354e50d217SPeter Geis			#interrupt-cells = <2>;
15364e50d217SPeter Geis		};
15374e50d217SPeter Geis	};
15384e50d217SPeter Geis};
15394e50d217SPeter Geis
15404e50d217SPeter Geis#include "rk3568-pinctrl.dtsi"
1541