14e50d217SPeter Geis// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
24e50d217SPeter Geis/*
34e50d217SPeter Geis * Copyright (c) 2021 Rockchip Electronics Co., Ltd.
44e50d217SPeter Geis */
54e50d217SPeter Geis
64e50d217SPeter Geis#include <dt-bindings/clock/rk3568-cru.h>
74e50d217SPeter Geis#include <dt-bindings/interrupt-controller/arm-gic.h>
84e50d217SPeter Geis#include <dt-bindings/interrupt-controller/irq.h>
94e50d217SPeter Geis#include <dt-bindings/phy/phy.h>
104e50d217SPeter Geis#include <dt-bindings/pinctrl/rockchip.h>
114e50d217SPeter Geis#include <dt-bindings/power/rk3568-power.h>
124e50d217SPeter Geis#include <dt-bindings/soc/rockchip,boot-mode.h>
134e50d217SPeter Geis#include <dt-bindings/thermal/thermal.h>
144e50d217SPeter Geis
154e50d217SPeter Geis/ {
164e50d217SPeter Geis	interrupt-parent = <&gic>;
174e50d217SPeter Geis	#address-cells = <2>;
184e50d217SPeter Geis	#size-cells = <2>;
194e50d217SPeter Geis
204e50d217SPeter Geis	aliases {
214e50d217SPeter Geis		gpio0 = &gpio0;
224e50d217SPeter Geis		gpio1 = &gpio1;
234e50d217SPeter Geis		gpio2 = &gpio2;
244e50d217SPeter Geis		gpio3 = &gpio3;
254e50d217SPeter Geis		gpio4 = &gpio4;
264e50d217SPeter Geis		i2c0 = &i2c0;
274e50d217SPeter Geis		i2c1 = &i2c1;
284e50d217SPeter Geis		i2c2 = &i2c2;
294e50d217SPeter Geis		i2c3 = &i2c3;
304e50d217SPeter Geis		i2c4 = &i2c4;
314e50d217SPeter Geis		i2c5 = &i2c5;
324e50d217SPeter Geis		serial0 = &uart0;
334e50d217SPeter Geis		serial1 = &uart1;
344e50d217SPeter Geis		serial2 = &uart2;
354e50d217SPeter Geis		serial3 = &uart3;
364e50d217SPeter Geis		serial4 = &uart4;
374e50d217SPeter Geis		serial5 = &uart5;
384e50d217SPeter Geis		serial6 = &uart6;
394e50d217SPeter Geis		serial7 = &uart7;
404e50d217SPeter Geis		serial8 = &uart8;
414e50d217SPeter Geis		serial9 = &uart9;
42aaa552d8SNicolas Frattaroli		spi0 = &spi0;
43aaa552d8SNicolas Frattaroli		spi1 = &spi1;
44aaa552d8SNicolas Frattaroli		spi2 = &spi2;
45aaa552d8SNicolas Frattaroli		spi3 = &spi3;
464e50d217SPeter Geis	};
474e50d217SPeter Geis
484e50d217SPeter Geis	cpus {
494e50d217SPeter Geis		#address-cells = <2>;
504e50d217SPeter Geis		#size-cells = <0>;
514e50d217SPeter Geis
524e50d217SPeter Geis		cpu0: cpu@0 {
534e50d217SPeter Geis			device_type = "cpu";
544e50d217SPeter Geis			compatible = "arm,cortex-a55";
554e50d217SPeter Geis			reg = <0x0 0x0>;
564e50d217SPeter Geis			clocks = <&scmi_clk 0>;
571330875dSPeter Geis			#cooling-cells = <2>;
584e50d217SPeter Geis			enable-method = "psci";
594e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
604e50d217SPeter Geis		};
614e50d217SPeter Geis
624e50d217SPeter Geis		cpu1: cpu@100 {
634e50d217SPeter Geis			device_type = "cpu";
644e50d217SPeter Geis			compatible = "arm,cortex-a55";
654e50d217SPeter Geis			reg = <0x0 0x100>;
661330875dSPeter Geis			#cooling-cells = <2>;
674e50d217SPeter Geis			enable-method = "psci";
684e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
694e50d217SPeter Geis		};
704e50d217SPeter Geis
714e50d217SPeter Geis		cpu2: cpu@200 {
724e50d217SPeter Geis			device_type = "cpu";
734e50d217SPeter Geis			compatible = "arm,cortex-a55";
744e50d217SPeter Geis			reg = <0x0 0x200>;
751330875dSPeter Geis			#cooling-cells = <2>;
764e50d217SPeter Geis			enable-method = "psci";
774e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
784e50d217SPeter Geis		};
794e50d217SPeter Geis
804e50d217SPeter Geis		cpu3: cpu@300 {
814e50d217SPeter Geis			device_type = "cpu";
824e50d217SPeter Geis			compatible = "arm,cortex-a55";
834e50d217SPeter Geis			reg = <0x0 0x300>;
841330875dSPeter Geis			#cooling-cells = <2>;
854e50d217SPeter Geis			enable-method = "psci";
864e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
874e50d217SPeter Geis		};
884e50d217SPeter Geis	};
894e50d217SPeter Geis
90a30f3d90SKrzysztof Kozlowski	cpu0_opp_table: opp-table-0 {
914e50d217SPeter Geis		compatible = "operating-points-v2";
924e50d217SPeter Geis		opp-shared;
934e50d217SPeter Geis
944e50d217SPeter Geis		opp-408000000 {
954e50d217SPeter Geis			opp-hz = /bits/ 64 <408000000>;
964e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
974e50d217SPeter Geis			clock-latency-ns = <40000>;
984e50d217SPeter Geis		};
994e50d217SPeter Geis
1004e50d217SPeter Geis		opp-600000000 {
1014e50d217SPeter Geis			opp-hz = /bits/ 64 <600000000>;
1024e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1034e50d217SPeter Geis		};
1044e50d217SPeter Geis
1054e50d217SPeter Geis		opp-816000000 {
1064e50d217SPeter Geis			opp-hz = /bits/ 64 <816000000>;
1074e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1084e50d217SPeter Geis			opp-suspend;
1094e50d217SPeter Geis		};
1104e50d217SPeter Geis
1114e50d217SPeter Geis		opp-1104000000 {
1124e50d217SPeter Geis			opp-hz = /bits/ 64 <1104000000>;
1134e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1144e50d217SPeter Geis		};
1154e50d217SPeter Geis
1164e50d217SPeter Geis		opp-1416000000 {
1174e50d217SPeter Geis			opp-hz = /bits/ 64 <1416000000>;
1184e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1194e50d217SPeter Geis		};
1204e50d217SPeter Geis
1214e50d217SPeter Geis		opp-1608000000 {
1224e50d217SPeter Geis			opp-hz = /bits/ 64 <1608000000>;
1234e50d217SPeter Geis			opp-microvolt = <975000 975000 1150000>;
1244e50d217SPeter Geis		};
1254e50d217SPeter Geis
1264e50d217SPeter Geis		opp-1800000000 {
1274e50d217SPeter Geis			opp-hz = /bits/ 64 <1800000000>;
1284e50d217SPeter Geis			opp-microvolt = <1050000 1050000 1150000>;
1294e50d217SPeter Geis		};
1304e50d217SPeter Geis	};
1314e50d217SPeter Geis
1324e50d217SPeter Geis	firmware {
1334e50d217SPeter Geis		scmi: scmi {
1344e50d217SPeter Geis			compatible = "arm,scmi-smc";
1354e50d217SPeter Geis			arm,smc-id = <0x82000010>;
1364e50d217SPeter Geis			shmem = <&scmi_shmem>;
1374e50d217SPeter Geis			#address-cells = <1>;
1384e50d217SPeter Geis			#size-cells = <0>;
1394e50d217SPeter Geis
1404e50d217SPeter Geis			scmi_clk: protocol@14 {
1414e50d217SPeter Geis				reg = <0x14>;
1424e50d217SPeter Geis				#clock-cells = <1>;
1434e50d217SPeter Geis			};
1444e50d217SPeter Geis		};
1454e50d217SPeter Geis	};
1464e50d217SPeter Geis
14781002866SEzequiel Garcia	gpu_opp_table: opp-table-1 {
14881002866SEzequiel Garcia		compatible = "operating-points-v2";
14981002866SEzequiel Garcia
15081002866SEzequiel Garcia		opp-200000000 {
15181002866SEzequiel Garcia			opp-hz = /bits/ 64 <200000000>;
15281002866SEzequiel Garcia			opp-microvolt = <825000>;
15381002866SEzequiel Garcia		};
15481002866SEzequiel Garcia
15581002866SEzequiel Garcia		opp-300000000 {
15681002866SEzequiel Garcia			opp-hz = /bits/ 64 <300000000>;
15781002866SEzequiel Garcia			opp-microvolt = <825000>;
15881002866SEzequiel Garcia		};
15981002866SEzequiel Garcia
16081002866SEzequiel Garcia		opp-400000000 {
16181002866SEzequiel Garcia			opp-hz = /bits/ 64 <400000000>;
16281002866SEzequiel Garcia			opp-microvolt = <825000>;
16381002866SEzequiel Garcia		};
16481002866SEzequiel Garcia
16581002866SEzequiel Garcia		opp-600000000 {
16681002866SEzequiel Garcia			opp-hz = /bits/ 64 <600000000>;
16781002866SEzequiel Garcia			opp-microvolt = <825000>;
16881002866SEzequiel Garcia		};
16981002866SEzequiel Garcia
17081002866SEzequiel Garcia		opp-700000000 {
17181002866SEzequiel Garcia			opp-hz = /bits/ 64 <700000000>;
17281002866SEzequiel Garcia			opp-microvolt = <900000>;
17381002866SEzequiel Garcia		};
17481002866SEzequiel Garcia
17581002866SEzequiel Garcia		opp-800000000 {
17681002866SEzequiel Garcia			opp-hz = /bits/ 64 <800000000>;
17781002866SEzequiel Garcia			opp-microvolt = <1000000>;
17881002866SEzequiel Garcia		};
17981002866SEzequiel Garcia	};
18081002866SEzequiel Garcia
1814e50d217SPeter Geis	pmu {
1824e50d217SPeter Geis		compatible = "arm,cortex-a55-pmu";
1834e50d217SPeter Geis		interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH>,
1844e50d217SPeter Geis			     <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
1854e50d217SPeter Geis			     <GIC_SPI 230 IRQ_TYPE_LEVEL_HIGH>,
1864e50d217SPeter Geis			     <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>;
1874e50d217SPeter Geis		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
1884e50d217SPeter Geis	};
1894e50d217SPeter Geis
1904e50d217SPeter Geis	psci {
1914e50d217SPeter Geis		compatible = "arm,psci-1.0";
1924e50d217SPeter Geis		method = "smc";
1934e50d217SPeter Geis	};
1944e50d217SPeter Geis
1954e50d217SPeter Geis	timer {
1964e50d217SPeter Geis		compatible = "arm,armv8-timer";
1974e50d217SPeter Geis		interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH>,
1984e50d217SPeter Geis			     <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH>,
1994e50d217SPeter Geis			     <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH>,
2004e50d217SPeter Geis			     <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH>;
2014e50d217SPeter Geis		arm,no-tick-in-suspend;
2024e50d217SPeter Geis	};
2034e50d217SPeter Geis
2044e50d217SPeter Geis	xin24m: xin24m {
2054e50d217SPeter Geis		compatible = "fixed-clock";
2064e50d217SPeter Geis		clock-frequency = <24000000>;
2074e50d217SPeter Geis		clock-output-names = "xin24m";
2084e50d217SPeter Geis		#clock-cells = <0>;
2094e50d217SPeter Geis	};
2104e50d217SPeter Geis
2114e50d217SPeter Geis	xin32k: xin32k {
2124e50d217SPeter Geis		compatible = "fixed-clock";
2134e50d217SPeter Geis		clock-frequency = <32768>;
2144e50d217SPeter Geis		clock-output-names = "xin32k";
2154e50d217SPeter Geis		pinctrl-0 = <&clk32k_out0>;
2164e50d217SPeter Geis		pinctrl-names = "default";
2174e50d217SPeter Geis		#clock-cells = <0>;
2184e50d217SPeter Geis	};
2194e50d217SPeter Geis
2204e50d217SPeter Geis	sram@10f000 {
2214e50d217SPeter Geis		compatible = "mmio-sram";
2224e50d217SPeter Geis		reg = <0x0 0x0010f000 0x0 0x100>;
2234e50d217SPeter Geis		#address-cells = <1>;
2244e50d217SPeter Geis		#size-cells = <1>;
2254e50d217SPeter Geis		ranges = <0 0x0 0x0010f000 0x100>;
2264e50d217SPeter Geis
2274e50d217SPeter Geis		scmi_shmem: sram@0 {
2284e50d217SPeter Geis			compatible = "arm,scmi-shmem";
2294e50d217SPeter Geis			reg = <0x0 0x100>;
2304e50d217SPeter Geis		};
2314e50d217SPeter Geis	};
2324e50d217SPeter Geis
2334e50d217SPeter Geis	gic: interrupt-controller@fd400000 {
2344e50d217SPeter Geis		compatible = "arm,gic-v3";
2354e50d217SPeter Geis		reg = <0x0 0xfd400000 0 0x10000>, /* GICD */
2364e50d217SPeter Geis		      <0x0 0xfd460000 0 0x80000>; /* GICR */
2374e50d217SPeter Geis		interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
2384e50d217SPeter Geis		interrupt-controller;
2394e50d217SPeter Geis		#interrupt-cells = <3>;
240b6c1a590SPeter Geis		mbi-alias = <0x0 0xfd410000>;
2414e50d217SPeter Geis		mbi-ranges = <296 24>;
2424e50d217SPeter Geis		msi-controller;
2434e50d217SPeter Geis	};
2444e50d217SPeter Geis
24591c4c3e0SPeter Geis	usb_host0_ehci: usb@fd800000 {
24691c4c3e0SPeter Geis		compatible = "generic-ehci";
24791c4c3e0SPeter Geis		reg = <0x0 0xfd800000 0x0 0x40000>;
24891c4c3e0SPeter Geis		interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
24991c4c3e0SPeter Geis		clocks = <&cru HCLK_USB2HOST0>, <&cru HCLK_USB2HOST0_ARB>,
25091c4c3e0SPeter Geis			 <&cru PCLK_USB>;
25178f71860SMichael Riesch		phys = <&usb2phy1_otg>;
25291c4c3e0SPeter Geis		phy-names = "usb";
25391c4c3e0SPeter Geis		status = "disabled";
25491c4c3e0SPeter Geis	};
25591c4c3e0SPeter Geis
25691c4c3e0SPeter Geis	usb_host0_ohci: usb@fd840000 {
25791c4c3e0SPeter Geis		compatible = "generic-ohci";
25891c4c3e0SPeter Geis		reg = <0x0 0xfd840000 0x0 0x40000>;
25991c4c3e0SPeter Geis		interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
26091c4c3e0SPeter Geis		clocks = <&cru HCLK_USB2HOST0>, <&cru HCLK_USB2HOST0_ARB>,
26191c4c3e0SPeter Geis			 <&cru PCLK_USB>;
26278f71860SMichael Riesch		phys = <&usb2phy1_otg>;
26391c4c3e0SPeter Geis		phy-names = "usb";
26491c4c3e0SPeter Geis		status = "disabled";
26591c4c3e0SPeter Geis	};
26691c4c3e0SPeter Geis
26791c4c3e0SPeter Geis	usb_host1_ehci: usb@fd880000 {
26891c4c3e0SPeter Geis		compatible = "generic-ehci";
26991c4c3e0SPeter Geis		reg = <0x0 0xfd880000 0x0 0x40000>;
27091c4c3e0SPeter Geis		interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
27191c4c3e0SPeter Geis		clocks = <&cru HCLK_USB2HOST1>, <&cru HCLK_USB2HOST1_ARB>,
27291c4c3e0SPeter Geis			 <&cru PCLK_USB>;
27378f71860SMichael Riesch		phys = <&usb2phy1_host>;
27491c4c3e0SPeter Geis		phy-names = "usb";
27591c4c3e0SPeter Geis		status = "disabled";
27691c4c3e0SPeter Geis	};
27791c4c3e0SPeter Geis
27891c4c3e0SPeter Geis	usb_host1_ohci: usb@fd8c0000 {
27991c4c3e0SPeter Geis		compatible = "generic-ohci";
28091c4c3e0SPeter Geis		reg = <0x0 0xfd8c0000 0x0 0x40000>;
28191c4c3e0SPeter Geis		interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
28291c4c3e0SPeter Geis		clocks = <&cru HCLK_USB2HOST1>, <&cru HCLK_USB2HOST1_ARB>,
28391c4c3e0SPeter Geis			 <&cru PCLK_USB>;
28478f71860SMichael Riesch		phys = <&usb2phy1_host>;
28591c4c3e0SPeter Geis		phy-names = "usb";
28691c4c3e0SPeter Geis		status = "disabled";
28791c4c3e0SPeter Geis	};
28891c4c3e0SPeter Geis
2894e50d217SPeter Geis	pmugrf: syscon@fdc20000 {
2904e50d217SPeter Geis		compatible = "rockchip,rk3568-pmugrf", "syscon", "simple-mfd";
2914e50d217SPeter Geis		reg = <0x0 0xfdc20000 0x0 0x10000>;
2922dbcb251SMichael Riesch
2932dbcb251SMichael Riesch		pmu_io_domains: io-domains {
2942dbcb251SMichael Riesch			compatible = "rockchip,rk3568-pmu-io-voltage-domain";
2952dbcb251SMichael Riesch			status = "disabled";
2962dbcb251SMichael Riesch		};
2974e50d217SPeter Geis	};
2984e50d217SPeter Geis
2994e50d217SPeter Geis	grf: syscon@fdc60000 {
3004e50d217SPeter Geis		compatible = "rockchip,rk3568-grf", "syscon", "simple-mfd";
3014e50d217SPeter Geis		reg = <0x0 0xfdc60000 0x0 0x10000>;
3024e50d217SPeter Geis	};
3034e50d217SPeter Geis
30491c4c3e0SPeter Geis	usb2phy0_grf: syscon@fdca0000 {
30591c4c3e0SPeter Geis		compatible = "rockchip,rk3568-usb2phy-grf", "syscon";
30691c4c3e0SPeter Geis		reg = <0x0 0xfdca0000 0x0 0x8000>;
30791c4c3e0SPeter Geis	};
30891c4c3e0SPeter Geis
30991c4c3e0SPeter Geis	usb2phy1_grf: syscon@fdca8000 {
31091c4c3e0SPeter Geis		compatible = "rockchip,rk3568-usb2phy-grf", "syscon";
31191c4c3e0SPeter Geis		reg = <0x0 0xfdca8000 0x0 0x8000>;
31291c4c3e0SPeter Geis	};
31391c4c3e0SPeter Geis
3144e50d217SPeter Geis	pmucru: clock-controller@fdd00000 {
3154e50d217SPeter Geis		compatible = "rockchip,rk3568-pmucru";
3164e50d217SPeter Geis		reg = <0x0 0xfdd00000 0x0 0x1000>;
3174e50d217SPeter Geis		#clock-cells = <1>;
3184e50d217SPeter Geis		#reset-cells = <1>;
3194e50d217SPeter Geis	};
3204e50d217SPeter Geis
3214e50d217SPeter Geis	cru: clock-controller@fdd20000 {
3224e50d217SPeter Geis		compatible = "rockchip,rk3568-cru";
3234e50d217SPeter Geis		reg = <0x0 0xfdd20000 0x0 0x1000>;
3244e50d217SPeter Geis		#clock-cells = <1>;
3254e50d217SPeter Geis		#reset-cells = <1>;
326f7c5b9c2SPeter Geis		assigned-clocks = <&cru PLL_GPLL>, <&pmucru PLL_PPLL>;
327f7c5b9c2SPeter Geis		assigned-clock-rates = <1200000000>, <200000000>;
32895ad4dbeSMichael Riesch		rockchip,grf = <&grf>;
3294e50d217SPeter Geis	};
3304e50d217SPeter Geis
3314e50d217SPeter Geis	i2c0: i2c@fdd40000 {
3324e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
3334e50d217SPeter Geis		reg = <0x0 0xfdd40000 0x0 0x1000>;
3344e50d217SPeter Geis		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
3354e50d217SPeter Geis		clocks = <&pmucru CLK_I2C0>, <&pmucru PCLK_I2C0>;
3364e50d217SPeter Geis		clock-names = "i2c", "pclk";
3374e50d217SPeter Geis		pinctrl-0 = <&i2c0_xfer>;
3384e50d217SPeter Geis		pinctrl-names = "default";
3394e50d217SPeter Geis		#address-cells = <1>;
3404e50d217SPeter Geis		#size-cells = <0>;
3414e50d217SPeter Geis		status = "disabled";
3424e50d217SPeter Geis	};
3434e50d217SPeter Geis
3444e50d217SPeter Geis	uart0: serial@fdd50000 {
3454e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
3464e50d217SPeter Geis		reg = <0x0 0xfdd50000 0x0 0x100>;
3474e50d217SPeter Geis		interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
3484e50d217SPeter Geis		clocks = <&pmucru SCLK_UART0>, <&pmucru PCLK_UART0>;
3494e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
3504e50d217SPeter Geis		dmas = <&dmac0 0>, <&dmac0 1>;
3514e50d217SPeter Geis		pinctrl-0 = <&uart0_xfer>;
3524e50d217SPeter Geis		pinctrl-names = "default";
3534e50d217SPeter Geis		reg-io-width = <4>;
3544e50d217SPeter Geis		reg-shift = <2>;
3554e50d217SPeter Geis		status = "disabled";
3564e50d217SPeter Geis	};
3574e50d217SPeter Geis
35898419a39SLiang Chen	pwm0: pwm@fdd70000 {
35998419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
36098419a39SLiang Chen		reg = <0x0 0xfdd70000 0x0 0x10>;
36198419a39SLiang Chen		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
36298419a39SLiang Chen		clock-names = "pwm", "pclk";
36398419a39SLiang Chen		pinctrl-0 = <&pwm0m0_pins>;
3642e4dbcf7SSascha Hauer		pinctrl-names = "default";
36598419a39SLiang Chen		#pwm-cells = <3>;
36698419a39SLiang Chen		status = "disabled";
36798419a39SLiang Chen	};
36898419a39SLiang Chen
36998419a39SLiang Chen	pwm1: pwm@fdd70010 {
37098419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
37198419a39SLiang Chen		reg = <0x0 0xfdd70010 0x0 0x10>;
37298419a39SLiang Chen		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
37398419a39SLiang Chen		clock-names = "pwm", "pclk";
37498419a39SLiang Chen		pinctrl-0 = <&pwm1m0_pins>;
3752e4dbcf7SSascha Hauer		pinctrl-names = "default";
37698419a39SLiang Chen		#pwm-cells = <3>;
37798419a39SLiang Chen		status = "disabled";
37898419a39SLiang Chen	};
37998419a39SLiang Chen
38098419a39SLiang Chen	pwm2: pwm@fdd70020 {
38198419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
38298419a39SLiang Chen		reg = <0x0 0xfdd70020 0x0 0x10>;
38398419a39SLiang Chen		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
38498419a39SLiang Chen		clock-names = "pwm", "pclk";
38598419a39SLiang Chen		pinctrl-0 = <&pwm2m0_pins>;
3862e4dbcf7SSascha Hauer		pinctrl-names = "default";
38798419a39SLiang Chen		#pwm-cells = <3>;
38898419a39SLiang Chen		status = "disabled";
38998419a39SLiang Chen	};
39098419a39SLiang Chen
39198419a39SLiang Chen	pwm3: pwm@fdd70030 {
39298419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
39398419a39SLiang Chen		reg = <0x0 0xfdd70030 0x0 0x10>;
39498419a39SLiang Chen		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
39598419a39SLiang Chen		clock-names = "pwm", "pclk";
39698419a39SLiang Chen		pinctrl-0 = <&pwm3_pins>;
3972e4dbcf7SSascha Hauer		pinctrl-names = "default";
39898419a39SLiang Chen		#pwm-cells = <3>;
39998419a39SLiang Chen		status = "disabled";
40098419a39SLiang Chen	};
40198419a39SLiang Chen
4024e50d217SPeter Geis	pmu: power-management@fdd90000 {
4034e50d217SPeter Geis		compatible = "rockchip,rk3568-pmu", "syscon", "simple-mfd";
4044e50d217SPeter Geis		reg = <0x0 0xfdd90000 0x0 0x1000>;
4054e50d217SPeter Geis
4064e50d217SPeter Geis		power: power-controller {
4074e50d217SPeter Geis			compatible = "rockchip,rk3568-power-controller";
4084e50d217SPeter Geis			#power-domain-cells = <1>;
4094e50d217SPeter Geis			#address-cells = <1>;
4104e50d217SPeter Geis			#size-cells = <0>;
4114e50d217SPeter Geis
4124e50d217SPeter Geis			/* These power domains are grouped by VD_GPU */
4134e50d217SPeter Geis			power-domain@RK3568_PD_GPU {
4144e50d217SPeter Geis				reg = <RK3568_PD_GPU>;
4154e50d217SPeter Geis				clocks = <&cru ACLK_GPU_PRE>,
4164e50d217SPeter Geis					 <&cru PCLK_GPU_PRE>;
4174e50d217SPeter Geis				pm_qos = <&qos_gpu>;
4184e50d217SPeter Geis				#power-domain-cells = <0>;
4194e50d217SPeter Geis			};
4204e50d217SPeter Geis
4214e50d217SPeter Geis			/* These power domains are grouped by VD_LOGIC */
4224e50d217SPeter Geis			power-domain@RK3568_PD_VI {
4234e50d217SPeter Geis				reg = <RK3568_PD_VI>;
4244e50d217SPeter Geis				clocks = <&cru HCLK_VI>,
4254e50d217SPeter Geis					 <&cru PCLK_VI>;
4264e50d217SPeter Geis				pm_qos = <&qos_isp>,
4274e50d217SPeter Geis					 <&qos_vicap0>,
4284e50d217SPeter Geis					 <&qos_vicap1>;
4294e50d217SPeter Geis				#power-domain-cells = <0>;
4304e50d217SPeter Geis			};
4314e50d217SPeter Geis
4324e50d217SPeter Geis			power-domain@RK3568_PD_VO {
4334e50d217SPeter Geis				reg = <RK3568_PD_VO>;
4344e50d217SPeter Geis				clocks = <&cru HCLK_VO>,
4354e50d217SPeter Geis					 <&cru PCLK_VO>,
4364e50d217SPeter Geis					 <&cru ACLK_VOP_PRE>;
4374e50d217SPeter Geis				pm_qos = <&qos_hdcp>,
4384e50d217SPeter Geis					 <&qos_vop_m0>,
4394e50d217SPeter Geis					 <&qos_vop_m1>;
4404e50d217SPeter Geis				#power-domain-cells = <0>;
4414e50d217SPeter Geis			};
4424e50d217SPeter Geis
4434e50d217SPeter Geis			power-domain@RK3568_PD_RGA {
4444e50d217SPeter Geis				reg = <RK3568_PD_RGA>;
4454e50d217SPeter Geis				clocks = <&cru HCLK_RGA_PRE>,
4464e50d217SPeter Geis					 <&cru PCLK_RGA_PRE>;
4474e50d217SPeter Geis				pm_qos = <&qos_ebc>,
4484e50d217SPeter Geis					 <&qos_iep>,
4494e50d217SPeter Geis					 <&qos_jpeg_dec>,
4504e50d217SPeter Geis					 <&qos_jpeg_enc>,
4514e50d217SPeter Geis					 <&qos_rga_rd>,
4524e50d217SPeter Geis					 <&qos_rga_wr>;
4534e50d217SPeter Geis				#power-domain-cells = <0>;
4544e50d217SPeter Geis			};
4554e50d217SPeter Geis
4564e50d217SPeter Geis			power-domain@RK3568_PD_VPU {
4574e50d217SPeter Geis				reg = <RK3568_PD_VPU>;
4584e50d217SPeter Geis				clocks = <&cru HCLK_VPU_PRE>;
4594e50d217SPeter Geis				pm_qos = <&qos_vpu>;
4604e50d217SPeter Geis				#power-domain-cells = <0>;
4614e50d217SPeter Geis			};
4624e50d217SPeter Geis
4634e50d217SPeter Geis			power-domain@RK3568_PD_RKVDEC {
4644e50d217SPeter Geis				clocks = <&cru HCLK_RKVDEC_PRE>;
4654e50d217SPeter Geis				reg = <RK3568_PD_RKVDEC>;
4664e50d217SPeter Geis				pm_qos = <&qos_rkvdec>;
4674e50d217SPeter Geis				#power-domain-cells = <0>;
4684e50d217SPeter Geis			};
4694e50d217SPeter Geis
4704e50d217SPeter Geis			power-domain@RK3568_PD_RKVENC {
4714e50d217SPeter Geis				reg = <RK3568_PD_RKVENC>;
4724e50d217SPeter Geis				clocks = <&cru HCLK_RKVENC_PRE>;
4734e50d217SPeter Geis				pm_qos = <&qos_rkvenc_rd_m0>,
4744e50d217SPeter Geis					 <&qos_rkvenc_rd_m1>,
4754e50d217SPeter Geis					 <&qos_rkvenc_wr_m0>;
4764e50d217SPeter Geis				#power-domain-cells = <0>;
4774e50d217SPeter Geis			};
4784e50d217SPeter Geis		};
4794e50d217SPeter Geis	};
4804e50d217SPeter Geis
48181002866SEzequiel Garcia	gpu: gpu@fde60000 {
48281002866SEzequiel Garcia		compatible = "rockchip,rk3568-mali", "arm,mali-bifrost";
48381002866SEzequiel Garcia		reg = <0x0 0xfde60000 0x0 0x4000>;
48481002866SEzequiel Garcia		interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
48581002866SEzequiel Garcia			     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
48681002866SEzequiel Garcia			     <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
48781002866SEzequiel Garcia		interrupt-names = "job", "mmu", "gpu";
48881002866SEzequiel Garcia		clocks = <&scmi_clk 1>, <&cru CLK_GPU>;
48981002866SEzequiel Garcia		clock-names = "gpu", "bus";
49081002866SEzequiel Garcia		#cooling-cells = <2>;
49181002866SEzequiel Garcia		operating-points-v2 = <&gpu_opp_table>;
49281002866SEzequiel Garcia		power-domains = <&power RK3568_PD_GPU>;
49381002866SEzequiel Garcia		status = "disabled";
49481002866SEzequiel Garcia	};
49581002866SEzequiel Garcia
4964e50d217SPeter Geis	sdmmc2: mmc@fe000000 {
4974e50d217SPeter Geis		compatible = "rockchip,rk3568-dw-mshc", "rockchip,rk3288-dw-mshc";
4984e50d217SPeter Geis		reg = <0x0 0xfe000000 0x0 0x4000>;
4994e50d217SPeter Geis		interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
5004e50d217SPeter Geis		clocks = <&cru HCLK_SDMMC2>, <&cru CLK_SDMMC2>,
5014e50d217SPeter Geis			 <&cru SCLK_SDMMC2_DRV>, <&cru SCLK_SDMMC2_SAMPLE>;
5024e50d217SPeter Geis		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
5034e50d217SPeter Geis		fifo-depth = <0x100>;
5044e50d217SPeter Geis		max-frequency = <150000000>;
5054e50d217SPeter Geis		resets = <&cru SRST_SDMMC2>;
5064e50d217SPeter Geis		reset-names = "reset";
5074e50d217SPeter Geis		status = "disabled";
5084e50d217SPeter Geis	};
5094e50d217SPeter Geis
5100dcec571SPeter Geis	gmac1: ethernet@fe010000 {
5110dcec571SPeter Geis		compatible = "rockchip,rk3568-gmac", "snps,dwmac-4.20a";
5120dcec571SPeter Geis		reg = <0x0 0xfe010000 0x0 0x10000>;
5130dcec571SPeter Geis		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
5140dcec571SPeter Geis			     <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
5150dcec571SPeter Geis		interrupt-names = "macirq", "eth_wake_irq";
5160dcec571SPeter Geis		clocks = <&cru SCLK_GMAC1>, <&cru SCLK_GMAC1_RX_TX>,
5170dcec571SPeter Geis			 <&cru SCLK_GMAC1_RX_TX>, <&cru CLK_MAC1_REFOUT>,
5180dcec571SPeter Geis			 <&cru ACLK_GMAC1>, <&cru PCLK_GMAC1>,
5190dcec571SPeter Geis			 <&cru SCLK_GMAC1_RX_TX>, <&cru CLK_GMAC1_PTP_REF>;
5200dcec571SPeter Geis		clock-names = "stmmaceth", "mac_clk_rx",
5210dcec571SPeter Geis			      "mac_clk_tx", "clk_mac_refout",
5220dcec571SPeter Geis			      "aclk_mac", "pclk_mac",
5230dcec571SPeter Geis			      "clk_mac_speed", "ptp_ref";
5240dcec571SPeter Geis		resets = <&cru SRST_A_GMAC1>;
5250dcec571SPeter Geis		reset-names = "stmmaceth";
5260dcec571SPeter Geis		rockchip,grf = <&grf>;
5270dcec571SPeter Geis		snps,axi-config = <&gmac1_stmmac_axi_setup>;
5280dcec571SPeter Geis		snps,mixed-burst;
5290dcec571SPeter Geis		snps,mtl-rx-config = <&gmac1_mtl_rx_setup>;
5300dcec571SPeter Geis		snps,mtl-tx-config = <&gmac1_mtl_tx_setup>;
5310dcec571SPeter Geis		snps,tso;
5320dcec571SPeter Geis		status = "disabled";
5330dcec571SPeter Geis
5340dcec571SPeter Geis		mdio1: mdio {
5350dcec571SPeter Geis			compatible = "snps,dwmac-mdio";
5360dcec571SPeter Geis			#address-cells = <0x1>;
5370dcec571SPeter Geis			#size-cells = <0x0>;
5380dcec571SPeter Geis		};
5390dcec571SPeter Geis
5400dcec571SPeter Geis		gmac1_stmmac_axi_setup: stmmac-axi-config {
5410dcec571SPeter Geis			snps,blen = <0 0 0 0 16 8 4>;
5420dcec571SPeter Geis			snps,rd_osr_lmt = <8>;
5430dcec571SPeter Geis			snps,wr_osr_lmt = <4>;
5440dcec571SPeter Geis		};
5450dcec571SPeter Geis
5460dcec571SPeter Geis		gmac1_mtl_rx_setup: rx-queues-config {
5470dcec571SPeter Geis			snps,rx-queues-to-use = <1>;
5480dcec571SPeter Geis			queue0 {};
5490dcec571SPeter Geis		};
5500dcec571SPeter Geis
5510dcec571SPeter Geis		gmac1_mtl_tx_setup: tx-queues-config {
5520dcec571SPeter Geis			snps,tx-queues-to-use = <1>;
5530dcec571SPeter Geis			queue0 {};
5540dcec571SPeter Geis		};
5550dcec571SPeter Geis	};
5560dcec571SPeter Geis
5574e50d217SPeter Geis	qos_gpu: qos@fe128000 {
5584e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5594e50d217SPeter Geis		reg = <0x0 0xfe128000 0x0 0x20>;
5604e50d217SPeter Geis	};
5614e50d217SPeter Geis
5624e50d217SPeter Geis	qos_rkvenc_rd_m0: qos@fe138080 {
5634e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5644e50d217SPeter Geis		reg = <0x0 0xfe138080 0x0 0x20>;
5654e50d217SPeter Geis	};
5664e50d217SPeter Geis
5674e50d217SPeter Geis	qos_rkvenc_rd_m1: qos@fe138100 {
5684e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5694e50d217SPeter Geis		reg = <0x0 0xfe138100 0x0 0x20>;
5704e50d217SPeter Geis	};
5714e50d217SPeter Geis
5724e50d217SPeter Geis	qos_rkvenc_wr_m0: qos@fe138180 {
5734e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5744e50d217SPeter Geis		reg = <0x0 0xfe138180 0x0 0x20>;
5754e50d217SPeter Geis	};
5764e50d217SPeter Geis
5774e50d217SPeter Geis	qos_isp: qos@fe148000 {
5784e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5794e50d217SPeter Geis		reg = <0x0 0xfe148000 0x0 0x20>;
5804e50d217SPeter Geis	};
5814e50d217SPeter Geis
5824e50d217SPeter Geis	qos_vicap0: qos@fe148080 {
5834e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5844e50d217SPeter Geis		reg = <0x0 0xfe148080 0x0 0x20>;
5854e50d217SPeter Geis	};
5864e50d217SPeter Geis
5874e50d217SPeter Geis	qos_vicap1: qos@fe148100 {
5884e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5894e50d217SPeter Geis		reg = <0x0 0xfe148100 0x0 0x20>;
5904e50d217SPeter Geis	};
5914e50d217SPeter Geis
5924e50d217SPeter Geis	qos_vpu: qos@fe150000 {
5934e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5944e50d217SPeter Geis		reg = <0x0 0xfe150000 0x0 0x20>;
5954e50d217SPeter Geis	};
5964e50d217SPeter Geis
5974e50d217SPeter Geis	qos_ebc: qos@fe158000 {
5984e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5994e50d217SPeter Geis		reg = <0x0 0xfe158000 0x0 0x20>;
6004e50d217SPeter Geis	};
6014e50d217SPeter Geis
6024e50d217SPeter Geis	qos_iep: qos@fe158100 {
6034e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6044e50d217SPeter Geis		reg = <0x0 0xfe158100 0x0 0x20>;
6054e50d217SPeter Geis	};
6064e50d217SPeter Geis
6074e50d217SPeter Geis	qos_jpeg_dec: qos@fe158180 {
6084e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6094e50d217SPeter Geis		reg = <0x0 0xfe158180 0x0 0x20>;
6104e50d217SPeter Geis	};
6114e50d217SPeter Geis
6124e50d217SPeter Geis	qos_jpeg_enc: qos@fe158200 {
6134e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6144e50d217SPeter Geis		reg = <0x0 0xfe158200 0x0 0x20>;
6154e50d217SPeter Geis	};
6164e50d217SPeter Geis
6174e50d217SPeter Geis	qos_rga_rd: qos@fe158280 {
6184e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6194e50d217SPeter Geis		reg = <0x0 0xfe158280 0x0 0x20>;
6204e50d217SPeter Geis	};
6214e50d217SPeter Geis
6224e50d217SPeter Geis	qos_rga_wr: qos@fe158300 {
6234e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6244e50d217SPeter Geis		reg = <0x0 0xfe158300 0x0 0x20>;
6254e50d217SPeter Geis	};
6264e50d217SPeter Geis
6274e50d217SPeter Geis	qos_npu: qos@fe180000 {
6284e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6294e50d217SPeter Geis		reg = <0x0 0xfe180000 0x0 0x20>;
6304e50d217SPeter Geis	};
6314e50d217SPeter Geis
6324e50d217SPeter Geis	qos_pcie2x1: qos@fe190000 {
6334e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6344e50d217SPeter Geis		reg = <0x0 0xfe190000 0x0 0x20>;
6354e50d217SPeter Geis	};
6364e50d217SPeter Geis
6374e50d217SPeter Geis	qos_sata1: qos@fe190280 {
6384e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6394e50d217SPeter Geis		reg = <0x0 0xfe190280 0x0 0x20>;
6404e50d217SPeter Geis	};
6414e50d217SPeter Geis
6424e50d217SPeter Geis	qos_sata2: qos@fe190300 {
6434e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6444e50d217SPeter Geis		reg = <0x0 0xfe190300 0x0 0x20>;
6454e50d217SPeter Geis	};
6464e50d217SPeter Geis
6474e50d217SPeter Geis	qos_usb3_0: qos@fe190380 {
6484e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6494e50d217SPeter Geis		reg = <0x0 0xfe190380 0x0 0x20>;
6504e50d217SPeter Geis	};
6514e50d217SPeter Geis
6524e50d217SPeter Geis	qos_usb3_1: qos@fe190400 {
6534e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6544e50d217SPeter Geis		reg = <0x0 0xfe190400 0x0 0x20>;
6554e50d217SPeter Geis	};
6564e50d217SPeter Geis
6574e50d217SPeter Geis	qos_rkvdec: qos@fe198000 {
6584e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6594e50d217SPeter Geis		reg = <0x0 0xfe198000 0x0 0x20>;
6604e50d217SPeter Geis	};
6614e50d217SPeter Geis
6624e50d217SPeter Geis	qos_hdcp: qos@fe1a8000 {
6634e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6644e50d217SPeter Geis		reg = <0x0 0xfe1a8000 0x0 0x20>;
6654e50d217SPeter Geis	};
6664e50d217SPeter Geis
6674e50d217SPeter Geis	qos_vop_m0: qos@fe1a8080 {
6684e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6694e50d217SPeter Geis		reg = <0x0 0xfe1a8080 0x0 0x20>;
6704e50d217SPeter Geis	};
6714e50d217SPeter Geis
6724e50d217SPeter Geis	qos_vop_m1: qos@fe1a8100 {
6734e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6744e50d217SPeter Geis		reg = <0x0 0xfe1a8100 0x0 0x20>;
6754e50d217SPeter Geis	};
6764e50d217SPeter Geis
6774e50d217SPeter Geis	sdmmc0: mmc@fe2b0000 {
6784e50d217SPeter Geis		compatible = "rockchip,rk3568-dw-mshc", "rockchip,rk3288-dw-mshc";
6794e50d217SPeter Geis		reg = <0x0 0xfe2b0000 0x0 0x4000>;
6804e50d217SPeter Geis		interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
6814e50d217SPeter Geis		clocks = <&cru HCLK_SDMMC0>, <&cru CLK_SDMMC0>,
6824e50d217SPeter Geis			 <&cru SCLK_SDMMC0_DRV>, <&cru SCLK_SDMMC0_SAMPLE>;
6834e50d217SPeter Geis		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
6844e50d217SPeter Geis		fifo-depth = <0x100>;
6854e50d217SPeter Geis		max-frequency = <150000000>;
6864e50d217SPeter Geis		resets = <&cru SRST_SDMMC0>;
6874e50d217SPeter Geis		reset-names = "reset";
6884e50d217SPeter Geis		status = "disabled";
6894e50d217SPeter Geis	};
6904e50d217SPeter Geis
6914e50d217SPeter Geis	sdmmc1: mmc@fe2c0000 {
6924e50d217SPeter Geis		compatible = "rockchip,rk3568-dw-mshc", "rockchip,rk3288-dw-mshc";
6934e50d217SPeter Geis		reg = <0x0 0xfe2c0000 0x0 0x4000>;
6944e50d217SPeter Geis		interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
6954e50d217SPeter Geis		clocks = <&cru HCLK_SDMMC1>, <&cru CLK_SDMMC1>,
6964e50d217SPeter Geis			 <&cru SCLK_SDMMC1_DRV>, <&cru SCLK_SDMMC1_SAMPLE>;
6974e50d217SPeter Geis		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
6984e50d217SPeter Geis		fifo-depth = <0x100>;
6994e50d217SPeter Geis		max-frequency = <150000000>;
7004e50d217SPeter Geis		resets = <&cru SRST_SDMMC1>;
7014e50d217SPeter Geis		reset-names = "reset";
7024e50d217SPeter Geis		status = "disabled";
7034e50d217SPeter Geis	};
7044e50d217SPeter Geis
7054e50d217SPeter Geis	sdhci: mmc@fe310000 {
7064e50d217SPeter Geis		compatible = "rockchip,rk3568-dwcmshc";
7074e50d217SPeter Geis		reg = <0x0 0xfe310000 0x0 0x10000>;
7084e50d217SPeter Geis		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
7094e50d217SPeter Geis		assigned-clocks = <&cru BCLK_EMMC>, <&cru TCLK_EMMC>;
7104e50d217SPeter Geis		assigned-clock-rates = <200000000>, <24000000>;
7114e50d217SPeter Geis		clocks = <&cru CCLK_EMMC>, <&cru HCLK_EMMC>,
7124e50d217SPeter Geis			 <&cru ACLK_EMMC>, <&cru BCLK_EMMC>,
7134e50d217SPeter Geis			 <&cru TCLK_EMMC>;
7144e50d217SPeter Geis		clock-names = "core", "bus", "axi", "block", "timer";
7154e50d217SPeter Geis		status = "disabled";
7164e50d217SPeter Geis	};
7174e50d217SPeter Geis
718a65e6523SPeter Geis	spdif: spdif@fe460000 {
719a65e6523SPeter Geis		compatible = "rockchip,rk3568-spdif";
720a65e6523SPeter Geis		reg = <0x0 0xfe460000 0x0 0x1000>;
721a65e6523SPeter Geis		interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
722a65e6523SPeter Geis		clock-names = "mclk", "hclk";
723a65e6523SPeter Geis		clocks = <&cru MCLK_SPDIF_8CH>, <&cru HCLK_SPDIF_8CH>;
724a65e6523SPeter Geis		dmas = <&dmac1 1>;
725a65e6523SPeter Geis		dma-names = "tx";
726a65e6523SPeter Geis		pinctrl-names = "default";
727a65e6523SPeter Geis		pinctrl-0 = <&spdifm0_tx>;
728a65e6523SPeter Geis		#sound-dai-cells = <0>;
729a65e6523SPeter Geis		status = "disabled";
730a65e6523SPeter Geis	};
731a65e6523SPeter Geis
732ef5c9135SNicolas Frattaroli	i2s1_8ch: i2s@fe410000 {
733ef5c9135SNicolas Frattaroli		compatible = "rockchip,rk3568-i2s-tdm";
734ef5c9135SNicolas Frattaroli		reg = <0x0 0xfe410000 0x0 0x1000>;
735ef5c9135SNicolas Frattaroli		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
736ef5c9135SNicolas Frattaroli		assigned-clocks = <&cru CLK_I2S1_8CH_TX_SRC>, <&cru CLK_I2S1_8CH_RX_SRC>;
737ef5c9135SNicolas Frattaroli		assigned-clock-rates = <1188000000>, <1188000000>;
738ef5c9135SNicolas Frattaroli		clocks = <&cru MCLK_I2S1_8CH_TX>, <&cru MCLK_I2S1_8CH_RX>,
739ef5c9135SNicolas Frattaroli			 <&cru HCLK_I2S1_8CH>;
740ef5c9135SNicolas Frattaroli		clock-names = "mclk_tx", "mclk_rx", "hclk";
741ef5c9135SNicolas Frattaroli		dmas = <&dmac1 3>, <&dmac1 2>;
742ef5c9135SNicolas Frattaroli		dma-names = "rx", "tx";
743ef5c9135SNicolas Frattaroli		resets = <&cru SRST_M_I2S1_8CH_TX>, <&cru SRST_M_I2S1_8CH_RX>;
744ef5c9135SNicolas Frattaroli		reset-names = "tx-m", "rx-m";
745ef5c9135SNicolas Frattaroli		rockchip,grf = <&grf>;
746ef5c9135SNicolas Frattaroli		pinctrl-names = "default";
747ef5c9135SNicolas Frattaroli		pinctrl-0 = <&i2s1m0_sclktx &i2s1m0_sclkrx
748ef5c9135SNicolas Frattaroli			     &i2s1m0_lrcktx &i2s1m0_lrckrx
749ef5c9135SNicolas Frattaroli			     &i2s1m0_sdi0   &i2s1m0_sdi1
750ef5c9135SNicolas Frattaroli			     &i2s1m0_sdi2   &i2s1m0_sdi3
751ef5c9135SNicolas Frattaroli			     &i2s1m0_sdo0   &i2s1m0_sdo1
752ef5c9135SNicolas Frattaroli			     &i2s1m0_sdo2   &i2s1m0_sdo3>;
753ef5c9135SNicolas Frattaroli		#sound-dai-cells = <0>;
754ef5c9135SNicolas Frattaroli		status = "disabled";
755ef5c9135SNicolas Frattaroli	};
756ef5c9135SNicolas Frattaroli
757ad14de06SMichael Riesch	i2s3_2ch: i2s@fe430000 {
758ad14de06SMichael Riesch		compatible = "rockchip,rk3568-i2s-tdm";
759ad14de06SMichael Riesch		reg = <0x0 0xfe430000 0x0 0x1000>;
760ad14de06SMichael Riesch		interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
761ad14de06SMichael Riesch		clocks = <&cru MCLK_I2S3_2CH_TX>, <&cru MCLK_I2S3_2CH_RX>,
762ad14de06SMichael Riesch			 <&cru HCLK_I2S3_2CH>;
763ad14de06SMichael Riesch		clock-names = "mclk_tx", "mclk_rx", "hclk";
764ad14de06SMichael Riesch		dmas = <&dmac1 6>, <&dmac1 7>;
765ad14de06SMichael Riesch		dma-names = "tx", "rx";
766ad14de06SMichael Riesch		resets = <&cru SRST_M_I2S3_2CH_TX>, <&cru SRST_M_I2S3_2CH_RX>;
767ad14de06SMichael Riesch		reset-names = "tx-m", "rx-m";
768ad14de06SMichael Riesch		rockchip,grf = <&grf>;
769ad14de06SMichael Riesch		#sound-dai-cells = <0>;
770ad14de06SMichael Riesch		status = "disabled";
771ad14de06SMichael Riesch	};
772ad14de06SMichael Riesch
7734e50d217SPeter Geis	dmac0: dmac@fe530000 {
7744e50d217SPeter Geis		compatible = "arm,pl330", "arm,primecell";
7754e50d217SPeter Geis		reg = <0x0 0xfe530000 0x0 0x4000>;
7764e50d217SPeter Geis		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
7774e50d217SPeter Geis			     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
7784e50d217SPeter Geis		arm,pl330-periph-burst;
7794e50d217SPeter Geis		clocks = <&cru ACLK_BUS>;
7804e50d217SPeter Geis		clock-names = "apb_pclk";
7814e50d217SPeter Geis		#dma-cells = <1>;
7824e50d217SPeter Geis	};
7834e50d217SPeter Geis
7844e50d217SPeter Geis	dmac1: dmac@fe550000 {
7854e50d217SPeter Geis		compatible = "arm,pl330", "arm,primecell";
7864e50d217SPeter Geis		reg = <0x0 0xfe550000 0x0 0x4000>;
7874e50d217SPeter Geis		interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
7884e50d217SPeter Geis			     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
7894e50d217SPeter Geis		arm,pl330-periph-burst;
7904e50d217SPeter Geis		clocks = <&cru ACLK_BUS>;
7914e50d217SPeter Geis		clock-names = "apb_pclk";
7924e50d217SPeter Geis		#dma-cells = <1>;
7934e50d217SPeter Geis	};
7944e50d217SPeter Geis
7954e50d217SPeter Geis	i2c1: i2c@fe5a0000 {
7964e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
7974e50d217SPeter Geis		reg = <0x0 0xfe5a0000 0x0 0x1000>;
7984e50d217SPeter Geis		interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
7994e50d217SPeter Geis		clocks = <&cru CLK_I2C1>, <&cru PCLK_I2C1>;
8004e50d217SPeter Geis		clock-names = "i2c", "pclk";
8014e50d217SPeter Geis		pinctrl-0 = <&i2c1_xfer>;
8024e50d217SPeter Geis		pinctrl-names = "default";
8034e50d217SPeter Geis		#address-cells = <1>;
8044e50d217SPeter Geis		#size-cells = <0>;
8054e50d217SPeter Geis		status = "disabled";
8064e50d217SPeter Geis	};
8074e50d217SPeter Geis
8084e50d217SPeter Geis	i2c2: i2c@fe5b0000 {
8094e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
8104e50d217SPeter Geis		reg = <0x0 0xfe5b0000 0x0 0x1000>;
8114e50d217SPeter Geis		interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
8124e50d217SPeter Geis		clocks = <&cru CLK_I2C2>, <&cru PCLK_I2C2>;
8134e50d217SPeter Geis		clock-names = "i2c", "pclk";
8144e50d217SPeter Geis		pinctrl-0 = <&i2c2m0_xfer>;
8154e50d217SPeter Geis		pinctrl-names = "default";
8164e50d217SPeter Geis		#address-cells = <1>;
8174e50d217SPeter Geis		#size-cells = <0>;
8184e50d217SPeter Geis		status = "disabled";
8194e50d217SPeter Geis	};
8204e50d217SPeter Geis
8214e50d217SPeter Geis	i2c3: i2c@fe5c0000 {
8224e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
8234e50d217SPeter Geis		reg = <0x0 0xfe5c0000 0x0 0x1000>;
8244e50d217SPeter Geis		interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
8254e50d217SPeter Geis		clocks = <&cru CLK_I2C3>, <&cru PCLK_I2C3>;
8264e50d217SPeter Geis		clock-names = "i2c", "pclk";
8274e50d217SPeter Geis		pinctrl-0 = <&i2c3m0_xfer>;
8284e50d217SPeter Geis		pinctrl-names = "default";
8294e50d217SPeter Geis		#address-cells = <1>;
8304e50d217SPeter Geis		#size-cells = <0>;
8314e50d217SPeter Geis		status = "disabled";
8324e50d217SPeter Geis	};
8334e50d217SPeter Geis
8344e50d217SPeter Geis	i2c4: i2c@fe5d0000 {
8354e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
8364e50d217SPeter Geis		reg = <0x0 0xfe5d0000 0x0 0x1000>;
8374e50d217SPeter Geis		interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
8384e50d217SPeter Geis		clocks = <&cru CLK_I2C4>, <&cru PCLK_I2C4>;
8394e50d217SPeter Geis		clock-names = "i2c", "pclk";
8404e50d217SPeter Geis		pinctrl-0 = <&i2c4m0_xfer>;
8414e50d217SPeter Geis		pinctrl-names = "default";
8424e50d217SPeter Geis		#address-cells = <1>;
8434e50d217SPeter Geis		#size-cells = <0>;
8444e50d217SPeter Geis		status = "disabled";
8454e50d217SPeter Geis	};
8464e50d217SPeter Geis
8474e50d217SPeter Geis	i2c5: i2c@fe5e0000 {
8484e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
8494e50d217SPeter Geis		reg = <0x0 0xfe5e0000 0x0 0x1000>;
8504e50d217SPeter Geis		interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
8514e50d217SPeter Geis		clocks = <&cru CLK_I2C5>, <&cru PCLK_I2C5>;
8524e50d217SPeter Geis		clock-names = "i2c", "pclk";
8534e50d217SPeter Geis		pinctrl-0 = <&i2c5m0_xfer>;
8544e50d217SPeter Geis		pinctrl-names = "default";
8554e50d217SPeter Geis		#address-cells = <1>;
8564e50d217SPeter Geis		#size-cells = <0>;
8574e50d217SPeter Geis		status = "disabled";
8584e50d217SPeter Geis	};
8594e50d217SPeter Geis
8600edcfec3SLiang Chen	wdt: watchdog@fe600000 {
8610edcfec3SLiang Chen		compatible = "rockchip,rk3568-wdt", "snps,dw-wdt";
8620edcfec3SLiang Chen		reg = <0x0 0xfe600000 0x0 0x100>;
8630edcfec3SLiang Chen		interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
8640edcfec3SLiang Chen		clocks = <&cru TCLK_WDT_NS>, <&cru PCLK_WDT_NS>;
8650edcfec3SLiang Chen		clock-names = "tclk", "pclk";
8660edcfec3SLiang Chen	};
8670edcfec3SLiang Chen
868aaa552d8SNicolas Frattaroli	spi0: spi@fe610000 {
869aaa552d8SNicolas Frattaroli		compatible = "rockchip,rk3568-spi", "rockchip,rk3066-spi";
870aaa552d8SNicolas Frattaroli		reg = <0x0 0xfe610000 0x0 0x1000>;
871aaa552d8SNicolas Frattaroli		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
872aaa552d8SNicolas Frattaroli		clocks = <&cru CLK_SPI0>, <&cru PCLK_SPI0>;
873aaa552d8SNicolas Frattaroli		clock-names = "spiclk", "apb_pclk";
874aaa552d8SNicolas Frattaroli		dmas = <&dmac0 20>, <&dmac0 21>;
875aaa552d8SNicolas Frattaroli		dma-names = "tx", "rx";
876aaa552d8SNicolas Frattaroli		pinctrl-names = "default";
877aaa552d8SNicolas Frattaroli		pinctrl-0 = <&spi0m0_cs0 &spi0m0_cs1 &spi0m0_pins>;
878aaa552d8SNicolas Frattaroli		#address-cells = <1>;
879aaa552d8SNicolas Frattaroli		#size-cells = <0>;
880aaa552d8SNicolas Frattaroli		status = "disabled";
881aaa552d8SNicolas Frattaroli	};
882aaa552d8SNicolas Frattaroli
883aaa552d8SNicolas Frattaroli	spi1: spi@fe620000 {
884aaa552d8SNicolas Frattaroli		compatible = "rockchip,rk3568-spi", "rockchip,rk3066-spi";
885aaa552d8SNicolas Frattaroli		reg = <0x0 0xfe620000 0x0 0x1000>;
886aaa552d8SNicolas Frattaroli		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
887aaa552d8SNicolas Frattaroli		clocks = <&cru CLK_SPI1>, <&cru PCLK_SPI1>;
888aaa552d8SNicolas Frattaroli		clock-names = "spiclk", "apb_pclk";
889aaa552d8SNicolas Frattaroli		dmas = <&dmac0 22>, <&dmac0 23>;
890aaa552d8SNicolas Frattaroli		dma-names = "tx", "rx";
891aaa552d8SNicolas Frattaroli		pinctrl-names = "default";
892aaa552d8SNicolas Frattaroli		pinctrl-0 = <&spi1m0_cs0 &spi1m0_cs1 &spi1m0_pins>;
893aaa552d8SNicolas Frattaroli		#address-cells = <1>;
894aaa552d8SNicolas Frattaroli		#size-cells = <0>;
895aaa552d8SNicolas Frattaroli		status = "disabled";
896aaa552d8SNicolas Frattaroli	};
897aaa552d8SNicolas Frattaroli
898aaa552d8SNicolas Frattaroli	spi2: spi@fe630000 {
899aaa552d8SNicolas Frattaroli		compatible = "rockchip,rk3568-spi", "rockchip,rk3066-spi";
900aaa552d8SNicolas Frattaroli		reg = <0x0 0xfe630000 0x0 0x1000>;
901aaa552d8SNicolas Frattaroli		interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
902aaa552d8SNicolas Frattaroli		clocks = <&cru CLK_SPI2>, <&cru PCLK_SPI2>;
903aaa552d8SNicolas Frattaroli		clock-names = "spiclk", "apb_pclk";
904aaa552d8SNicolas Frattaroli		dmas = <&dmac0 24>, <&dmac0 25>;
905aaa552d8SNicolas Frattaroli		dma-names = "tx", "rx";
906aaa552d8SNicolas Frattaroli		pinctrl-names = "default";
907aaa552d8SNicolas Frattaroli		pinctrl-0 = <&spi2m0_cs0 &spi2m0_cs1 &spi2m0_pins>;
908aaa552d8SNicolas Frattaroli		#address-cells = <1>;
909aaa552d8SNicolas Frattaroli		#size-cells = <0>;
910aaa552d8SNicolas Frattaroli		status = "disabled";
911aaa552d8SNicolas Frattaroli	};
912aaa552d8SNicolas Frattaroli
913aaa552d8SNicolas Frattaroli	spi3: spi@fe640000 {
914aaa552d8SNicolas Frattaroli		compatible = "rockchip,rk3568-spi", "rockchip,rk3066-spi";
915aaa552d8SNicolas Frattaroli		reg = <0x0 0xfe640000 0x0 0x1000>;
916aaa552d8SNicolas Frattaroli		interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
917aaa552d8SNicolas Frattaroli		clocks = <&cru CLK_SPI3>, <&cru PCLK_SPI3>;
918aaa552d8SNicolas Frattaroli		clock-names = "spiclk", "apb_pclk";
919aaa552d8SNicolas Frattaroli		dmas = <&dmac0 26>, <&dmac0 27>;
920aaa552d8SNicolas Frattaroli		dma-names = "tx", "rx";
921aaa552d8SNicolas Frattaroli		pinctrl-names = "default";
922aaa552d8SNicolas Frattaroli		pinctrl-0 = <&spi3m0_cs0 &spi3m0_cs1 &spi3m0_pins>;
923aaa552d8SNicolas Frattaroli		#address-cells = <1>;
924aaa552d8SNicolas Frattaroli		#size-cells = <0>;
925aaa552d8SNicolas Frattaroli		status = "disabled";
926aaa552d8SNicolas Frattaroli	};
927aaa552d8SNicolas Frattaroli
9284e50d217SPeter Geis	uart1: serial@fe650000 {
9294e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
9304e50d217SPeter Geis		reg = <0x0 0xfe650000 0x0 0x100>;
9314e50d217SPeter Geis		interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
9324e50d217SPeter Geis		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
9334e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
9344e50d217SPeter Geis		dmas = <&dmac0 2>, <&dmac0 3>;
9354e50d217SPeter Geis		pinctrl-0 = <&uart1m0_xfer>;
9364e50d217SPeter Geis		pinctrl-names = "default";
9374e50d217SPeter Geis		reg-io-width = <4>;
9384e50d217SPeter Geis		reg-shift = <2>;
9394e50d217SPeter Geis		status = "disabled";
9404e50d217SPeter Geis	};
9414e50d217SPeter Geis
9424e50d217SPeter Geis	uart2: serial@fe660000 {
9434e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
9444e50d217SPeter Geis		reg = <0x0 0xfe660000 0x0 0x100>;
9454e50d217SPeter Geis		interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
9464e50d217SPeter Geis		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
9474e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
9484e50d217SPeter Geis		dmas = <&dmac0 4>, <&dmac0 5>;
9494e50d217SPeter Geis		pinctrl-0 = <&uart2m0_xfer>;
9504e50d217SPeter Geis		pinctrl-names = "default";
9514e50d217SPeter Geis		reg-io-width = <4>;
9524e50d217SPeter Geis		reg-shift = <2>;
9534e50d217SPeter Geis		status = "disabled";
9544e50d217SPeter Geis	};
9554e50d217SPeter Geis
9564e50d217SPeter Geis	uart3: serial@fe670000 {
9574e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
9584e50d217SPeter Geis		reg = <0x0 0xfe670000 0x0 0x100>;
9594e50d217SPeter Geis		interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
9604e50d217SPeter Geis		clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
9614e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
9624e50d217SPeter Geis		dmas = <&dmac0 6>, <&dmac0 7>;
9634e50d217SPeter Geis		pinctrl-0 = <&uart3m0_xfer>;
9644e50d217SPeter Geis		pinctrl-names = "default";
9654e50d217SPeter Geis		reg-io-width = <4>;
9664e50d217SPeter Geis		reg-shift = <2>;
9674e50d217SPeter Geis		status = "disabled";
9684e50d217SPeter Geis	};
9694e50d217SPeter Geis
9704e50d217SPeter Geis	uart4: serial@fe680000 {
9714e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
9724e50d217SPeter Geis		reg = <0x0 0xfe680000 0x0 0x100>;
9734e50d217SPeter Geis		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
9744e50d217SPeter Geis		clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
9754e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
9764e50d217SPeter Geis		dmas = <&dmac0 8>, <&dmac0 9>;
9774e50d217SPeter Geis		pinctrl-0 = <&uart4m0_xfer>;
9784e50d217SPeter Geis		pinctrl-names = "default";
9794e50d217SPeter Geis		reg-io-width = <4>;
9804e50d217SPeter Geis		reg-shift = <2>;
9814e50d217SPeter Geis		status = "disabled";
9824e50d217SPeter Geis	};
9834e50d217SPeter Geis
9844e50d217SPeter Geis	uart5: serial@fe690000 {
9854e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
9864e50d217SPeter Geis		reg = <0x0 0xfe690000 0x0 0x100>;
9874e50d217SPeter Geis		interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
9884e50d217SPeter Geis		clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>;
9894e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
9904e50d217SPeter Geis		dmas = <&dmac0 10>, <&dmac0 11>;
9914e50d217SPeter Geis		pinctrl-0 = <&uart5m0_xfer>;
9924e50d217SPeter Geis		pinctrl-names = "default";
9934e50d217SPeter Geis		reg-io-width = <4>;
9944e50d217SPeter Geis		reg-shift = <2>;
9954e50d217SPeter Geis		status = "disabled";
9964e50d217SPeter Geis	};
9974e50d217SPeter Geis
9984e50d217SPeter Geis	uart6: serial@fe6a0000 {
9994e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
10004e50d217SPeter Geis		reg = <0x0 0xfe6a0000 0x0 0x100>;
10014e50d217SPeter Geis		interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
10024e50d217SPeter Geis		clocks = <&cru SCLK_UART6>, <&cru PCLK_UART6>;
10034e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
10044e50d217SPeter Geis		dmas = <&dmac0 12>, <&dmac0 13>;
10054e50d217SPeter Geis		pinctrl-0 = <&uart6m0_xfer>;
10064e50d217SPeter Geis		pinctrl-names = "default";
10074e50d217SPeter Geis		reg-io-width = <4>;
10084e50d217SPeter Geis		reg-shift = <2>;
10094e50d217SPeter Geis		status = "disabled";
10104e50d217SPeter Geis	};
10114e50d217SPeter Geis
10124e50d217SPeter Geis	uart7: serial@fe6b0000 {
10134e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
10144e50d217SPeter Geis		reg = <0x0 0xfe6b0000 0x0 0x100>;
10154e50d217SPeter Geis		interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
10164e50d217SPeter Geis		clocks = <&cru SCLK_UART7>, <&cru PCLK_UART7>;
10174e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
10184e50d217SPeter Geis		dmas = <&dmac0 14>, <&dmac0 15>;
10194e50d217SPeter Geis		pinctrl-0 = <&uart7m0_xfer>;
10204e50d217SPeter Geis		pinctrl-names = "default";
10214e50d217SPeter Geis		reg-io-width = <4>;
10224e50d217SPeter Geis		reg-shift = <2>;
10234e50d217SPeter Geis		status = "disabled";
10244e50d217SPeter Geis	};
10254e50d217SPeter Geis
10264e50d217SPeter Geis	uart8: serial@fe6c0000 {
10274e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
10284e50d217SPeter Geis		reg = <0x0 0xfe6c0000 0x0 0x100>;
10294e50d217SPeter Geis		interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>;
10304e50d217SPeter Geis		clocks = <&cru SCLK_UART8>, <&cru PCLK_UART8>;
10314e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
10324e50d217SPeter Geis		dmas = <&dmac0 16>, <&dmac0 17>;
10334e50d217SPeter Geis		pinctrl-0 = <&uart8m0_xfer>;
10344e50d217SPeter Geis		pinctrl-names = "default";
10354e50d217SPeter Geis		reg-io-width = <4>;
10364e50d217SPeter Geis		reg-shift = <2>;
10374e50d217SPeter Geis		status = "disabled";
10384e50d217SPeter Geis	};
10394e50d217SPeter Geis
10404e50d217SPeter Geis	uart9: serial@fe6d0000 {
10414e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
10424e50d217SPeter Geis		reg = <0x0 0xfe6d0000 0x0 0x100>;
10434e50d217SPeter Geis		interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
10444e50d217SPeter Geis		clocks = <&cru SCLK_UART9>, <&cru PCLK_UART9>;
10454e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
10464e50d217SPeter Geis		dmas = <&dmac0 18>, <&dmac0 19>;
10474e50d217SPeter Geis		pinctrl-0 = <&uart9m0_xfer>;
10484e50d217SPeter Geis		pinctrl-names = "default";
10494e50d217SPeter Geis		reg-io-width = <4>;
10504e50d217SPeter Geis		reg-shift = <2>;
10514e50d217SPeter Geis		status = "disabled";
10524e50d217SPeter Geis	};
10534e50d217SPeter Geis
10541330875dSPeter Geis	thermal_zones: thermal-zones {
10551330875dSPeter Geis		cpu_thermal: cpu-thermal {
10561330875dSPeter Geis			polling-delay-passive = <100>;
10571330875dSPeter Geis			polling-delay = <1000>;
10581330875dSPeter Geis
10591330875dSPeter Geis			thermal-sensors = <&tsadc 0>;
10601330875dSPeter Geis
10611330875dSPeter Geis			trips {
10621330875dSPeter Geis				cpu_alert0: cpu_alert0 {
10631330875dSPeter Geis					temperature = <70000>;
10641330875dSPeter Geis					hysteresis = <2000>;
10651330875dSPeter Geis					type = "passive";
10661330875dSPeter Geis				};
10671330875dSPeter Geis				cpu_alert1: cpu_alert1 {
10681330875dSPeter Geis					temperature = <75000>;
10691330875dSPeter Geis					hysteresis = <2000>;
10701330875dSPeter Geis					type = "passive";
10711330875dSPeter Geis				};
10721330875dSPeter Geis				cpu_crit: cpu_crit {
10731330875dSPeter Geis					temperature = <95000>;
10741330875dSPeter Geis					hysteresis = <2000>;
10751330875dSPeter Geis					type = "critical";
10761330875dSPeter Geis				};
10771330875dSPeter Geis			};
10781330875dSPeter Geis
10791330875dSPeter Geis			cooling-maps {
10801330875dSPeter Geis				map0 {
10811330875dSPeter Geis					trip = <&cpu_alert0>;
10821330875dSPeter Geis					cooling-device =
10831330875dSPeter Geis						<&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
10841330875dSPeter Geis						<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
10851330875dSPeter Geis						<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
10861330875dSPeter Geis						<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
10871330875dSPeter Geis				};
10881330875dSPeter Geis			};
10891330875dSPeter Geis		};
10901330875dSPeter Geis
10911330875dSPeter Geis		gpu_thermal: gpu-thermal {
10921330875dSPeter Geis			polling-delay-passive = <20>; /* milliseconds */
10931330875dSPeter Geis			polling-delay = <1000>; /* milliseconds */
10941330875dSPeter Geis
10951330875dSPeter Geis			thermal-sensors = <&tsadc 1>;
1096*c0a7259fSAlex Bee
1097*c0a7259fSAlex Bee			trips {
1098*c0a7259fSAlex Bee				gpu_threshold: gpu-threshold {
1099*c0a7259fSAlex Bee					temperature = <70000>;
1100*c0a7259fSAlex Bee					hysteresis = <2000>;
1101*c0a7259fSAlex Bee					type = "passive";
1102*c0a7259fSAlex Bee				};
1103*c0a7259fSAlex Bee				gpu_target: gpu-target {
1104*c0a7259fSAlex Bee					temperature = <75000>;
1105*c0a7259fSAlex Bee					hysteresis = <2000>;
1106*c0a7259fSAlex Bee					type = "passive";
1107*c0a7259fSAlex Bee				};
1108*c0a7259fSAlex Bee				gpu_crit: gpu-crit {
1109*c0a7259fSAlex Bee					temperature = <95000>;
1110*c0a7259fSAlex Bee					hysteresis = <2000>;
1111*c0a7259fSAlex Bee					type = "critical";
1112*c0a7259fSAlex Bee				};
1113*c0a7259fSAlex Bee			};
1114*c0a7259fSAlex Bee
1115*c0a7259fSAlex Bee			cooling-maps {
1116*c0a7259fSAlex Bee				map0 {
1117*c0a7259fSAlex Bee					trip = <&gpu_target>;
1118*c0a7259fSAlex Bee					cooling-device =
1119*c0a7259fSAlex Bee						<&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
1120*c0a7259fSAlex Bee				};
1121*c0a7259fSAlex Bee			};
11221330875dSPeter Geis		};
11231330875dSPeter Geis	};
11241330875dSPeter Geis
11251330875dSPeter Geis	tsadc: tsadc@fe710000 {
11261330875dSPeter Geis		compatible = "rockchip,rk3568-tsadc";
11271330875dSPeter Geis		reg = <0x0 0xfe710000 0x0 0x100>;
11281330875dSPeter Geis		interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
11291330875dSPeter Geis		assigned-clocks = <&cru CLK_TSADC_TSEN>, <&cru CLK_TSADC>;
11301330875dSPeter Geis		assigned-clock-rates = <17000000>, <700000>;
11311330875dSPeter Geis		clocks = <&cru CLK_TSADC>, <&cru PCLK_TSADC>;
11321330875dSPeter Geis		clock-names = "tsadc", "apb_pclk";
11335c9e66c6SJohan Jonker		resets = <&cru SRST_P_TSADC>, <&cru SRST_TSADC>,
11341330875dSPeter Geis			 <&cru SRST_TSADCPHY>;
11351330875dSPeter Geis		rockchip,grf = <&grf>;
11361330875dSPeter Geis		rockchip,hw-tshut-temp = <95000>;
11371330875dSPeter Geis		pinctrl-names = "init", "default", "sleep";
11381330875dSPeter Geis		pinctrl-0 = <&tsadc_pin>;
11391330875dSPeter Geis		pinctrl-1 = <&tsadc_shutorg>;
11401330875dSPeter Geis		pinctrl-2 = <&tsadc_pin>;
11411330875dSPeter Geis		#thermal-sensor-cells = <1>;
11421330875dSPeter Geis		status = "disabled";
11431330875dSPeter Geis	};
11441330875dSPeter Geis
11454e50d217SPeter Geis	saradc: saradc@fe720000 {
11464e50d217SPeter Geis		compatible = "rockchip,rk3568-saradc", "rockchip,rk3399-saradc";
11474e50d217SPeter Geis		reg = <0x0 0xfe720000 0x0 0x100>;
11484e50d217SPeter Geis		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
11494e50d217SPeter Geis		clocks = <&cru CLK_SARADC>, <&cru PCLK_SARADC>;
11504e50d217SPeter Geis		clock-names = "saradc", "apb_pclk";
11514e50d217SPeter Geis		resets = <&cru SRST_P_SARADC>;
11524e50d217SPeter Geis		reset-names = "saradc-apb";
11534e50d217SPeter Geis		#io-channel-cells = <1>;
11544e50d217SPeter Geis		status = "disabled";
11554e50d217SPeter Geis	};
11564e50d217SPeter Geis
115798419a39SLiang Chen	pwm4: pwm@fe6e0000 {
115898419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
115998419a39SLiang Chen		reg = <0x0 0xfe6e0000 0x0 0x10>;
116098419a39SLiang Chen		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
116198419a39SLiang Chen		clock-names = "pwm", "pclk";
116298419a39SLiang Chen		pinctrl-0 = <&pwm4_pins>;
11632e4dbcf7SSascha Hauer		pinctrl-names = "default";
116498419a39SLiang Chen		#pwm-cells = <3>;
116598419a39SLiang Chen		status = "disabled";
116698419a39SLiang Chen	};
116798419a39SLiang Chen
116898419a39SLiang Chen	pwm5: pwm@fe6e0010 {
116998419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
117098419a39SLiang Chen		reg = <0x0 0xfe6e0010 0x0 0x10>;
117198419a39SLiang Chen		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
117298419a39SLiang Chen		clock-names = "pwm", "pclk";
117398419a39SLiang Chen		pinctrl-0 = <&pwm5_pins>;
11742e4dbcf7SSascha Hauer		pinctrl-names = "default";
117598419a39SLiang Chen		#pwm-cells = <3>;
117698419a39SLiang Chen		status = "disabled";
117798419a39SLiang Chen	};
117898419a39SLiang Chen
117998419a39SLiang Chen	pwm6: pwm@fe6e0020 {
118098419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
118198419a39SLiang Chen		reg = <0x0 0xfe6e0020 0x0 0x10>;
118298419a39SLiang Chen		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
118398419a39SLiang Chen		clock-names = "pwm", "pclk";
118498419a39SLiang Chen		pinctrl-0 = <&pwm6_pins>;
11852e4dbcf7SSascha Hauer		pinctrl-names = "default";
118698419a39SLiang Chen		#pwm-cells = <3>;
118798419a39SLiang Chen		status = "disabled";
118898419a39SLiang Chen	};
118998419a39SLiang Chen
119098419a39SLiang Chen	pwm7: pwm@fe6e0030 {
119198419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
119298419a39SLiang Chen		reg = <0x0 0xfe6e0030 0x0 0x10>;
119398419a39SLiang Chen		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
119498419a39SLiang Chen		clock-names = "pwm", "pclk";
119598419a39SLiang Chen		pinctrl-0 = <&pwm7_pins>;
11962e4dbcf7SSascha Hauer		pinctrl-names = "default";
119798419a39SLiang Chen		#pwm-cells = <3>;
119898419a39SLiang Chen		status = "disabled";
119998419a39SLiang Chen	};
120098419a39SLiang Chen
120198419a39SLiang Chen	pwm8: pwm@fe6f0000 {
120298419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
120398419a39SLiang Chen		reg = <0x0 0xfe6f0000 0x0 0x10>;
120498419a39SLiang Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
120598419a39SLiang Chen		clock-names = "pwm", "pclk";
120698419a39SLiang Chen		pinctrl-0 = <&pwm8m0_pins>;
12072e4dbcf7SSascha Hauer		pinctrl-names = "default";
120898419a39SLiang Chen		#pwm-cells = <3>;
120998419a39SLiang Chen		status = "disabled";
121098419a39SLiang Chen	};
121198419a39SLiang Chen
121298419a39SLiang Chen	pwm9: pwm@fe6f0010 {
121398419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
121498419a39SLiang Chen		reg = <0x0 0xfe6f0010 0x0 0x10>;
121598419a39SLiang Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
121698419a39SLiang Chen		clock-names = "pwm", "pclk";
121798419a39SLiang Chen		pinctrl-0 = <&pwm9m0_pins>;
12182e4dbcf7SSascha Hauer		pinctrl-names = "default";
121998419a39SLiang Chen		#pwm-cells = <3>;
122098419a39SLiang Chen		status = "disabled";
122198419a39SLiang Chen	};
122298419a39SLiang Chen
122398419a39SLiang Chen	pwm10: pwm@fe6f0020 {
122498419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
122598419a39SLiang Chen		reg = <0x0 0xfe6f0020 0x0 0x10>;
122698419a39SLiang Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
122798419a39SLiang Chen		clock-names = "pwm", "pclk";
122898419a39SLiang Chen		pinctrl-0 = <&pwm10m0_pins>;
12292e4dbcf7SSascha Hauer		pinctrl-names = "default";
123098419a39SLiang Chen		#pwm-cells = <3>;
123198419a39SLiang Chen		status = "disabled";
123298419a39SLiang Chen	};
123398419a39SLiang Chen
123498419a39SLiang Chen	pwm11: pwm@fe6f0030 {
123598419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
123698419a39SLiang Chen		reg = <0x0 0xfe6f0030 0x0 0x10>;
123798419a39SLiang Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
123898419a39SLiang Chen		clock-names = "pwm", "pclk";
123998419a39SLiang Chen		pinctrl-0 = <&pwm11m0_pins>;
12402e4dbcf7SSascha Hauer		pinctrl-names = "default";
124198419a39SLiang Chen		#pwm-cells = <3>;
124298419a39SLiang Chen		status = "disabled";
124398419a39SLiang Chen	};
124498419a39SLiang Chen
124598419a39SLiang Chen	pwm12: pwm@fe700000 {
124698419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
124798419a39SLiang Chen		reg = <0x0 0xfe700000 0x0 0x10>;
124898419a39SLiang Chen		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
124998419a39SLiang Chen		clock-names = "pwm", "pclk";
125098419a39SLiang Chen		pinctrl-0 = <&pwm12m0_pins>;
12512e4dbcf7SSascha Hauer		pinctrl-names = "default";
125298419a39SLiang Chen		#pwm-cells = <3>;
125398419a39SLiang Chen		status = "disabled";
125498419a39SLiang Chen	};
125598419a39SLiang Chen
125698419a39SLiang Chen	pwm13: pwm@fe700010 {
125798419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
125898419a39SLiang Chen		reg = <0x0 0xfe700010 0x0 0x10>;
125998419a39SLiang Chen		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
126098419a39SLiang Chen		clock-names = "pwm", "pclk";
126198419a39SLiang Chen		pinctrl-0 = <&pwm13m0_pins>;
12622e4dbcf7SSascha Hauer		pinctrl-names = "default";
126398419a39SLiang Chen		#pwm-cells = <3>;
126498419a39SLiang Chen		status = "disabled";
126598419a39SLiang Chen	};
126698419a39SLiang Chen
126798419a39SLiang Chen	pwm14: pwm@fe700020 {
126898419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
126998419a39SLiang Chen		reg = <0x0 0xfe700020 0x0 0x10>;
127098419a39SLiang Chen		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
127198419a39SLiang Chen		clock-names = "pwm", "pclk";
127298419a39SLiang Chen		pinctrl-0 = <&pwm14m0_pins>;
12732e4dbcf7SSascha Hauer		pinctrl-names = "default";
127498419a39SLiang Chen		#pwm-cells = <3>;
127598419a39SLiang Chen		status = "disabled";
127698419a39SLiang Chen	};
127798419a39SLiang Chen
127898419a39SLiang Chen	pwm15: pwm@fe700030 {
127998419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
128098419a39SLiang Chen		reg = <0x0 0xfe700030 0x0 0x10>;
128198419a39SLiang Chen		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
128298419a39SLiang Chen		clock-names = "pwm", "pclk";
128398419a39SLiang Chen		pinctrl-0 = <&pwm15m0_pins>;
12842e4dbcf7SSascha Hauer		pinctrl-names = "default";
128598419a39SLiang Chen		#pwm-cells = <3>;
128698419a39SLiang Chen		status = "disabled";
128798419a39SLiang Chen	};
128898419a39SLiang Chen
128978f71860SMichael Riesch	usb2phy0: usb2phy@fe8a0000 {
129091c4c3e0SPeter Geis		compatible = "rockchip,rk3568-usb2phy";
129191c4c3e0SPeter Geis		reg = <0x0 0xfe8a0000 0x0 0x10000>;
129291c4c3e0SPeter Geis		clocks = <&pmucru CLK_USBPHY0_REF>;
129391c4c3e0SPeter Geis		clock-names = "phyclk";
129491c4c3e0SPeter Geis		clock-output-names = "clk_usbphy0_480m";
129591c4c3e0SPeter Geis		interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
129691c4c3e0SPeter Geis		rockchip,usbgrf = <&usb2phy0_grf>;
129791c4c3e0SPeter Geis		#clock-cells = <0>;
129891c4c3e0SPeter Geis		status = "disabled";
129991c4c3e0SPeter Geis
130078f71860SMichael Riesch		usb2phy0_host: host-port {
130191c4c3e0SPeter Geis			#phy-cells = <0>;
130291c4c3e0SPeter Geis			status = "disabled";
130391c4c3e0SPeter Geis		};
130491c4c3e0SPeter Geis
130578f71860SMichael Riesch		usb2phy0_otg: otg-port {
130691c4c3e0SPeter Geis			#phy-cells = <0>;
130791c4c3e0SPeter Geis			status = "disabled";
130891c4c3e0SPeter Geis		};
130991c4c3e0SPeter Geis	};
131091c4c3e0SPeter Geis
131178f71860SMichael Riesch	usb2phy1: usb2phy@fe8b0000 {
131291c4c3e0SPeter Geis		compatible = "rockchip,rk3568-usb2phy";
131391c4c3e0SPeter Geis		reg = <0x0 0xfe8b0000 0x0 0x10000>;
131491c4c3e0SPeter Geis		clocks = <&pmucru CLK_USBPHY1_REF>;
131591c4c3e0SPeter Geis		clock-names = "phyclk";
131691c4c3e0SPeter Geis		clock-output-names = "clk_usbphy1_480m";
131791c4c3e0SPeter Geis		interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
131891c4c3e0SPeter Geis		rockchip,usbgrf = <&usb2phy1_grf>;
131991c4c3e0SPeter Geis		#clock-cells = <0>;
132091c4c3e0SPeter Geis		status = "disabled";
132191c4c3e0SPeter Geis
132278f71860SMichael Riesch		usb2phy1_host: host-port {
132391c4c3e0SPeter Geis			#phy-cells = <0>;
132491c4c3e0SPeter Geis			status = "disabled";
132591c4c3e0SPeter Geis		};
132691c4c3e0SPeter Geis
132778f71860SMichael Riesch		usb2phy1_otg: otg-port {
132891c4c3e0SPeter Geis			#phy-cells = <0>;
132991c4c3e0SPeter Geis			status = "disabled";
133091c4c3e0SPeter Geis		};
133191c4c3e0SPeter Geis	};
133291c4c3e0SPeter Geis
13334e50d217SPeter Geis	pinctrl: pinctrl {
13344e50d217SPeter Geis		compatible = "rockchip,rk3568-pinctrl";
13354e50d217SPeter Geis		rockchip,grf = <&grf>;
13364e50d217SPeter Geis		rockchip,pmu = <&pmugrf>;
13374e50d217SPeter Geis		#address-cells = <2>;
13384e50d217SPeter Geis		#size-cells = <2>;
13394e50d217SPeter Geis		ranges;
13404e50d217SPeter Geis
13414e50d217SPeter Geis		gpio0: gpio@fdd60000 {
13424e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
13434e50d217SPeter Geis			reg = <0x0 0xfdd60000 0x0 0x100>;
13444e50d217SPeter Geis			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
13453d9170c3SPeter Geis			clocks = <&pmucru PCLK_GPIO0>, <&pmucru DBCLK_GPIO0>;
13464e50d217SPeter Geis			gpio-controller;
13474e50d217SPeter Geis			#gpio-cells = <2>;
13484e50d217SPeter Geis			interrupt-controller;
13494e50d217SPeter Geis			#interrupt-cells = <2>;
13504e50d217SPeter Geis		};
13514e50d217SPeter Geis
13524e50d217SPeter Geis		gpio1: gpio@fe740000 {
13534e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
13544e50d217SPeter Geis			reg = <0x0 0xfe740000 0x0 0x100>;
13554e50d217SPeter Geis			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
13563d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO1>, <&cru DBCLK_GPIO1>;
13574e50d217SPeter Geis			gpio-controller;
13584e50d217SPeter Geis			#gpio-cells = <2>;
13594e50d217SPeter Geis			interrupt-controller;
13604e50d217SPeter Geis			#interrupt-cells = <2>;
13614e50d217SPeter Geis		};
13624e50d217SPeter Geis
13634e50d217SPeter Geis		gpio2: gpio@fe750000 {
13644e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
13654e50d217SPeter Geis			reg = <0x0 0xfe750000 0x0 0x100>;
13664e50d217SPeter Geis			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
13673d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO2>, <&cru DBCLK_GPIO2>;
13684e50d217SPeter Geis			gpio-controller;
13694e50d217SPeter Geis			#gpio-cells = <2>;
13704e50d217SPeter Geis			interrupt-controller;
13714e50d217SPeter Geis			#interrupt-cells = <2>;
13724e50d217SPeter Geis		};
13734e50d217SPeter Geis
13744e50d217SPeter Geis		gpio3: gpio@fe760000 {
13754e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
13764e50d217SPeter Geis			reg = <0x0 0xfe760000 0x0 0x100>;
13774e50d217SPeter Geis			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
13783d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO3>, <&cru DBCLK_GPIO3>;
13794e50d217SPeter Geis			gpio-controller;
13804e50d217SPeter Geis			#gpio-cells = <2>;
13814e50d217SPeter Geis			interrupt-controller;
13824e50d217SPeter Geis			#interrupt-cells = <2>;
13834e50d217SPeter Geis		};
13844e50d217SPeter Geis
13854e50d217SPeter Geis		gpio4: gpio@fe770000 {
13864e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
13874e50d217SPeter Geis			reg = <0x0 0xfe770000 0x0 0x100>;
13884e50d217SPeter Geis			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
13893d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO4>, <&cru DBCLK_GPIO4>;
13904e50d217SPeter Geis			gpio-controller;
13914e50d217SPeter Geis			#gpio-cells = <2>;
13924e50d217SPeter Geis			interrupt-controller;
13934e50d217SPeter Geis			#interrupt-cells = <2>;
13944e50d217SPeter Geis		};
13954e50d217SPeter Geis	};
13964e50d217SPeter Geis};
13974e50d217SPeter Geis
13984e50d217SPeter Geis#include "rk3568-pinctrl.dtsi"
1399