14e50d217SPeter Geis// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
24e50d217SPeter Geis/*
34e50d217SPeter Geis * Copyright (c) 2021 Rockchip Electronics Co., Ltd.
44e50d217SPeter Geis */
54e50d217SPeter Geis
64e50d217SPeter Geis#include <dt-bindings/clock/rk3568-cru.h>
74e50d217SPeter Geis#include <dt-bindings/interrupt-controller/arm-gic.h>
84e50d217SPeter Geis#include <dt-bindings/interrupt-controller/irq.h>
94e50d217SPeter Geis#include <dt-bindings/phy/phy.h>
104e50d217SPeter Geis#include <dt-bindings/pinctrl/rockchip.h>
114e50d217SPeter Geis#include <dt-bindings/power/rk3568-power.h>
124e50d217SPeter Geis#include <dt-bindings/soc/rockchip,boot-mode.h>
134e50d217SPeter Geis#include <dt-bindings/thermal/thermal.h>
144e50d217SPeter Geis
154e50d217SPeter Geis/ {
164e50d217SPeter Geis	interrupt-parent = <&gic>;
174e50d217SPeter Geis	#address-cells = <2>;
184e50d217SPeter Geis	#size-cells = <2>;
194e50d217SPeter Geis
204e50d217SPeter Geis	aliases {
214e50d217SPeter Geis		gpio0 = &gpio0;
224e50d217SPeter Geis		gpio1 = &gpio1;
234e50d217SPeter Geis		gpio2 = &gpio2;
244e50d217SPeter Geis		gpio3 = &gpio3;
254e50d217SPeter Geis		gpio4 = &gpio4;
264e50d217SPeter Geis		i2c0 = &i2c0;
274e50d217SPeter Geis		i2c1 = &i2c1;
284e50d217SPeter Geis		i2c2 = &i2c2;
294e50d217SPeter Geis		i2c3 = &i2c3;
304e50d217SPeter Geis		i2c4 = &i2c4;
314e50d217SPeter Geis		i2c5 = &i2c5;
324e50d217SPeter Geis		serial0 = &uart0;
334e50d217SPeter Geis		serial1 = &uart1;
344e50d217SPeter Geis		serial2 = &uart2;
354e50d217SPeter Geis		serial3 = &uart3;
364e50d217SPeter Geis		serial4 = &uart4;
374e50d217SPeter Geis		serial5 = &uart5;
384e50d217SPeter Geis		serial6 = &uart6;
394e50d217SPeter Geis		serial7 = &uart7;
404e50d217SPeter Geis		serial8 = &uart8;
414e50d217SPeter Geis		serial9 = &uart9;
42aaa552d8SNicolas Frattaroli		spi0 = &spi0;
43aaa552d8SNicolas Frattaroli		spi1 = &spi1;
44aaa552d8SNicolas Frattaroli		spi2 = &spi2;
45aaa552d8SNicolas Frattaroli		spi3 = &spi3;
464e50d217SPeter Geis	};
474e50d217SPeter Geis
484e50d217SPeter Geis	cpus {
494e50d217SPeter Geis		#address-cells = <2>;
504e50d217SPeter Geis		#size-cells = <0>;
514e50d217SPeter Geis
524e50d217SPeter Geis		cpu0: cpu@0 {
534e50d217SPeter Geis			device_type = "cpu";
544e50d217SPeter Geis			compatible = "arm,cortex-a55";
554e50d217SPeter Geis			reg = <0x0 0x0>;
564e50d217SPeter Geis			clocks = <&scmi_clk 0>;
571330875dSPeter Geis			#cooling-cells = <2>;
584e50d217SPeter Geis			enable-method = "psci";
594e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
604e50d217SPeter Geis		};
614e50d217SPeter Geis
624e50d217SPeter Geis		cpu1: cpu@100 {
634e50d217SPeter Geis			device_type = "cpu";
644e50d217SPeter Geis			compatible = "arm,cortex-a55";
654e50d217SPeter Geis			reg = <0x0 0x100>;
661330875dSPeter Geis			#cooling-cells = <2>;
674e50d217SPeter Geis			enable-method = "psci";
684e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
694e50d217SPeter Geis		};
704e50d217SPeter Geis
714e50d217SPeter Geis		cpu2: cpu@200 {
724e50d217SPeter Geis			device_type = "cpu";
734e50d217SPeter Geis			compatible = "arm,cortex-a55";
744e50d217SPeter Geis			reg = <0x0 0x200>;
751330875dSPeter Geis			#cooling-cells = <2>;
764e50d217SPeter Geis			enable-method = "psci";
774e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
784e50d217SPeter Geis		};
794e50d217SPeter Geis
804e50d217SPeter Geis		cpu3: cpu@300 {
814e50d217SPeter Geis			device_type = "cpu";
824e50d217SPeter Geis			compatible = "arm,cortex-a55";
834e50d217SPeter Geis			reg = <0x0 0x300>;
841330875dSPeter Geis			#cooling-cells = <2>;
854e50d217SPeter Geis			enable-method = "psci";
864e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
874e50d217SPeter Geis		};
884e50d217SPeter Geis	};
894e50d217SPeter Geis
90a30f3d90SKrzysztof Kozlowski	cpu0_opp_table: opp-table-0 {
914e50d217SPeter Geis		compatible = "operating-points-v2";
924e50d217SPeter Geis		opp-shared;
934e50d217SPeter Geis
944e50d217SPeter Geis		opp-408000000 {
954e50d217SPeter Geis			opp-hz = /bits/ 64 <408000000>;
964e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
974e50d217SPeter Geis			clock-latency-ns = <40000>;
984e50d217SPeter Geis		};
994e50d217SPeter Geis
1004e50d217SPeter Geis		opp-600000000 {
1014e50d217SPeter Geis			opp-hz = /bits/ 64 <600000000>;
1024e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1034e50d217SPeter Geis		};
1044e50d217SPeter Geis
1054e50d217SPeter Geis		opp-816000000 {
1064e50d217SPeter Geis			opp-hz = /bits/ 64 <816000000>;
1074e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1084e50d217SPeter Geis			opp-suspend;
1094e50d217SPeter Geis		};
1104e50d217SPeter Geis
1114e50d217SPeter Geis		opp-1104000000 {
1124e50d217SPeter Geis			opp-hz = /bits/ 64 <1104000000>;
1134e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1144e50d217SPeter Geis		};
1154e50d217SPeter Geis
1164e50d217SPeter Geis		opp-1416000000 {
1174e50d217SPeter Geis			opp-hz = /bits/ 64 <1416000000>;
1184e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1194e50d217SPeter Geis		};
1204e50d217SPeter Geis
1214e50d217SPeter Geis		opp-1608000000 {
1224e50d217SPeter Geis			opp-hz = /bits/ 64 <1608000000>;
1234e50d217SPeter Geis			opp-microvolt = <975000 975000 1150000>;
1244e50d217SPeter Geis		};
1254e50d217SPeter Geis
1264e50d217SPeter Geis		opp-1800000000 {
1274e50d217SPeter Geis			opp-hz = /bits/ 64 <1800000000>;
1284e50d217SPeter Geis			opp-microvolt = <1050000 1050000 1150000>;
1294e50d217SPeter Geis		};
1304e50d217SPeter Geis	};
1314e50d217SPeter Geis
1324e50d217SPeter Geis	firmware {
1334e50d217SPeter Geis		scmi: scmi {
1344e50d217SPeter Geis			compatible = "arm,scmi-smc";
1354e50d217SPeter Geis			arm,smc-id = <0x82000010>;
1364e50d217SPeter Geis			shmem = <&scmi_shmem>;
1374e50d217SPeter Geis			#address-cells = <1>;
1384e50d217SPeter Geis			#size-cells = <0>;
1394e50d217SPeter Geis
1404e50d217SPeter Geis			scmi_clk: protocol@14 {
1414e50d217SPeter Geis				reg = <0x14>;
1424e50d217SPeter Geis				#clock-cells = <1>;
1434e50d217SPeter Geis			};
1444e50d217SPeter Geis		};
1454e50d217SPeter Geis	};
1464e50d217SPeter Geis
14781002866SEzequiel Garcia	gpu_opp_table: opp-table-1 {
14881002866SEzequiel Garcia		compatible = "operating-points-v2";
14981002866SEzequiel Garcia
15081002866SEzequiel Garcia		opp-200000000 {
15181002866SEzequiel Garcia			opp-hz = /bits/ 64 <200000000>;
15281002866SEzequiel Garcia			opp-microvolt = <825000>;
15381002866SEzequiel Garcia		};
15481002866SEzequiel Garcia
15581002866SEzequiel Garcia		opp-300000000 {
15681002866SEzequiel Garcia			opp-hz = /bits/ 64 <300000000>;
15781002866SEzequiel Garcia			opp-microvolt = <825000>;
15881002866SEzequiel Garcia		};
15981002866SEzequiel Garcia
16081002866SEzequiel Garcia		opp-400000000 {
16181002866SEzequiel Garcia			opp-hz = /bits/ 64 <400000000>;
16281002866SEzequiel Garcia			opp-microvolt = <825000>;
16381002866SEzequiel Garcia		};
16481002866SEzequiel Garcia
16581002866SEzequiel Garcia		opp-600000000 {
16681002866SEzequiel Garcia			opp-hz = /bits/ 64 <600000000>;
16781002866SEzequiel Garcia			opp-microvolt = <825000>;
16881002866SEzequiel Garcia		};
16981002866SEzequiel Garcia
17081002866SEzequiel Garcia		opp-700000000 {
17181002866SEzequiel Garcia			opp-hz = /bits/ 64 <700000000>;
17281002866SEzequiel Garcia			opp-microvolt = <900000>;
17381002866SEzequiel Garcia		};
17481002866SEzequiel Garcia
17581002866SEzequiel Garcia		opp-800000000 {
17681002866SEzequiel Garcia			opp-hz = /bits/ 64 <800000000>;
17781002866SEzequiel Garcia			opp-microvolt = <1000000>;
17881002866SEzequiel Garcia		};
17981002866SEzequiel Garcia	};
18081002866SEzequiel Garcia
1814e50d217SPeter Geis	pmu {
1824e50d217SPeter Geis		compatible = "arm,cortex-a55-pmu";
1834e50d217SPeter Geis		interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH>,
1844e50d217SPeter Geis			     <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
1854e50d217SPeter Geis			     <GIC_SPI 230 IRQ_TYPE_LEVEL_HIGH>,
1864e50d217SPeter Geis			     <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>;
1874e50d217SPeter Geis		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
1884e50d217SPeter Geis	};
1894e50d217SPeter Geis
1904e50d217SPeter Geis	psci {
1914e50d217SPeter Geis		compatible = "arm,psci-1.0";
1924e50d217SPeter Geis		method = "smc";
1934e50d217SPeter Geis	};
1944e50d217SPeter Geis
1954e50d217SPeter Geis	timer {
1964e50d217SPeter Geis		compatible = "arm,armv8-timer";
1974e50d217SPeter Geis		interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH>,
1984e50d217SPeter Geis			     <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH>,
1994e50d217SPeter Geis			     <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH>,
2004e50d217SPeter Geis			     <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH>;
2014e50d217SPeter Geis		arm,no-tick-in-suspend;
2024e50d217SPeter Geis	};
2034e50d217SPeter Geis
2044e50d217SPeter Geis	xin24m: xin24m {
2054e50d217SPeter Geis		compatible = "fixed-clock";
2064e50d217SPeter Geis		clock-frequency = <24000000>;
2074e50d217SPeter Geis		clock-output-names = "xin24m";
2084e50d217SPeter Geis		#clock-cells = <0>;
2094e50d217SPeter Geis	};
2104e50d217SPeter Geis
2114e50d217SPeter Geis	xin32k: xin32k {
2124e50d217SPeter Geis		compatible = "fixed-clock";
2134e50d217SPeter Geis		clock-frequency = <32768>;
2144e50d217SPeter Geis		clock-output-names = "xin32k";
2154e50d217SPeter Geis		pinctrl-0 = <&clk32k_out0>;
2164e50d217SPeter Geis		pinctrl-names = "default";
2174e50d217SPeter Geis		#clock-cells = <0>;
2184e50d217SPeter Geis	};
2194e50d217SPeter Geis
2204e50d217SPeter Geis	sram@10f000 {
2214e50d217SPeter Geis		compatible = "mmio-sram";
2224e50d217SPeter Geis		reg = <0x0 0x0010f000 0x0 0x100>;
2234e50d217SPeter Geis		#address-cells = <1>;
2244e50d217SPeter Geis		#size-cells = <1>;
2254e50d217SPeter Geis		ranges = <0 0x0 0x0010f000 0x100>;
2264e50d217SPeter Geis
2274e50d217SPeter Geis		scmi_shmem: sram@0 {
2284e50d217SPeter Geis			compatible = "arm,scmi-shmem";
2294e50d217SPeter Geis			reg = <0x0 0x100>;
2304e50d217SPeter Geis		};
2314e50d217SPeter Geis	};
2324e50d217SPeter Geis
2334e50d217SPeter Geis	gic: interrupt-controller@fd400000 {
2344e50d217SPeter Geis		compatible = "arm,gic-v3";
2354e50d217SPeter Geis		reg = <0x0 0xfd400000 0 0x10000>, /* GICD */
2364e50d217SPeter Geis		      <0x0 0xfd460000 0 0x80000>; /* GICR */
2374e50d217SPeter Geis		interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
2384e50d217SPeter Geis		interrupt-controller;
2394e50d217SPeter Geis		#interrupt-cells = <3>;
240b6c1a590SPeter Geis		mbi-alias = <0x0 0xfd410000>;
2414e50d217SPeter Geis		mbi-ranges = <296 24>;
2424e50d217SPeter Geis		msi-controller;
2434e50d217SPeter Geis	};
2444e50d217SPeter Geis
24591c4c3e0SPeter Geis	usb_host0_ehci: usb@fd800000 {
24691c4c3e0SPeter Geis		compatible = "generic-ehci";
24791c4c3e0SPeter Geis		reg = <0x0 0xfd800000 0x0 0x40000>;
24891c4c3e0SPeter Geis		interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
24991c4c3e0SPeter Geis		clocks = <&cru HCLK_USB2HOST0>, <&cru HCLK_USB2HOST0_ARB>,
25091c4c3e0SPeter Geis			 <&cru PCLK_USB>;
25178f71860SMichael Riesch		phys = <&usb2phy1_otg>;
25291c4c3e0SPeter Geis		phy-names = "usb";
25391c4c3e0SPeter Geis		status = "disabled";
25491c4c3e0SPeter Geis	};
25591c4c3e0SPeter Geis
25691c4c3e0SPeter Geis	usb_host0_ohci: usb@fd840000 {
25791c4c3e0SPeter Geis		compatible = "generic-ohci";
25891c4c3e0SPeter Geis		reg = <0x0 0xfd840000 0x0 0x40000>;
25991c4c3e0SPeter Geis		interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
26091c4c3e0SPeter Geis		clocks = <&cru HCLK_USB2HOST0>, <&cru HCLK_USB2HOST0_ARB>,
26191c4c3e0SPeter Geis			 <&cru PCLK_USB>;
26278f71860SMichael Riesch		phys = <&usb2phy1_otg>;
26391c4c3e0SPeter Geis		phy-names = "usb";
26491c4c3e0SPeter Geis		status = "disabled";
26591c4c3e0SPeter Geis	};
26691c4c3e0SPeter Geis
26791c4c3e0SPeter Geis	usb_host1_ehci: usb@fd880000 {
26891c4c3e0SPeter Geis		compatible = "generic-ehci";
26991c4c3e0SPeter Geis		reg = <0x0 0xfd880000 0x0 0x40000>;
27091c4c3e0SPeter Geis		interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
27191c4c3e0SPeter Geis		clocks = <&cru HCLK_USB2HOST1>, <&cru HCLK_USB2HOST1_ARB>,
27291c4c3e0SPeter Geis			 <&cru PCLK_USB>;
27378f71860SMichael Riesch		phys = <&usb2phy1_host>;
27491c4c3e0SPeter Geis		phy-names = "usb";
27591c4c3e0SPeter Geis		status = "disabled";
27691c4c3e0SPeter Geis	};
27791c4c3e0SPeter Geis
27891c4c3e0SPeter Geis	usb_host1_ohci: usb@fd8c0000 {
27991c4c3e0SPeter Geis		compatible = "generic-ohci";
28091c4c3e0SPeter Geis		reg = <0x0 0xfd8c0000 0x0 0x40000>;
28191c4c3e0SPeter Geis		interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
28291c4c3e0SPeter Geis		clocks = <&cru HCLK_USB2HOST1>, <&cru HCLK_USB2HOST1_ARB>,
28391c4c3e0SPeter Geis			 <&cru PCLK_USB>;
28478f71860SMichael Riesch		phys = <&usb2phy1_host>;
28591c4c3e0SPeter Geis		phy-names = "usb";
28691c4c3e0SPeter Geis		status = "disabled";
28791c4c3e0SPeter Geis	};
28891c4c3e0SPeter Geis
2894e50d217SPeter Geis	pmugrf: syscon@fdc20000 {
2904e50d217SPeter Geis		compatible = "rockchip,rk3568-pmugrf", "syscon", "simple-mfd";
2914e50d217SPeter Geis		reg = <0x0 0xfdc20000 0x0 0x10000>;
2922dbcb251SMichael Riesch
2932dbcb251SMichael Riesch		pmu_io_domains: io-domains {
2942dbcb251SMichael Riesch			compatible = "rockchip,rk3568-pmu-io-voltage-domain";
2952dbcb251SMichael Riesch			status = "disabled";
2962dbcb251SMichael Riesch		};
2974e50d217SPeter Geis	};
2984e50d217SPeter Geis
299*3cc8cd2dSYifeng Zhao	pipegrf: syscon@fdc50000 {
300*3cc8cd2dSYifeng Zhao		compatible = "rockchip,rk3568-pipe-grf", "syscon";
301*3cc8cd2dSYifeng Zhao		reg = <0x0 0xfdc50000 0x0 0x1000>;
302*3cc8cd2dSYifeng Zhao	};
303*3cc8cd2dSYifeng Zhao
3044e50d217SPeter Geis	grf: syscon@fdc60000 {
3054e50d217SPeter Geis		compatible = "rockchip,rk3568-grf", "syscon", "simple-mfd";
3064e50d217SPeter Geis		reg = <0x0 0xfdc60000 0x0 0x10000>;
3074e50d217SPeter Geis	};
3084e50d217SPeter Geis
309*3cc8cd2dSYifeng Zhao	pipe_phy_grf1: syscon@fdc80000 {
310*3cc8cd2dSYifeng Zhao		compatible = "rockchip,rk3568-pipe-phy-grf", "syscon";
311*3cc8cd2dSYifeng Zhao		reg = <0x0 0xfdc80000 0x0 0x1000>;
312*3cc8cd2dSYifeng Zhao	};
313*3cc8cd2dSYifeng Zhao
314*3cc8cd2dSYifeng Zhao	pipe_phy_grf2: syscon@fdc90000 {
315*3cc8cd2dSYifeng Zhao		compatible = "rockchip,rk3568-pipe-phy-grf", "syscon";
316*3cc8cd2dSYifeng Zhao		reg = <0x0 0xfdc90000 0x0 0x1000>;
317*3cc8cd2dSYifeng Zhao	};
318*3cc8cd2dSYifeng Zhao
31991c4c3e0SPeter Geis	usb2phy0_grf: syscon@fdca0000 {
32091c4c3e0SPeter Geis		compatible = "rockchip,rk3568-usb2phy-grf", "syscon";
32191c4c3e0SPeter Geis		reg = <0x0 0xfdca0000 0x0 0x8000>;
32291c4c3e0SPeter Geis	};
32391c4c3e0SPeter Geis
32491c4c3e0SPeter Geis	usb2phy1_grf: syscon@fdca8000 {
32591c4c3e0SPeter Geis		compatible = "rockchip,rk3568-usb2phy-grf", "syscon";
32691c4c3e0SPeter Geis		reg = <0x0 0xfdca8000 0x0 0x8000>;
32791c4c3e0SPeter Geis	};
32891c4c3e0SPeter Geis
3294e50d217SPeter Geis	pmucru: clock-controller@fdd00000 {
3304e50d217SPeter Geis		compatible = "rockchip,rk3568-pmucru";
3314e50d217SPeter Geis		reg = <0x0 0xfdd00000 0x0 0x1000>;
3324e50d217SPeter Geis		#clock-cells = <1>;
3334e50d217SPeter Geis		#reset-cells = <1>;
3344e50d217SPeter Geis	};
3354e50d217SPeter Geis
3364e50d217SPeter Geis	cru: clock-controller@fdd20000 {
3374e50d217SPeter Geis		compatible = "rockchip,rk3568-cru";
3384e50d217SPeter Geis		reg = <0x0 0xfdd20000 0x0 0x1000>;
3394e50d217SPeter Geis		#clock-cells = <1>;
3404e50d217SPeter Geis		#reset-cells = <1>;
341f7c5b9c2SPeter Geis		assigned-clocks = <&cru PLL_GPLL>, <&pmucru PLL_PPLL>;
342f7c5b9c2SPeter Geis		assigned-clock-rates = <1200000000>, <200000000>;
34395ad4dbeSMichael Riesch		rockchip,grf = <&grf>;
3444e50d217SPeter Geis	};
3454e50d217SPeter Geis
3464e50d217SPeter Geis	i2c0: i2c@fdd40000 {
3474e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
3484e50d217SPeter Geis		reg = <0x0 0xfdd40000 0x0 0x1000>;
3494e50d217SPeter Geis		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
3504e50d217SPeter Geis		clocks = <&pmucru CLK_I2C0>, <&pmucru PCLK_I2C0>;
3514e50d217SPeter Geis		clock-names = "i2c", "pclk";
3524e50d217SPeter Geis		pinctrl-0 = <&i2c0_xfer>;
3534e50d217SPeter Geis		pinctrl-names = "default";
3544e50d217SPeter Geis		#address-cells = <1>;
3554e50d217SPeter Geis		#size-cells = <0>;
3564e50d217SPeter Geis		status = "disabled";
3574e50d217SPeter Geis	};
3584e50d217SPeter Geis
3594e50d217SPeter Geis	uart0: serial@fdd50000 {
3604e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
3614e50d217SPeter Geis		reg = <0x0 0xfdd50000 0x0 0x100>;
3624e50d217SPeter Geis		interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
3634e50d217SPeter Geis		clocks = <&pmucru SCLK_UART0>, <&pmucru PCLK_UART0>;
3644e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
3654e50d217SPeter Geis		dmas = <&dmac0 0>, <&dmac0 1>;
3664e50d217SPeter Geis		pinctrl-0 = <&uart0_xfer>;
3674e50d217SPeter Geis		pinctrl-names = "default";
3684e50d217SPeter Geis		reg-io-width = <4>;
3694e50d217SPeter Geis		reg-shift = <2>;
3704e50d217SPeter Geis		status = "disabled";
3714e50d217SPeter Geis	};
3724e50d217SPeter Geis
37398419a39SLiang Chen	pwm0: pwm@fdd70000 {
37498419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
37598419a39SLiang Chen		reg = <0x0 0xfdd70000 0x0 0x10>;
37698419a39SLiang Chen		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
37798419a39SLiang Chen		clock-names = "pwm", "pclk";
37898419a39SLiang Chen		pinctrl-0 = <&pwm0m0_pins>;
3792e4dbcf7SSascha Hauer		pinctrl-names = "default";
38098419a39SLiang Chen		#pwm-cells = <3>;
38198419a39SLiang Chen		status = "disabled";
38298419a39SLiang Chen	};
38398419a39SLiang Chen
38498419a39SLiang Chen	pwm1: pwm@fdd70010 {
38598419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
38698419a39SLiang Chen		reg = <0x0 0xfdd70010 0x0 0x10>;
38798419a39SLiang Chen		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
38898419a39SLiang Chen		clock-names = "pwm", "pclk";
38998419a39SLiang Chen		pinctrl-0 = <&pwm1m0_pins>;
3902e4dbcf7SSascha Hauer		pinctrl-names = "default";
39198419a39SLiang Chen		#pwm-cells = <3>;
39298419a39SLiang Chen		status = "disabled";
39398419a39SLiang Chen	};
39498419a39SLiang Chen
39598419a39SLiang Chen	pwm2: pwm@fdd70020 {
39698419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
39798419a39SLiang Chen		reg = <0x0 0xfdd70020 0x0 0x10>;
39898419a39SLiang Chen		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
39998419a39SLiang Chen		clock-names = "pwm", "pclk";
40098419a39SLiang Chen		pinctrl-0 = <&pwm2m0_pins>;
4012e4dbcf7SSascha Hauer		pinctrl-names = "default";
40298419a39SLiang Chen		#pwm-cells = <3>;
40398419a39SLiang Chen		status = "disabled";
40498419a39SLiang Chen	};
40598419a39SLiang Chen
40698419a39SLiang Chen	pwm3: pwm@fdd70030 {
40798419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
40898419a39SLiang Chen		reg = <0x0 0xfdd70030 0x0 0x10>;
40998419a39SLiang Chen		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
41098419a39SLiang Chen		clock-names = "pwm", "pclk";
41198419a39SLiang Chen		pinctrl-0 = <&pwm3_pins>;
4122e4dbcf7SSascha Hauer		pinctrl-names = "default";
41398419a39SLiang Chen		#pwm-cells = <3>;
41498419a39SLiang Chen		status = "disabled";
41598419a39SLiang Chen	};
41698419a39SLiang Chen
4174e50d217SPeter Geis	pmu: power-management@fdd90000 {
4184e50d217SPeter Geis		compatible = "rockchip,rk3568-pmu", "syscon", "simple-mfd";
4194e50d217SPeter Geis		reg = <0x0 0xfdd90000 0x0 0x1000>;
4204e50d217SPeter Geis
4214e50d217SPeter Geis		power: power-controller {
4224e50d217SPeter Geis			compatible = "rockchip,rk3568-power-controller";
4234e50d217SPeter Geis			#power-domain-cells = <1>;
4244e50d217SPeter Geis			#address-cells = <1>;
4254e50d217SPeter Geis			#size-cells = <0>;
4264e50d217SPeter Geis
4274e50d217SPeter Geis			/* These power domains are grouped by VD_GPU */
4284e50d217SPeter Geis			power-domain@RK3568_PD_GPU {
4294e50d217SPeter Geis				reg = <RK3568_PD_GPU>;
4304e50d217SPeter Geis				clocks = <&cru ACLK_GPU_PRE>,
4314e50d217SPeter Geis					 <&cru PCLK_GPU_PRE>;
4324e50d217SPeter Geis				pm_qos = <&qos_gpu>;
4334e50d217SPeter Geis				#power-domain-cells = <0>;
4344e50d217SPeter Geis			};
4354e50d217SPeter Geis
4364e50d217SPeter Geis			/* These power domains are grouped by VD_LOGIC */
4374e50d217SPeter Geis			power-domain@RK3568_PD_VI {
4384e50d217SPeter Geis				reg = <RK3568_PD_VI>;
4394e50d217SPeter Geis				clocks = <&cru HCLK_VI>,
4404e50d217SPeter Geis					 <&cru PCLK_VI>;
4414e50d217SPeter Geis				pm_qos = <&qos_isp>,
4424e50d217SPeter Geis					 <&qos_vicap0>,
4434e50d217SPeter Geis					 <&qos_vicap1>;
4444e50d217SPeter Geis				#power-domain-cells = <0>;
4454e50d217SPeter Geis			};
4464e50d217SPeter Geis
4474e50d217SPeter Geis			power-domain@RK3568_PD_VO {
4484e50d217SPeter Geis				reg = <RK3568_PD_VO>;
4494e50d217SPeter Geis				clocks = <&cru HCLK_VO>,
4504e50d217SPeter Geis					 <&cru PCLK_VO>,
4514e50d217SPeter Geis					 <&cru ACLK_VOP_PRE>;
4524e50d217SPeter Geis				pm_qos = <&qos_hdcp>,
4534e50d217SPeter Geis					 <&qos_vop_m0>,
4544e50d217SPeter Geis					 <&qos_vop_m1>;
4554e50d217SPeter Geis				#power-domain-cells = <0>;
4564e50d217SPeter Geis			};
4574e50d217SPeter Geis
4584e50d217SPeter Geis			power-domain@RK3568_PD_RGA {
4594e50d217SPeter Geis				reg = <RK3568_PD_RGA>;
4604e50d217SPeter Geis				clocks = <&cru HCLK_RGA_PRE>,
4614e50d217SPeter Geis					 <&cru PCLK_RGA_PRE>;
4624e50d217SPeter Geis				pm_qos = <&qos_ebc>,
4634e50d217SPeter Geis					 <&qos_iep>,
4644e50d217SPeter Geis					 <&qos_jpeg_dec>,
4654e50d217SPeter Geis					 <&qos_jpeg_enc>,
4664e50d217SPeter Geis					 <&qos_rga_rd>,
4674e50d217SPeter Geis					 <&qos_rga_wr>;
4684e50d217SPeter Geis				#power-domain-cells = <0>;
4694e50d217SPeter Geis			};
4704e50d217SPeter Geis
4714e50d217SPeter Geis			power-domain@RK3568_PD_VPU {
4724e50d217SPeter Geis				reg = <RK3568_PD_VPU>;
4734e50d217SPeter Geis				clocks = <&cru HCLK_VPU_PRE>;
4744e50d217SPeter Geis				pm_qos = <&qos_vpu>;
4754e50d217SPeter Geis				#power-domain-cells = <0>;
4764e50d217SPeter Geis			};
4774e50d217SPeter Geis
4784e50d217SPeter Geis			power-domain@RK3568_PD_RKVDEC {
4794e50d217SPeter Geis				clocks = <&cru HCLK_RKVDEC_PRE>;
4804e50d217SPeter Geis				reg = <RK3568_PD_RKVDEC>;
4814e50d217SPeter Geis				pm_qos = <&qos_rkvdec>;
4824e50d217SPeter Geis				#power-domain-cells = <0>;
4834e50d217SPeter Geis			};
4844e50d217SPeter Geis
4854e50d217SPeter Geis			power-domain@RK3568_PD_RKVENC {
4864e50d217SPeter Geis				reg = <RK3568_PD_RKVENC>;
4874e50d217SPeter Geis				clocks = <&cru HCLK_RKVENC_PRE>;
4884e50d217SPeter Geis				pm_qos = <&qos_rkvenc_rd_m0>,
4894e50d217SPeter Geis					 <&qos_rkvenc_rd_m1>,
4904e50d217SPeter Geis					 <&qos_rkvenc_wr_m0>;
4914e50d217SPeter Geis				#power-domain-cells = <0>;
4924e50d217SPeter Geis			};
4934e50d217SPeter Geis		};
4944e50d217SPeter Geis	};
4954e50d217SPeter Geis
49681002866SEzequiel Garcia	gpu: gpu@fde60000 {
49781002866SEzequiel Garcia		compatible = "rockchip,rk3568-mali", "arm,mali-bifrost";
49881002866SEzequiel Garcia		reg = <0x0 0xfde60000 0x0 0x4000>;
49981002866SEzequiel Garcia		interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
50081002866SEzequiel Garcia			     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
50181002866SEzequiel Garcia			     <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
50281002866SEzequiel Garcia		interrupt-names = "job", "mmu", "gpu";
50381002866SEzequiel Garcia		clocks = <&scmi_clk 1>, <&cru CLK_GPU>;
50481002866SEzequiel Garcia		clock-names = "gpu", "bus";
50581002866SEzequiel Garcia		#cooling-cells = <2>;
50681002866SEzequiel Garcia		operating-points-v2 = <&gpu_opp_table>;
50781002866SEzequiel Garcia		power-domains = <&power RK3568_PD_GPU>;
50881002866SEzequiel Garcia		status = "disabled";
50981002866SEzequiel Garcia	};
51081002866SEzequiel Garcia
5114e50d217SPeter Geis	sdmmc2: mmc@fe000000 {
5124e50d217SPeter Geis		compatible = "rockchip,rk3568-dw-mshc", "rockchip,rk3288-dw-mshc";
5134e50d217SPeter Geis		reg = <0x0 0xfe000000 0x0 0x4000>;
5144e50d217SPeter Geis		interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
5154e50d217SPeter Geis		clocks = <&cru HCLK_SDMMC2>, <&cru CLK_SDMMC2>,
5164e50d217SPeter Geis			 <&cru SCLK_SDMMC2_DRV>, <&cru SCLK_SDMMC2_SAMPLE>;
5174e50d217SPeter Geis		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
5184e50d217SPeter Geis		fifo-depth = <0x100>;
5194e50d217SPeter Geis		max-frequency = <150000000>;
5204e50d217SPeter Geis		resets = <&cru SRST_SDMMC2>;
5214e50d217SPeter Geis		reset-names = "reset";
5224e50d217SPeter Geis		status = "disabled";
5234e50d217SPeter Geis	};
5244e50d217SPeter Geis
5250dcec571SPeter Geis	gmac1: ethernet@fe010000 {
5260dcec571SPeter Geis		compatible = "rockchip,rk3568-gmac", "snps,dwmac-4.20a";
5270dcec571SPeter Geis		reg = <0x0 0xfe010000 0x0 0x10000>;
5280dcec571SPeter Geis		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
5290dcec571SPeter Geis			     <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
5300dcec571SPeter Geis		interrupt-names = "macirq", "eth_wake_irq";
5310dcec571SPeter Geis		clocks = <&cru SCLK_GMAC1>, <&cru SCLK_GMAC1_RX_TX>,
5320dcec571SPeter Geis			 <&cru SCLK_GMAC1_RX_TX>, <&cru CLK_MAC1_REFOUT>,
5330dcec571SPeter Geis			 <&cru ACLK_GMAC1>, <&cru PCLK_GMAC1>,
5340dcec571SPeter Geis			 <&cru SCLK_GMAC1_RX_TX>, <&cru CLK_GMAC1_PTP_REF>;
5350dcec571SPeter Geis		clock-names = "stmmaceth", "mac_clk_rx",
5360dcec571SPeter Geis			      "mac_clk_tx", "clk_mac_refout",
5370dcec571SPeter Geis			      "aclk_mac", "pclk_mac",
5380dcec571SPeter Geis			      "clk_mac_speed", "ptp_ref";
5390dcec571SPeter Geis		resets = <&cru SRST_A_GMAC1>;
5400dcec571SPeter Geis		reset-names = "stmmaceth";
5410dcec571SPeter Geis		rockchip,grf = <&grf>;
5420dcec571SPeter Geis		snps,axi-config = <&gmac1_stmmac_axi_setup>;
5430dcec571SPeter Geis		snps,mixed-burst;
5440dcec571SPeter Geis		snps,mtl-rx-config = <&gmac1_mtl_rx_setup>;
5450dcec571SPeter Geis		snps,mtl-tx-config = <&gmac1_mtl_tx_setup>;
5460dcec571SPeter Geis		snps,tso;
5470dcec571SPeter Geis		status = "disabled";
5480dcec571SPeter Geis
5490dcec571SPeter Geis		mdio1: mdio {
5500dcec571SPeter Geis			compatible = "snps,dwmac-mdio";
5510dcec571SPeter Geis			#address-cells = <0x1>;
5520dcec571SPeter Geis			#size-cells = <0x0>;
5530dcec571SPeter Geis		};
5540dcec571SPeter Geis
5550dcec571SPeter Geis		gmac1_stmmac_axi_setup: stmmac-axi-config {
5560dcec571SPeter Geis			snps,blen = <0 0 0 0 16 8 4>;
5570dcec571SPeter Geis			snps,rd_osr_lmt = <8>;
5580dcec571SPeter Geis			snps,wr_osr_lmt = <4>;
5590dcec571SPeter Geis		};
5600dcec571SPeter Geis
5610dcec571SPeter Geis		gmac1_mtl_rx_setup: rx-queues-config {
5620dcec571SPeter Geis			snps,rx-queues-to-use = <1>;
5630dcec571SPeter Geis			queue0 {};
5640dcec571SPeter Geis		};
5650dcec571SPeter Geis
5660dcec571SPeter Geis		gmac1_mtl_tx_setup: tx-queues-config {
5670dcec571SPeter Geis			snps,tx-queues-to-use = <1>;
5680dcec571SPeter Geis			queue0 {};
5690dcec571SPeter Geis		};
5700dcec571SPeter Geis	};
5710dcec571SPeter Geis
5724e50d217SPeter Geis	qos_gpu: qos@fe128000 {
5734e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5744e50d217SPeter Geis		reg = <0x0 0xfe128000 0x0 0x20>;
5754e50d217SPeter Geis	};
5764e50d217SPeter Geis
5774e50d217SPeter Geis	qos_rkvenc_rd_m0: qos@fe138080 {
5784e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5794e50d217SPeter Geis		reg = <0x0 0xfe138080 0x0 0x20>;
5804e50d217SPeter Geis	};
5814e50d217SPeter Geis
5824e50d217SPeter Geis	qos_rkvenc_rd_m1: qos@fe138100 {
5834e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5844e50d217SPeter Geis		reg = <0x0 0xfe138100 0x0 0x20>;
5854e50d217SPeter Geis	};
5864e50d217SPeter Geis
5874e50d217SPeter Geis	qos_rkvenc_wr_m0: qos@fe138180 {
5884e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5894e50d217SPeter Geis		reg = <0x0 0xfe138180 0x0 0x20>;
5904e50d217SPeter Geis	};
5914e50d217SPeter Geis
5924e50d217SPeter Geis	qos_isp: qos@fe148000 {
5934e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5944e50d217SPeter Geis		reg = <0x0 0xfe148000 0x0 0x20>;
5954e50d217SPeter Geis	};
5964e50d217SPeter Geis
5974e50d217SPeter Geis	qos_vicap0: qos@fe148080 {
5984e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5994e50d217SPeter Geis		reg = <0x0 0xfe148080 0x0 0x20>;
6004e50d217SPeter Geis	};
6014e50d217SPeter Geis
6024e50d217SPeter Geis	qos_vicap1: qos@fe148100 {
6034e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6044e50d217SPeter Geis		reg = <0x0 0xfe148100 0x0 0x20>;
6054e50d217SPeter Geis	};
6064e50d217SPeter Geis
6074e50d217SPeter Geis	qos_vpu: qos@fe150000 {
6084e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6094e50d217SPeter Geis		reg = <0x0 0xfe150000 0x0 0x20>;
6104e50d217SPeter Geis	};
6114e50d217SPeter Geis
6124e50d217SPeter Geis	qos_ebc: qos@fe158000 {
6134e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6144e50d217SPeter Geis		reg = <0x0 0xfe158000 0x0 0x20>;
6154e50d217SPeter Geis	};
6164e50d217SPeter Geis
6174e50d217SPeter Geis	qos_iep: qos@fe158100 {
6184e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6194e50d217SPeter Geis		reg = <0x0 0xfe158100 0x0 0x20>;
6204e50d217SPeter Geis	};
6214e50d217SPeter Geis
6224e50d217SPeter Geis	qos_jpeg_dec: qos@fe158180 {
6234e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6244e50d217SPeter Geis		reg = <0x0 0xfe158180 0x0 0x20>;
6254e50d217SPeter Geis	};
6264e50d217SPeter Geis
6274e50d217SPeter Geis	qos_jpeg_enc: qos@fe158200 {
6284e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6294e50d217SPeter Geis		reg = <0x0 0xfe158200 0x0 0x20>;
6304e50d217SPeter Geis	};
6314e50d217SPeter Geis
6324e50d217SPeter Geis	qos_rga_rd: qos@fe158280 {
6334e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6344e50d217SPeter Geis		reg = <0x0 0xfe158280 0x0 0x20>;
6354e50d217SPeter Geis	};
6364e50d217SPeter Geis
6374e50d217SPeter Geis	qos_rga_wr: qos@fe158300 {
6384e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6394e50d217SPeter Geis		reg = <0x0 0xfe158300 0x0 0x20>;
6404e50d217SPeter Geis	};
6414e50d217SPeter Geis
6424e50d217SPeter Geis	qos_npu: qos@fe180000 {
6434e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6444e50d217SPeter Geis		reg = <0x0 0xfe180000 0x0 0x20>;
6454e50d217SPeter Geis	};
6464e50d217SPeter Geis
6474e50d217SPeter Geis	qos_pcie2x1: qos@fe190000 {
6484e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6494e50d217SPeter Geis		reg = <0x0 0xfe190000 0x0 0x20>;
6504e50d217SPeter Geis	};
6514e50d217SPeter Geis
6524e50d217SPeter Geis	qos_sata1: qos@fe190280 {
6534e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6544e50d217SPeter Geis		reg = <0x0 0xfe190280 0x0 0x20>;
6554e50d217SPeter Geis	};
6564e50d217SPeter Geis
6574e50d217SPeter Geis	qos_sata2: qos@fe190300 {
6584e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6594e50d217SPeter Geis		reg = <0x0 0xfe190300 0x0 0x20>;
6604e50d217SPeter Geis	};
6614e50d217SPeter Geis
6624e50d217SPeter Geis	qos_usb3_0: qos@fe190380 {
6634e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6644e50d217SPeter Geis		reg = <0x0 0xfe190380 0x0 0x20>;
6654e50d217SPeter Geis	};
6664e50d217SPeter Geis
6674e50d217SPeter Geis	qos_usb3_1: qos@fe190400 {
6684e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6694e50d217SPeter Geis		reg = <0x0 0xfe190400 0x0 0x20>;
6704e50d217SPeter Geis	};
6714e50d217SPeter Geis
6724e50d217SPeter Geis	qos_rkvdec: qos@fe198000 {
6734e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6744e50d217SPeter Geis		reg = <0x0 0xfe198000 0x0 0x20>;
6754e50d217SPeter Geis	};
6764e50d217SPeter Geis
6774e50d217SPeter Geis	qos_hdcp: qos@fe1a8000 {
6784e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6794e50d217SPeter Geis		reg = <0x0 0xfe1a8000 0x0 0x20>;
6804e50d217SPeter Geis	};
6814e50d217SPeter Geis
6824e50d217SPeter Geis	qos_vop_m0: qos@fe1a8080 {
6834e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6844e50d217SPeter Geis		reg = <0x0 0xfe1a8080 0x0 0x20>;
6854e50d217SPeter Geis	};
6864e50d217SPeter Geis
6874e50d217SPeter Geis	qos_vop_m1: qos@fe1a8100 {
6884e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
6894e50d217SPeter Geis		reg = <0x0 0xfe1a8100 0x0 0x20>;
6904e50d217SPeter Geis	};
6914e50d217SPeter Geis
6924e50d217SPeter Geis	sdmmc0: mmc@fe2b0000 {
6934e50d217SPeter Geis		compatible = "rockchip,rk3568-dw-mshc", "rockchip,rk3288-dw-mshc";
6944e50d217SPeter Geis		reg = <0x0 0xfe2b0000 0x0 0x4000>;
6954e50d217SPeter Geis		interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
6964e50d217SPeter Geis		clocks = <&cru HCLK_SDMMC0>, <&cru CLK_SDMMC0>,
6974e50d217SPeter Geis			 <&cru SCLK_SDMMC0_DRV>, <&cru SCLK_SDMMC0_SAMPLE>;
6984e50d217SPeter Geis		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
6994e50d217SPeter Geis		fifo-depth = <0x100>;
7004e50d217SPeter Geis		max-frequency = <150000000>;
7014e50d217SPeter Geis		resets = <&cru SRST_SDMMC0>;
7024e50d217SPeter Geis		reset-names = "reset";
7034e50d217SPeter Geis		status = "disabled";
7044e50d217SPeter Geis	};
7054e50d217SPeter Geis
7064e50d217SPeter Geis	sdmmc1: mmc@fe2c0000 {
7074e50d217SPeter Geis		compatible = "rockchip,rk3568-dw-mshc", "rockchip,rk3288-dw-mshc";
7084e50d217SPeter Geis		reg = <0x0 0xfe2c0000 0x0 0x4000>;
7094e50d217SPeter Geis		interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
7104e50d217SPeter Geis		clocks = <&cru HCLK_SDMMC1>, <&cru CLK_SDMMC1>,
7114e50d217SPeter Geis			 <&cru SCLK_SDMMC1_DRV>, <&cru SCLK_SDMMC1_SAMPLE>;
7124e50d217SPeter Geis		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
7134e50d217SPeter Geis		fifo-depth = <0x100>;
7144e50d217SPeter Geis		max-frequency = <150000000>;
7154e50d217SPeter Geis		resets = <&cru SRST_SDMMC1>;
7164e50d217SPeter Geis		reset-names = "reset";
7174e50d217SPeter Geis		status = "disabled";
7184e50d217SPeter Geis	};
7194e50d217SPeter Geis
7204e50d217SPeter Geis	sdhci: mmc@fe310000 {
7214e50d217SPeter Geis		compatible = "rockchip,rk3568-dwcmshc";
7224e50d217SPeter Geis		reg = <0x0 0xfe310000 0x0 0x10000>;
7234e50d217SPeter Geis		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
7244e50d217SPeter Geis		assigned-clocks = <&cru BCLK_EMMC>, <&cru TCLK_EMMC>;
7254e50d217SPeter Geis		assigned-clock-rates = <200000000>, <24000000>;
7264e50d217SPeter Geis		clocks = <&cru CCLK_EMMC>, <&cru HCLK_EMMC>,
7274e50d217SPeter Geis			 <&cru ACLK_EMMC>, <&cru BCLK_EMMC>,
7284e50d217SPeter Geis			 <&cru TCLK_EMMC>;
7294e50d217SPeter Geis		clock-names = "core", "bus", "axi", "block", "timer";
7304e50d217SPeter Geis		status = "disabled";
7314e50d217SPeter Geis	};
7324e50d217SPeter Geis
733a65e6523SPeter Geis	spdif: spdif@fe460000 {
734a65e6523SPeter Geis		compatible = "rockchip,rk3568-spdif";
735a65e6523SPeter Geis		reg = <0x0 0xfe460000 0x0 0x1000>;
736a65e6523SPeter Geis		interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
737a65e6523SPeter Geis		clock-names = "mclk", "hclk";
738a65e6523SPeter Geis		clocks = <&cru MCLK_SPDIF_8CH>, <&cru HCLK_SPDIF_8CH>;
739a65e6523SPeter Geis		dmas = <&dmac1 1>;
740a65e6523SPeter Geis		dma-names = "tx";
741a65e6523SPeter Geis		pinctrl-names = "default";
742a65e6523SPeter Geis		pinctrl-0 = <&spdifm0_tx>;
743a65e6523SPeter Geis		#sound-dai-cells = <0>;
744a65e6523SPeter Geis		status = "disabled";
745a65e6523SPeter Geis	};
746a65e6523SPeter Geis
747ef5c9135SNicolas Frattaroli	i2s1_8ch: i2s@fe410000 {
748ef5c9135SNicolas Frattaroli		compatible = "rockchip,rk3568-i2s-tdm";
749ef5c9135SNicolas Frattaroli		reg = <0x0 0xfe410000 0x0 0x1000>;
750ef5c9135SNicolas Frattaroli		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
751ef5c9135SNicolas Frattaroli		assigned-clocks = <&cru CLK_I2S1_8CH_TX_SRC>, <&cru CLK_I2S1_8CH_RX_SRC>;
752ef5c9135SNicolas Frattaroli		assigned-clock-rates = <1188000000>, <1188000000>;
753ef5c9135SNicolas Frattaroli		clocks = <&cru MCLK_I2S1_8CH_TX>, <&cru MCLK_I2S1_8CH_RX>,
754ef5c9135SNicolas Frattaroli			 <&cru HCLK_I2S1_8CH>;
755ef5c9135SNicolas Frattaroli		clock-names = "mclk_tx", "mclk_rx", "hclk";
756ef5c9135SNicolas Frattaroli		dmas = <&dmac1 3>, <&dmac1 2>;
757ef5c9135SNicolas Frattaroli		dma-names = "rx", "tx";
758ef5c9135SNicolas Frattaroli		resets = <&cru SRST_M_I2S1_8CH_TX>, <&cru SRST_M_I2S1_8CH_RX>;
759ef5c9135SNicolas Frattaroli		reset-names = "tx-m", "rx-m";
760ef5c9135SNicolas Frattaroli		rockchip,grf = <&grf>;
761ef5c9135SNicolas Frattaroli		pinctrl-names = "default";
762ef5c9135SNicolas Frattaroli		pinctrl-0 = <&i2s1m0_sclktx &i2s1m0_sclkrx
763ef5c9135SNicolas Frattaroli			     &i2s1m0_lrcktx &i2s1m0_lrckrx
764ef5c9135SNicolas Frattaroli			     &i2s1m0_sdi0   &i2s1m0_sdi1
765ef5c9135SNicolas Frattaroli			     &i2s1m0_sdi2   &i2s1m0_sdi3
766ef5c9135SNicolas Frattaroli			     &i2s1m0_sdo0   &i2s1m0_sdo1
767ef5c9135SNicolas Frattaroli			     &i2s1m0_sdo2   &i2s1m0_sdo3>;
768ef5c9135SNicolas Frattaroli		#sound-dai-cells = <0>;
769ef5c9135SNicolas Frattaroli		status = "disabled";
770ef5c9135SNicolas Frattaroli	};
771ef5c9135SNicolas Frattaroli
772ad14de06SMichael Riesch	i2s3_2ch: i2s@fe430000 {
773ad14de06SMichael Riesch		compatible = "rockchip,rk3568-i2s-tdm";
774ad14de06SMichael Riesch		reg = <0x0 0xfe430000 0x0 0x1000>;
775ad14de06SMichael Riesch		interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
776ad14de06SMichael Riesch		clocks = <&cru MCLK_I2S3_2CH_TX>, <&cru MCLK_I2S3_2CH_RX>,
777ad14de06SMichael Riesch			 <&cru HCLK_I2S3_2CH>;
778ad14de06SMichael Riesch		clock-names = "mclk_tx", "mclk_rx", "hclk";
779ad14de06SMichael Riesch		dmas = <&dmac1 6>, <&dmac1 7>;
780ad14de06SMichael Riesch		dma-names = "tx", "rx";
781ad14de06SMichael Riesch		resets = <&cru SRST_M_I2S3_2CH_TX>, <&cru SRST_M_I2S3_2CH_RX>;
782ad14de06SMichael Riesch		reset-names = "tx-m", "rx-m";
783ad14de06SMichael Riesch		rockchip,grf = <&grf>;
784ad14de06SMichael Riesch		#sound-dai-cells = <0>;
785ad14de06SMichael Riesch		status = "disabled";
786ad14de06SMichael Riesch	};
787ad14de06SMichael Riesch
78879c5f0e5SSamuel Holland	pdm: pdm@fe440000 {
78979c5f0e5SSamuel Holland		compatible = "rockchip,rk3568-pdm";
79079c5f0e5SSamuel Holland		reg = <0x0 0xfe440000 0x0 0x1000>;
79179c5f0e5SSamuel Holland		interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
79279c5f0e5SSamuel Holland		clocks = <&cru MCLK_PDM>, <&cru HCLK_PDM>;
79379c5f0e5SSamuel Holland		clock-names = "pdm_clk", "pdm_hclk";
79479c5f0e5SSamuel Holland		dmas = <&dmac1 9>;
79579c5f0e5SSamuel Holland		dma-names = "rx";
79679c5f0e5SSamuel Holland		pinctrl-0 = <&pdmm0_clk
79779c5f0e5SSamuel Holland			     &pdmm0_clk1
79879c5f0e5SSamuel Holland			     &pdmm0_sdi0
79979c5f0e5SSamuel Holland			     &pdmm0_sdi1
80079c5f0e5SSamuel Holland			     &pdmm0_sdi2
80179c5f0e5SSamuel Holland			     &pdmm0_sdi3>;
80279c5f0e5SSamuel Holland		pinctrl-names = "default";
80379c5f0e5SSamuel Holland		resets = <&cru SRST_M_PDM>;
80479c5f0e5SSamuel Holland		reset-names = "pdm-m";
80579c5f0e5SSamuel Holland		#sound-dai-cells = <0>;
80679c5f0e5SSamuel Holland		status = "disabled";
80779c5f0e5SSamuel Holland	};
80879c5f0e5SSamuel Holland
8094e50d217SPeter Geis	dmac0: dmac@fe530000 {
8104e50d217SPeter Geis		compatible = "arm,pl330", "arm,primecell";
8114e50d217SPeter Geis		reg = <0x0 0xfe530000 0x0 0x4000>;
8124e50d217SPeter Geis		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
8134e50d217SPeter Geis			     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
8144e50d217SPeter Geis		arm,pl330-periph-burst;
8154e50d217SPeter Geis		clocks = <&cru ACLK_BUS>;
8164e50d217SPeter Geis		clock-names = "apb_pclk";
8174e50d217SPeter Geis		#dma-cells = <1>;
8184e50d217SPeter Geis	};
8194e50d217SPeter Geis
8204e50d217SPeter Geis	dmac1: dmac@fe550000 {
8214e50d217SPeter Geis		compatible = "arm,pl330", "arm,primecell";
8224e50d217SPeter Geis		reg = <0x0 0xfe550000 0x0 0x4000>;
8234e50d217SPeter Geis		interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
8244e50d217SPeter Geis			     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
8254e50d217SPeter Geis		arm,pl330-periph-burst;
8264e50d217SPeter Geis		clocks = <&cru ACLK_BUS>;
8274e50d217SPeter Geis		clock-names = "apb_pclk";
8284e50d217SPeter Geis		#dma-cells = <1>;
8294e50d217SPeter Geis	};
8304e50d217SPeter Geis
8314e50d217SPeter Geis	i2c1: i2c@fe5a0000 {
8324e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
8334e50d217SPeter Geis		reg = <0x0 0xfe5a0000 0x0 0x1000>;
8344e50d217SPeter Geis		interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
8354e50d217SPeter Geis		clocks = <&cru CLK_I2C1>, <&cru PCLK_I2C1>;
8364e50d217SPeter Geis		clock-names = "i2c", "pclk";
8374e50d217SPeter Geis		pinctrl-0 = <&i2c1_xfer>;
8384e50d217SPeter Geis		pinctrl-names = "default";
8394e50d217SPeter Geis		#address-cells = <1>;
8404e50d217SPeter Geis		#size-cells = <0>;
8414e50d217SPeter Geis		status = "disabled";
8424e50d217SPeter Geis	};
8434e50d217SPeter Geis
8444e50d217SPeter Geis	i2c2: i2c@fe5b0000 {
8454e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
8464e50d217SPeter Geis		reg = <0x0 0xfe5b0000 0x0 0x1000>;
8474e50d217SPeter Geis		interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
8484e50d217SPeter Geis		clocks = <&cru CLK_I2C2>, <&cru PCLK_I2C2>;
8494e50d217SPeter Geis		clock-names = "i2c", "pclk";
8504e50d217SPeter Geis		pinctrl-0 = <&i2c2m0_xfer>;
8514e50d217SPeter Geis		pinctrl-names = "default";
8524e50d217SPeter Geis		#address-cells = <1>;
8534e50d217SPeter Geis		#size-cells = <0>;
8544e50d217SPeter Geis		status = "disabled";
8554e50d217SPeter Geis	};
8564e50d217SPeter Geis
8574e50d217SPeter Geis	i2c3: i2c@fe5c0000 {
8584e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
8594e50d217SPeter Geis		reg = <0x0 0xfe5c0000 0x0 0x1000>;
8604e50d217SPeter Geis		interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
8614e50d217SPeter Geis		clocks = <&cru CLK_I2C3>, <&cru PCLK_I2C3>;
8624e50d217SPeter Geis		clock-names = "i2c", "pclk";
8634e50d217SPeter Geis		pinctrl-0 = <&i2c3m0_xfer>;
8644e50d217SPeter Geis		pinctrl-names = "default";
8654e50d217SPeter Geis		#address-cells = <1>;
8664e50d217SPeter Geis		#size-cells = <0>;
8674e50d217SPeter Geis		status = "disabled";
8684e50d217SPeter Geis	};
8694e50d217SPeter Geis
8704e50d217SPeter Geis	i2c4: i2c@fe5d0000 {
8714e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
8724e50d217SPeter Geis		reg = <0x0 0xfe5d0000 0x0 0x1000>;
8734e50d217SPeter Geis		interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
8744e50d217SPeter Geis		clocks = <&cru CLK_I2C4>, <&cru PCLK_I2C4>;
8754e50d217SPeter Geis		clock-names = "i2c", "pclk";
8764e50d217SPeter Geis		pinctrl-0 = <&i2c4m0_xfer>;
8774e50d217SPeter Geis		pinctrl-names = "default";
8784e50d217SPeter Geis		#address-cells = <1>;
8794e50d217SPeter Geis		#size-cells = <0>;
8804e50d217SPeter Geis		status = "disabled";
8814e50d217SPeter Geis	};
8824e50d217SPeter Geis
8834e50d217SPeter Geis	i2c5: i2c@fe5e0000 {
8844e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
8854e50d217SPeter Geis		reg = <0x0 0xfe5e0000 0x0 0x1000>;
8864e50d217SPeter Geis		interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
8874e50d217SPeter Geis		clocks = <&cru CLK_I2C5>, <&cru PCLK_I2C5>;
8884e50d217SPeter Geis		clock-names = "i2c", "pclk";
8894e50d217SPeter Geis		pinctrl-0 = <&i2c5m0_xfer>;
8904e50d217SPeter Geis		pinctrl-names = "default";
8914e50d217SPeter Geis		#address-cells = <1>;
8924e50d217SPeter Geis		#size-cells = <0>;
8934e50d217SPeter Geis		status = "disabled";
8944e50d217SPeter Geis	};
8954e50d217SPeter Geis
8960edcfec3SLiang Chen	wdt: watchdog@fe600000 {
8970edcfec3SLiang Chen		compatible = "rockchip,rk3568-wdt", "snps,dw-wdt";
8980edcfec3SLiang Chen		reg = <0x0 0xfe600000 0x0 0x100>;
8990edcfec3SLiang Chen		interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
9000edcfec3SLiang Chen		clocks = <&cru TCLK_WDT_NS>, <&cru PCLK_WDT_NS>;
9010edcfec3SLiang Chen		clock-names = "tclk", "pclk";
9020edcfec3SLiang Chen	};
9030edcfec3SLiang Chen
904aaa552d8SNicolas Frattaroli	spi0: spi@fe610000 {
905aaa552d8SNicolas Frattaroli		compatible = "rockchip,rk3568-spi", "rockchip,rk3066-spi";
906aaa552d8SNicolas Frattaroli		reg = <0x0 0xfe610000 0x0 0x1000>;
907aaa552d8SNicolas Frattaroli		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
908aaa552d8SNicolas Frattaroli		clocks = <&cru CLK_SPI0>, <&cru PCLK_SPI0>;
909aaa552d8SNicolas Frattaroli		clock-names = "spiclk", "apb_pclk";
910aaa552d8SNicolas Frattaroli		dmas = <&dmac0 20>, <&dmac0 21>;
911aaa552d8SNicolas Frattaroli		dma-names = "tx", "rx";
912aaa552d8SNicolas Frattaroli		pinctrl-names = "default";
913aaa552d8SNicolas Frattaroli		pinctrl-0 = <&spi0m0_cs0 &spi0m0_cs1 &spi0m0_pins>;
914aaa552d8SNicolas Frattaroli		#address-cells = <1>;
915aaa552d8SNicolas Frattaroli		#size-cells = <0>;
916aaa552d8SNicolas Frattaroli		status = "disabled";
917aaa552d8SNicolas Frattaroli	};
918aaa552d8SNicolas Frattaroli
919aaa552d8SNicolas Frattaroli	spi1: spi@fe620000 {
920aaa552d8SNicolas Frattaroli		compatible = "rockchip,rk3568-spi", "rockchip,rk3066-spi";
921aaa552d8SNicolas Frattaroli		reg = <0x0 0xfe620000 0x0 0x1000>;
922aaa552d8SNicolas Frattaroli		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
923aaa552d8SNicolas Frattaroli		clocks = <&cru CLK_SPI1>, <&cru PCLK_SPI1>;
924aaa552d8SNicolas Frattaroli		clock-names = "spiclk", "apb_pclk";
925aaa552d8SNicolas Frattaroli		dmas = <&dmac0 22>, <&dmac0 23>;
926aaa552d8SNicolas Frattaroli		dma-names = "tx", "rx";
927aaa552d8SNicolas Frattaroli		pinctrl-names = "default";
928aaa552d8SNicolas Frattaroli		pinctrl-0 = <&spi1m0_cs0 &spi1m0_cs1 &spi1m0_pins>;
929aaa552d8SNicolas Frattaroli		#address-cells = <1>;
930aaa552d8SNicolas Frattaroli		#size-cells = <0>;
931aaa552d8SNicolas Frattaroli		status = "disabled";
932aaa552d8SNicolas Frattaroli	};
933aaa552d8SNicolas Frattaroli
934aaa552d8SNicolas Frattaroli	spi2: spi@fe630000 {
935aaa552d8SNicolas Frattaroli		compatible = "rockchip,rk3568-spi", "rockchip,rk3066-spi";
936aaa552d8SNicolas Frattaroli		reg = <0x0 0xfe630000 0x0 0x1000>;
937aaa552d8SNicolas Frattaroli		interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
938aaa552d8SNicolas Frattaroli		clocks = <&cru CLK_SPI2>, <&cru PCLK_SPI2>;
939aaa552d8SNicolas Frattaroli		clock-names = "spiclk", "apb_pclk";
940aaa552d8SNicolas Frattaroli		dmas = <&dmac0 24>, <&dmac0 25>;
941aaa552d8SNicolas Frattaroli		dma-names = "tx", "rx";
942aaa552d8SNicolas Frattaroli		pinctrl-names = "default";
943aaa552d8SNicolas Frattaroli		pinctrl-0 = <&spi2m0_cs0 &spi2m0_cs1 &spi2m0_pins>;
944aaa552d8SNicolas Frattaroli		#address-cells = <1>;
945aaa552d8SNicolas Frattaroli		#size-cells = <0>;
946aaa552d8SNicolas Frattaroli		status = "disabled";
947aaa552d8SNicolas Frattaroli	};
948aaa552d8SNicolas Frattaroli
949aaa552d8SNicolas Frattaroli	spi3: spi@fe640000 {
950aaa552d8SNicolas Frattaroli		compatible = "rockchip,rk3568-spi", "rockchip,rk3066-spi";
951aaa552d8SNicolas Frattaroli		reg = <0x0 0xfe640000 0x0 0x1000>;
952aaa552d8SNicolas Frattaroli		interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
953aaa552d8SNicolas Frattaroli		clocks = <&cru CLK_SPI3>, <&cru PCLK_SPI3>;
954aaa552d8SNicolas Frattaroli		clock-names = "spiclk", "apb_pclk";
955aaa552d8SNicolas Frattaroli		dmas = <&dmac0 26>, <&dmac0 27>;
956aaa552d8SNicolas Frattaroli		dma-names = "tx", "rx";
957aaa552d8SNicolas Frattaroli		pinctrl-names = "default";
958aaa552d8SNicolas Frattaroli		pinctrl-0 = <&spi3m0_cs0 &spi3m0_cs1 &spi3m0_pins>;
959aaa552d8SNicolas Frattaroli		#address-cells = <1>;
960aaa552d8SNicolas Frattaroli		#size-cells = <0>;
961aaa552d8SNicolas Frattaroli		status = "disabled";
962aaa552d8SNicolas Frattaroli	};
963aaa552d8SNicolas Frattaroli
9644e50d217SPeter Geis	uart1: serial@fe650000 {
9654e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
9664e50d217SPeter Geis		reg = <0x0 0xfe650000 0x0 0x100>;
9674e50d217SPeter Geis		interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
9684e50d217SPeter Geis		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
9694e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
9704e50d217SPeter Geis		dmas = <&dmac0 2>, <&dmac0 3>;
9714e50d217SPeter Geis		pinctrl-0 = <&uart1m0_xfer>;
9724e50d217SPeter Geis		pinctrl-names = "default";
9734e50d217SPeter Geis		reg-io-width = <4>;
9744e50d217SPeter Geis		reg-shift = <2>;
9754e50d217SPeter Geis		status = "disabled";
9764e50d217SPeter Geis	};
9774e50d217SPeter Geis
9784e50d217SPeter Geis	uart2: serial@fe660000 {
9794e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
9804e50d217SPeter Geis		reg = <0x0 0xfe660000 0x0 0x100>;
9814e50d217SPeter Geis		interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
9824e50d217SPeter Geis		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
9834e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
9844e50d217SPeter Geis		dmas = <&dmac0 4>, <&dmac0 5>;
9854e50d217SPeter Geis		pinctrl-0 = <&uart2m0_xfer>;
9864e50d217SPeter Geis		pinctrl-names = "default";
9874e50d217SPeter Geis		reg-io-width = <4>;
9884e50d217SPeter Geis		reg-shift = <2>;
9894e50d217SPeter Geis		status = "disabled";
9904e50d217SPeter Geis	};
9914e50d217SPeter Geis
9924e50d217SPeter Geis	uart3: serial@fe670000 {
9934e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
9944e50d217SPeter Geis		reg = <0x0 0xfe670000 0x0 0x100>;
9954e50d217SPeter Geis		interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
9964e50d217SPeter Geis		clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
9974e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
9984e50d217SPeter Geis		dmas = <&dmac0 6>, <&dmac0 7>;
9994e50d217SPeter Geis		pinctrl-0 = <&uart3m0_xfer>;
10004e50d217SPeter Geis		pinctrl-names = "default";
10014e50d217SPeter Geis		reg-io-width = <4>;
10024e50d217SPeter Geis		reg-shift = <2>;
10034e50d217SPeter Geis		status = "disabled";
10044e50d217SPeter Geis	};
10054e50d217SPeter Geis
10064e50d217SPeter Geis	uart4: serial@fe680000 {
10074e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
10084e50d217SPeter Geis		reg = <0x0 0xfe680000 0x0 0x100>;
10094e50d217SPeter Geis		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
10104e50d217SPeter Geis		clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
10114e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
10124e50d217SPeter Geis		dmas = <&dmac0 8>, <&dmac0 9>;
10134e50d217SPeter Geis		pinctrl-0 = <&uart4m0_xfer>;
10144e50d217SPeter Geis		pinctrl-names = "default";
10154e50d217SPeter Geis		reg-io-width = <4>;
10164e50d217SPeter Geis		reg-shift = <2>;
10174e50d217SPeter Geis		status = "disabled";
10184e50d217SPeter Geis	};
10194e50d217SPeter Geis
10204e50d217SPeter Geis	uart5: serial@fe690000 {
10214e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
10224e50d217SPeter Geis		reg = <0x0 0xfe690000 0x0 0x100>;
10234e50d217SPeter Geis		interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
10244e50d217SPeter Geis		clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>;
10254e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
10264e50d217SPeter Geis		dmas = <&dmac0 10>, <&dmac0 11>;
10274e50d217SPeter Geis		pinctrl-0 = <&uart5m0_xfer>;
10284e50d217SPeter Geis		pinctrl-names = "default";
10294e50d217SPeter Geis		reg-io-width = <4>;
10304e50d217SPeter Geis		reg-shift = <2>;
10314e50d217SPeter Geis		status = "disabled";
10324e50d217SPeter Geis	};
10334e50d217SPeter Geis
10344e50d217SPeter Geis	uart6: serial@fe6a0000 {
10354e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
10364e50d217SPeter Geis		reg = <0x0 0xfe6a0000 0x0 0x100>;
10374e50d217SPeter Geis		interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
10384e50d217SPeter Geis		clocks = <&cru SCLK_UART6>, <&cru PCLK_UART6>;
10394e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
10404e50d217SPeter Geis		dmas = <&dmac0 12>, <&dmac0 13>;
10414e50d217SPeter Geis		pinctrl-0 = <&uart6m0_xfer>;
10424e50d217SPeter Geis		pinctrl-names = "default";
10434e50d217SPeter Geis		reg-io-width = <4>;
10444e50d217SPeter Geis		reg-shift = <2>;
10454e50d217SPeter Geis		status = "disabled";
10464e50d217SPeter Geis	};
10474e50d217SPeter Geis
10484e50d217SPeter Geis	uart7: serial@fe6b0000 {
10494e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
10504e50d217SPeter Geis		reg = <0x0 0xfe6b0000 0x0 0x100>;
10514e50d217SPeter Geis		interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
10524e50d217SPeter Geis		clocks = <&cru SCLK_UART7>, <&cru PCLK_UART7>;
10534e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
10544e50d217SPeter Geis		dmas = <&dmac0 14>, <&dmac0 15>;
10554e50d217SPeter Geis		pinctrl-0 = <&uart7m0_xfer>;
10564e50d217SPeter Geis		pinctrl-names = "default";
10574e50d217SPeter Geis		reg-io-width = <4>;
10584e50d217SPeter Geis		reg-shift = <2>;
10594e50d217SPeter Geis		status = "disabled";
10604e50d217SPeter Geis	};
10614e50d217SPeter Geis
10624e50d217SPeter Geis	uart8: serial@fe6c0000 {
10634e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
10644e50d217SPeter Geis		reg = <0x0 0xfe6c0000 0x0 0x100>;
10654e50d217SPeter Geis		interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>;
10664e50d217SPeter Geis		clocks = <&cru SCLK_UART8>, <&cru PCLK_UART8>;
10674e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
10684e50d217SPeter Geis		dmas = <&dmac0 16>, <&dmac0 17>;
10694e50d217SPeter Geis		pinctrl-0 = <&uart8m0_xfer>;
10704e50d217SPeter Geis		pinctrl-names = "default";
10714e50d217SPeter Geis		reg-io-width = <4>;
10724e50d217SPeter Geis		reg-shift = <2>;
10734e50d217SPeter Geis		status = "disabled";
10744e50d217SPeter Geis	};
10754e50d217SPeter Geis
10764e50d217SPeter Geis	uart9: serial@fe6d0000 {
10774e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
10784e50d217SPeter Geis		reg = <0x0 0xfe6d0000 0x0 0x100>;
10794e50d217SPeter Geis		interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
10804e50d217SPeter Geis		clocks = <&cru SCLK_UART9>, <&cru PCLK_UART9>;
10814e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
10824e50d217SPeter Geis		dmas = <&dmac0 18>, <&dmac0 19>;
10834e50d217SPeter Geis		pinctrl-0 = <&uart9m0_xfer>;
10844e50d217SPeter Geis		pinctrl-names = "default";
10854e50d217SPeter Geis		reg-io-width = <4>;
10864e50d217SPeter Geis		reg-shift = <2>;
10874e50d217SPeter Geis		status = "disabled";
10884e50d217SPeter Geis	};
10894e50d217SPeter Geis
10901330875dSPeter Geis	thermal_zones: thermal-zones {
10911330875dSPeter Geis		cpu_thermal: cpu-thermal {
10921330875dSPeter Geis			polling-delay-passive = <100>;
10931330875dSPeter Geis			polling-delay = <1000>;
10941330875dSPeter Geis
10951330875dSPeter Geis			thermal-sensors = <&tsadc 0>;
10961330875dSPeter Geis
10971330875dSPeter Geis			trips {
10981330875dSPeter Geis				cpu_alert0: cpu_alert0 {
10991330875dSPeter Geis					temperature = <70000>;
11001330875dSPeter Geis					hysteresis = <2000>;
11011330875dSPeter Geis					type = "passive";
11021330875dSPeter Geis				};
11031330875dSPeter Geis				cpu_alert1: cpu_alert1 {
11041330875dSPeter Geis					temperature = <75000>;
11051330875dSPeter Geis					hysteresis = <2000>;
11061330875dSPeter Geis					type = "passive";
11071330875dSPeter Geis				};
11081330875dSPeter Geis				cpu_crit: cpu_crit {
11091330875dSPeter Geis					temperature = <95000>;
11101330875dSPeter Geis					hysteresis = <2000>;
11111330875dSPeter Geis					type = "critical";
11121330875dSPeter Geis				};
11131330875dSPeter Geis			};
11141330875dSPeter Geis
11151330875dSPeter Geis			cooling-maps {
11161330875dSPeter Geis				map0 {
11171330875dSPeter Geis					trip = <&cpu_alert0>;
11181330875dSPeter Geis					cooling-device =
11191330875dSPeter Geis						<&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
11201330875dSPeter Geis						<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
11211330875dSPeter Geis						<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
11221330875dSPeter Geis						<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
11231330875dSPeter Geis				};
11241330875dSPeter Geis			};
11251330875dSPeter Geis		};
11261330875dSPeter Geis
11271330875dSPeter Geis		gpu_thermal: gpu-thermal {
11281330875dSPeter Geis			polling-delay-passive = <20>; /* milliseconds */
11291330875dSPeter Geis			polling-delay = <1000>; /* milliseconds */
11301330875dSPeter Geis
11311330875dSPeter Geis			thermal-sensors = <&tsadc 1>;
1132c0a7259fSAlex Bee
1133c0a7259fSAlex Bee			trips {
1134c0a7259fSAlex Bee				gpu_threshold: gpu-threshold {
1135c0a7259fSAlex Bee					temperature = <70000>;
1136c0a7259fSAlex Bee					hysteresis = <2000>;
1137c0a7259fSAlex Bee					type = "passive";
1138c0a7259fSAlex Bee				};
1139c0a7259fSAlex Bee				gpu_target: gpu-target {
1140c0a7259fSAlex Bee					temperature = <75000>;
1141c0a7259fSAlex Bee					hysteresis = <2000>;
1142c0a7259fSAlex Bee					type = "passive";
1143c0a7259fSAlex Bee				};
1144c0a7259fSAlex Bee				gpu_crit: gpu-crit {
1145c0a7259fSAlex Bee					temperature = <95000>;
1146c0a7259fSAlex Bee					hysteresis = <2000>;
1147c0a7259fSAlex Bee					type = "critical";
1148c0a7259fSAlex Bee				};
1149c0a7259fSAlex Bee			};
1150c0a7259fSAlex Bee
1151c0a7259fSAlex Bee			cooling-maps {
1152c0a7259fSAlex Bee				map0 {
1153c0a7259fSAlex Bee					trip = <&gpu_target>;
1154c0a7259fSAlex Bee					cooling-device =
1155c0a7259fSAlex Bee						<&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
1156c0a7259fSAlex Bee				};
1157c0a7259fSAlex Bee			};
11581330875dSPeter Geis		};
11591330875dSPeter Geis	};
11601330875dSPeter Geis
11611330875dSPeter Geis	tsadc: tsadc@fe710000 {
11621330875dSPeter Geis		compatible = "rockchip,rk3568-tsadc";
11631330875dSPeter Geis		reg = <0x0 0xfe710000 0x0 0x100>;
11641330875dSPeter Geis		interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
11651330875dSPeter Geis		assigned-clocks = <&cru CLK_TSADC_TSEN>, <&cru CLK_TSADC>;
11661330875dSPeter Geis		assigned-clock-rates = <17000000>, <700000>;
11671330875dSPeter Geis		clocks = <&cru CLK_TSADC>, <&cru PCLK_TSADC>;
11681330875dSPeter Geis		clock-names = "tsadc", "apb_pclk";
11695c9e66c6SJohan Jonker		resets = <&cru SRST_P_TSADC>, <&cru SRST_TSADC>,
11701330875dSPeter Geis			 <&cru SRST_TSADCPHY>;
11711330875dSPeter Geis		rockchip,grf = <&grf>;
11721330875dSPeter Geis		rockchip,hw-tshut-temp = <95000>;
11731330875dSPeter Geis		pinctrl-names = "init", "default", "sleep";
11741330875dSPeter Geis		pinctrl-0 = <&tsadc_pin>;
11751330875dSPeter Geis		pinctrl-1 = <&tsadc_shutorg>;
11761330875dSPeter Geis		pinctrl-2 = <&tsadc_pin>;
11771330875dSPeter Geis		#thermal-sensor-cells = <1>;
11781330875dSPeter Geis		status = "disabled";
11791330875dSPeter Geis	};
11801330875dSPeter Geis
11814e50d217SPeter Geis	saradc: saradc@fe720000 {
11824e50d217SPeter Geis		compatible = "rockchip,rk3568-saradc", "rockchip,rk3399-saradc";
11834e50d217SPeter Geis		reg = <0x0 0xfe720000 0x0 0x100>;
11844e50d217SPeter Geis		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
11854e50d217SPeter Geis		clocks = <&cru CLK_SARADC>, <&cru PCLK_SARADC>;
11864e50d217SPeter Geis		clock-names = "saradc", "apb_pclk";
11874e50d217SPeter Geis		resets = <&cru SRST_P_SARADC>;
11884e50d217SPeter Geis		reset-names = "saradc-apb";
11894e50d217SPeter Geis		#io-channel-cells = <1>;
11904e50d217SPeter Geis		status = "disabled";
11914e50d217SPeter Geis	};
11924e50d217SPeter Geis
119398419a39SLiang Chen	pwm4: pwm@fe6e0000 {
119498419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
119598419a39SLiang Chen		reg = <0x0 0xfe6e0000 0x0 0x10>;
119698419a39SLiang Chen		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
119798419a39SLiang Chen		clock-names = "pwm", "pclk";
119898419a39SLiang Chen		pinctrl-0 = <&pwm4_pins>;
11992e4dbcf7SSascha Hauer		pinctrl-names = "default";
120098419a39SLiang Chen		#pwm-cells = <3>;
120198419a39SLiang Chen		status = "disabled";
120298419a39SLiang Chen	};
120398419a39SLiang Chen
120498419a39SLiang Chen	pwm5: pwm@fe6e0010 {
120598419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
120698419a39SLiang Chen		reg = <0x0 0xfe6e0010 0x0 0x10>;
120798419a39SLiang Chen		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
120898419a39SLiang Chen		clock-names = "pwm", "pclk";
120998419a39SLiang Chen		pinctrl-0 = <&pwm5_pins>;
12102e4dbcf7SSascha Hauer		pinctrl-names = "default";
121198419a39SLiang Chen		#pwm-cells = <3>;
121298419a39SLiang Chen		status = "disabled";
121398419a39SLiang Chen	};
121498419a39SLiang Chen
121598419a39SLiang Chen	pwm6: pwm@fe6e0020 {
121698419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
121798419a39SLiang Chen		reg = <0x0 0xfe6e0020 0x0 0x10>;
121898419a39SLiang Chen		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
121998419a39SLiang Chen		clock-names = "pwm", "pclk";
122098419a39SLiang Chen		pinctrl-0 = <&pwm6_pins>;
12212e4dbcf7SSascha Hauer		pinctrl-names = "default";
122298419a39SLiang Chen		#pwm-cells = <3>;
122398419a39SLiang Chen		status = "disabled";
122498419a39SLiang Chen	};
122598419a39SLiang Chen
122698419a39SLiang Chen	pwm7: pwm@fe6e0030 {
122798419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
122898419a39SLiang Chen		reg = <0x0 0xfe6e0030 0x0 0x10>;
122998419a39SLiang Chen		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
123098419a39SLiang Chen		clock-names = "pwm", "pclk";
123198419a39SLiang Chen		pinctrl-0 = <&pwm7_pins>;
12322e4dbcf7SSascha Hauer		pinctrl-names = "default";
123398419a39SLiang Chen		#pwm-cells = <3>;
123498419a39SLiang Chen		status = "disabled";
123598419a39SLiang Chen	};
123698419a39SLiang Chen
123798419a39SLiang Chen	pwm8: pwm@fe6f0000 {
123898419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
123998419a39SLiang Chen		reg = <0x0 0xfe6f0000 0x0 0x10>;
124098419a39SLiang Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
124198419a39SLiang Chen		clock-names = "pwm", "pclk";
124298419a39SLiang Chen		pinctrl-0 = <&pwm8m0_pins>;
12432e4dbcf7SSascha Hauer		pinctrl-names = "default";
124498419a39SLiang Chen		#pwm-cells = <3>;
124598419a39SLiang Chen		status = "disabled";
124698419a39SLiang Chen	};
124798419a39SLiang Chen
124898419a39SLiang Chen	pwm9: pwm@fe6f0010 {
124998419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
125098419a39SLiang Chen		reg = <0x0 0xfe6f0010 0x0 0x10>;
125198419a39SLiang Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
125298419a39SLiang Chen		clock-names = "pwm", "pclk";
125398419a39SLiang Chen		pinctrl-0 = <&pwm9m0_pins>;
12542e4dbcf7SSascha Hauer		pinctrl-names = "default";
125598419a39SLiang Chen		#pwm-cells = <3>;
125698419a39SLiang Chen		status = "disabled";
125798419a39SLiang Chen	};
125898419a39SLiang Chen
125998419a39SLiang Chen	pwm10: pwm@fe6f0020 {
126098419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
126198419a39SLiang Chen		reg = <0x0 0xfe6f0020 0x0 0x10>;
126298419a39SLiang Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
126398419a39SLiang Chen		clock-names = "pwm", "pclk";
126498419a39SLiang Chen		pinctrl-0 = <&pwm10m0_pins>;
12652e4dbcf7SSascha Hauer		pinctrl-names = "default";
126698419a39SLiang Chen		#pwm-cells = <3>;
126798419a39SLiang Chen		status = "disabled";
126898419a39SLiang Chen	};
126998419a39SLiang Chen
127098419a39SLiang Chen	pwm11: pwm@fe6f0030 {
127198419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
127298419a39SLiang Chen		reg = <0x0 0xfe6f0030 0x0 0x10>;
127398419a39SLiang Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
127498419a39SLiang Chen		clock-names = "pwm", "pclk";
127598419a39SLiang Chen		pinctrl-0 = <&pwm11m0_pins>;
12762e4dbcf7SSascha Hauer		pinctrl-names = "default";
127798419a39SLiang Chen		#pwm-cells = <3>;
127898419a39SLiang Chen		status = "disabled";
127998419a39SLiang Chen	};
128098419a39SLiang Chen
128198419a39SLiang Chen	pwm12: pwm@fe700000 {
128298419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
128398419a39SLiang Chen		reg = <0x0 0xfe700000 0x0 0x10>;
128498419a39SLiang Chen		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
128598419a39SLiang Chen		clock-names = "pwm", "pclk";
128698419a39SLiang Chen		pinctrl-0 = <&pwm12m0_pins>;
12872e4dbcf7SSascha Hauer		pinctrl-names = "default";
128898419a39SLiang Chen		#pwm-cells = <3>;
128998419a39SLiang Chen		status = "disabled";
129098419a39SLiang Chen	};
129198419a39SLiang Chen
129298419a39SLiang Chen	pwm13: pwm@fe700010 {
129398419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
129498419a39SLiang Chen		reg = <0x0 0xfe700010 0x0 0x10>;
129598419a39SLiang Chen		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
129698419a39SLiang Chen		clock-names = "pwm", "pclk";
129798419a39SLiang Chen		pinctrl-0 = <&pwm13m0_pins>;
12982e4dbcf7SSascha Hauer		pinctrl-names = "default";
129998419a39SLiang Chen		#pwm-cells = <3>;
130098419a39SLiang Chen		status = "disabled";
130198419a39SLiang Chen	};
130298419a39SLiang Chen
130398419a39SLiang Chen	pwm14: pwm@fe700020 {
130498419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
130598419a39SLiang Chen		reg = <0x0 0xfe700020 0x0 0x10>;
130698419a39SLiang Chen		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
130798419a39SLiang Chen		clock-names = "pwm", "pclk";
130898419a39SLiang Chen		pinctrl-0 = <&pwm14m0_pins>;
13092e4dbcf7SSascha Hauer		pinctrl-names = "default";
131098419a39SLiang Chen		#pwm-cells = <3>;
131198419a39SLiang Chen		status = "disabled";
131298419a39SLiang Chen	};
131398419a39SLiang Chen
131498419a39SLiang Chen	pwm15: pwm@fe700030 {
131598419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
131698419a39SLiang Chen		reg = <0x0 0xfe700030 0x0 0x10>;
131798419a39SLiang Chen		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
131898419a39SLiang Chen		clock-names = "pwm", "pclk";
131998419a39SLiang Chen		pinctrl-0 = <&pwm15m0_pins>;
13202e4dbcf7SSascha Hauer		pinctrl-names = "default";
132198419a39SLiang Chen		#pwm-cells = <3>;
132298419a39SLiang Chen		status = "disabled";
132398419a39SLiang Chen	};
132498419a39SLiang Chen
1325*3cc8cd2dSYifeng Zhao	combphy1: phy@fe830000 {
1326*3cc8cd2dSYifeng Zhao		compatible = "rockchip,rk3568-naneng-combphy";
1327*3cc8cd2dSYifeng Zhao		reg = <0x0 0xfe830000 0x0 0x100>;
1328*3cc8cd2dSYifeng Zhao		clocks = <&pmucru CLK_PCIEPHY1_REF>,
1329*3cc8cd2dSYifeng Zhao			 <&cru PCLK_PIPEPHY1>,
1330*3cc8cd2dSYifeng Zhao			 <&cru PCLK_PIPE>;
1331*3cc8cd2dSYifeng Zhao		clock-names = "ref", "apb", "pipe";
1332*3cc8cd2dSYifeng Zhao		assigned-clocks = <&pmucru CLK_PCIEPHY1_REF>;
1333*3cc8cd2dSYifeng Zhao		assigned-clock-rates = <100000000>;
1334*3cc8cd2dSYifeng Zhao		resets = <&cru SRST_PIPEPHY1>;
1335*3cc8cd2dSYifeng Zhao		rockchip,pipe-grf = <&pipegrf>;
1336*3cc8cd2dSYifeng Zhao		rockchip,pipe-phy-grf = <&pipe_phy_grf1>;
1337*3cc8cd2dSYifeng Zhao		#phy-cells = <1>;
1338*3cc8cd2dSYifeng Zhao		status = "disabled";
1339*3cc8cd2dSYifeng Zhao	};
1340*3cc8cd2dSYifeng Zhao
1341*3cc8cd2dSYifeng Zhao	combphy2: phy@fe840000 {
1342*3cc8cd2dSYifeng Zhao		compatible = "rockchip,rk3568-naneng-combphy";
1343*3cc8cd2dSYifeng Zhao		reg = <0x0 0xfe840000 0x0 0x100>;
1344*3cc8cd2dSYifeng Zhao		clocks = <&pmucru CLK_PCIEPHY2_REF>,
1345*3cc8cd2dSYifeng Zhao			 <&cru PCLK_PIPEPHY2>,
1346*3cc8cd2dSYifeng Zhao			 <&cru PCLK_PIPE>;
1347*3cc8cd2dSYifeng Zhao		clock-names = "ref", "apb", "pipe";
1348*3cc8cd2dSYifeng Zhao		assigned-clocks = <&pmucru CLK_PCIEPHY2_REF>;
1349*3cc8cd2dSYifeng Zhao		assigned-clock-rates = <100000000>;
1350*3cc8cd2dSYifeng Zhao		resets = <&cru SRST_PIPEPHY2>;
1351*3cc8cd2dSYifeng Zhao		rockchip,pipe-grf = <&pipegrf>;
1352*3cc8cd2dSYifeng Zhao		rockchip,pipe-phy-grf = <&pipe_phy_grf2>;
1353*3cc8cd2dSYifeng Zhao		#phy-cells = <1>;
1354*3cc8cd2dSYifeng Zhao		status = "disabled";
1355*3cc8cd2dSYifeng Zhao	};
1356*3cc8cd2dSYifeng Zhao
135778f71860SMichael Riesch	usb2phy0: usb2phy@fe8a0000 {
135891c4c3e0SPeter Geis		compatible = "rockchip,rk3568-usb2phy";
135991c4c3e0SPeter Geis		reg = <0x0 0xfe8a0000 0x0 0x10000>;
136091c4c3e0SPeter Geis		clocks = <&pmucru CLK_USBPHY0_REF>;
136191c4c3e0SPeter Geis		clock-names = "phyclk";
136291c4c3e0SPeter Geis		clock-output-names = "clk_usbphy0_480m";
136391c4c3e0SPeter Geis		interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
136491c4c3e0SPeter Geis		rockchip,usbgrf = <&usb2phy0_grf>;
136591c4c3e0SPeter Geis		#clock-cells = <0>;
136691c4c3e0SPeter Geis		status = "disabled";
136791c4c3e0SPeter Geis
136878f71860SMichael Riesch		usb2phy0_host: host-port {
136991c4c3e0SPeter Geis			#phy-cells = <0>;
137091c4c3e0SPeter Geis			status = "disabled";
137191c4c3e0SPeter Geis		};
137291c4c3e0SPeter Geis
137378f71860SMichael Riesch		usb2phy0_otg: otg-port {
137491c4c3e0SPeter Geis			#phy-cells = <0>;
137591c4c3e0SPeter Geis			status = "disabled";
137691c4c3e0SPeter Geis		};
137791c4c3e0SPeter Geis	};
137891c4c3e0SPeter Geis
137978f71860SMichael Riesch	usb2phy1: usb2phy@fe8b0000 {
138091c4c3e0SPeter Geis		compatible = "rockchip,rk3568-usb2phy";
138191c4c3e0SPeter Geis		reg = <0x0 0xfe8b0000 0x0 0x10000>;
138291c4c3e0SPeter Geis		clocks = <&pmucru CLK_USBPHY1_REF>;
138391c4c3e0SPeter Geis		clock-names = "phyclk";
138491c4c3e0SPeter Geis		clock-output-names = "clk_usbphy1_480m";
138591c4c3e0SPeter Geis		interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
138691c4c3e0SPeter Geis		rockchip,usbgrf = <&usb2phy1_grf>;
138791c4c3e0SPeter Geis		#clock-cells = <0>;
138891c4c3e0SPeter Geis		status = "disabled";
138991c4c3e0SPeter Geis
139078f71860SMichael Riesch		usb2phy1_host: host-port {
139191c4c3e0SPeter Geis			#phy-cells = <0>;
139291c4c3e0SPeter Geis			status = "disabled";
139391c4c3e0SPeter Geis		};
139491c4c3e0SPeter Geis
139578f71860SMichael Riesch		usb2phy1_otg: otg-port {
139691c4c3e0SPeter Geis			#phy-cells = <0>;
139791c4c3e0SPeter Geis			status = "disabled";
139891c4c3e0SPeter Geis		};
139991c4c3e0SPeter Geis	};
140091c4c3e0SPeter Geis
14014e50d217SPeter Geis	pinctrl: pinctrl {
14024e50d217SPeter Geis		compatible = "rockchip,rk3568-pinctrl";
14034e50d217SPeter Geis		rockchip,grf = <&grf>;
14044e50d217SPeter Geis		rockchip,pmu = <&pmugrf>;
14054e50d217SPeter Geis		#address-cells = <2>;
14064e50d217SPeter Geis		#size-cells = <2>;
14074e50d217SPeter Geis		ranges;
14084e50d217SPeter Geis
14094e50d217SPeter Geis		gpio0: gpio@fdd60000 {
14104e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
14114e50d217SPeter Geis			reg = <0x0 0xfdd60000 0x0 0x100>;
14124e50d217SPeter Geis			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
14133d9170c3SPeter Geis			clocks = <&pmucru PCLK_GPIO0>, <&pmucru DBCLK_GPIO0>;
14144e50d217SPeter Geis			gpio-controller;
14154e50d217SPeter Geis			#gpio-cells = <2>;
14164e50d217SPeter Geis			interrupt-controller;
14174e50d217SPeter Geis			#interrupt-cells = <2>;
14184e50d217SPeter Geis		};
14194e50d217SPeter Geis
14204e50d217SPeter Geis		gpio1: gpio@fe740000 {
14214e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
14224e50d217SPeter Geis			reg = <0x0 0xfe740000 0x0 0x100>;
14234e50d217SPeter Geis			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
14243d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO1>, <&cru DBCLK_GPIO1>;
14254e50d217SPeter Geis			gpio-controller;
14264e50d217SPeter Geis			#gpio-cells = <2>;
14274e50d217SPeter Geis			interrupt-controller;
14284e50d217SPeter Geis			#interrupt-cells = <2>;
14294e50d217SPeter Geis		};
14304e50d217SPeter Geis
14314e50d217SPeter Geis		gpio2: gpio@fe750000 {
14324e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
14334e50d217SPeter Geis			reg = <0x0 0xfe750000 0x0 0x100>;
14344e50d217SPeter Geis			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
14353d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO2>, <&cru DBCLK_GPIO2>;
14364e50d217SPeter Geis			gpio-controller;
14374e50d217SPeter Geis			#gpio-cells = <2>;
14384e50d217SPeter Geis			interrupt-controller;
14394e50d217SPeter Geis			#interrupt-cells = <2>;
14404e50d217SPeter Geis		};
14414e50d217SPeter Geis
14424e50d217SPeter Geis		gpio3: gpio@fe760000 {
14434e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
14444e50d217SPeter Geis			reg = <0x0 0xfe760000 0x0 0x100>;
14454e50d217SPeter Geis			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
14463d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO3>, <&cru DBCLK_GPIO3>;
14474e50d217SPeter Geis			gpio-controller;
14484e50d217SPeter Geis			#gpio-cells = <2>;
14494e50d217SPeter Geis			interrupt-controller;
14504e50d217SPeter Geis			#interrupt-cells = <2>;
14514e50d217SPeter Geis		};
14524e50d217SPeter Geis
14534e50d217SPeter Geis		gpio4: gpio@fe770000 {
14544e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
14554e50d217SPeter Geis			reg = <0x0 0xfe770000 0x0 0x100>;
14564e50d217SPeter Geis			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
14573d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO4>, <&cru DBCLK_GPIO4>;
14584e50d217SPeter Geis			gpio-controller;
14594e50d217SPeter Geis			#gpio-cells = <2>;
14604e50d217SPeter Geis			interrupt-controller;
14614e50d217SPeter Geis			#interrupt-cells = <2>;
14624e50d217SPeter Geis		};
14634e50d217SPeter Geis	};
14644e50d217SPeter Geis};
14654e50d217SPeter Geis
14664e50d217SPeter Geis#include "rk3568-pinctrl.dtsi"
1467