14e50d217SPeter Geis// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
24e50d217SPeter Geis/*
34e50d217SPeter Geis * Copyright (c) 2021 Rockchip Electronics Co., Ltd.
44e50d217SPeter Geis */
54e50d217SPeter Geis
64e50d217SPeter Geis#include <dt-bindings/clock/rk3568-cru.h>
74e50d217SPeter Geis#include <dt-bindings/interrupt-controller/arm-gic.h>
84e50d217SPeter Geis#include <dt-bindings/interrupt-controller/irq.h>
94e50d217SPeter Geis#include <dt-bindings/phy/phy.h>
104e50d217SPeter Geis#include <dt-bindings/pinctrl/rockchip.h>
114e50d217SPeter Geis#include <dt-bindings/power/rk3568-power.h>
124e50d217SPeter Geis#include <dt-bindings/soc/rockchip,boot-mode.h>
134e50d217SPeter Geis#include <dt-bindings/thermal/thermal.h>
144e50d217SPeter Geis
154e50d217SPeter Geis/ {
164e50d217SPeter Geis	interrupt-parent = <&gic>;
174e50d217SPeter Geis	#address-cells = <2>;
184e50d217SPeter Geis	#size-cells = <2>;
194e50d217SPeter Geis
204e50d217SPeter Geis	aliases {
214e50d217SPeter Geis		gpio0 = &gpio0;
224e50d217SPeter Geis		gpio1 = &gpio1;
234e50d217SPeter Geis		gpio2 = &gpio2;
244e50d217SPeter Geis		gpio3 = &gpio3;
254e50d217SPeter Geis		gpio4 = &gpio4;
264e50d217SPeter Geis		i2c0 = &i2c0;
274e50d217SPeter Geis		i2c1 = &i2c1;
284e50d217SPeter Geis		i2c2 = &i2c2;
294e50d217SPeter Geis		i2c3 = &i2c3;
304e50d217SPeter Geis		i2c4 = &i2c4;
314e50d217SPeter Geis		i2c5 = &i2c5;
324e50d217SPeter Geis		serial0 = &uart0;
334e50d217SPeter Geis		serial1 = &uart1;
344e50d217SPeter Geis		serial2 = &uart2;
354e50d217SPeter Geis		serial3 = &uart3;
364e50d217SPeter Geis		serial4 = &uart4;
374e50d217SPeter Geis		serial5 = &uart5;
384e50d217SPeter Geis		serial6 = &uart6;
394e50d217SPeter Geis		serial7 = &uart7;
404e50d217SPeter Geis		serial8 = &uart8;
414e50d217SPeter Geis		serial9 = &uart9;
42aaa552d8SNicolas Frattaroli		spi0 = &spi0;
43aaa552d8SNicolas Frattaroli		spi1 = &spi1;
44aaa552d8SNicolas Frattaroli		spi2 = &spi2;
45aaa552d8SNicolas Frattaroli		spi3 = &spi3;
464e50d217SPeter Geis	};
474e50d217SPeter Geis
484e50d217SPeter Geis	cpus {
494e50d217SPeter Geis		#address-cells = <2>;
504e50d217SPeter Geis		#size-cells = <0>;
514e50d217SPeter Geis
524e50d217SPeter Geis		cpu0: cpu@0 {
534e50d217SPeter Geis			device_type = "cpu";
544e50d217SPeter Geis			compatible = "arm,cortex-a55";
554e50d217SPeter Geis			reg = <0x0 0x0>;
564e50d217SPeter Geis			clocks = <&scmi_clk 0>;
571330875dSPeter Geis			#cooling-cells = <2>;
584e50d217SPeter Geis			enable-method = "psci";
594e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
604e50d217SPeter Geis		};
614e50d217SPeter Geis
624e50d217SPeter Geis		cpu1: cpu@100 {
634e50d217SPeter Geis			device_type = "cpu";
644e50d217SPeter Geis			compatible = "arm,cortex-a55";
654e50d217SPeter Geis			reg = <0x0 0x100>;
661330875dSPeter Geis			#cooling-cells = <2>;
674e50d217SPeter Geis			enable-method = "psci";
684e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
694e50d217SPeter Geis		};
704e50d217SPeter Geis
714e50d217SPeter Geis		cpu2: cpu@200 {
724e50d217SPeter Geis			device_type = "cpu";
734e50d217SPeter Geis			compatible = "arm,cortex-a55";
744e50d217SPeter Geis			reg = <0x0 0x200>;
751330875dSPeter Geis			#cooling-cells = <2>;
764e50d217SPeter Geis			enable-method = "psci";
774e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
784e50d217SPeter Geis		};
794e50d217SPeter Geis
804e50d217SPeter Geis		cpu3: cpu@300 {
814e50d217SPeter Geis			device_type = "cpu";
824e50d217SPeter Geis			compatible = "arm,cortex-a55";
834e50d217SPeter Geis			reg = <0x0 0x300>;
841330875dSPeter Geis			#cooling-cells = <2>;
854e50d217SPeter Geis			enable-method = "psci";
864e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
874e50d217SPeter Geis		};
884e50d217SPeter Geis	};
894e50d217SPeter Geis
90a30f3d90SKrzysztof Kozlowski	cpu0_opp_table: opp-table-0 {
914e50d217SPeter Geis		compatible = "operating-points-v2";
924e50d217SPeter Geis		opp-shared;
934e50d217SPeter Geis
944e50d217SPeter Geis		opp-408000000 {
954e50d217SPeter Geis			opp-hz = /bits/ 64 <408000000>;
964e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
974e50d217SPeter Geis			clock-latency-ns = <40000>;
984e50d217SPeter Geis		};
994e50d217SPeter Geis
1004e50d217SPeter Geis		opp-600000000 {
1014e50d217SPeter Geis			opp-hz = /bits/ 64 <600000000>;
1024e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1034e50d217SPeter Geis		};
1044e50d217SPeter Geis
1054e50d217SPeter Geis		opp-816000000 {
1064e50d217SPeter Geis			opp-hz = /bits/ 64 <816000000>;
1074e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1084e50d217SPeter Geis			opp-suspend;
1094e50d217SPeter Geis		};
1104e50d217SPeter Geis
1114e50d217SPeter Geis		opp-1104000000 {
1124e50d217SPeter Geis			opp-hz = /bits/ 64 <1104000000>;
1134e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1144e50d217SPeter Geis		};
1154e50d217SPeter Geis
1164e50d217SPeter Geis		opp-1416000000 {
1174e50d217SPeter Geis			opp-hz = /bits/ 64 <1416000000>;
1184e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1194e50d217SPeter Geis		};
1204e50d217SPeter Geis
1214e50d217SPeter Geis		opp-1608000000 {
1224e50d217SPeter Geis			opp-hz = /bits/ 64 <1608000000>;
1234e50d217SPeter Geis			opp-microvolt = <975000 975000 1150000>;
1244e50d217SPeter Geis		};
1254e50d217SPeter Geis
1264e50d217SPeter Geis		opp-1800000000 {
1274e50d217SPeter Geis			opp-hz = /bits/ 64 <1800000000>;
1284e50d217SPeter Geis			opp-microvolt = <1050000 1050000 1150000>;
1294e50d217SPeter Geis		};
1304e50d217SPeter Geis	};
1314e50d217SPeter Geis
1324e50d217SPeter Geis	firmware {
1334e50d217SPeter Geis		scmi: scmi {
1344e50d217SPeter Geis			compatible = "arm,scmi-smc";
1354e50d217SPeter Geis			arm,smc-id = <0x82000010>;
1364e50d217SPeter Geis			shmem = <&scmi_shmem>;
1374e50d217SPeter Geis			#address-cells = <1>;
1384e50d217SPeter Geis			#size-cells = <0>;
1394e50d217SPeter Geis
1404e50d217SPeter Geis			scmi_clk: protocol@14 {
1414e50d217SPeter Geis				reg = <0x14>;
1424e50d217SPeter Geis				#clock-cells = <1>;
1434e50d217SPeter Geis			};
1444e50d217SPeter Geis		};
1454e50d217SPeter Geis	};
1464e50d217SPeter Geis
1474e50d217SPeter Geis	pmu {
1484e50d217SPeter Geis		compatible = "arm,cortex-a55-pmu";
1494e50d217SPeter Geis		interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH>,
1504e50d217SPeter Geis			     <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
1514e50d217SPeter Geis			     <GIC_SPI 230 IRQ_TYPE_LEVEL_HIGH>,
1524e50d217SPeter Geis			     <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>;
1534e50d217SPeter Geis		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
1544e50d217SPeter Geis	};
1554e50d217SPeter Geis
1564e50d217SPeter Geis	psci {
1574e50d217SPeter Geis		compatible = "arm,psci-1.0";
1584e50d217SPeter Geis		method = "smc";
1594e50d217SPeter Geis	};
1604e50d217SPeter Geis
1614e50d217SPeter Geis	timer {
1624e50d217SPeter Geis		compatible = "arm,armv8-timer";
1634e50d217SPeter Geis		interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH>,
1644e50d217SPeter Geis			     <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH>,
1654e50d217SPeter Geis			     <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH>,
1664e50d217SPeter Geis			     <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH>;
1674e50d217SPeter Geis		arm,no-tick-in-suspend;
1684e50d217SPeter Geis	};
1694e50d217SPeter Geis
1704e50d217SPeter Geis	xin24m: xin24m {
1714e50d217SPeter Geis		compatible = "fixed-clock";
1724e50d217SPeter Geis		clock-frequency = <24000000>;
1734e50d217SPeter Geis		clock-output-names = "xin24m";
1744e50d217SPeter Geis		#clock-cells = <0>;
1754e50d217SPeter Geis	};
1764e50d217SPeter Geis
1774e50d217SPeter Geis	xin32k: xin32k {
1784e50d217SPeter Geis		compatible = "fixed-clock";
1794e50d217SPeter Geis		clock-frequency = <32768>;
1804e50d217SPeter Geis		clock-output-names = "xin32k";
1814e50d217SPeter Geis		pinctrl-0 = <&clk32k_out0>;
1824e50d217SPeter Geis		pinctrl-names = "default";
1834e50d217SPeter Geis		#clock-cells = <0>;
1844e50d217SPeter Geis	};
1854e50d217SPeter Geis
1864e50d217SPeter Geis	sram@10f000 {
1874e50d217SPeter Geis		compatible = "mmio-sram";
1884e50d217SPeter Geis		reg = <0x0 0x0010f000 0x0 0x100>;
1894e50d217SPeter Geis		#address-cells = <1>;
1904e50d217SPeter Geis		#size-cells = <1>;
1914e50d217SPeter Geis		ranges = <0 0x0 0x0010f000 0x100>;
1924e50d217SPeter Geis
1934e50d217SPeter Geis		scmi_shmem: sram@0 {
1944e50d217SPeter Geis			compatible = "arm,scmi-shmem";
1954e50d217SPeter Geis			reg = <0x0 0x100>;
1964e50d217SPeter Geis		};
1974e50d217SPeter Geis	};
1984e50d217SPeter Geis
1994e50d217SPeter Geis	gic: interrupt-controller@fd400000 {
2004e50d217SPeter Geis		compatible = "arm,gic-v3";
2014e50d217SPeter Geis		reg = <0x0 0xfd400000 0 0x10000>, /* GICD */
2024e50d217SPeter Geis		      <0x0 0xfd460000 0 0x80000>; /* GICR */
2034e50d217SPeter Geis		interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
2044e50d217SPeter Geis		interrupt-controller;
2054e50d217SPeter Geis		#interrupt-cells = <3>;
206b6c1a590SPeter Geis		mbi-alias = <0x0 0xfd410000>;
2074e50d217SPeter Geis		mbi-ranges = <296 24>;
2084e50d217SPeter Geis		msi-controller;
2094e50d217SPeter Geis	};
2104e50d217SPeter Geis
2114e50d217SPeter Geis	pmugrf: syscon@fdc20000 {
2124e50d217SPeter Geis		compatible = "rockchip,rk3568-pmugrf", "syscon", "simple-mfd";
2134e50d217SPeter Geis		reg = <0x0 0xfdc20000 0x0 0x10000>;
2142dbcb251SMichael Riesch
2152dbcb251SMichael Riesch		pmu_io_domains: io-domains {
2162dbcb251SMichael Riesch			compatible = "rockchip,rk3568-pmu-io-voltage-domain";
2172dbcb251SMichael Riesch			status = "disabled";
2182dbcb251SMichael Riesch		};
2194e50d217SPeter Geis	};
2204e50d217SPeter Geis
2214e50d217SPeter Geis	grf: syscon@fdc60000 {
2224e50d217SPeter Geis		compatible = "rockchip,rk3568-grf", "syscon", "simple-mfd";
2234e50d217SPeter Geis		reg = <0x0 0xfdc60000 0x0 0x10000>;
2244e50d217SPeter Geis	};
2254e50d217SPeter Geis
2264e50d217SPeter Geis	pmucru: clock-controller@fdd00000 {
2274e50d217SPeter Geis		compatible = "rockchip,rk3568-pmucru";
2284e50d217SPeter Geis		reg = <0x0 0xfdd00000 0x0 0x1000>;
2294e50d217SPeter Geis		#clock-cells = <1>;
2304e50d217SPeter Geis		#reset-cells = <1>;
2314e50d217SPeter Geis	};
2324e50d217SPeter Geis
2334e50d217SPeter Geis	cru: clock-controller@fdd20000 {
2344e50d217SPeter Geis		compatible = "rockchip,rk3568-cru";
2354e50d217SPeter Geis		reg = <0x0 0xfdd20000 0x0 0x1000>;
2364e50d217SPeter Geis		#clock-cells = <1>;
2374e50d217SPeter Geis		#reset-cells = <1>;
238f7c5b9c2SPeter Geis		assigned-clocks = <&cru PLL_GPLL>, <&pmucru PLL_PPLL>;
239f7c5b9c2SPeter Geis		assigned-clock-rates = <1200000000>, <200000000>;
24095ad4dbeSMichael Riesch		rockchip,grf = <&grf>;
2414e50d217SPeter Geis	};
2424e50d217SPeter Geis
2434e50d217SPeter Geis	i2c0: i2c@fdd40000 {
2444e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
2454e50d217SPeter Geis		reg = <0x0 0xfdd40000 0x0 0x1000>;
2464e50d217SPeter Geis		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
2474e50d217SPeter Geis		clocks = <&pmucru CLK_I2C0>, <&pmucru PCLK_I2C0>;
2484e50d217SPeter Geis		clock-names = "i2c", "pclk";
2494e50d217SPeter Geis		pinctrl-0 = <&i2c0_xfer>;
2504e50d217SPeter Geis		pinctrl-names = "default";
2514e50d217SPeter Geis		#address-cells = <1>;
2524e50d217SPeter Geis		#size-cells = <0>;
2534e50d217SPeter Geis		status = "disabled";
2544e50d217SPeter Geis	};
2554e50d217SPeter Geis
2564e50d217SPeter Geis	uart0: serial@fdd50000 {
2574e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
2584e50d217SPeter Geis		reg = <0x0 0xfdd50000 0x0 0x100>;
2594e50d217SPeter Geis		interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
2604e50d217SPeter Geis		clocks = <&pmucru SCLK_UART0>, <&pmucru PCLK_UART0>;
2614e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
2624e50d217SPeter Geis		dmas = <&dmac0 0>, <&dmac0 1>;
2634e50d217SPeter Geis		pinctrl-0 = <&uart0_xfer>;
2644e50d217SPeter Geis		pinctrl-names = "default";
2654e50d217SPeter Geis		reg-io-width = <4>;
2664e50d217SPeter Geis		reg-shift = <2>;
2674e50d217SPeter Geis		status = "disabled";
2684e50d217SPeter Geis	};
2694e50d217SPeter Geis
27098419a39SLiang Chen	pwm0: pwm@fdd70000 {
27198419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
27298419a39SLiang Chen		reg = <0x0 0xfdd70000 0x0 0x10>;
27398419a39SLiang Chen		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
27498419a39SLiang Chen		clock-names = "pwm", "pclk";
27598419a39SLiang Chen		pinctrl-0 = <&pwm0m0_pins>;
2762e4dbcf7SSascha Hauer		pinctrl-names = "default";
27798419a39SLiang Chen		#pwm-cells = <3>;
27898419a39SLiang Chen		status = "disabled";
27998419a39SLiang Chen	};
28098419a39SLiang Chen
28198419a39SLiang Chen	pwm1: pwm@fdd70010 {
28298419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
28398419a39SLiang Chen		reg = <0x0 0xfdd70010 0x0 0x10>;
28498419a39SLiang Chen		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
28598419a39SLiang Chen		clock-names = "pwm", "pclk";
28698419a39SLiang Chen		pinctrl-0 = <&pwm1m0_pins>;
2872e4dbcf7SSascha Hauer		pinctrl-names = "default";
28898419a39SLiang Chen		#pwm-cells = <3>;
28998419a39SLiang Chen		status = "disabled";
29098419a39SLiang Chen	};
29198419a39SLiang Chen
29298419a39SLiang Chen	pwm2: pwm@fdd70020 {
29398419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
29498419a39SLiang Chen		reg = <0x0 0xfdd70020 0x0 0x10>;
29598419a39SLiang Chen		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
29698419a39SLiang Chen		clock-names = "pwm", "pclk";
29798419a39SLiang Chen		pinctrl-0 = <&pwm2m0_pins>;
2982e4dbcf7SSascha Hauer		pinctrl-names = "default";
29998419a39SLiang Chen		#pwm-cells = <3>;
30098419a39SLiang Chen		status = "disabled";
30198419a39SLiang Chen	};
30298419a39SLiang Chen
30398419a39SLiang Chen	pwm3: pwm@fdd70030 {
30498419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
30598419a39SLiang Chen		reg = <0x0 0xfdd70030 0x0 0x10>;
30698419a39SLiang Chen		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
30798419a39SLiang Chen		clock-names = "pwm", "pclk";
30898419a39SLiang Chen		pinctrl-0 = <&pwm3_pins>;
3092e4dbcf7SSascha Hauer		pinctrl-names = "default";
31098419a39SLiang Chen		#pwm-cells = <3>;
31198419a39SLiang Chen		status = "disabled";
31298419a39SLiang Chen	};
31398419a39SLiang Chen
3144e50d217SPeter Geis	pmu: power-management@fdd90000 {
3154e50d217SPeter Geis		compatible = "rockchip,rk3568-pmu", "syscon", "simple-mfd";
3164e50d217SPeter Geis		reg = <0x0 0xfdd90000 0x0 0x1000>;
3174e50d217SPeter Geis
3184e50d217SPeter Geis		power: power-controller {
3194e50d217SPeter Geis			compatible = "rockchip,rk3568-power-controller";
3204e50d217SPeter Geis			#power-domain-cells = <1>;
3214e50d217SPeter Geis			#address-cells = <1>;
3224e50d217SPeter Geis			#size-cells = <0>;
3234e50d217SPeter Geis
3244e50d217SPeter Geis			/* These power domains are grouped by VD_GPU */
3254e50d217SPeter Geis			power-domain@RK3568_PD_GPU {
3264e50d217SPeter Geis				reg = <RK3568_PD_GPU>;
3274e50d217SPeter Geis				clocks = <&cru ACLK_GPU_PRE>,
3284e50d217SPeter Geis					 <&cru PCLK_GPU_PRE>;
3294e50d217SPeter Geis				pm_qos = <&qos_gpu>;
3304e50d217SPeter Geis				#power-domain-cells = <0>;
3314e50d217SPeter Geis			};
3324e50d217SPeter Geis
3334e50d217SPeter Geis			/* These power domains are grouped by VD_LOGIC */
3344e50d217SPeter Geis			power-domain@RK3568_PD_VI {
3354e50d217SPeter Geis				reg = <RK3568_PD_VI>;
3364e50d217SPeter Geis				clocks = <&cru HCLK_VI>,
3374e50d217SPeter Geis					 <&cru PCLK_VI>;
3384e50d217SPeter Geis				pm_qos = <&qos_isp>,
3394e50d217SPeter Geis					 <&qos_vicap0>,
3404e50d217SPeter Geis					 <&qos_vicap1>;
3414e50d217SPeter Geis				#power-domain-cells = <0>;
3424e50d217SPeter Geis			};
3434e50d217SPeter Geis
3444e50d217SPeter Geis			power-domain@RK3568_PD_VO {
3454e50d217SPeter Geis				reg = <RK3568_PD_VO>;
3464e50d217SPeter Geis				clocks = <&cru HCLK_VO>,
3474e50d217SPeter Geis					 <&cru PCLK_VO>,
3484e50d217SPeter Geis					 <&cru ACLK_VOP_PRE>;
3494e50d217SPeter Geis				pm_qos = <&qos_hdcp>,
3504e50d217SPeter Geis					 <&qos_vop_m0>,
3514e50d217SPeter Geis					 <&qos_vop_m1>;
3524e50d217SPeter Geis				#power-domain-cells = <0>;
3534e50d217SPeter Geis			};
3544e50d217SPeter Geis
3554e50d217SPeter Geis			power-domain@RK3568_PD_RGA {
3564e50d217SPeter Geis				reg = <RK3568_PD_RGA>;
3574e50d217SPeter Geis				clocks = <&cru HCLK_RGA_PRE>,
3584e50d217SPeter Geis					 <&cru PCLK_RGA_PRE>;
3594e50d217SPeter Geis				pm_qos = <&qos_ebc>,
3604e50d217SPeter Geis					 <&qos_iep>,
3614e50d217SPeter Geis					 <&qos_jpeg_dec>,
3624e50d217SPeter Geis					 <&qos_jpeg_enc>,
3634e50d217SPeter Geis					 <&qos_rga_rd>,
3644e50d217SPeter Geis					 <&qos_rga_wr>;
3654e50d217SPeter Geis				#power-domain-cells = <0>;
3664e50d217SPeter Geis			};
3674e50d217SPeter Geis
3684e50d217SPeter Geis			power-domain@RK3568_PD_VPU {
3694e50d217SPeter Geis				reg = <RK3568_PD_VPU>;
3704e50d217SPeter Geis				clocks = <&cru HCLK_VPU_PRE>;
3714e50d217SPeter Geis				pm_qos = <&qos_vpu>;
3724e50d217SPeter Geis				#power-domain-cells = <0>;
3734e50d217SPeter Geis			};
3744e50d217SPeter Geis
3754e50d217SPeter Geis			power-domain@RK3568_PD_RKVDEC {
3764e50d217SPeter Geis				clocks = <&cru HCLK_RKVDEC_PRE>;
3774e50d217SPeter Geis				reg = <RK3568_PD_RKVDEC>;
3784e50d217SPeter Geis				pm_qos = <&qos_rkvdec>;
3794e50d217SPeter Geis				#power-domain-cells = <0>;
3804e50d217SPeter Geis			};
3814e50d217SPeter Geis
3824e50d217SPeter Geis			power-domain@RK3568_PD_RKVENC {
3834e50d217SPeter Geis				reg = <RK3568_PD_RKVENC>;
3844e50d217SPeter Geis				clocks = <&cru HCLK_RKVENC_PRE>;
3854e50d217SPeter Geis				pm_qos = <&qos_rkvenc_rd_m0>,
3864e50d217SPeter Geis					 <&qos_rkvenc_rd_m1>,
3874e50d217SPeter Geis					 <&qos_rkvenc_wr_m0>;
3884e50d217SPeter Geis				#power-domain-cells = <0>;
3894e50d217SPeter Geis			};
3904e50d217SPeter Geis		};
3914e50d217SPeter Geis	};
3924e50d217SPeter Geis
3934e50d217SPeter Geis	sdmmc2: mmc@fe000000 {
3944e50d217SPeter Geis		compatible = "rockchip,rk3568-dw-mshc", "rockchip,rk3288-dw-mshc";
3954e50d217SPeter Geis		reg = <0x0 0xfe000000 0x0 0x4000>;
3964e50d217SPeter Geis		interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
3974e50d217SPeter Geis		clocks = <&cru HCLK_SDMMC2>, <&cru CLK_SDMMC2>,
3984e50d217SPeter Geis			 <&cru SCLK_SDMMC2_DRV>, <&cru SCLK_SDMMC2_SAMPLE>;
3994e50d217SPeter Geis		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
4004e50d217SPeter Geis		fifo-depth = <0x100>;
4014e50d217SPeter Geis		max-frequency = <150000000>;
4024e50d217SPeter Geis		resets = <&cru SRST_SDMMC2>;
4034e50d217SPeter Geis		reset-names = "reset";
4044e50d217SPeter Geis		status = "disabled";
4054e50d217SPeter Geis	};
4064e50d217SPeter Geis
4070dcec571SPeter Geis	gmac1: ethernet@fe010000 {
4080dcec571SPeter Geis		compatible = "rockchip,rk3568-gmac", "snps,dwmac-4.20a";
4090dcec571SPeter Geis		reg = <0x0 0xfe010000 0x0 0x10000>;
4100dcec571SPeter Geis		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
4110dcec571SPeter Geis			     <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
4120dcec571SPeter Geis		interrupt-names = "macirq", "eth_wake_irq";
4130dcec571SPeter Geis		clocks = <&cru SCLK_GMAC1>, <&cru SCLK_GMAC1_RX_TX>,
4140dcec571SPeter Geis			 <&cru SCLK_GMAC1_RX_TX>, <&cru CLK_MAC1_REFOUT>,
4150dcec571SPeter Geis			 <&cru ACLK_GMAC1>, <&cru PCLK_GMAC1>,
4160dcec571SPeter Geis			 <&cru SCLK_GMAC1_RX_TX>, <&cru CLK_GMAC1_PTP_REF>;
4170dcec571SPeter Geis		clock-names = "stmmaceth", "mac_clk_rx",
4180dcec571SPeter Geis			      "mac_clk_tx", "clk_mac_refout",
4190dcec571SPeter Geis			      "aclk_mac", "pclk_mac",
4200dcec571SPeter Geis			      "clk_mac_speed", "ptp_ref";
4210dcec571SPeter Geis		resets = <&cru SRST_A_GMAC1>;
4220dcec571SPeter Geis		reset-names = "stmmaceth";
4230dcec571SPeter Geis		rockchip,grf = <&grf>;
4240dcec571SPeter Geis		snps,axi-config = <&gmac1_stmmac_axi_setup>;
4250dcec571SPeter Geis		snps,mixed-burst;
4260dcec571SPeter Geis		snps,mtl-rx-config = <&gmac1_mtl_rx_setup>;
4270dcec571SPeter Geis		snps,mtl-tx-config = <&gmac1_mtl_tx_setup>;
4280dcec571SPeter Geis		snps,tso;
4290dcec571SPeter Geis		status = "disabled";
4300dcec571SPeter Geis
4310dcec571SPeter Geis		mdio1: mdio {
4320dcec571SPeter Geis			compatible = "snps,dwmac-mdio";
4330dcec571SPeter Geis			#address-cells = <0x1>;
4340dcec571SPeter Geis			#size-cells = <0x0>;
4350dcec571SPeter Geis		};
4360dcec571SPeter Geis
4370dcec571SPeter Geis		gmac1_stmmac_axi_setup: stmmac-axi-config {
4380dcec571SPeter Geis			snps,blen = <0 0 0 0 16 8 4>;
4390dcec571SPeter Geis			snps,rd_osr_lmt = <8>;
4400dcec571SPeter Geis			snps,wr_osr_lmt = <4>;
4410dcec571SPeter Geis		};
4420dcec571SPeter Geis
4430dcec571SPeter Geis		gmac1_mtl_rx_setup: rx-queues-config {
4440dcec571SPeter Geis			snps,rx-queues-to-use = <1>;
4450dcec571SPeter Geis			queue0 {};
4460dcec571SPeter Geis		};
4470dcec571SPeter Geis
4480dcec571SPeter Geis		gmac1_mtl_tx_setup: tx-queues-config {
4490dcec571SPeter Geis			snps,tx-queues-to-use = <1>;
4500dcec571SPeter Geis			queue0 {};
4510dcec571SPeter Geis		};
4520dcec571SPeter Geis	};
4530dcec571SPeter Geis
4544e50d217SPeter Geis	qos_gpu: qos@fe128000 {
4554e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4564e50d217SPeter Geis		reg = <0x0 0xfe128000 0x0 0x20>;
4574e50d217SPeter Geis	};
4584e50d217SPeter Geis
4594e50d217SPeter Geis	qos_rkvenc_rd_m0: qos@fe138080 {
4604e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4614e50d217SPeter Geis		reg = <0x0 0xfe138080 0x0 0x20>;
4624e50d217SPeter Geis	};
4634e50d217SPeter Geis
4644e50d217SPeter Geis	qos_rkvenc_rd_m1: qos@fe138100 {
4654e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4664e50d217SPeter Geis		reg = <0x0 0xfe138100 0x0 0x20>;
4674e50d217SPeter Geis	};
4684e50d217SPeter Geis
4694e50d217SPeter Geis	qos_rkvenc_wr_m0: qos@fe138180 {
4704e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4714e50d217SPeter Geis		reg = <0x0 0xfe138180 0x0 0x20>;
4724e50d217SPeter Geis	};
4734e50d217SPeter Geis
4744e50d217SPeter Geis	qos_isp: qos@fe148000 {
4754e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4764e50d217SPeter Geis		reg = <0x0 0xfe148000 0x0 0x20>;
4774e50d217SPeter Geis	};
4784e50d217SPeter Geis
4794e50d217SPeter Geis	qos_vicap0: qos@fe148080 {
4804e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4814e50d217SPeter Geis		reg = <0x0 0xfe148080 0x0 0x20>;
4824e50d217SPeter Geis	};
4834e50d217SPeter Geis
4844e50d217SPeter Geis	qos_vicap1: qos@fe148100 {
4854e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4864e50d217SPeter Geis		reg = <0x0 0xfe148100 0x0 0x20>;
4874e50d217SPeter Geis	};
4884e50d217SPeter Geis
4894e50d217SPeter Geis	qos_vpu: qos@fe150000 {
4904e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4914e50d217SPeter Geis		reg = <0x0 0xfe150000 0x0 0x20>;
4924e50d217SPeter Geis	};
4934e50d217SPeter Geis
4944e50d217SPeter Geis	qos_ebc: qos@fe158000 {
4954e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4964e50d217SPeter Geis		reg = <0x0 0xfe158000 0x0 0x20>;
4974e50d217SPeter Geis	};
4984e50d217SPeter Geis
4994e50d217SPeter Geis	qos_iep: qos@fe158100 {
5004e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5014e50d217SPeter Geis		reg = <0x0 0xfe158100 0x0 0x20>;
5024e50d217SPeter Geis	};
5034e50d217SPeter Geis
5044e50d217SPeter Geis	qos_jpeg_dec: qos@fe158180 {
5054e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5064e50d217SPeter Geis		reg = <0x0 0xfe158180 0x0 0x20>;
5074e50d217SPeter Geis	};
5084e50d217SPeter Geis
5094e50d217SPeter Geis	qos_jpeg_enc: qos@fe158200 {
5104e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5114e50d217SPeter Geis		reg = <0x0 0xfe158200 0x0 0x20>;
5124e50d217SPeter Geis	};
5134e50d217SPeter Geis
5144e50d217SPeter Geis	qos_rga_rd: qos@fe158280 {
5154e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5164e50d217SPeter Geis		reg = <0x0 0xfe158280 0x0 0x20>;
5174e50d217SPeter Geis	};
5184e50d217SPeter Geis
5194e50d217SPeter Geis	qos_rga_wr: qos@fe158300 {
5204e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5214e50d217SPeter Geis		reg = <0x0 0xfe158300 0x0 0x20>;
5224e50d217SPeter Geis	};
5234e50d217SPeter Geis
5244e50d217SPeter Geis	qos_npu: qos@fe180000 {
5254e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5264e50d217SPeter Geis		reg = <0x0 0xfe180000 0x0 0x20>;
5274e50d217SPeter Geis	};
5284e50d217SPeter Geis
5294e50d217SPeter Geis	qos_pcie2x1: qos@fe190000 {
5304e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5314e50d217SPeter Geis		reg = <0x0 0xfe190000 0x0 0x20>;
5324e50d217SPeter Geis	};
5334e50d217SPeter Geis
5344e50d217SPeter Geis	qos_sata1: qos@fe190280 {
5354e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5364e50d217SPeter Geis		reg = <0x0 0xfe190280 0x0 0x20>;
5374e50d217SPeter Geis	};
5384e50d217SPeter Geis
5394e50d217SPeter Geis	qos_sata2: qos@fe190300 {
5404e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5414e50d217SPeter Geis		reg = <0x0 0xfe190300 0x0 0x20>;
5424e50d217SPeter Geis	};
5434e50d217SPeter Geis
5444e50d217SPeter Geis	qos_usb3_0: qos@fe190380 {
5454e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5464e50d217SPeter Geis		reg = <0x0 0xfe190380 0x0 0x20>;
5474e50d217SPeter Geis	};
5484e50d217SPeter Geis
5494e50d217SPeter Geis	qos_usb3_1: qos@fe190400 {
5504e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5514e50d217SPeter Geis		reg = <0x0 0xfe190400 0x0 0x20>;
5524e50d217SPeter Geis	};
5534e50d217SPeter Geis
5544e50d217SPeter Geis	qos_rkvdec: qos@fe198000 {
5554e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5564e50d217SPeter Geis		reg = <0x0 0xfe198000 0x0 0x20>;
5574e50d217SPeter Geis	};
5584e50d217SPeter Geis
5594e50d217SPeter Geis	qos_hdcp: qos@fe1a8000 {
5604e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5614e50d217SPeter Geis		reg = <0x0 0xfe1a8000 0x0 0x20>;
5624e50d217SPeter Geis	};
5634e50d217SPeter Geis
5644e50d217SPeter Geis	qos_vop_m0: qos@fe1a8080 {
5654e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5664e50d217SPeter Geis		reg = <0x0 0xfe1a8080 0x0 0x20>;
5674e50d217SPeter Geis	};
5684e50d217SPeter Geis
5694e50d217SPeter Geis	qos_vop_m1: qos@fe1a8100 {
5704e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5714e50d217SPeter Geis		reg = <0x0 0xfe1a8100 0x0 0x20>;
5724e50d217SPeter Geis	};
5734e50d217SPeter Geis
5744e50d217SPeter Geis	sdmmc0: mmc@fe2b0000 {
5754e50d217SPeter Geis		compatible = "rockchip,rk3568-dw-mshc", "rockchip,rk3288-dw-mshc";
5764e50d217SPeter Geis		reg = <0x0 0xfe2b0000 0x0 0x4000>;
5774e50d217SPeter Geis		interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
5784e50d217SPeter Geis		clocks = <&cru HCLK_SDMMC0>, <&cru CLK_SDMMC0>,
5794e50d217SPeter Geis			 <&cru SCLK_SDMMC0_DRV>, <&cru SCLK_SDMMC0_SAMPLE>;
5804e50d217SPeter Geis		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
5814e50d217SPeter Geis		fifo-depth = <0x100>;
5824e50d217SPeter Geis		max-frequency = <150000000>;
5834e50d217SPeter Geis		resets = <&cru SRST_SDMMC0>;
5844e50d217SPeter Geis		reset-names = "reset";
5854e50d217SPeter Geis		status = "disabled";
5864e50d217SPeter Geis	};
5874e50d217SPeter Geis
5884e50d217SPeter Geis	sdmmc1: mmc@fe2c0000 {
5894e50d217SPeter Geis		compatible = "rockchip,rk3568-dw-mshc", "rockchip,rk3288-dw-mshc";
5904e50d217SPeter Geis		reg = <0x0 0xfe2c0000 0x0 0x4000>;
5914e50d217SPeter Geis		interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
5924e50d217SPeter Geis		clocks = <&cru HCLK_SDMMC1>, <&cru CLK_SDMMC1>,
5934e50d217SPeter Geis			 <&cru SCLK_SDMMC1_DRV>, <&cru SCLK_SDMMC1_SAMPLE>;
5944e50d217SPeter Geis		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
5954e50d217SPeter Geis		fifo-depth = <0x100>;
5964e50d217SPeter Geis		max-frequency = <150000000>;
5974e50d217SPeter Geis		resets = <&cru SRST_SDMMC1>;
5984e50d217SPeter Geis		reset-names = "reset";
5994e50d217SPeter Geis		status = "disabled";
6004e50d217SPeter Geis	};
6014e50d217SPeter Geis
6024e50d217SPeter Geis	sdhci: mmc@fe310000 {
6034e50d217SPeter Geis		compatible = "rockchip,rk3568-dwcmshc";
6044e50d217SPeter Geis		reg = <0x0 0xfe310000 0x0 0x10000>;
6054e50d217SPeter Geis		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
6064e50d217SPeter Geis		assigned-clocks = <&cru BCLK_EMMC>, <&cru TCLK_EMMC>;
6074e50d217SPeter Geis		assigned-clock-rates = <200000000>, <24000000>;
6084e50d217SPeter Geis		clocks = <&cru CCLK_EMMC>, <&cru HCLK_EMMC>,
6094e50d217SPeter Geis			 <&cru ACLK_EMMC>, <&cru BCLK_EMMC>,
6104e50d217SPeter Geis			 <&cru TCLK_EMMC>;
6114e50d217SPeter Geis		clock-names = "core", "bus", "axi", "block", "timer";
6124e50d217SPeter Geis		status = "disabled";
6134e50d217SPeter Geis	};
6144e50d217SPeter Geis
615a65e6523SPeter Geis	spdif: spdif@fe460000 {
616a65e6523SPeter Geis		compatible = "rockchip,rk3568-spdif";
617a65e6523SPeter Geis		reg = <0x0 0xfe460000 0x0 0x1000>;
618a65e6523SPeter Geis		interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
619a65e6523SPeter Geis		clock-names = "mclk", "hclk";
620a65e6523SPeter Geis		clocks = <&cru MCLK_SPDIF_8CH>, <&cru HCLK_SPDIF_8CH>;
621a65e6523SPeter Geis		dmas = <&dmac1 1>;
622a65e6523SPeter Geis		dma-names = "tx";
623a65e6523SPeter Geis		pinctrl-names = "default";
624a65e6523SPeter Geis		pinctrl-0 = <&spdifm0_tx>;
625a65e6523SPeter Geis		#sound-dai-cells = <0>;
626a65e6523SPeter Geis		status = "disabled";
627a65e6523SPeter Geis	};
628a65e6523SPeter Geis
629ef5c9135SNicolas Frattaroli	i2s1_8ch: i2s@fe410000 {
630ef5c9135SNicolas Frattaroli		compatible = "rockchip,rk3568-i2s-tdm";
631ef5c9135SNicolas Frattaroli		reg = <0x0 0xfe410000 0x0 0x1000>;
632ef5c9135SNicolas Frattaroli		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
633ef5c9135SNicolas Frattaroli		assigned-clocks = <&cru CLK_I2S1_8CH_TX_SRC>, <&cru CLK_I2S1_8CH_RX_SRC>;
634ef5c9135SNicolas Frattaroli		assigned-clock-rates = <1188000000>, <1188000000>;
635ef5c9135SNicolas Frattaroli		clocks = <&cru MCLK_I2S1_8CH_TX>, <&cru MCLK_I2S1_8CH_RX>,
636ef5c9135SNicolas Frattaroli			 <&cru HCLK_I2S1_8CH>;
637ef5c9135SNicolas Frattaroli		clock-names = "mclk_tx", "mclk_rx", "hclk";
638ef5c9135SNicolas Frattaroli		dmas = <&dmac1 3>, <&dmac1 2>;
639ef5c9135SNicolas Frattaroli		dma-names = "rx", "tx";
640ef5c9135SNicolas Frattaroli		resets = <&cru SRST_M_I2S1_8CH_TX>, <&cru SRST_M_I2S1_8CH_RX>;
641ef5c9135SNicolas Frattaroli		reset-names = "tx-m", "rx-m";
642ef5c9135SNicolas Frattaroli		rockchip,grf = <&grf>;
643ef5c9135SNicolas Frattaroli		pinctrl-names = "default";
644ef5c9135SNicolas Frattaroli		pinctrl-0 = <&i2s1m0_sclktx &i2s1m0_sclkrx
645ef5c9135SNicolas Frattaroli			     &i2s1m0_lrcktx &i2s1m0_lrckrx
646ef5c9135SNicolas Frattaroli			     &i2s1m0_sdi0   &i2s1m0_sdi1
647ef5c9135SNicolas Frattaroli			     &i2s1m0_sdi2   &i2s1m0_sdi3
648ef5c9135SNicolas Frattaroli			     &i2s1m0_sdo0   &i2s1m0_sdo1
649ef5c9135SNicolas Frattaroli			     &i2s1m0_sdo2   &i2s1m0_sdo3>;
650ef5c9135SNicolas Frattaroli		#sound-dai-cells = <0>;
651ef5c9135SNicolas Frattaroli		status = "disabled";
652ef5c9135SNicolas Frattaroli	};
653ef5c9135SNicolas Frattaroli
654*2ddd96aaSFrank Wunderlich	dmac0: dma-controller@fe530000 {
6554e50d217SPeter Geis		compatible = "arm,pl330", "arm,primecell";
6564e50d217SPeter Geis		reg = <0x0 0xfe530000 0x0 0x4000>;
6574e50d217SPeter Geis		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
6584e50d217SPeter Geis			     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
6594e50d217SPeter Geis		arm,pl330-periph-burst;
6604e50d217SPeter Geis		clocks = <&cru ACLK_BUS>;
6614e50d217SPeter Geis		clock-names = "apb_pclk";
6624e50d217SPeter Geis		#dma-cells = <1>;
6634e50d217SPeter Geis	};
6644e50d217SPeter Geis
665*2ddd96aaSFrank Wunderlich	dmac1: dma-controller@fe550000 {
6664e50d217SPeter Geis		compatible = "arm,pl330", "arm,primecell";
6674e50d217SPeter Geis		reg = <0x0 0xfe550000 0x0 0x4000>;
6684e50d217SPeter Geis		interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
6694e50d217SPeter Geis			     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
6704e50d217SPeter Geis		arm,pl330-periph-burst;
6714e50d217SPeter Geis		clocks = <&cru ACLK_BUS>;
6724e50d217SPeter Geis		clock-names = "apb_pclk";
6734e50d217SPeter Geis		#dma-cells = <1>;
6744e50d217SPeter Geis	};
6754e50d217SPeter Geis
6764e50d217SPeter Geis	i2c1: i2c@fe5a0000 {
6774e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
6784e50d217SPeter Geis		reg = <0x0 0xfe5a0000 0x0 0x1000>;
6794e50d217SPeter Geis		interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
6804e50d217SPeter Geis		clocks = <&cru CLK_I2C1>, <&cru PCLK_I2C1>;
6814e50d217SPeter Geis		clock-names = "i2c", "pclk";
6824e50d217SPeter Geis		pinctrl-0 = <&i2c1_xfer>;
6834e50d217SPeter Geis		pinctrl-names = "default";
6844e50d217SPeter Geis		#address-cells = <1>;
6854e50d217SPeter Geis		#size-cells = <0>;
6864e50d217SPeter Geis		status = "disabled";
6874e50d217SPeter Geis	};
6884e50d217SPeter Geis
6894e50d217SPeter Geis	i2c2: i2c@fe5b0000 {
6904e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
6914e50d217SPeter Geis		reg = <0x0 0xfe5b0000 0x0 0x1000>;
6924e50d217SPeter Geis		interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
6934e50d217SPeter Geis		clocks = <&cru CLK_I2C2>, <&cru PCLK_I2C2>;
6944e50d217SPeter Geis		clock-names = "i2c", "pclk";
6954e50d217SPeter Geis		pinctrl-0 = <&i2c2m0_xfer>;
6964e50d217SPeter Geis		pinctrl-names = "default";
6974e50d217SPeter Geis		#address-cells = <1>;
6984e50d217SPeter Geis		#size-cells = <0>;
6994e50d217SPeter Geis		status = "disabled";
7004e50d217SPeter Geis	};
7014e50d217SPeter Geis
7024e50d217SPeter Geis	i2c3: i2c@fe5c0000 {
7034e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
7044e50d217SPeter Geis		reg = <0x0 0xfe5c0000 0x0 0x1000>;
7054e50d217SPeter Geis		interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
7064e50d217SPeter Geis		clocks = <&cru CLK_I2C3>, <&cru PCLK_I2C3>;
7074e50d217SPeter Geis		clock-names = "i2c", "pclk";
7084e50d217SPeter Geis		pinctrl-0 = <&i2c3m0_xfer>;
7094e50d217SPeter Geis		pinctrl-names = "default";
7104e50d217SPeter Geis		#address-cells = <1>;
7114e50d217SPeter Geis		#size-cells = <0>;
7124e50d217SPeter Geis		status = "disabled";
7134e50d217SPeter Geis	};
7144e50d217SPeter Geis
7154e50d217SPeter Geis	i2c4: i2c@fe5d0000 {
7164e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
7174e50d217SPeter Geis		reg = <0x0 0xfe5d0000 0x0 0x1000>;
7184e50d217SPeter Geis		interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
7194e50d217SPeter Geis		clocks = <&cru CLK_I2C4>, <&cru PCLK_I2C4>;
7204e50d217SPeter Geis		clock-names = "i2c", "pclk";
7214e50d217SPeter Geis		pinctrl-0 = <&i2c4m0_xfer>;
7224e50d217SPeter Geis		pinctrl-names = "default";
7234e50d217SPeter Geis		#address-cells = <1>;
7244e50d217SPeter Geis		#size-cells = <0>;
7254e50d217SPeter Geis		status = "disabled";
7264e50d217SPeter Geis	};
7274e50d217SPeter Geis
7284e50d217SPeter Geis	i2c5: i2c@fe5e0000 {
7294e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
7304e50d217SPeter Geis		reg = <0x0 0xfe5e0000 0x0 0x1000>;
7314e50d217SPeter Geis		interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
7324e50d217SPeter Geis		clocks = <&cru CLK_I2C5>, <&cru PCLK_I2C5>;
7334e50d217SPeter Geis		clock-names = "i2c", "pclk";
7344e50d217SPeter Geis		pinctrl-0 = <&i2c5m0_xfer>;
7354e50d217SPeter Geis		pinctrl-names = "default";
7364e50d217SPeter Geis		#address-cells = <1>;
7374e50d217SPeter Geis		#size-cells = <0>;
7384e50d217SPeter Geis		status = "disabled";
7394e50d217SPeter Geis	};
7404e50d217SPeter Geis
7410edcfec3SLiang Chen	wdt: watchdog@fe600000 {
7420edcfec3SLiang Chen		compatible = "rockchip,rk3568-wdt", "snps,dw-wdt";
7430edcfec3SLiang Chen		reg = <0x0 0xfe600000 0x0 0x100>;
7440edcfec3SLiang Chen		interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
7450edcfec3SLiang Chen		clocks = <&cru TCLK_WDT_NS>, <&cru PCLK_WDT_NS>;
7460edcfec3SLiang Chen		clock-names = "tclk", "pclk";
7470edcfec3SLiang Chen	};
7480edcfec3SLiang Chen
749aaa552d8SNicolas Frattaroli	spi0: spi@fe610000 {
750aaa552d8SNicolas Frattaroli		compatible = "rockchip,rk3568-spi", "rockchip,rk3066-spi";
751aaa552d8SNicolas Frattaroli		reg = <0x0 0xfe610000 0x0 0x1000>;
752aaa552d8SNicolas Frattaroli		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
753aaa552d8SNicolas Frattaroli		clocks = <&cru CLK_SPI0>, <&cru PCLK_SPI0>;
754aaa552d8SNicolas Frattaroli		clock-names = "spiclk", "apb_pclk";
755aaa552d8SNicolas Frattaroli		dmas = <&dmac0 20>, <&dmac0 21>;
756aaa552d8SNicolas Frattaroli		dma-names = "tx", "rx";
757aaa552d8SNicolas Frattaroli		pinctrl-names = "default";
758aaa552d8SNicolas Frattaroli		pinctrl-0 = <&spi0m0_cs0 &spi0m0_cs1 &spi0m0_pins>;
759aaa552d8SNicolas Frattaroli		#address-cells = <1>;
760aaa552d8SNicolas Frattaroli		#size-cells = <0>;
761aaa552d8SNicolas Frattaroli		status = "disabled";
762aaa552d8SNicolas Frattaroli	};
763aaa552d8SNicolas Frattaroli
764aaa552d8SNicolas Frattaroli	spi1: spi@fe620000 {
765aaa552d8SNicolas Frattaroli		compatible = "rockchip,rk3568-spi", "rockchip,rk3066-spi";
766aaa552d8SNicolas Frattaroli		reg = <0x0 0xfe620000 0x0 0x1000>;
767aaa552d8SNicolas Frattaroli		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
768aaa552d8SNicolas Frattaroli		clocks = <&cru CLK_SPI1>, <&cru PCLK_SPI1>;
769aaa552d8SNicolas Frattaroli		clock-names = "spiclk", "apb_pclk";
770aaa552d8SNicolas Frattaroli		dmas = <&dmac0 22>, <&dmac0 23>;
771aaa552d8SNicolas Frattaroli		dma-names = "tx", "rx";
772aaa552d8SNicolas Frattaroli		pinctrl-names = "default";
773aaa552d8SNicolas Frattaroli		pinctrl-0 = <&spi1m0_cs0 &spi1m0_cs1 &spi1m0_pins>;
774aaa552d8SNicolas Frattaroli		#address-cells = <1>;
775aaa552d8SNicolas Frattaroli		#size-cells = <0>;
776aaa552d8SNicolas Frattaroli		status = "disabled";
777aaa552d8SNicolas Frattaroli	};
778aaa552d8SNicolas Frattaroli
779aaa552d8SNicolas Frattaroli	spi2: spi@fe630000 {
780aaa552d8SNicolas Frattaroli		compatible = "rockchip,rk3568-spi", "rockchip,rk3066-spi";
781aaa552d8SNicolas Frattaroli		reg = <0x0 0xfe630000 0x0 0x1000>;
782aaa552d8SNicolas Frattaroli		interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
783aaa552d8SNicolas Frattaroli		clocks = <&cru CLK_SPI2>, <&cru PCLK_SPI2>;
784aaa552d8SNicolas Frattaroli		clock-names = "spiclk", "apb_pclk";
785aaa552d8SNicolas Frattaroli		dmas = <&dmac0 24>, <&dmac0 25>;
786aaa552d8SNicolas Frattaroli		dma-names = "tx", "rx";
787aaa552d8SNicolas Frattaroli		pinctrl-names = "default";
788aaa552d8SNicolas Frattaroli		pinctrl-0 = <&spi2m0_cs0 &spi2m0_cs1 &spi2m0_pins>;
789aaa552d8SNicolas Frattaroli		#address-cells = <1>;
790aaa552d8SNicolas Frattaroli		#size-cells = <0>;
791aaa552d8SNicolas Frattaroli		status = "disabled";
792aaa552d8SNicolas Frattaroli	};
793aaa552d8SNicolas Frattaroli
794aaa552d8SNicolas Frattaroli	spi3: spi@fe640000 {
795aaa552d8SNicolas Frattaroli		compatible = "rockchip,rk3568-spi", "rockchip,rk3066-spi";
796aaa552d8SNicolas Frattaroli		reg = <0x0 0xfe640000 0x0 0x1000>;
797aaa552d8SNicolas Frattaroli		interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
798aaa552d8SNicolas Frattaroli		clocks = <&cru CLK_SPI3>, <&cru PCLK_SPI3>;
799aaa552d8SNicolas Frattaroli		clock-names = "spiclk", "apb_pclk";
800aaa552d8SNicolas Frattaroli		dmas = <&dmac0 26>, <&dmac0 27>;
801aaa552d8SNicolas Frattaroli		dma-names = "tx", "rx";
802aaa552d8SNicolas Frattaroli		pinctrl-names = "default";
803aaa552d8SNicolas Frattaroli		pinctrl-0 = <&spi3m0_cs0 &spi3m0_cs1 &spi3m0_pins>;
804aaa552d8SNicolas Frattaroli		#address-cells = <1>;
805aaa552d8SNicolas Frattaroli		#size-cells = <0>;
806aaa552d8SNicolas Frattaroli		status = "disabled";
807aaa552d8SNicolas Frattaroli	};
808aaa552d8SNicolas Frattaroli
8094e50d217SPeter Geis	uart1: serial@fe650000 {
8104e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
8114e50d217SPeter Geis		reg = <0x0 0xfe650000 0x0 0x100>;
8124e50d217SPeter Geis		interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
8134e50d217SPeter Geis		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
8144e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
8154e50d217SPeter Geis		dmas = <&dmac0 2>, <&dmac0 3>;
8164e50d217SPeter Geis		pinctrl-0 = <&uart1m0_xfer>;
8174e50d217SPeter Geis		pinctrl-names = "default";
8184e50d217SPeter Geis		reg-io-width = <4>;
8194e50d217SPeter Geis		reg-shift = <2>;
8204e50d217SPeter Geis		status = "disabled";
8214e50d217SPeter Geis	};
8224e50d217SPeter Geis
8234e50d217SPeter Geis	uart2: serial@fe660000 {
8244e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
8254e50d217SPeter Geis		reg = <0x0 0xfe660000 0x0 0x100>;
8264e50d217SPeter Geis		interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
8274e50d217SPeter Geis		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
8284e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
8294e50d217SPeter Geis		dmas = <&dmac0 4>, <&dmac0 5>;
8304e50d217SPeter Geis		pinctrl-0 = <&uart2m0_xfer>;
8314e50d217SPeter Geis		pinctrl-names = "default";
8324e50d217SPeter Geis		reg-io-width = <4>;
8334e50d217SPeter Geis		reg-shift = <2>;
8344e50d217SPeter Geis		status = "disabled";
8354e50d217SPeter Geis	};
8364e50d217SPeter Geis
8374e50d217SPeter Geis	uart3: serial@fe670000 {
8384e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
8394e50d217SPeter Geis		reg = <0x0 0xfe670000 0x0 0x100>;
8404e50d217SPeter Geis		interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
8414e50d217SPeter Geis		clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
8424e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
8434e50d217SPeter Geis		dmas = <&dmac0 6>, <&dmac0 7>;
8444e50d217SPeter Geis		pinctrl-0 = <&uart3m0_xfer>;
8454e50d217SPeter Geis		pinctrl-names = "default";
8464e50d217SPeter Geis		reg-io-width = <4>;
8474e50d217SPeter Geis		reg-shift = <2>;
8484e50d217SPeter Geis		status = "disabled";
8494e50d217SPeter Geis	};
8504e50d217SPeter Geis
8514e50d217SPeter Geis	uart4: serial@fe680000 {
8524e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
8534e50d217SPeter Geis		reg = <0x0 0xfe680000 0x0 0x100>;
8544e50d217SPeter Geis		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
8554e50d217SPeter Geis		clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
8564e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
8574e50d217SPeter Geis		dmas = <&dmac0 8>, <&dmac0 9>;
8584e50d217SPeter Geis		pinctrl-0 = <&uart4m0_xfer>;
8594e50d217SPeter Geis		pinctrl-names = "default";
8604e50d217SPeter Geis		reg-io-width = <4>;
8614e50d217SPeter Geis		reg-shift = <2>;
8624e50d217SPeter Geis		status = "disabled";
8634e50d217SPeter Geis	};
8644e50d217SPeter Geis
8654e50d217SPeter Geis	uart5: serial@fe690000 {
8664e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
8674e50d217SPeter Geis		reg = <0x0 0xfe690000 0x0 0x100>;
8684e50d217SPeter Geis		interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
8694e50d217SPeter Geis		clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>;
8704e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
8714e50d217SPeter Geis		dmas = <&dmac0 10>, <&dmac0 11>;
8724e50d217SPeter Geis		pinctrl-0 = <&uart5m0_xfer>;
8734e50d217SPeter Geis		pinctrl-names = "default";
8744e50d217SPeter Geis		reg-io-width = <4>;
8754e50d217SPeter Geis		reg-shift = <2>;
8764e50d217SPeter Geis		status = "disabled";
8774e50d217SPeter Geis	};
8784e50d217SPeter Geis
8794e50d217SPeter Geis	uart6: serial@fe6a0000 {
8804e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
8814e50d217SPeter Geis		reg = <0x0 0xfe6a0000 0x0 0x100>;
8824e50d217SPeter Geis		interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
8834e50d217SPeter Geis		clocks = <&cru SCLK_UART6>, <&cru PCLK_UART6>;
8844e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
8854e50d217SPeter Geis		dmas = <&dmac0 12>, <&dmac0 13>;
8864e50d217SPeter Geis		pinctrl-0 = <&uart6m0_xfer>;
8874e50d217SPeter Geis		pinctrl-names = "default";
8884e50d217SPeter Geis		reg-io-width = <4>;
8894e50d217SPeter Geis		reg-shift = <2>;
8904e50d217SPeter Geis		status = "disabled";
8914e50d217SPeter Geis	};
8924e50d217SPeter Geis
8934e50d217SPeter Geis	uart7: serial@fe6b0000 {
8944e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
8954e50d217SPeter Geis		reg = <0x0 0xfe6b0000 0x0 0x100>;
8964e50d217SPeter Geis		interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
8974e50d217SPeter Geis		clocks = <&cru SCLK_UART7>, <&cru PCLK_UART7>;
8984e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
8994e50d217SPeter Geis		dmas = <&dmac0 14>, <&dmac0 15>;
9004e50d217SPeter Geis		pinctrl-0 = <&uart7m0_xfer>;
9014e50d217SPeter Geis		pinctrl-names = "default";
9024e50d217SPeter Geis		reg-io-width = <4>;
9034e50d217SPeter Geis		reg-shift = <2>;
9044e50d217SPeter Geis		status = "disabled";
9054e50d217SPeter Geis	};
9064e50d217SPeter Geis
9074e50d217SPeter Geis	uart8: serial@fe6c0000 {
9084e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
9094e50d217SPeter Geis		reg = <0x0 0xfe6c0000 0x0 0x100>;
9104e50d217SPeter Geis		interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>;
9114e50d217SPeter Geis		clocks = <&cru SCLK_UART8>, <&cru PCLK_UART8>;
9124e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
9134e50d217SPeter Geis		dmas = <&dmac0 16>, <&dmac0 17>;
9144e50d217SPeter Geis		pinctrl-0 = <&uart8m0_xfer>;
9154e50d217SPeter Geis		pinctrl-names = "default";
9164e50d217SPeter Geis		reg-io-width = <4>;
9174e50d217SPeter Geis		reg-shift = <2>;
9184e50d217SPeter Geis		status = "disabled";
9194e50d217SPeter Geis	};
9204e50d217SPeter Geis
9214e50d217SPeter Geis	uart9: serial@fe6d0000 {
9224e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
9234e50d217SPeter Geis		reg = <0x0 0xfe6d0000 0x0 0x100>;
9244e50d217SPeter Geis		interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
9254e50d217SPeter Geis		clocks = <&cru SCLK_UART9>, <&cru PCLK_UART9>;
9264e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
9274e50d217SPeter Geis		dmas = <&dmac0 18>, <&dmac0 19>;
9284e50d217SPeter Geis		pinctrl-0 = <&uart9m0_xfer>;
9294e50d217SPeter Geis		pinctrl-names = "default";
9304e50d217SPeter Geis		reg-io-width = <4>;
9314e50d217SPeter Geis		reg-shift = <2>;
9324e50d217SPeter Geis		status = "disabled";
9334e50d217SPeter Geis	};
9344e50d217SPeter Geis
9351330875dSPeter Geis	thermal_zones: thermal-zones {
9361330875dSPeter Geis		cpu_thermal: cpu-thermal {
9371330875dSPeter Geis			polling-delay-passive = <100>;
9381330875dSPeter Geis			polling-delay = <1000>;
9391330875dSPeter Geis
9401330875dSPeter Geis			thermal-sensors = <&tsadc 0>;
9411330875dSPeter Geis
9421330875dSPeter Geis			trips {
9431330875dSPeter Geis				cpu_alert0: cpu_alert0 {
9441330875dSPeter Geis					temperature = <70000>;
9451330875dSPeter Geis					hysteresis = <2000>;
9461330875dSPeter Geis					type = "passive";
9471330875dSPeter Geis				};
9481330875dSPeter Geis				cpu_alert1: cpu_alert1 {
9491330875dSPeter Geis					temperature = <75000>;
9501330875dSPeter Geis					hysteresis = <2000>;
9511330875dSPeter Geis					type = "passive";
9521330875dSPeter Geis				};
9531330875dSPeter Geis				cpu_crit: cpu_crit {
9541330875dSPeter Geis					temperature = <95000>;
9551330875dSPeter Geis					hysteresis = <2000>;
9561330875dSPeter Geis					type = "critical";
9571330875dSPeter Geis				};
9581330875dSPeter Geis			};
9591330875dSPeter Geis
9601330875dSPeter Geis			cooling-maps {
9611330875dSPeter Geis				map0 {
9621330875dSPeter Geis					trip = <&cpu_alert0>;
9631330875dSPeter Geis					cooling-device =
9641330875dSPeter Geis						<&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
9651330875dSPeter Geis						<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
9661330875dSPeter Geis						<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
9671330875dSPeter Geis						<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
9681330875dSPeter Geis				};
9691330875dSPeter Geis			};
9701330875dSPeter Geis		};
9711330875dSPeter Geis
9721330875dSPeter Geis		gpu_thermal: gpu-thermal {
9731330875dSPeter Geis			polling-delay-passive = <20>; /* milliseconds */
9741330875dSPeter Geis			polling-delay = <1000>; /* milliseconds */
9751330875dSPeter Geis
9761330875dSPeter Geis			thermal-sensors = <&tsadc 1>;
9771330875dSPeter Geis		};
9781330875dSPeter Geis	};
9791330875dSPeter Geis
9801330875dSPeter Geis	tsadc: tsadc@fe710000 {
9811330875dSPeter Geis		compatible = "rockchip,rk3568-tsadc";
9821330875dSPeter Geis		reg = <0x0 0xfe710000 0x0 0x100>;
9831330875dSPeter Geis		interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
9841330875dSPeter Geis		assigned-clocks = <&cru CLK_TSADC_TSEN>, <&cru CLK_TSADC>;
9851330875dSPeter Geis		assigned-clock-rates = <17000000>, <700000>;
9861330875dSPeter Geis		clocks = <&cru CLK_TSADC>, <&cru PCLK_TSADC>;
9871330875dSPeter Geis		clock-names = "tsadc", "apb_pclk";
9885c9e66c6SJohan Jonker		resets = <&cru SRST_P_TSADC>, <&cru SRST_TSADC>,
9891330875dSPeter Geis			 <&cru SRST_TSADCPHY>;
9901330875dSPeter Geis		rockchip,grf = <&grf>;
9911330875dSPeter Geis		rockchip,hw-tshut-temp = <95000>;
9921330875dSPeter Geis		pinctrl-names = "init", "default", "sleep";
9931330875dSPeter Geis		pinctrl-0 = <&tsadc_pin>;
9941330875dSPeter Geis		pinctrl-1 = <&tsadc_shutorg>;
9951330875dSPeter Geis		pinctrl-2 = <&tsadc_pin>;
9961330875dSPeter Geis		#thermal-sensor-cells = <1>;
9971330875dSPeter Geis		status = "disabled";
9981330875dSPeter Geis	};
9991330875dSPeter Geis
10004e50d217SPeter Geis	saradc: saradc@fe720000 {
10014e50d217SPeter Geis		compatible = "rockchip,rk3568-saradc", "rockchip,rk3399-saradc";
10024e50d217SPeter Geis		reg = <0x0 0xfe720000 0x0 0x100>;
10034e50d217SPeter Geis		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
10044e50d217SPeter Geis		clocks = <&cru CLK_SARADC>, <&cru PCLK_SARADC>;
10054e50d217SPeter Geis		clock-names = "saradc", "apb_pclk";
10064e50d217SPeter Geis		resets = <&cru SRST_P_SARADC>;
10074e50d217SPeter Geis		reset-names = "saradc-apb";
10084e50d217SPeter Geis		#io-channel-cells = <1>;
10094e50d217SPeter Geis		status = "disabled";
10104e50d217SPeter Geis	};
10114e50d217SPeter Geis
101298419a39SLiang Chen	pwm4: pwm@fe6e0000 {
101398419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
101498419a39SLiang Chen		reg = <0x0 0xfe6e0000 0x0 0x10>;
101598419a39SLiang Chen		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
101698419a39SLiang Chen		clock-names = "pwm", "pclk";
101798419a39SLiang Chen		pinctrl-0 = <&pwm4_pins>;
10182e4dbcf7SSascha Hauer		pinctrl-names = "default";
101998419a39SLiang Chen		#pwm-cells = <3>;
102098419a39SLiang Chen		status = "disabled";
102198419a39SLiang Chen	};
102298419a39SLiang Chen
102398419a39SLiang Chen	pwm5: pwm@fe6e0010 {
102498419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
102598419a39SLiang Chen		reg = <0x0 0xfe6e0010 0x0 0x10>;
102698419a39SLiang Chen		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
102798419a39SLiang Chen		clock-names = "pwm", "pclk";
102898419a39SLiang Chen		pinctrl-0 = <&pwm5_pins>;
10292e4dbcf7SSascha Hauer		pinctrl-names = "default";
103098419a39SLiang Chen		#pwm-cells = <3>;
103198419a39SLiang Chen		status = "disabled";
103298419a39SLiang Chen	};
103398419a39SLiang Chen
103498419a39SLiang Chen	pwm6: pwm@fe6e0020 {
103598419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
103698419a39SLiang Chen		reg = <0x0 0xfe6e0020 0x0 0x10>;
103798419a39SLiang Chen		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
103898419a39SLiang Chen		clock-names = "pwm", "pclk";
103998419a39SLiang Chen		pinctrl-0 = <&pwm6_pins>;
10402e4dbcf7SSascha Hauer		pinctrl-names = "default";
104198419a39SLiang Chen		#pwm-cells = <3>;
104298419a39SLiang Chen		status = "disabled";
104398419a39SLiang Chen	};
104498419a39SLiang Chen
104598419a39SLiang Chen	pwm7: pwm@fe6e0030 {
104698419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
104798419a39SLiang Chen		reg = <0x0 0xfe6e0030 0x0 0x10>;
104898419a39SLiang Chen		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
104998419a39SLiang Chen		clock-names = "pwm", "pclk";
105098419a39SLiang Chen		pinctrl-0 = <&pwm7_pins>;
10512e4dbcf7SSascha Hauer		pinctrl-names = "default";
105298419a39SLiang Chen		#pwm-cells = <3>;
105398419a39SLiang Chen		status = "disabled";
105498419a39SLiang Chen	};
105598419a39SLiang Chen
105698419a39SLiang Chen	pwm8: pwm@fe6f0000 {
105798419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
105898419a39SLiang Chen		reg = <0x0 0xfe6f0000 0x0 0x10>;
105998419a39SLiang Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
106098419a39SLiang Chen		clock-names = "pwm", "pclk";
106198419a39SLiang Chen		pinctrl-0 = <&pwm8m0_pins>;
10622e4dbcf7SSascha Hauer		pinctrl-names = "default";
106398419a39SLiang Chen		#pwm-cells = <3>;
106498419a39SLiang Chen		status = "disabled";
106598419a39SLiang Chen	};
106698419a39SLiang Chen
106798419a39SLiang Chen	pwm9: pwm@fe6f0010 {
106898419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
106998419a39SLiang Chen		reg = <0x0 0xfe6f0010 0x0 0x10>;
107098419a39SLiang Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
107198419a39SLiang Chen		clock-names = "pwm", "pclk";
107298419a39SLiang Chen		pinctrl-0 = <&pwm9m0_pins>;
10732e4dbcf7SSascha Hauer		pinctrl-names = "default";
107498419a39SLiang Chen		#pwm-cells = <3>;
107598419a39SLiang Chen		status = "disabled";
107698419a39SLiang Chen	};
107798419a39SLiang Chen
107898419a39SLiang Chen	pwm10: pwm@fe6f0020 {
107998419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
108098419a39SLiang Chen		reg = <0x0 0xfe6f0020 0x0 0x10>;
108198419a39SLiang Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
108298419a39SLiang Chen		clock-names = "pwm", "pclk";
108398419a39SLiang Chen		pinctrl-0 = <&pwm10m0_pins>;
10842e4dbcf7SSascha Hauer		pinctrl-names = "default";
108598419a39SLiang Chen		#pwm-cells = <3>;
108698419a39SLiang Chen		status = "disabled";
108798419a39SLiang Chen	};
108898419a39SLiang Chen
108998419a39SLiang Chen	pwm11: pwm@fe6f0030 {
109098419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
109198419a39SLiang Chen		reg = <0x0 0xfe6f0030 0x0 0x10>;
109298419a39SLiang Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
109398419a39SLiang Chen		clock-names = "pwm", "pclk";
109498419a39SLiang Chen		pinctrl-0 = <&pwm11m0_pins>;
10952e4dbcf7SSascha Hauer		pinctrl-names = "default";
109698419a39SLiang Chen		#pwm-cells = <3>;
109798419a39SLiang Chen		status = "disabled";
109898419a39SLiang Chen	};
109998419a39SLiang Chen
110098419a39SLiang Chen	pwm12: pwm@fe700000 {
110198419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
110298419a39SLiang Chen		reg = <0x0 0xfe700000 0x0 0x10>;
110398419a39SLiang Chen		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
110498419a39SLiang Chen		clock-names = "pwm", "pclk";
110598419a39SLiang Chen		pinctrl-0 = <&pwm12m0_pins>;
11062e4dbcf7SSascha Hauer		pinctrl-names = "default";
110798419a39SLiang Chen		#pwm-cells = <3>;
110898419a39SLiang Chen		status = "disabled";
110998419a39SLiang Chen	};
111098419a39SLiang Chen
111198419a39SLiang Chen	pwm13: pwm@fe700010 {
111298419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
111398419a39SLiang Chen		reg = <0x0 0xfe700010 0x0 0x10>;
111498419a39SLiang Chen		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
111598419a39SLiang Chen		clock-names = "pwm", "pclk";
111698419a39SLiang Chen		pinctrl-0 = <&pwm13m0_pins>;
11172e4dbcf7SSascha Hauer		pinctrl-names = "default";
111898419a39SLiang Chen		#pwm-cells = <3>;
111998419a39SLiang Chen		status = "disabled";
112098419a39SLiang Chen	};
112198419a39SLiang Chen
112298419a39SLiang Chen	pwm14: pwm@fe700020 {
112398419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
112498419a39SLiang Chen		reg = <0x0 0xfe700020 0x0 0x10>;
112598419a39SLiang Chen		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
112698419a39SLiang Chen		clock-names = "pwm", "pclk";
112798419a39SLiang Chen		pinctrl-0 = <&pwm14m0_pins>;
11282e4dbcf7SSascha Hauer		pinctrl-names = "default";
112998419a39SLiang Chen		#pwm-cells = <3>;
113098419a39SLiang Chen		status = "disabled";
113198419a39SLiang Chen	};
113298419a39SLiang Chen
113398419a39SLiang Chen	pwm15: pwm@fe700030 {
113498419a39SLiang Chen		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
113598419a39SLiang Chen		reg = <0x0 0xfe700030 0x0 0x10>;
113698419a39SLiang Chen		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
113798419a39SLiang Chen		clock-names = "pwm", "pclk";
113898419a39SLiang Chen		pinctrl-0 = <&pwm15m0_pins>;
11392e4dbcf7SSascha Hauer		pinctrl-names = "default";
114098419a39SLiang Chen		#pwm-cells = <3>;
114198419a39SLiang Chen		status = "disabled";
114298419a39SLiang Chen	};
114398419a39SLiang Chen
11444e50d217SPeter Geis	pinctrl: pinctrl {
11454e50d217SPeter Geis		compatible = "rockchip,rk3568-pinctrl";
11464e50d217SPeter Geis		rockchip,grf = <&grf>;
11474e50d217SPeter Geis		rockchip,pmu = <&pmugrf>;
11484e50d217SPeter Geis		#address-cells = <2>;
11494e50d217SPeter Geis		#size-cells = <2>;
11504e50d217SPeter Geis		ranges;
11514e50d217SPeter Geis
11524e50d217SPeter Geis		gpio0: gpio@fdd60000 {
11534e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
11544e50d217SPeter Geis			reg = <0x0 0xfdd60000 0x0 0x100>;
11554e50d217SPeter Geis			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
11563d9170c3SPeter Geis			clocks = <&pmucru PCLK_GPIO0>, <&pmucru DBCLK_GPIO0>;
11574e50d217SPeter Geis			gpio-controller;
11584e50d217SPeter Geis			#gpio-cells = <2>;
11594e50d217SPeter Geis			interrupt-controller;
11604e50d217SPeter Geis			#interrupt-cells = <2>;
11614e50d217SPeter Geis		};
11624e50d217SPeter Geis
11634e50d217SPeter Geis		gpio1: gpio@fe740000 {
11644e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
11654e50d217SPeter Geis			reg = <0x0 0xfe740000 0x0 0x100>;
11664e50d217SPeter Geis			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
11673d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO1>, <&cru DBCLK_GPIO1>;
11684e50d217SPeter Geis			gpio-controller;
11694e50d217SPeter Geis			#gpio-cells = <2>;
11704e50d217SPeter Geis			interrupt-controller;
11714e50d217SPeter Geis			#interrupt-cells = <2>;
11724e50d217SPeter Geis		};
11734e50d217SPeter Geis
11744e50d217SPeter Geis		gpio2: gpio@fe750000 {
11754e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
11764e50d217SPeter Geis			reg = <0x0 0xfe750000 0x0 0x100>;
11774e50d217SPeter Geis			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
11783d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO2>, <&cru DBCLK_GPIO2>;
11794e50d217SPeter Geis			gpio-controller;
11804e50d217SPeter Geis			#gpio-cells = <2>;
11814e50d217SPeter Geis			interrupt-controller;
11824e50d217SPeter Geis			#interrupt-cells = <2>;
11834e50d217SPeter Geis		};
11844e50d217SPeter Geis
11854e50d217SPeter Geis		gpio3: gpio@fe760000 {
11864e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
11874e50d217SPeter Geis			reg = <0x0 0xfe760000 0x0 0x100>;
11884e50d217SPeter Geis			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
11893d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO3>, <&cru DBCLK_GPIO3>;
11904e50d217SPeter Geis			gpio-controller;
11914e50d217SPeter Geis			#gpio-cells = <2>;
11924e50d217SPeter Geis			interrupt-controller;
11934e50d217SPeter Geis			#interrupt-cells = <2>;
11944e50d217SPeter Geis		};
11954e50d217SPeter Geis
11964e50d217SPeter Geis		gpio4: gpio@fe770000 {
11974e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
11984e50d217SPeter Geis			reg = <0x0 0xfe770000 0x0 0x100>;
11994e50d217SPeter Geis			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
12003d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO4>, <&cru DBCLK_GPIO4>;
12014e50d217SPeter Geis			gpio-controller;
12024e50d217SPeter Geis			#gpio-cells = <2>;
12034e50d217SPeter Geis			interrupt-controller;
12044e50d217SPeter Geis			#interrupt-cells = <2>;
12054e50d217SPeter Geis		};
12064e50d217SPeter Geis	};
12074e50d217SPeter Geis};
12084e50d217SPeter Geis
12094e50d217SPeter Geis#include "rk3568-pinctrl.dtsi"
1210