14e50d217SPeter Geis// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
24e50d217SPeter Geis/*
34e50d217SPeter Geis * Copyright (c) 2021 Rockchip Electronics Co., Ltd.
44e50d217SPeter Geis */
54e50d217SPeter Geis
64e50d217SPeter Geis#include <dt-bindings/clock/rk3568-cru.h>
74e50d217SPeter Geis#include <dt-bindings/interrupt-controller/arm-gic.h>
84e50d217SPeter Geis#include <dt-bindings/interrupt-controller/irq.h>
94e50d217SPeter Geis#include <dt-bindings/phy/phy.h>
104e50d217SPeter Geis#include <dt-bindings/pinctrl/rockchip.h>
114e50d217SPeter Geis#include <dt-bindings/power/rk3568-power.h>
124e50d217SPeter Geis#include <dt-bindings/soc/rockchip,boot-mode.h>
134e50d217SPeter Geis#include <dt-bindings/thermal/thermal.h>
144e50d217SPeter Geis
154e50d217SPeter Geis/ {
164e50d217SPeter Geis	interrupt-parent = <&gic>;
174e50d217SPeter Geis	#address-cells = <2>;
184e50d217SPeter Geis	#size-cells = <2>;
194e50d217SPeter Geis
204e50d217SPeter Geis	aliases {
214e50d217SPeter Geis		gpio0 = &gpio0;
224e50d217SPeter Geis		gpio1 = &gpio1;
234e50d217SPeter Geis		gpio2 = &gpio2;
244e50d217SPeter Geis		gpio3 = &gpio3;
254e50d217SPeter Geis		gpio4 = &gpio4;
264e50d217SPeter Geis		i2c0 = &i2c0;
274e50d217SPeter Geis		i2c1 = &i2c1;
284e50d217SPeter Geis		i2c2 = &i2c2;
294e50d217SPeter Geis		i2c3 = &i2c3;
304e50d217SPeter Geis		i2c4 = &i2c4;
314e50d217SPeter Geis		i2c5 = &i2c5;
324e50d217SPeter Geis		serial0 = &uart0;
334e50d217SPeter Geis		serial1 = &uart1;
344e50d217SPeter Geis		serial2 = &uart2;
354e50d217SPeter Geis		serial3 = &uart3;
364e50d217SPeter Geis		serial4 = &uart4;
374e50d217SPeter Geis		serial5 = &uart5;
384e50d217SPeter Geis		serial6 = &uart6;
394e50d217SPeter Geis		serial7 = &uart7;
404e50d217SPeter Geis		serial8 = &uart8;
414e50d217SPeter Geis		serial9 = &uart9;
424e50d217SPeter Geis	};
434e50d217SPeter Geis
444e50d217SPeter Geis	cpus {
454e50d217SPeter Geis		#address-cells = <2>;
464e50d217SPeter Geis		#size-cells = <0>;
474e50d217SPeter Geis
484e50d217SPeter Geis		cpu0: cpu@0 {
494e50d217SPeter Geis			device_type = "cpu";
504e50d217SPeter Geis			compatible = "arm,cortex-a55";
514e50d217SPeter Geis			reg = <0x0 0x0>;
524e50d217SPeter Geis			clocks = <&scmi_clk 0>;
53*1330875dSPeter Geis			#cooling-cells = <2>;
544e50d217SPeter Geis			enable-method = "psci";
554e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
564e50d217SPeter Geis		};
574e50d217SPeter Geis
584e50d217SPeter Geis		cpu1: cpu@100 {
594e50d217SPeter Geis			device_type = "cpu";
604e50d217SPeter Geis			compatible = "arm,cortex-a55";
614e50d217SPeter Geis			reg = <0x0 0x100>;
62*1330875dSPeter Geis			#cooling-cells = <2>;
634e50d217SPeter Geis			enable-method = "psci";
644e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
654e50d217SPeter Geis		};
664e50d217SPeter Geis
674e50d217SPeter Geis		cpu2: cpu@200 {
684e50d217SPeter Geis			device_type = "cpu";
694e50d217SPeter Geis			compatible = "arm,cortex-a55";
704e50d217SPeter Geis			reg = <0x0 0x200>;
71*1330875dSPeter Geis			#cooling-cells = <2>;
724e50d217SPeter Geis			enable-method = "psci";
734e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
744e50d217SPeter Geis		};
754e50d217SPeter Geis
764e50d217SPeter Geis		cpu3: cpu@300 {
774e50d217SPeter Geis			device_type = "cpu";
784e50d217SPeter Geis			compatible = "arm,cortex-a55";
794e50d217SPeter Geis			reg = <0x0 0x300>;
80*1330875dSPeter Geis			#cooling-cells = <2>;
814e50d217SPeter Geis			enable-method = "psci";
824e50d217SPeter Geis			operating-points-v2 = <&cpu0_opp_table>;
834e50d217SPeter Geis		};
844e50d217SPeter Geis	};
854e50d217SPeter Geis
864e50d217SPeter Geis	cpu0_opp_table: cpu0-opp-table {
874e50d217SPeter Geis		compatible = "operating-points-v2";
884e50d217SPeter Geis		opp-shared;
894e50d217SPeter Geis
904e50d217SPeter Geis		opp-408000000 {
914e50d217SPeter Geis			opp-hz = /bits/ 64 <408000000>;
924e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
934e50d217SPeter Geis			clock-latency-ns = <40000>;
944e50d217SPeter Geis		};
954e50d217SPeter Geis
964e50d217SPeter Geis		opp-600000000 {
974e50d217SPeter Geis			opp-hz = /bits/ 64 <600000000>;
984e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
994e50d217SPeter Geis		};
1004e50d217SPeter Geis
1014e50d217SPeter Geis		opp-816000000 {
1024e50d217SPeter Geis			opp-hz = /bits/ 64 <816000000>;
1034e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1044e50d217SPeter Geis			opp-suspend;
1054e50d217SPeter Geis		};
1064e50d217SPeter Geis
1074e50d217SPeter Geis		opp-1104000000 {
1084e50d217SPeter Geis			opp-hz = /bits/ 64 <1104000000>;
1094e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1104e50d217SPeter Geis		};
1114e50d217SPeter Geis
1124e50d217SPeter Geis		opp-1416000000 {
1134e50d217SPeter Geis			opp-hz = /bits/ 64 <1416000000>;
1144e50d217SPeter Geis			opp-microvolt = <900000 900000 1150000>;
1154e50d217SPeter Geis		};
1164e50d217SPeter Geis
1174e50d217SPeter Geis		opp-1608000000 {
1184e50d217SPeter Geis			opp-hz = /bits/ 64 <1608000000>;
1194e50d217SPeter Geis			opp-microvolt = <975000 975000 1150000>;
1204e50d217SPeter Geis		};
1214e50d217SPeter Geis
1224e50d217SPeter Geis		opp-1800000000 {
1234e50d217SPeter Geis			opp-hz = /bits/ 64 <1800000000>;
1244e50d217SPeter Geis			opp-microvolt = <1050000 1050000 1150000>;
1254e50d217SPeter Geis		};
1264e50d217SPeter Geis	};
1274e50d217SPeter Geis
1284e50d217SPeter Geis	firmware {
1294e50d217SPeter Geis		scmi: scmi {
1304e50d217SPeter Geis			compatible = "arm,scmi-smc";
1314e50d217SPeter Geis			arm,smc-id = <0x82000010>;
1324e50d217SPeter Geis			shmem = <&scmi_shmem>;
1334e50d217SPeter Geis			#address-cells = <1>;
1344e50d217SPeter Geis			#size-cells = <0>;
1354e50d217SPeter Geis
1364e50d217SPeter Geis			scmi_clk: protocol@14 {
1374e50d217SPeter Geis				reg = <0x14>;
1384e50d217SPeter Geis				#clock-cells = <1>;
1394e50d217SPeter Geis			};
1404e50d217SPeter Geis		};
1414e50d217SPeter Geis	};
1424e50d217SPeter Geis
1434e50d217SPeter Geis	pmu {
1444e50d217SPeter Geis		compatible = "arm,cortex-a55-pmu";
1454e50d217SPeter Geis		interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH>,
1464e50d217SPeter Geis			     <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
1474e50d217SPeter Geis			     <GIC_SPI 230 IRQ_TYPE_LEVEL_HIGH>,
1484e50d217SPeter Geis			     <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>;
1494e50d217SPeter Geis		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
1504e50d217SPeter Geis	};
1514e50d217SPeter Geis
1524e50d217SPeter Geis	psci {
1534e50d217SPeter Geis		compatible = "arm,psci-1.0";
1544e50d217SPeter Geis		method = "smc";
1554e50d217SPeter Geis	};
1564e50d217SPeter Geis
1574e50d217SPeter Geis	timer {
1584e50d217SPeter Geis		compatible = "arm,armv8-timer";
1594e50d217SPeter Geis		interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH>,
1604e50d217SPeter Geis			     <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH>,
1614e50d217SPeter Geis			     <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH>,
1624e50d217SPeter Geis			     <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH>;
1634e50d217SPeter Geis		arm,no-tick-in-suspend;
1644e50d217SPeter Geis	};
1654e50d217SPeter Geis
1664e50d217SPeter Geis	xin24m: xin24m {
1674e50d217SPeter Geis		compatible = "fixed-clock";
1684e50d217SPeter Geis		clock-frequency = <24000000>;
1694e50d217SPeter Geis		clock-output-names = "xin24m";
1704e50d217SPeter Geis		#clock-cells = <0>;
1714e50d217SPeter Geis	};
1724e50d217SPeter Geis
1734e50d217SPeter Geis	xin32k: xin32k {
1744e50d217SPeter Geis		compatible = "fixed-clock";
1754e50d217SPeter Geis		clock-frequency = <32768>;
1764e50d217SPeter Geis		clock-output-names = "xin32k";
1774e50d217SPeter Geis		pinctrl-0 = <&clk32k_out0>;
1784e50d217SPeter Geis		pinctrl-names = "default";
1794e50d217SPeter Geis		#clock-cells = <0>;
1804e50d217SPeter Geis	};
1814e50d217SPeter Geis
1824e50d217SPeter Geis	sram@10f000 {
1834e50d217SPeter Geis		compatible = "mmio-sram";
1844e50d217SPeter Geis		reg = <0x0 0x0010f000 0x0 0x100>;
1854e50d217SPeter Geis		#address-cells = <1>;
1864e50d217SPeter Geis		#size-cells = <1>;
1874e50d217SPeter Geis		ranges = <0 0x0 0x0010f000 0x100>;
1884e50d217SPeter Geis
1894e50d217SPeter Geis		scmi_shmem: sram@0 {
1904e50d217SPeter Geis			compatible = "arm,scmi-shmem";
1914e50d217SPeter Geis			reg = <0x0 0x100>;
1924e50d217SPeter Geis		};
1934e50d217SPeter Geis	};
1944e50d217SPeter Geis
1954e50d217SPeter Geis	gic: interrupt-controller@fd400000 {
1964e50d217SPeter Geis		compatible = "arm,gic-v3";
1974e50d217SPeter Geis		reg = <0x0 0xfd400000 0 0x10000>, /* GICD */
1984e50d217SPeter Geis		      <0x0 0xfd460000 0 0x80000>; /* GICR */
1994e50d217SPeter Geis		interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
2004e50d217SPeter Geis		interrupt-controller;
2014e50d217SPeter Geis		#interrupt-cells = <3>;
202b6c1a590SPeter Geis		mbi-alias = <0x0 0xfd410000>;
2034e50d217SPeter Geis		mbi-ranges = <296 24>;
2044e50d217SPeter Geis		msi-controller;
2054e50d217SPeter Geis	};
2064e50d217SPeter Geis
2074e50d217SPeter Geis	pmugrf: syscon@fdc20000 {
2084e50d217SPeter Geis		compatible = "rockchip,rk3568-pmugrf", "syscon", "simple-mfd";
2094e50d217SPeter Geis		reg = <0x0 0xfdc20000 0x0 0x10000>;
2102dbcb251SMichael Riesch
2112dbcb251SMichael Riesch		pmu_io_domains: io-domains {
2122dbcb251SMichael Riesch			compatible = "rockchip,rk3568-pmu-io-voltage-domain";
2132dbcb251SMichael Riesch			status = "disabled";
2142dbcb251SMichael Riesch		};
2154e50d217SPeter Geis	};
2164e50d217SPeter Geis
2174e50d217SPeter Geis	grf: syscon@fdc60000 {
2184e50d217SPeter Geis		compatible = "rockchip,rk3568-grf", "syscon", "simple-mfd";
2194e50d217SPeter Geis		reg = <0x0 0xfdc60000 0x0 0x10000>;
2204e50d217SPeter Geis	};
2214e50d217SPeter Geis
2224e50d217SPeter Geis	pmucru: clock-controller@fdd00000 {
2234e50d217SPeter Geis		compatible = "rockchip,rk3568-pmucru";
2244e50d217SPeter Geis		reg = <0x0 0xfdd00000 0x0 0x1000>;
2254e50d217SPeter Geis		#clock-cells = <1>;
2264e50d217SPeter Geis		#reset-cells = <1>;
2274e50d217SPeter Geis	};
2284e50d217SPeter Geis
2294e50d217SPeter Geis	cru: clock-controller@fdd20000 {
2304e50d217SPeter Geis		compatible = "rockchip,rk3568-cru";
2314e50d217SPeter Geis		reg = <0x0 0xfdd20000 0x0 0x1000>;
2324e50d217SPeter Geis		#clock-cells = <1>;
2334e50d217SPeter Geis		#reset-cells = <1>;
234f7c5b9c2SPeter Geis		assigned-clocks = <&cru PLL_GPLL>, <&pmucru PLL_PPLL>;
235f7c5b9c2SPeter Geis		assigned-clock-rates = <1200000000>, <200000000>;
2364e50d217SPeter Geis	};
2374e50d217SPeter Geis
2384e50d217SPeter Geis	i2c0: i2c@fdd40000 {
2394e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
2404e50d217SPeter Geis		reg = <0x0 0xfdd40000 0x0 0x1000>;
2414e50d217SPeter Geis		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
2424e50d217SPeter Geis		clocks = <&pmucru CLK_I2C0>, <&pmucru PCLK_I2C0>;
2434e50d217SPeter Geis		clock-names = "i2c", "pclk";
2444e50d217SPeter Geis		pinctrl-0 = <&i2c0_xfer>;
2454e50d217SPeter Geis		pinctrl-names = "default";
2464e50d217SPeter Geis		#address-cells = <1>;
2474e50d217SPeter Geis		#size-cells = <0>;
2484e50d217SPeter Geis		status = "disabled";
2494e50d217SPeter Geis	};
2504e50d217SPeter Geis
2514e50d217SPeter Geis	uart0: serial@fdd50000 {
2524e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
2534e50d217SPeter Geis		reg = <0x0 0xfdd50000 0x0 0x100>;
2544e50d217SPeter Geis		interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
2554e50d217SPeter Geis		clocks = <&pmucru SCLK_UART0>, <&pmucru PCLK_UART0>;
2564e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
2574e50d217SPeter Geis		dmas = <&dmac0 0>, <&dmac0 1>;
2584e50d217SPeter Geis		pinctrl-0 = <&uart0_xfer>;
2594e50d217SPeter Geis		pinctrl-names = "default";
2604e50d217SPeter Geis		reg-io-width = <4>;
2614e50d217SPeter Geis		reg-shift = <2>;
2624e50d217SPeter Geis		status = "disabled";
2634e50d217SPeter Geis	};
2644e50d217SPeter Geis
2654e50d217SPeter Geis	pmu: power-management@fdd90000 {
2664e50d217SPeter Geis		compatible = "rockchip,rk3568-pmu", "syscon", "simple-mfd";
2674e50d217SPeter Geis		reg = <0x0 0xfdd90000 0x0 0x1000>;
2684e50d217SPeter Geis
2694e50d217SPeter Geis		power: power-controller {
2704e50d217SPeter Geis			compatible = "rockchip,rk3568-power-controller";
2714e50d217SPeter Geis			#power-domain-cells = <1>;
2724e50d217SPeter Geis			#address-cells = <1>;
2734e50d217SPeter Geis			#size-cells = <0>;
2744e50d217SPeter Geis
2754e50d217SPeter Geis			/* These power domains are grouped by VD_GPU */
2764e50d217SPeter Geis			power-domain@RK3568_PD_GPU {
2774e50d217SPeter Geis				reg = <RK3568_PD_GPU>;
2784e50d217SPeter Geis				clocks = <&cru ACLK_GPU_PRE>,
2794e50d217SPeter Geis					 <&cru PCLK_GPU_PRE>;
2804e50d217SPeter Geis				pm_qos = <&qos_gpu>;
2814e50d217SPeter Geis				#power-domain-cells = <0>;
2824e50d217SPeter Geis			};
2834e50d217SPeter Geis
2844e50d217SPeter Geis			/* These power domains are grouped by VD_LOGIC */
2854e50d217SPeter Geis			power-domain@RK3568_PD_VI {
2864e50d217SPeter Geis				reg = <RK3568_PD_VI>;
2874e50d217SPeter Geis				clocks = <&cru HCLK_VI>,
2884e50d217SPeter Geis					 <&cru PCLK_VI>;
2894e50d217SPeter Geis				pm_qos = <&qos_isp>,
2904e50d217SPeter Geis					 <&qos_vicap0>,
2914e50d217SPeter Geis					 <&qos_vicap1>;
2924e50d217SPeter Geis				#power-domain-cells = <0>;
2934e50d217SPeter Geis			};
2944e50d217SPeter Geis
2954e50d217SPeter Geis			power-domain@RK3568_PD_VO {
2964e50d217SPeter Geis				reg = <RK3568_PD_VO>;
2974e50d217SPeter Geis				clocks = <&cru HCLK_VO>,
2984e50d217SPeter Geis					 <&cru PCLK_VO>,
2994e50d217SPeter Geis					 <&cru ACLK_VOP_PRE>;
3004e50d217SPeter Geis				pm_qos = <&qos_hdcp>,
3014e50d217SPeter Geis					 <&qos_vop_m0>,
3024e50d217SPeter Geis					 <&qos_vop_m1>;
3034e50d217SPeter Geis				#power-domain-cells = <0>;
3044e50d217SPeter Geis			};
3054e50d217SPeter Geis
3064e50d217SPeter Geis			power-domain@RK3568_PD_RGA {
3074e50d217SPeter Geis				reg = <RK3568_PD_RGA>;
3084e50d217SPeter Geis				clocks = <&cru HCLK_RGA_PRE>,
3094e50d217SPeter Geis					 <&cru PCLK_RGA_PRE>;
3104e50d217SPeter Geis				pm_qos = <&qos_ebc>,
3114e50d217SPeter Geis					 <&qos_iep>,
3124e50d217SPeter Geis					 <&qos_jpeg_dec>,
3134e50d217SPeter Geis					 <&qos_jpeg_enc>,
3144e50d217SPeter Geis					 <&qos_rga_rd>,
3154e50d217SPeter Geis					 <&qos_rga_wr>;
3164e50d217SPeter Geis				#power-domain-cells = <0>;
3174e50d217SPeter Geis			};
3184e50d217SPeter Geis
3194e50d217SPeter Geis			power-domain@RK3568_PD_VPU {
3204e50d217SPeter Geis				reg = <RK3568_PD_VPU>;
3214e50d217SPeter Geis				clocks = <&cru HCLK_VPU_PRE>;
3224e50d217SPeter Geis				pm_qos = <&qos_vpu>;
3234e50d217SPeter Geis				#power-domain-cells = <0>;
3244e50d217SPeter Geis			};
3254e50d217SPeter Geis
3264e50d217SPeter Geis			power-domain@RK3568_PD_RKVDEC {
3274e50d217SPeter Geis				clocks = <&cru HCLK_RKVDEC_PRE>;
3284e50d217SPeter Geis				reg = <RK3568_PD_RKVDEC>;
3294e50d217SPeter Geis				pm_qos = <&qos_rkvdec>;
3304e50d217SPeter Geis				#power-domain-cells = <0>;
3314e50d217SPeter Geis			};
3324e50d217SPeter Geis
3334e50d217SPeter Geis			power-domain@RK3568_PD_RKVENC {
3344e50d217SPeter Geis				reg = <RK3568_PD_RKVENC>;
3354e50d217SPeter Geis				clocks = <&cru HCLK_RKVENC_PRE>;
3364e50d217SPeter Geis				pm_qos = <&qos_rkvenc_rd_m0>,
3374e50d217SPeter Geis					 <&qos_rkvenc_rd_m1>,
3384e50d217SPeter Geis					 <&qos_rkvenc_wr_m0>;
3394e50d217SPeter Geis				#power-domain-cells = <0>;
3404e50d217SPeter Geis			};
3414e50d217SPeter Geis		};
3424e50d217SPeter Geis	};
3434e50d217SPeter Geis
3444e50d217SPeter Geis	sdmmc2: mmc@fe000000 {
3454e50d217SPeter Geis		compatible = "rockchip,rk3568-dw-mshc", "rockchip,rk3288-dw-mshc";
3464e50d217SPeter Geis		reg = <0x0 0xfe000000 0x0 0x4000>;
3474e50d217SPeter Geis		interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
3484e50d217SPeter Geis		clocks = <&cru HCLK_SDMMC2>, <&cru CLK_SDMMC2>,
3494e50d217SPeter Geis			 <&cru SCLK_SDMMC2_DRV>, <&cru SCLK_SDMMC2_SAMPLE>;
3504e50d217SPeter Geis		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
3514e50d217SPeter Geis		fifo-depth = <0x100>;
3524e50d217SPeter Geis		max-frequency = <150000000>;
3534e50d217SPeter Geis		resets = <&cru SRST_SDMMC2>;
3544e50d217SPeter Geis		reset-names = "reset";
3554e50d217SPeter Geis		status = "disabled";
3564e50d217SPeter Geis	};
3574e50d217SPeter Geis
3580dcec571SPeter Geis	gmac1: ethernet@fe010000 {
3590dcec571SPeter Geis		compatible = "rockchip,rk3568-gmac", "snps,dwmac-4.20a";
3600dcec571SPeter Geis		reg = <0x0 0xfe010000 0x0 0x10000>;
3610dcec571SPeter Geis		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
3620dcec571SPeter Geis			     <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
3630dcec571SPeter Geis		interrupt-names = "macirq", "eth_wake_irq";
3640dcec571SPeter Geis		clocks = <&cru SCLK_GMAC1>, <&cru SCLK_GMAC1_RX_TX>,
3650dcec571SPeter Geis			 <&cru SCLK_GMAC1_RX_TX>, <&cru CLK_MAC1_REFOUT>,
3660dcec571SPeter Geis			 <&cru ACLK_GMAC1>, <&cru PCLK_GMAC1>,
3670dcec571SPeter Geis			 <&cru SCLK_GMAC1_RX_TX>, <&cru CLK_GMAC1_PTP_REF>;
3680dcec571SPeter Geis		clock-names = "stmmaceth", "mac_clk_rx",
3690dcec571SPeter Geis			      "mac_clk_tx", "clk_mac_refout",
3700dcec571SPeter Geis			      "aclk_mac", "pclk_mac",
3710dcec571SPeter Geis			      "clk_mac_speed", "ptp_ref";
3720dcec571SPeter Geis		resets = <&cru SRST_A_GMAC1>;
3730dcec571SPeter Geis		reset-names = "stmmaceth";
3740dcec571SPeter Geis		rockchip,grf = <&grf>;
3750dcec571SPeter Geis		snps,axi-config = <&gmac1_stmmac_axi_setup>;
3760dcec571SPeter Geis		snps,mixed-burst;
3770dcec571SPeter Geis		snps,mtl-rx-config = <&gmac1_mtl_rx_setup>;
3780dcec571SPeter Geis		snps,mtl-tx-config = <&gmac1_mtl_tx_setup>;
3790dcec571SPeter Geis		snps,tso;
3800dcec571SPeter Geis		status = "disabled";
3810dcec571SPeter Geis
3820dcec571SPeter Geis		mdio1: mdio {
3830dcec571SPeter Geis			compatible = "snps,dwmac-mdio";
3840dcec571SPeter Geis			#address-cells = <0x1>;
3850dcec571SPeter Geis			#size-cells = <0x0>;
3860dcec571SPeter Geis		};
3870dcec571SPeter Geis
3880dcec571SPeter Geis		gmac1_stmmac_axi_setup: stmmac-axi-config {
3890dcec571SPeter Geis			snps,blen = <0 0 0 0 16 8 4>;
3900dcec571SPeter Geis			snps,rd_osr_lmt = <8>;
3910dcec571SPeter Geis			snps,wr_osr_lmt = <4>;
3920dcec571SPeter Geis		};
3930dcec571SPeter Geis
3940dcec571SPeter Geis		gmac1_mtl_rx_setup: rx-queues-config {
3950dcec571SPeter Geis			snps,rx-queues-to-use = <1>;
3960dcec571SPeter Geis			queue0 {};
3970dcec571SPeter Geis		};
3980dcec571SPeter Geis
3990dcec571SPeter Geis		gmac1_mtl_tx_setup: tx-queues-config {
4000dcec571SPeter Geis			snps,tx-queues-to-use = <1>;
4010dcec571SPeter Geis			queue0 {};
4020dcec571SPeter Geis		};
4030dcec571SPeter Geis	};
4040dcec571SPeter Geis
4054e50d217SPeter Geis	qos_gpu: qos@fe128000 {
4064e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4074e50d217SPeter Geis		reg = <0x0 0xfe128000 0x0 0x20>;
4084e50d217SPeter Geis	};
4094e50d217SPeter Geis
4104e50d217SPeter Geis	qos_rkvenc_rd_m0: qos@fe138080 {
4114e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4124e50d217SPeter Geis		reg = <0x0 0xfe138080 0x0 0x20>;
4134e50d217SPeter Geis	};
4144e50d217SPeter Geis
4154e50d217SPeter Geis	qos_rkvenc_rd_m1: qos@fe138100 {
4164e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4174e50d217SPeter Geis		reg = <0x0 0xfe138100 0x0 0x20>;
4184e50d217SPeter Geis	};
4194e50d217SPeter Geis
4204e50d217SPeter Geis	qos_rkvenc_wr_m0: qos@fe138180 {
4214e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4224e50d217SPeter Geis		reg = <0x0 0xfe138180 0x0 0x20>;
4234e50d217SPeter Geis	};
4244e50d217SPeter Geis
4254e50d217SPeter Geis	qos_isp: qos@fe148000 {
4264e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4274e50d217SPeter Geis		reg = <0x0 0xfe148000 0x0 0x20>;
4284e50d217SPeter Geis	};
4294e50d217SPeter Geis
4304e50d217SPeter Geis	qos_vicap0: qos@fe148080 {
4314e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4324e50d217SPeter Geis		reg = <0x0 0xfe148080 0x0 0x20>;
4334e50d217SPeter Geis	};
4344e50d217SPeter Geis
4354e50d217SPeter Geis	qos_vicap1: qos@fe148100 {
4364e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4374e50d217SPeter Geis		reg = <0x0 0xfe148100 0x0 0x20>;
4384e50d217SPeter Geis	};
4394e50d217SPeter Geis
4404e50d217SPeter Geis	qos_vpu: qos@fe150000 {
4414e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4424e50d217SPeter Geis		reg = <0x0 0xfe150000 0x0 0x20>;
4434e50d217SPeter Geis	};
4444e50d217SPeter Geis
4454e50d217SPeter Geis	qos_ebc: qos@fe158000 {
4464e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4474e50d217SPeter Geis		reg = <0x0 0xfe158000 0x0 0x20>;
4484e50d217SPeter Geis	};
4494e50d217SPeter Geis
4504e50d217SPeter Geis	qos_iep: qos@fe158100 {
4514e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4524e50d217SPeter Geis		reg = <0x0 0xfe158100 0x0 0x20>;
4534e50d217SPeter Geis	};
4544e50d217SPeter Geis
4554e50d217SPeter Geis	qos_jpeg_dec: qos@fe158180 {
4564e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4574e50d217SPeter Geis		reg = <0x0 0xfe158180 0x0 0x20>;
4584e50d217SPeter Geis	};
4594e50d217SPeter Geis
4604e50d217SPeter Geis	qos_jpeg_enc: qos@fe158200 {
4614e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4624e50d217SPeter Geis		reg = <0x0 0xfe158200 0x0 0x20>;
4634e50d217SPeter Geis	};
4644e50d217SPeter Geis
4654e50d217SPeter Geis	qos_rga_rd: qos@fe158280 {
4664e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4674e50d217SPeter Geis		reg = <0x0 0xfe158280 0x0 0x20>;
4684e50d217SPeter Geis	};
4694e50d217SPeter Geis
4704e50d217SPeter Geis	qos_rga_wr: qos@fe158300 {
4714e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4724e50d217SPeter Geis		reg = <0x0 0xfe158300 0x0 0x20>;
4734e50d217SPeter Geis	};
4744e50d217SPeter Geis
4754e50d217SPeter Geis	qos_npu: qos@fe180000 {
4764e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4774e50d217SPeter Geis		reg = <0x0 0xfe180000 0x0 0x20>;
4784e50d217SPeter Geis	};
4794e50d217SPeter Geis
4804e50d217SPeter Geis	qos_pcie2x1: qos@fe190000 {
4814e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4824e50d217SPeter Geis		reg = <0x0 0xfe190000 0x0 0x20>;
4834e50d217SPeter Geis	};
4844e50d217SPeter Geis
4854e50d217SPeter Geis	qos_sata1: qos@fe190280 {
4864e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4874e50d217SPeter Geis		reg = <0x0 0xfe190280 0x0 0x20>;
4884e50d217SPeter Geis	};
4894e50d217SPeter Geis
4904e50d217SPeter Geis	qos_sata2: qos@fe190300 {
4914e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4924e50d217SPeter Geis		reg = <0x0 0xfe190300 0x0 0x20>;
4934e50d217SPeter Geis	};
4944e50d217SPeter Geis
4954e50d217SPeter Geis	qos_usb3_0: qos@fe190380 {
4964e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
4974e50d217SPeter Geis		reg = <0x0 0xfe190380 0x0 0x20>;
4984e50d217SPeter Geis	};
4994e50d217SPeter Geis
5004e50d217SPeter Geis	qos_usb3_1: qos@fe190400 {
5014e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5024e50d217SPeter Geis		reg = <0x0 0xfe190400 0x0 0x20>;
5034e50d217SPeter Geis	};
5044e50d217SPeter Geis
5054e50d217SPeter Geis	qos_rkvdec: qos@fe198000 {
5064e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5074e50d217SPeter Geis		reg = <0x0 0xfe198000 0x0 0x20>;
5084e50d217SPeter Geis	};
5094e50d217SPeter Geis
5104e50d217SPeter Geis	qos_hdcp: qos@fe1a8000 {
5114e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5124e50d217SPeter Geis		reg = <0x0 0xfe1a8000 0x0 0x20>;
5134e50d217SPeter Geis	};
5144e50d217SPeter Geis
5154e50d217SPeter Geis	qos_vop_m0: qos@fe1a8080 {
5164e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5174e50d217SPeter Geis		reg = <0x0 0xfe1a8080 0x0 0x20>;
5184e50d217SPeter Geis	};
5194e50d217SPeter Geis
5204e50d217SPeter Geis	qos_vop_m1: qos@fe1a8100 {
5214e50d217SPeter Geis		compatible = "rockchip,rk3568-qos", "syscon";
5224e50d217SPeter Geis		reg = <0x0 0xfe1a8100 0x0 0x20>;
5234e50d217SPeter Geis	};
5244e50d217SPeter Geis
5254e50d217SPeter Geis	sdmmc0: mmc@fe2b0000 {
5264e50d217SPeter Geis		compatible = "rockchip,rk3568-dw-mshc", "rockchip,rk3288-dw-mshc";
5274e50d217SPeter Geis		reg = <0x0 0xfe2b0000 0x0 0x4000>;
5284e50d217SPeter Geis		interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
5294e50d217SPeter Geis		clocks = <&cru HCLK_SDMMC0>, <&cru CLK_SDMMC0>,
5304e50d217SPeter Geis			 <&cru SCLK_SDMMC0_DRV>, <&cru SCLK_SDMMC0_SAMPLE>;
5314e50d217SPeter Geis		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
5324e50d217SPeter Geis		fifo-depth = <0x100>;
5334e50d217SPeter Geis		max-frequency = <150000000>;
5344e50d217SPeter Geis		resets = <&cru SRST_SDMMC0>;
5354e50d217SPeter Geis		reset-names = "reset";
5364e50d217SPeter Geis		status = "disabled";
5374e50d217SPeter Geis	};
5384e50d217SPeter Geis
5394e50d217SPeter Geis	sdmmc1: mmc@fe2c0000 {
5404e50d217SPeter Geis		compatible = "rockchip,rk3568-dw-mshc", "rockchip,rk3288-dw-mshc";
5414e50d217SPeter Geis		reg = <0x0 0xfe2c0000 0x0 0x4000>;
5424e50d217SPeter Geis		interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
5434e50d217SPeter Geis		clocks = <&cru HCLK_SDMMC1>, <&cru CLK_SDMMC1>,
5444e50d217SPeter Geis			 <&cru SCLK_SDMMC1_DRV>, <&cru SCLK_SDMMC1_SAMPLE>;
5454e50d217SPeter Geis		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
5464e50d217SPeter Geis		fifo-depth = <0x100>;
5474e50d217SPeter Geis		max-frequency = <150000000>;
5484e50d217SPeter Geis		resets = <&cru SRST_SDMMC1>;
5494e50d217SPeter Geis		reset-names = "reset";
5504e50d217SPeter Geis		status = "disabled";
5514e50d217SPeter Geis	};
5524e50d217SPeter Geis
5534e50d217SPeter Geis	sdhci: mmc@fe310000 {
5544e50d217SPeter Geis		compatible = "rockchip,rk3568-dwcmshc";
5554e50d217SPeter Geis		reg = <0x0 0xfe310000 0x0 0x10000>;
5564e50d217SPeter Geis		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
5574e50d217SPeter Geis		assigned-clocks = <&cru BCLK_EMMC>, <&cru TCLK_EMMC>;
5584e50d217SPeter Geis		assigned-clock-rates = <200000000>, <24000000>;
5594e50d217SPeter Geis		clocks = <&cru CCLK_EMMC>, <&cru HCLK_EMMC>,
5604e50d217SPeter Geis			 <&cru ACLK_EMMC>, <&cru BCLK_EMMC>,
5614e50d217SPeter Geis			 <&cru TCLK_EMMC>;
5624e50d217SPeter Geis		clock-names = "core", "bus", "axi", "block", "timer";
5634e50d217SPeter Geis		status = "disabled";
5644e50d217SPeter Geis	};
5654e50d217SPeter Geis
5664e50d217SPeter Geis	dmac0: dmac@fe530000 {
5674e50d217SPeter Geis		compatible = "arm,pl330", "arm,primecell";
5684e50d217SPeter Geis		reg = <0x0 0xfe530000 0x0 0x4000>;
5694e50d217SPeter Geis		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
5704e50d217SPeter Geis			     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
5714e50d217SPeter Geis		arm,pl330-periph-burst;
5724e50d217SPeter Geis		clocks = <&cru ACLK_BUS>;
5734e50d217SPeter Geis		clock-names = "apb_pclk";
5744e50d217SPeter Geis		#dma-cells = <1>;
5754e50d217SPeter Geis	};
5764e50d217SPeter Geis
5774e50d217SPeter Geis	dmac1: dmac@fe550000 {
5784e50d217SPeter Geis		compatible = "arm,pl330", "arm,primecell";
5794e50d217SPeter Geis		reg = <0x0 0xfe550000 0x0 0x4000>;
5804e50d217SPeter Geis		interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
5814e50d217SPeter Geis			     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
5824e50d217SPeter Geis		arm,pl330-periph-burst;
5834e50d217SPeter Geis		clocks = <&cru ACLK_BUS>;
5844e50d217SPeter Geis		clock-names = "apb_pclk";
5854e50d217SPeter Geis		#dma-cells = <1>;
5864e50d217SPeter Geis	};
5874e50d217SPeter Geis
5884e50d217SPeter Geis	i2c1: i2c@fe5a0000 {
5894e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
5904e50d217SPeter Geis		reg = <0x0 0xfe5a0000 0x0 0x1000>;
5914e50d217SPeter Geis		interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
5924e50d217SPeter Geis		clocks = <&cru CLK_I2C1>, <&cru PCLK_I2C1>;
5934e50d217SPeter Geis		clock-names = "i2c", "pclk";
5944e50d217SPeter Geis		pinctrl-0 = <&i2c1_xfer>;
5954e50d217SPeter Geis		pinctrl-names = "default";
5964e50d217SPeter Geis		#address-cells = <1>;
5974e50d217SPeter Geis		#size-cells = <0>;
5984e50d217SPeter Geis		status = "disabled";
5994e50d217SPeter Geis	};
6004e50d217SPeter Geis
6014e50d217SPeter Geis	i2c2: i2c@fe5b0000 {
6024e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
6034e50d217SPeter Geis		reg = <0x0 0xfe5b0000 0x0 0x1000>;
6044e50d217SPeter Geis		interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
6054e50d217SPeter Geis		clocks = <&cru CLK_I2C2>, <&cru PCLK_I2C2>;
6064e50d217SPeter Geis		clock-names = "i2c", "pclk";
6074e50d217SPeter Geis		pinctrl-0 = <&i2c2m0_xfer>;
6084e50d217SPeter Geis		pinctrl-names = "default";
6094e50d217SPeter Geis		#address-cells = <1>;
6104e50d217SPeter Geis		#size-cells = <0>;
6114e50d217SPeter Geis		status = "disabled";
6124e50d217SPeter Geis	};
6134e50d217SPeter Geis
6144e50d217SPeter Geis	i2c3: i2c@fe5c0000 {
6154e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
6164e50d217SPeter Geis		reg = <0x0 0xfe5c0000 0x0 0x1000>;
6174e50d217SPeter Geis		interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
6184e50d217SPeter Geis		clocks = <&cru CLK_I2C3>, <&cru PCLK_I2C3>;
6194e50d217SPeter Geis		clock-names = "i2c", "pclk";
6204e50d217SPeter Geis		pinctrl-0 = <&i2c3m0_xfer>;
6214e50d217SPeter Geis		pinctrl-names = "default";
6224e50d217SPeter Geis		#address-cells = <1>;
6234e50d217SPeter Geis		#size-cells = <0>;
6244e50d217SPeter Geis		status = "disabled";
6254e50d217SPeter Geis	};
6264e50d217SPeter Geis
6274e50d217SPeter Geis	i2c4: i2c@fe5d0000 {
6284e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
6294e50d217SPeter Geis		reg = <0x0 0xfe5d0000 0x0 0x1000>;
6304e50d217SPeter Geis		interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
6314e50d217SPeter Geis		clocks = <&cru CLK_I2C4>, <&cru PCLK_I2C4>;
6324e50d217SPeter Geis		clock-names = "i2c", "pclk";
6334e50d217SPeter Geis		pinctrl-0 = <&i2c4m0_xfer>;
6344e50d217SPeter Geis		pinctrl-names = "default";
6354e50d217SPeter Geis		#address-cells = <1>;
6364e50d217SPeter Geis		#size-cells = <0>;
6374e50d217SPeter Geis		status = "disabled";
6384e50d217SPeter Geis	};
6394e50d217SPeter Geis
6404e50d217SPeter Geis	i2c5: i2c@fe5e0000 {
6414e50d217SPeter Geis		compatible = "rockchip,rk3568-i2c", "rockchip,rk3399-i2c";
6424e50d217SPeter Geis		reg = <0x0 0xfe5e0000 0x0 0x1000>;
6434e50d217SPeter Geis		interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
6444e50d217SPeter Geis		clocks = <&cru CLK_I2C5>, <&cru PCLK_I2C5>;
6454e50d217SPeter Geis		clock-names = "i2c", "pclk";
6464e50d217SPeter Geis		pinctrl-0 = <&i2c5m0_xfer>;
6474e50d217SPeter Geis		pinctrl-names = "default";
6484e50d217SPeter Geis		#address-cells = <1>;
6494e50d217SPeter Geis		#size-cells = <0>;
6504e50d217SPeter Geis		status = "disabled";
6514e50d217SPeter Geis	};
6524e50d217SPeter Geis
6530edcfec3SLiang Chen	wdt: watchdog@fe600000 {
6540edcfec3SLiang Chen		compatible = "rockchip,rk3568-wdt", "snps,dw-wdt";
6550edcfec3SLiang Chen		reg = <0x0 0xfe600000 0x0 0x100>;
6560edcfec3SLiang Chen		interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
6570edcfec3SLiang Chen		clocks = <&cru TCLK_WDT_NS>, <&cru PCLK_WDT_NS>;
6580edcfec3SLiang Chen		clock-names = "tclk", "pclk";
6590edcfec3SLiang Chen	};
6600edcfec3SLiang Chen
6614e50d217SPeter Geis	uart1: serial@fe650000 {
6624e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
6634e50d217SPeter Geis		reg = <0x0 0xfe650000 0x0 0x100>;
6644e50d217SPeter Geis		interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
6654e50d217SPeter Geis		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
6664e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
6674e50d217SPeter Geis		dmas = <&dmac0 2>, <&dmac0 3>;
6684e50d217SPeter Geis		pinctrl-0 = <&uart1m0_xfer>;
6694e50d217SPeter Geis		pinctrl-names = "default";
6704e50d217SPeter Geis		reg-io-width = <4>;
6714e50d217SPeter Geis		reg-shift = <2>;
6724e50d217SPeter Geis		status = "disabled";
6734e50d217SPeter Geis	};
6744e50d217SPeter Geis
6754e50d217SPeter Geis	uart2: serial@fe660000 {
6764e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
6774e50d217SPeter Geis		reg = <0x0 0xfe660000 0x0 0x100>;
6784e50d217SPeter Geis		interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
6794e50d217SPeter Geis		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
6804e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
6814e50d217SPeter Geis		dmas = <&dmac0 4>, <&dmac0 5>;
6824e50d217SPeter Geis		pinctrl-0 = <&uart2m0_xfer>;
6834e50d217SPeter Geis		pinctrl-names = "default";
6844e50d217SPeter Geis		reg-io-width = <4>;
6854e50d217SPeter Geis		reg-shift = <2>;
6864e50d217SPeter Geis		status = "disabled";
6874e50d217SPeter Geis	};
6884e50d217SPeter Geis
6894e50d217SPeter Geis	uart3: serial@fe670000 {
6904e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
6914e50d217SPeter Geis		reg = <0x0 0xfe670000 0x0 0x100>;
6924e50d217SPeter Geis		interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
6934e50d217SPeter Geis		clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
6944e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
6954e50d217SPeter Geis		dmas = <&dmac0 6>, <&dmac0 7>;
6964e50d217SPeter Geis		pinctrl-0 = <&uart3m0_xfer>;
6974e50d217SPeter Geis		pinctrl-names = "default";
6984e50d217SPeter Geis		reg-io-width = <4>;
6994e50d217SPeter Geis		reg-shift = <2>;
7004e50d217SPeter Geis		status = "disabled";
7014e50d217SPeter Geis	};
7024e50d217SPeter Geis
7034e50d217SPeter Geis	uart4: serial@fe680000 {
7044e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
7054e50d217SPeter Geis		reg = <0x0 0xfe680000 0x0 0x100>;
7064e50d217SPeter Geis		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
7074e50d217SPeter Geis		clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
7084e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
7094e50d217SPeter Geis		dmas = <&dmac0 8>, <&dmac0 9>;
7104e50d217SPeter Geis		pinctrl-0 = <&uart4m0_xfer>;
7114e50d217SPeter Geis		pinctrl-names = "default";
7124e50d217SPeter Geis		reg-io-width = <4>;
7134e50d217SPeter Geis		reg-shift = <2>;
7144e50d217SPeter Geis		status = "disabled";
7154e50d217SPeter Geis	};
7164e50d217SPeter Geis
7174e50d217SPeter Geis	uart5: serial@fe690000 {
7184e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
7194e50d217SPeter Geis		reg = <0x0 0xfe690000 0x0 0x100>;
7204e50d217SPeter Geis		interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
7214e50d217SPeter Geis		clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>;
7224e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
7234e50d217SPeter Geis		dmas = <&dmac0 10>, <&dmac0 11>;
7244e50d217SPeter Geis		pinctrl-0 = <&uart5m0_xfer>;
7254e50d217SPeter Geis		pinctrl-names = "default";
7264e50d217SPeter Geis		reg-io-width = <4>;
7274e50d217SPeter Geis		reg-shift = <2>;
7284e50d217SPeter Geis		status = "disabled";
7294e50d217SPeter Geis	};
7304e50d217SPeter Geis
7314e50d217SPeter Geis	uart6: serial@fe6a0000 {
7324e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
7334e50d217SPeter Geis		reg = <0x0 0xfe6a0000 0x0 0x100>;
7344e50d217SPeter Geis		interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
7354e50d217SPeter Geis		clocks = <&cru SCLK_UART6>, <&cru PCLK_UART6>;
7364e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
7374e50d217SPeter Geis		dmas = <&dmac0 12>, <&dmac0 13>;
7384e50d217SPeter Geis		pinctrl-0 = <&uart6m0_xfer>;
7394e50d217SPeter Geis		pinctrl-names = "default";
7404e50d217SPeter Geis		reg-io-width = <4>;
7414e50d217SPeter Geis		reg-shift = <2>;
7424e50d217SPeter Geis		status = "disabled";
7434e50d217SPeter Geis	};
7444e50d217SPeter Geis
7454e50d217SPeter Geis	uart7: serial@fe6b0000 {
7464e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
7474e50d217SPeter Geis		reg = <0x0 0xfe6b0000 0x0 0x100>;
7484e50d217SPeter Geis		interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
7494e50d217SPeter Geis		clocks = <&cru SCLK_UART7>, <&cru PCLK_UART7>;
7504e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
7514e50d217SPeter Geis		dmas = <&dmac0 14>, <&dmac0 15>;
7524e50d217SPeter Geis		pinctrl-0 = <&uart7m0_xfer>;
7534e50d217SPeter Geis		pinctrl-names = "default";
7544e50d217SPeter Geis		reg-io-width = <4>;
7554e50d217SPeter Geis		reg-shift = <2>;
7564e50d217SPeter Geis		status = "disabled";
7574e50d217SPeter Geis	};
7584e50d217SPeter Geis
7594e50d217SPeter Geis	uart8: serial@fe6c0000 {
7604e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
7614e50d217SPeter Geis		reg = <0x0 0xfe6c0000 0x0 0x100>;
7624e50d217SPeter Geis		interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>;
7634e50d217SPeter Geis		clocks = <&cru SCLK_UART8>, <&cru PCLK_UART8>;
7644e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
7654e50d217SPeter Geis		dmas = <&dmac0 16>, <&dmac0 17>;
7664e50d217SPeter Geis		pinctrl-0 = <&uart8m0_xfer>;
7674e50d217SPeter Geis		pinctrl-names = "default";
7684e50d217SPeter Geis		reg-io-width = <4>;
7694e50d217SPeter Geis		reg-shift = <2>;
7704e50d217SPeter Geis		status = "disabled";
7714e50d217SPeter Geis	};
7724e50d217SPeter Geis
7734e50d217SPeter Geis	uart9: serial@fe6d0000 {
7744e50d217SPeter Geis		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
7754e50d217SPeter Geis		reg = <0x0 0xfe6d0000 0x0 0x100>;
7764e50d217SPeter Geis		interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
7774e50d217SPeter Geis		clocks = <&cru SCLK_UART9>, <&cru PCLK_UART9>;
7784e50d217SPeter Geis		clock-names = "baudclk", "apb_pclk";
7794e50d217SPeter Geis		dmas = <&dmac0 18>, <&dmac0 19>;
7804e50d217SPeter Geis		pinctrl-0 = <&uart9m0_xfer>;
7814e50d217SPeter Geis		pinctrl-names = "default";
7824e50d217SPeter Geis		reg-io-width = <4>;
7834e50d217SPeter Geis		reg-shift = <2>;
7844e50d217SPeter Geis		status = "disabled";
7854e50d217SPeter Geis	};
7864e50d217SPeter Geis
787*1330875dSPeter Geis	thermal_zones: thermal-zones {
788*1330875dSPeter Geis		cpu_thermal: cpu-thermal {
789*1330875dSPeter Geis			polling-delay-passive = <100>;
790*1330875dSPeter Geis			polling-delay = <1000>;
791*1330875dSPeter Geis
792*1330875dSPeter Geis			thermal-sensors = <&tsadc 0>;
793*1330875dSPeter Geis
794*1330875dSPeter Geis			trips {
795*1330875dSPeter Geis				cpu_alert0: cpu_alert0 {
796*1330875dSPeter Geis					temperature = <70000>;
797*1330875dSPeter Geis					hysteresis = <2000>;
798*1330875dSPeter Geis					type = "passive";
799*1330875dSPeter Geis				};
800*1330875dSPeter Geis				cpu_alert1: cpu_alert1 {
801*1330875dSPeter Geis					temperature = <75000>;
802*1330875dSPeter Geis					hysteresis = <2000>;
803*1330875dSPeter Geis					type = "passive";
804*1330875dSPeter Geis				};
805*1330875dSPeter Geis				cpu_crit: cpu_crit {
806*1330875dSPeter Geis					temperature = <95000>;
807*1330875dSPeter Geis					hysteresis = <2000>;
808*1330875dSPeter Geis					type = "critical";
809*1330875dSPeter Geis				};
810*1330875dSPeter Geis			};
811*1330875dSPeter Geis
812*1330875dSPeter Geis			cooling-maps {
813*1330875dSPeter Geis				map0 {
814*1330875dSPeter Geis					trip = <&cpu_alert0>;
815*1330875dSPeter Geis					cooling-device =
816*1330875dSPeter Geis						<&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
817*1330875dSPeter Geis						<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
818*1330875dSPeter Geis						<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
819*1330875dSPeter Geis						<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
820*1330875dSPeter Geis				};
821*1330875dSPeter Geis			};
822*1330875dSPeter Geis		};
823*1330875dSPeter Geis
824*1330875dSPeter Geis		gpu_thermal: gpu-thermal {
825*1330875dSPeter Geis			polling-delay-passive = <20>; /* milliseconds */
826*1330875dSPeter Geis			polling-delay = <1000>; /* milliseconds */
827*1330875dSPeter Geis
828*1330875dSPeter Geis			thermal-sensors = <&tsadc 1>;
829*1330875dSPeter Geis		};
830*1330875dSPeter Geis	};
831*1330875dSPeter Geis
832*1330875dSPeter Geis	tsadc: tsadc@fe710000 {
833*1330875dSPeter Geis		compatible = "rockchip,rk3568-tsadc";
834*1330875dSPeter Geis		reg = <0x0 0xfe710000 0x0 0x100>;
835*1330875dSPeter Geis		interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
836*1330875dSPeter Geis		assigned-clocks = <&cru CLK_TSADC_TSEN>, <&cru CLK_TSADC>;
837*1330875dSPeter Geis		assigned-clock-rates = <17000000>, <700000>;
838*1330875dSPeter Geis		clocks = <&cru CLK_TSADC>, <&cru PCLK_TSADC>;
839*1330875dSPeter Geis		clock-names = "tsadc", "apb_pclk";
840*1330875dSPeter Geis		resets = <&cru SRST_TSADC>, <&cru SRST_P_TSADC>,
841*1330875dSPeter Geis			 <&cru SRST_TSADCPHY>;
842*1330875dSPeter Geis		reset-names = "tsadc", "tsadc-apb", "tsadc-phy";
843*1330875dSPeter Geis		rockchip,grf = <&grf>;
844*1330875dSPeter Geis		rockchip,hw-tshut-temp = <95000>;
845*1330875dSPeter Geis		pinctrl-names = "init", "default", "sleep";
846*1330875dSPeter Geis		pinctrl-0 = <&tsadc_pin>;
847*1330875dSPeter Geis		pinctrl-1 = <&tsadc_shutorg>;
848*1330875dSPeter Geis		pinctrl-2 = <&tsadc_pin>;
849*1330875dSPeter Geis		#thermal-sensor-cells = <1>;
850*1330875dSPeter Geis		status = "disabled";
851*1330875dSPeter Geis	};
852*1330875dSPeter Geis
8534e50d217SPeter Geis	saradc: saradc@fe720000 {
8544e50d217SPeter Geis		compatible = "rockchip,rk3568-saradc", "rockchip,rk3399-saradc";
8554e50d217SPeter Geis		reg = <0x0 0xfe720000 0x0 0x100>;
8564e50d217SPeter Geis		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
8574e50d217SPeter Geis		clocks = <&cru CLK_SARADC>, <&cru PCLK_SARADC>;
8584e50d217SPeter Geis		clock-names = "saradc", "apb_pclk";
8594e50d217SPeter Geis		resets = <&cru SRST_P_SARADC>;
8604e50d217SPeter Geis		reset-names = "saradc-apb";
8614e50d217SPeter Geis		#io-channel-cells = <1>;
8624e50d217SPeter Geis		status = "disabled";
8634e50d217SPeter Geis	};
8644e50d217SPeter Geis
8654e50d217SPeter Geis	pinctrl: pinctrl {
8664e50d217SPeter Geis		compatible = "rockchip,rk3568-pinctrl";
8674e50d217SPeter Geis		rockchip,grf = <&grf>;
8684e50d217SPeter Geis		rockchip,pmu = <&pmugrf>;
8694e50d217SPeter Geis		#address-cells = <2>;
8704e50d217SPeter Geis		#size-cells = <2>;
8714e50d217SPeter Geis		ranges;
8724e50d217SPeter Geis
8734e50d217SPeter Geis		gpio0: gpio@fdd60000 {
8744e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
8754e50d217SPeter Geis			reg = <0x0 0xfdd60000 0x0 0x100>;
8764e50d217SPeter Geis			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
8773d9170c3SPeter Geis			clocks = <&pmucru PCLK_GPIO0>, <&pmucru DBCLK_GPIO0>;
8784e50d217SPeter Geis			gpio-controller;
8794e50d217SPeter Geis			#gpio-cells = <2>;
8804e50d217SPeter Geis			interrupt-controller;
8814e50d217SPeter Geis			#interrupt-cells = <2>;
8824e50d217SPeter Geis		};
8834e50d217SPeter Geis
8844e50d217SPeter Geis		gpio1: gpio@fe740000 {
8854e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
8864e50d217SPeter Geis			reg = <0x0 0xfe740000 0x0 0x100>;
8874e50d217SPeter Geis			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
8883d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO1>, <&cru DBCLK_GPIO1>;
8894e50d217SPeter Geis			gpio-controller;
8904e50d217SPeter Geis			#gpio-cells = <2>;
8914e50d217SPeter Geis			interrupt-controller;
8924e50d217SPeter Geis			#interrupt-cells = <2>;
8934e50d217SPeter Geis		};
8944e50d217SPeter Geis
8954e50d217SPeter Geis		gpio2: gpio@fe750000 {
8964e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
8974e50d217SPeter Geis			reg = <0x0 0xfe750000 0x0 0x100>;
8984e50d217SPeter Geis			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
8993d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO2>, <&cru DBCLK_GPIO2>;
9004e50d217SPeter Geis			gpio-controller;
9014e50d217SPeter Geis			#gpio-cells = <2>;
9024e50d217SPeter Geis			interrupt-controller;
9034e50d217SPeter Geis			#interrupt-cells = <2>;
9044e50d217SPeter Geis		};
9054e50d217SPeter Geis
9064e50d217SPeter Geis		gpio3: gpio@fe760000 {
9074e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
9084e50d217SPeter Geis			reg = <0x0 0xfe760000 0x0 0x100>;
9094e50d217SPeter Geis			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
9103d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO3>, <&cru DBCLK_GPIO3>;
9114e50d217SPeter Geis			gpio-controller;
9124e50d217SPeter Geis			#gpio-cells = <2>;
9134e50d217SPeter Geis			interrupt-controller;
9144e50d217SPeter Geis			#interrupt-cells = <2>;
9154e50d217SPeter Geis		};
9164e50d217SPeter Geis
9174e50d217SPeter Geis		gpio4: gpio@fe770000 {
9184e50d217SPeter Geis			compatible = "rockchip,gpio-bank";
9194e50d217SPeter Geis			reg = <0x0 0xfe770000 0x0 0x100>;
9204e50d217SPeter Geis			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
9213d9170c3SPeter Geis			clocks = <&cru PCLK_GPIO4>, <&cru DBCLK_GPIO4>;
9224e50d217SPeter Geis			gpio-controller;
9234e50d217SPeter Geis			#gpio-cells = <2>;
9244e50d217SPeter Geis			interrupt-controller;
9254e50d217SPeter Geis			#interrupt-cells = <2>;
9264e50d217SPeter Geis		};
9274e50d217SPeter Geis	};
9284e50d217SPeter Geis};
9294e50d217SPeter Geis
9304e50d217SPeter Geis#include "rk3568-pinctrl.dtsi"
931